162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * This file is provided under a dual BSD/GPLv2 license. When using or 362306a36Sopenharmony_ci * redistributing this file, you may do so under either license. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * GPL LICENSE SUMMARY 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Copyright(c) 2012 Intel Corporation. All rights reserved. 862306a36Sopenharmony_ci * Copyright (C) 2015 EMC Corporation. All Rights Reserved. 962306a36Sopenharmony_ci * Copyright (C) 2016 T-Platforms. All Rights Reserved. 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * This program is free software; you can redistribute it and/or modify 1262306a36Sopenharmony_ci * it under the terms of version 2 of the GNU General Public License as 1362306a36Sopenharmony_ci * published by the Free Software Foundation. 1462306a36Sopenharmony_ci * 1562306a36Sopenharmony_ci * BSD LICENSE 1662306a36Sopenharmony_ci * 1762306a36Sopenharmony_ci * Copyright(c) 2012 Intel Corporation. All rights reserved. 1862306a36Sopenharmony_ci * Copyright (C) 2015 EMC Corporation. All Rights Reserved. 1962306a36Sopenharmony_ci * Copyright (C) 2016 T-Platforms. All Rights Reserved. 2062306a36Sopenharmony_ci * 2162306a36Sopenharmony_ci * Redistribution and use in source and binary forms, with or without 2262306a36Sopenharmony_ci * modification, are permitted provided that the following conditions 2362306a36Sopenharmony_ci * are met: 2462306a36Sopenharmony_ci * 2562306a36Sopenharmony_ci * * Redistributions of source code must retain the above copyright 2662306a36Sopenharmony_ci * notice, this list of conditions and the following disclaimer. 2762306a36Sopenharmony_ci * * Redistributions in binary form must reproduce the above copy 2862306a36Sopenharmony_ci * notice, this list of conditions and the following disclaimer in 2962306a36Sopenharmony_ci * the documentation and/or other materials provided with the 3062306a36Sopenharmony_ci * distribution. 3162306a36Sopenharmony_ci * * Neither the name of Intel Corporation nor the names of its 3262306a36Sopenharmony_ci * contributors may be used to endorse or promote products derived 3362306a36Sopenharmony_ci * from this software without specific prior written permission. 3462306a36Sopenharmony_ci * 3562306a36Sopenharmony_ci * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 3662306a36Sopenharmony_ci * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 3762306a36Sopenharmony_ci * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 3862306a36Sopenharmony_ci * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 3962306a36Sopenharmony_ci * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 4062306a36Sopenharmony_ci * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 4162306a36Sopenharmony_ci * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 4262306a36Sopenharmony_ci * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 4362306a36Sopenharmony_ci * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 4462306a36Sopenharmony_ci * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 4562306a36Sopenharmony_ci * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 4662306a36Sopenharmony_ci * 4762306a36Sopenharmony_ci * Intel PCIe NTB Linux driver 4862306a36Sopenharmony_ci */ 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci#include <linux/debugfs.h> 5162306a36Sopenharmony_ci#include <linux/delay.h> 5262306a36Sopenharmony_ci#include <linux/init.h> 5362306a36Sopenharmony_ci#include <linux/interrupt.h> 5462306a36Sopenharmony_ci#include <linux/module.h> 5562306a36Sopenharmony_ci#include <linux/pci.h> 5662306a36Sopenharmony_ci#include <linux/random.h> 5762306a36Sopenharmony_ci#include <linux/slab.h> 5862306a36Sopenharmony_ci#include <linux/ntb.h> 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#include "ntb_hw_intel.h" 6162306a36Sopenharmony_ci#include "ntb_hw_gen1.h" 6262306a36Sopenharmony_ci#include "ntb_hw_gen3.h" 6362306a36Sopenharmony_ci#include "ntb_hw_gen4.h" 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci#define NTB_NAME "ntb_hw_intel" 6662306a36Sopenharmony_ci#define NTB_DESC "Intel(R) PCI-E Non-Transparent Bridge Driver" 6762306a36Sopenharmony_ci#define NTB_VER "2.0" 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ciMODULE_DESCRIPTION(NTB_DESC); 7062306a36Sopenharmony_ciMODULE_VERSION(NTB_VER); 7162306a36Sopenharmony_ciMODULE_LICENSE("Dual BSD/GPL"); 7262306a36Sopenharmony_ciMODULE_AUTHOR("Intel Corporation"); 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci#define bar0_off(base, bar) ((base) + ((bar) << 2)) 7562306a36Sopenharmony_ci#define bar2_off(base, bar) bar0_off(base, (bar) - 2) 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const struct intel_ntb_reg xeon_reg; 7862306a36Sopenharmony_cistatic const struct intel_ntb_alt_reg xeon_pri_reg; 7962306a36Sopenharmony_cistatic const struct intel_ntb_alt_reg xeon_sec_reg; 8062306a36Sopenharmony_cistatic const struct intel_ntb_alt_reg xeon_b2b_reg; 8162306a36Sopenharmony_cistatic const struct intel_ntb_xlat_reg xeon_pri_xlat; 8262306a36Sopenharmony_cistatic const struct intel_ntb_xlat_reg xeon_sec_xlat; 8362306a36Sopenharmony_cistatic const struct ntb_dev_ops intel_ntb_ops; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic const struct file_operations intel_ntb_debugfs_info; 8662306a36Sopenharmony_cistatic struct dentry *debugfs_dir; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic int b2b_mw_idx = -1; 8962306a36Sopenharmony_cimodule_param(b2b_mw_idx, int, 0644); 9062306a36Sopenharmony_ciMODULE_PARM_DESC(b2b_mw_idx, "Use this mw idx to access the peer ntb. A " 9162306a36Sopenharmony_ci "value of zero or positive starts from first mw idx, and a " 9262306a36Sopenharmony_ci "negative value starts from last mw idx. Both sides MUST " 9362306a36Sopenharmony_ci "set the same value here!"); 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic unsigned int b2b_mw_share; 9662306a36Sopenharmony_cimodule_param(b2b_mw_share, uint, 0644); 9762306a36Sopenharmony_ciMODULE_PARM_DESC(b2b_mw_share, "If the b2b mw is large enough, configure the " 9862306a36Sopenharmony_ci "ntb so that the peer ntb only occupies the first half of " 9962306a36Sopenharmony_ci "the mw, so the second half can still be used as a mw. Both " 10062306a36Sopenharmony_ci "sides MUST set the same value here!"); 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cimodule_param_named(xeon_b2b_usd_bar2_addr64, 10362306a36Sopenharmony_ci xeon_b2b_usd_addr.bar2_addr64, ullong, 0644); 10462306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_usd_bar2_addr64, 10562306a36Sopenharmony_ci "XEON B2B USD BAR 2 64-bit address"); 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cimodule_param_named(xeon_b2b_usd_bar4_addr64, 10862306a36Sopenharmony_ci xeon_b2b_usd_addr.bar4_addr64, ullong, 0644); 10962306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_usd_bar4_addr64, 11062306a36Sopenharmony_ci "XEON B2B USD BAR 4 64-bit address"); 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cimodule_param_named(xeon_b2b_usd_bar4_addr32, 11362306a36Sopenharmony_ci xeon_b2b_usd_addr.bar4_addr32, ullong, 0644); 11462306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_usd_bar4_addr32, 11562306a36Sopenharmony_ci "XEON B2B USD split-BAR 4 32-bit address"); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cimodule_param_named(xeon_b2b_usd_bar5_addr32, 11862306a36Sopenharmony_ci xeon_b2b_usd_addr.bar5_addr32, ullong, 0644); 11962306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_usd_bar5_addr32, 12062306a36Sopenharmony_ci "XEON B2B USD split-BAR 5 32-bit address"); 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cimodule_param_named(xeon_b2b_dsd_bar2_addr64, 12362306a36Sopenharmony_ci xeon_b2b_dsd_addr.bar2_addr64, ullong, 0644); 12462306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_dsd_bar2_addr64, 12562306a36Sopenharmony_ci "XEON B2B DSD BAR 2 64-bit address"); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cimodule_param_named(xeon_b2b_dsd_bar4_addr64, 12862306a36Sopenharmony_ci xeon_b2b_dsd_addr.bar4_addr64, ullong, 0644); 12962306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_dsd_bar4_addr64, 13062306a36Sopenharmony_ci "XEON B2B DSD BAR 4 64-bit address"); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cimodule_param_named(xeon_b2b_dsd_bar4_addr32, 13362306a36Sopenharmony_ci xeon_b2b_dsd_addr.bar4_addr32, ullong, 0644); 13462306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_dsd_bar4_addr32, 13562306a36Sopenharmony_ci "XEON B2B DSD split-BAR 4 32-bit address"); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_cimodule_param_named(xeon_b2b_dsd_bar5_addr32, 13862306a36Sopenharmony_ci xeon_b2b_dsd_addr.bar5_addr32, ullong, 0644); 13962306a36Sopenharmony_ciMODULE_PARM_DESC(xeon_b2b_dsd_bar5_addr32, 14062306a36Sopenharmony_ci "XEON B2B DSD split-BAR 5 32-bit address"); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic int xeon_init_isr(struct intel_ntb_dev *ndev); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic inline void ndev_reset_unsafe_flags(struct intel_ntb_dev *ndev) 14662306a36Sopenharmony_ci{ 14762306a36Sopenharmony_ci ndev->unsafe_flags = 0; 14862306a36Sopenharmony_ci ndev->unsafe_flags_ignore = 0; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci /* Only B2B has a workaround to avoid SDOORBELL */ 15162306a36Sopenharmony_ci if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP) 15262306a36Sopenharmony_ci if (!ntb_topo_is_b2b(ndev->ntb.topo)) 15362306a36Sopenharmony_ci ndev->unsafe_flags |= NTB_UNSAFE_DB; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci /* No low level workaround to avoid SB01BASE */ 15662306a36Sopenharmony_ci if (ndev->hwerr_flags & NTB_HWERR_SB01BASE_LOCKUP) { 15762306a36Sopenharmony_ci ndev->unsafe_flags |= NTB_UNSAFE_DB; 15862306a36Sopenharmony_ci ndev->unsafe_flags |= NTB_UNSAFE_SPAD; 15962306a36Sopenharmony_ci } 16062306a36Sopenharmony_ci} 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic inline int ndev_is_unsafe(struct intel_ntb_dev *ndev, 16362306a36Sopenharmony_ci unsigned long flag) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci return !!(flag & ndev->unsafe_flags & ~ndev->unsafe_flags_ignore); 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic inline int ndev_ignore_unsafe(struct intel_ntb_dev *ndev, 16962306a36Sopenharmony_ci unsigned long flag) 17062306a36Sopenharmony_ci{ 17162306a36Sopenharmony_ci flag &= ndev->unsafe_flags; 17262306a36Sopenharmony_ci ndev->unsafe_flags_ignore |= flag; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci return !!flag; 17562306a36Sopenharmony_ci} 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ciint ndev_mw_to_bar(struct intel_ntb_dev *ndev, int idx) 17862306a36Sopenharmony_ci{ 17962306a36Sopenharmony_ci if (idx < 0 || idx >= ndev->mw_count) 18062306a36Sopenharmony_ci return -EINVAL; 18162306a36Sopenharmony_ci return ndev->reg->mw_bar[idx]; 18262306a36Sopenharmony_ci} 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_civoid ndev_db_addr(struct intel_ntb_dev *ndev, 18562306a36Sopenharmony_ci phys_addr_t *db_addr, resource_size_t *db_size, 18662306a36Sopenharmony_ci phys_addr_t reg_addr, unsigned long reg) 18762306a36Sopenharmony_ci{ 18862306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB)) 18962306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe doorbell access", __func__); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci if (db_addr) { 19262306a36Sopenharmony_ci *db_addr = reg_addr + reg; 19362306a36Sopenharmony_ci dev_dbg(&ndev->ntb.pdev->dev, "Peer db addr %llx\n", *db_addr); 19462306a36Sopenharmony_ci } 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci if (db_size) { 19762306a36Sopenharmony_ci *db_size = ndev->reg->db_size; 19862306a36Sopenharmony_ci dev_dbg(&ndev->ntb.pdev->dev, "Peer db size %llx\n", *db_size); 19962306a36Sopenharmony_ci } 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ciu64 ndev_db_read(struct intel_ntb_dev *ndev, 20362306a36Sopenharmony_ci void __iomem *mmio) 20462306a36Sopenharmony_ci{ 20562306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB)) 20662306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe doorbell access", __func__); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci return ndev->reg->db_ioread(mmio); 20962306a36Sopenharmony_ci} 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ciint ndev_db_write(struct intel_ntb_dev *ndev, u64 db_bits, 21262306a36Sopenharmony_ci void __iomem *mmio) 21362306a36Sopenharmony_ci{ 21462306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB)) 21562306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe doorbell access", __func__); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci if (db_bits & ~ndev->db_valid_mask) 21862306a36Sopenharmony_ci return -EINVAL; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci ndev->reg->db_iowrite(db_bits, mmio); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci return 0; 22362306a36Sopenharmony_ci} 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic inline int ndev_db_set_mask(struct intel_ntb_dev *ndev, u64 db_bits, 22662306a36Sopenharmony_ci void __iomem *mmio) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci unsigned long irqflags; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB)) 23162306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe doorbell access", __func__); 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci if (db_bits & ~ndev->db_valid_mask) 23462306a36Sopenharmony_ci return -EINVAL; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci spin_lock_irqsave(&ndev->db_mask_lock, irqflags); 23762306a36Sopenharmony_ci { 23862306a36Sopenharmony_ci ndev->db_mask |= db_bits; 23962306a36Sopenharmony_ci ndev->reg->db_iowrite(ndev->db_mask, mmio); 24062306a36Sopenharmony_ci } 24162306a36Sopenharmony_ci spin_unlock_irqrestore(&ndev->db_mask_lock, irqflags); 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci return 0; 24462306a36Sopenharmony_ci} 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cistatic inline int ndev_db_clear_mask(struct intel_ntb_dev *ndev, u64 db_bits, 24762306a36Sopenharmony_ci void __iomem *mmio) 24862306a36Sopenharmony_ci{ 24962306a36Sopenharmony_ci unsigned long irqflags; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB)) 25262306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe doorbell access", __func__); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci if (db_bits & ~ndev->db_valid_mask) 25562306a36Sopenharmony_ci return -EINVAL; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci spin_lock_irqsave(&ndev->db_mask_lock, irqflags); 25862306a36Sopenharmony_ci { 25962306a36Sopenharmony_ci ndev->db_mask &= ~db_bits; 26062306a36Sopenharmony_ci ndev->reg->db_iowrite(ndev->db_mask, mmio); 26162306a36Sopenharmony_ci } 26262306a36Sopenharmony_ci spin_unlock_irqrestore(&ndev->db_mask_lock, irqflags); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci return 0; 26562306a36Sopenharmony_ci} 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic inline u64 ndev_vec_mask(struct intel_ntb_dev *ndev, int db_vector) 26862306a36Sopenharmony_ci{ 26962306a36Sopenharmony_ci u64 shift, mask; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci shift = ndev->db_vec_shift; 27262306a36Sopenharmony_ci mask = BIT_ULL(shift) - 1; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci return mask << (shift * db_vector); 27562306a36Sopenharmony_ci} 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cistatic inline int ndev_spad_addr(struct intel_ntb_dev *ndev, int idx, 27862306a36Sopenharmony_ci phys_addr_t *spad_addr, phys_addr_t reg_addr, 27962306a36Sopenharmony_ci unsigned long reg) 28062306a36Sopenharmony_ci{ 28162306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_SPAD)) 28262306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe scratchpad access", __func__); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci if (idx < 0 || idx >= ndev->spad_count) 28562306a36Sopenharmony_ci return -EINVAL; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci if (spad_addr) { 28862306a36Sopenharmony_ci *spad_addr = reg_addr + reg + (idx << 2); 28962306a36Sopenharmony_ci dev_dbg(&ndev->ntb.pdev->dev, "Peer spad addr %llx\n", 29062306a36Sopenharmony_ci *spad_addr); 29162306a36Sopenharmony_ci } 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci return 0; 29462306a36Sopenharmony_ci} 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_cistatic inline u32 ndev_spad_read(struct intel_ntb_dev *ndev, int idx, 29762306a36Sopenharmony_ci void __iomem *mmio) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_SPAD)) 30062306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe scratchpad access", __func__); 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci if (idx < 0 || idx >= ndev->spad_count) 30362306a36Sopenharmony_ci return 0; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci return ioread32(mmio + (idx << 2)); 30662306a36Sopenharmony_ci} 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistatic inline int ndev_spad_write(struct intel_ntb_dev *ndev, int idx, u32 val, 30962306a36Sopenharmony_ci void __iomem *mmio) 31062306a36Sopenharmony_ci{ 31162306a36Sopenharmony_ci if (ndev_is_unsafe(ndev, NTB_UNSAFE_SPAD)) 31262306a36Sopenharmony_ci pr_warn_once("%s: NTB unsafe scratchpad access", __func__); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci if (idx < 0 || idx >= ndev->spad_count) 31562306a36Sopenharmony_ci return -EINVAL; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci iowrite32(val, mmio + (idx << 2)); 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci return 0; 32062306a36Sopenharmony_ci} 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_cistatic irqreturn_t ndev_interrupt(struct intel_ntb_dev *ndev, int vec) 32362306a36Sopenharmony_ci{ 32462306a36Sopenharmony_ci u64 vec_mask; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci vec_mask = ndev_vec_mask(ndev, vec); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci if ((ndev->hwerr_flags & NTB_HWERR_MSIX_VECTOR32_BAD) && (vec == 31)) 32962306a36Sopenharmony_ci vec_mask |= ndev->db_link_mask; 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci dev_dbg(&ndev->ntb.pdev->dev, "vec %d vec_mask %llx\n", vec, vec_mask); 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci ndev->last_ts = jiffies; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci if (vec_mask & ndev->db_link_mask) { 33662306a36Sopenharmony_ci if (ndev->reg->poll_link(ndev)) 33762306a36Sopenharmony_ci ntb_link_event(&ndev->ntb); 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci if (vec_mask & ndev->db_valid_mask) 34162306a36Sopenharmony_ci ntb_db_event(&ndev->ntb, vec); 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci return IRQ_HANDLED; 34462306a36Sopenharmony_ci} 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_cistatic irqreturn_t ndev_vec_isr(int irq, void *dev) 34762306a36Sopenharmony_ci{ 34862306a36Sopenharmony_ci struct intel_ntb_vec *nvec = dev; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci dev_dbg(&nvec->ndev->ntb.pdev->dev, "irq: %d nvec->num: %d\n", 35162306a36Sopenharmony_ci irq, nvec->num); 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci return ndev_interrupt(nvec->ndev, nvec->num); 35462306a36Sopenharmony_ci} 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cistatic irqreturn_t ndev_irq_isr(int irq, void *dev) 35762306a36Sopenharmony_ci{ 35862306a36Sopenharmony_ci struct intel_ntb_dev *ndev = dev; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci return ndev_interrupt(ndev, irq - ndev->ntb.pdev->irq); 36162306a36Sopenharmony_ci} 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ciint ndev_init_isr(struct intel_ntb_dev *ndev, 36462306a36Sopenharmony_ci int msix_min, int msix_max, 36562306a36Sopenharmony_ci int msix_shift, int total_shift) 36662306a36Sopenharmony_ci{ 36762306a36Sopenharmony_ci struct pci_dev *pdev; 36862306a36Sopenharmony_ci int rc, i, msix_count, node; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci pdev = ndev->ntb.pdev; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci node = dev_to_node(&pdev->dev); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci /* Mask all doorbell interrupts */ 37562306a36Sopenharmony_ci ndev->db_mask = ndev->db_valid_mask; 37662306a36Sopenharmony_ci ndev->reg->db_iowrite(ndev->db_mask, 37762306a36Sopenharmony_ci ndev->self_mmio + 37862306a36Sopenharmony_ci ndev->self_reg->db_mask); 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci /* Try to set up msix irq */ 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci ndev->vec = kcalloc_node(msix_max, sizeof(*ndev->vec), 38362306a36Sopenharmony_ci GFP_KERNEL, node); 38462306a36Sopenharmony_ci if (!ndev->vec) 38562306a36Sopenharmony_ci goto err_msix_vec_alloc; 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci ndev->msix = kcalloc_node(msix_max, sizeof(*ndev->msix), 38862306a36Sopenharmony_ci GFP_KERNEL, node); 38962306a36Sopenharmony_ci if (!ndev->msix) 39062306a36Sopenharmony_ci goto err_msix_alloc; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci for (i = 0; i < msix_max; ++i) 39362306a36Sopenharmony_ci ndev->msix[i].entry = i; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci msix_count = pci_enable_msix_range(pdev, ndev->msix, 39662306a36Sopenharmony_ci msix_min, msix_max); 39762306a36Sopenharmony_ci if (msix_count < 0) 39862306a36Sopenharmony_ci goto err_msix_enable; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci for (i = 0; i < msix_count; ++i) { 40162306a36Sopenharmony_ci ndev->vec[i].ndev = ndev; 40262306a36Sopenharmony_ci ndev->vec[i].num = i; 40362306a36Sopenharmony_ci rc = request_irq(ndev->msix[i].vector, ndev_vec_isr, 0, 40462306a36Sopenharmony_ci "ndev_vec_isr", &ndev->vec[i]); 40562306a36Sopenharmony_ci if (rc) 40662306a36Sopenharmony_ci goto err_msix_request; 40762306a36Sopenharmony_ci } 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Using %d msix interrupts\n", msix_count); 41062306a36Sopenharmony_ci ndev->db_vec_count = msix_count; 41162306a36Sopenharmony_ci ndev->db_vec_shift = msix_shift; 41262306a36Sopenharmony_ci return 0; 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_cierr_msix_request: 41562306a36Sopenharmony_ci while (i-- > 0) 41662306a36Sopenharmony_ci free_irq(ndev->msix[i].vector, &ndev->vec[i]); 41762306a36Sopenharmony_ci pci_disable_msix(pdev); 41862306a36Sopenharmony_cierr_msix_enable: 41962306a36Sopenharmony_ci kfree(ndev->msix); 42062306a36Sopenharmony_cierr_msix_alloc: 42162306a36Sopenharmony_ci kfree(ndev->vec); 42262306a36Sopenharmony_cierr_msix_vec_alloc: 42362306a36Sopenharmony_ci ndev->msix = NULL; 42462306a36Sopenharmony_ci ndev->vec = NULL; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci /* Try to set up msi irq */ 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci rc = pci_enable_msi(pdev); 42962306a36Sopenharmony_ci if (rc) 43062306a36Sopenharmony_ci goto err_msi_enable; 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci rc = request_irq(pdev->irq, ndev_irq_isr, 0, 43362306a36Sopenharmony_ci "ndev_irq_isr", ndev); 43462306a36Sopenharmony_ci if (rc) 43562306a36Sopenharmony_ci goto err_msi_request; 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Using msi interrupts\n"); 43862306a36Sopenharmony_ci ndev->db_vec_count = 1; 43962306a36Sopenharmony_ci ndev->db_vec_shift = total_shift; 44062306a36Sopenharmony_ci return 0; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_cierr_msi_request: 44362306a36Sopenharmony_ci pci_disable_msi(pdev); 44462306a36Sopenharmony_cierr_msi_enable: 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci /* Try to set up intx irq */ 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci pci_intx(pdev, 1); 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci rc = request_irq(pdev->irq, ndev_irq_isr, IRQF_SHARED, 45162306a36Sopenharmony_ci "ndev_irq_isr", ndev); 45262306a36Sopenharmony_ci if (rc) 45362306a36Sopenharmony_ci goto err_intx_request; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Using intx interrupts\n"); 45662306a36Sopenharmony_ci ndev->db_vec_count = 1; 45762306a36Sopenharmony_ci ndev->db_vec_shift = total_shift; 45862306a36Sopenharmony_ci return 0; 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_cierr_intx_request: 46162306a36Sopenharmony_ci return rc; 46262306a36Sopenharmony_ci} 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_cistatic void ndev_deinit_isr(struct intel_ntb_dev *ndev) 46562306a36Sopenharmony_ci{ 46662306a36Sopenharmony_ci struct pci_dev *pdev; 46762306a36Sopenharmony_ci int i; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci pdev = ndev->ntb.pdev; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci /* Mask all doorbell interrupts */ 47262306a36Sopenharmony_ci ndev->db_mask = ndev->db_valid_mask; 47362306a36Sopenharmony_ci ndev->reg->db_iowrite(ndev->db_mask, 47462306a36Sopenharmony_ci ndev->self_mmio + 47562306a36Sopenharmony_ci ndev->self_reg->db_mask); 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci if (ndev->msix) { 47862306a36Sopenharmony_ci i = ndev->db_vec_count; 47962306a36Sopenharmony_ci while (i--) 48062306a36Sopenharmony_ci free_irq(ndev->msix[i].vector, &ndev->vec[i]); 48162306a36Sopenharmony_ci pci_disable_msix(pdev); 48262306a36Sopenharmony_ci kfree(ndev->msix); 48362306a36Sopenharmony_ci kfree(ndev->vec); 48462306a36Sopenharmony_ci } else { 48562306a36Sopenharmony_ci free_irq(pdev->irq, ndev); 48662306a36Sopenharmony_ci if (pci_dev_msi_enabled(pdev)) 48762306a36Sopenharmony_ci pci_disable_msi(pdev); 48862306a36Sopenharmony_ci } 48962306a36Sopenharmony_ci} 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_cistatic ssize_t ndev_ntb_debugfs_read(struct file *filp, char __user *ubuf, 49262306a36Sopenharmony_ci size_t count, loff_t *offp) 49362306a36Sopenharmony_ci{ 49462306a36Sopenharmony_ci struct intel_ntb_dev *ndev; 49562306a36Sopenharmony_ci struct pci_dev *pdev; 49662306a36Sopenharmony_ci void __iomem *mmio; 49762306a36Sopenharmony_ci char *buf; 49862306a36Sopenharmony_ci size_t buf_size; 49962306a36Sopenharmony_ci ssize_t ret, off; 50062306a36Sopenharmony_ci union { u64 v64; u32 v32; u16 v16; u8 v8; } u; 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci ndev = filp->private_data; 50362306a36Sopenharmony_ci pdev = ndev->ntb.pdev; 50462306a36Sopenharmony_ci mmio = ndev->self_mmio; 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci buf_size = min(count, 0x800ul); 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci buf = kmalloc(buf_size, GFP_KERNEL); 50962306a36Sopenharmony_ci if (!buf) 51062306a36Sopenharmony_ci return -ENOMEM; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci off = 0; 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 51562306a36Sopenharmony_ci "NTB Device Information:\n"); 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 51862306a36Sopenharmony_ci "Connection Topology -\t%s\n", 51962306a36Sopenharmony_ci ntb_topo_string(ndev->ntb.topo)); 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci if (ndev->b2b_idx != UINT_MAX) { 52262306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 52362306a36Sopenharmony_ci "B2B MW Idx -\t\t%u\n", ndev->b2b_idx); 52462306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 52562306a36Sopenharmony_ci "B2B Offset -\t\t%#lx\n", ndev->b2b_off); 52662306a36Sopenharmony_ci } 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 52962306a36Sopenharmony_ci "BAR4 Split -\t\t%s\n", 53062306a36Sopenharmony_ci ndev->bar4_split ? "yes" : "no"); 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 53362306a36Sopenharmony_ci "NTB CTL -\t\t%#06x\n", ndev->ntb_ctl); 53462306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 53562306a36Sopenharmony_ci "LNK STA -\t\t%#06x\n", ndev->lnk_sta); 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci if (!ndev->reg->link_is_up(ndev)) { 53862306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 53962306a36Sopenharmony_ci "Link Status -\t\tDown\n"); 54062306a36Sopenharmony_ci } else { 54162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 54262306a36Sopenharmony_ci "Link Status -\t\tUp\n"); 54362306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 54462306a36Sopenharmony_ci "Link Speed -\t\tPCI-E Gen %u\n", 54562306a36Sopenharmony_ci NTB_LNK_STA_SPEED(ndev->lnk_sta)); 54662306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 54762306a36Sopenharmony_ci "Link Width -\t\tx%u\n", 54862306a36Sopenharmony_ci NTB_LNK_STA_WIDTH(ndev->lnk_sta)); 54962306a36Sopenharmony_ci } 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 55262306a36Sopenharmony_ci "Memory Window Count -\t%u\n", ndev->mw_count); 55362306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 55462306a36Sopenharmony_ci "Scratchpad Count -\t%u\n", ndev->spad_count); 55562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 55662306a36Sopenharmony_ci "Doorbell Count -\t%u\n", ndev->db_count); 55762306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 55862306a36Sopenharmony_ci "Doorbell Vector Count -\t%u\n", ndev->db_vec_count); 55962306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 56062306a36Sopenharmony_ci "Doorbell Vector Shift -\t%u\n", ndev->db_vec_shift); 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 56362306a36Sopenharmony_ci "Doorbell Valid Mask -\t%#llx\n", ndev->db_valid_mask); 56462306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 56562306a36Sopenharmony_ci "Doorbell Link Mask -\t%#llx\n", ndev->db_link_mask); 56662306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 56762306a36Sopenharmony_ci "Doorbell Mask Cached -\t%#llx\n", ndev->db_mask); 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci u.v64 = ndev_db_read(ndev, mmio + ndev->self_reg->db_mask); 57062306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 57162306a36Sopenharmony_ci "Doorbell Mask -\t\t%#llx\n", u.v64); 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci u.v64 = ndev_db_read(ndev, mmio + ndev->self_reg->db_bell); 57462306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 57562306a36Sopenharmony_ci "Doorbell Bell -\t\t%#llx\n", u.v64); 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 57862306a36Sopenharmony_ci "\nNTB Window Size:\n"); 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR23SZ_OFFSET, &u.v8); 58162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 58262306a36Sopenharmony_ci "PBAR23SZ %hhu\n", u.v8); 58362306a36Sopenharmony_ci if (!ndev->bar4_split) { 58462306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR45SZ_OFFSET, &u.v8); 58562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 58662306a36Sopenharmony_ci "PBAR45SZ %hhu\n", u.v8); 58762306a36Sopenharmony_ci } else { 58862306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR4SZ_OFFSET, &u.v8); 58962306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 59062306a36Sopenharmony_ci "PBAR4SZ %hhu\n", u.v8); 59162306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR5SZ_OFFSET, &u.v8); 59262306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 59362306a36Sopenharmony_ci "PBAR5SZ %hhu\n", u.v8); 59462306a36Sopenharmony_ci } 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR23SZ_OFFSET, &u.v8); 59762306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 59862306a36Sopenharmony_ci "SBAR23SZ %hhu\n", u.v8); 59962306a36Sopenharmony_ci if (!ndev->bar4_split) { 60062306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR45SZ_OFFSET, &u.v8); 60162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 60262306a36Sopenharmony_ci "SBAR45SZ %hhu\n", u.v8); 60362306a36Sopenharmony_ci } else { 60462306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR4SZ_OFFSET, &u.v8); 60562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 60662306a36Sopenharmony_ci "SBAR4SZ %hhu\n", u.v8); 60762306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR5SZ_OFFSET, &u.v8); 60862306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 60962306a36Sopenharmony_ci "SBAR5SZ %hhu\n", u.v8); 61062306a36Sopenharmony_ci } 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 61362306a36Sopenharmony_ci "\nNTB Incoming XLAT:\n"); 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 2)); 61662306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 61762306a36Sopenharmony_ci "XLAT23 -\t\t%#018llx\n", u.v64); 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_ci if (ndev->bar4_split) { 62062306a36Sopenharmony_ci u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 4)); 62162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 62262306a36Sopenharmony_ci "XLAT4 -\t\t\t%#06x\n", u.v32); 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_ci u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 5)); 62562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 62662306a36Sopenharmony_ci "XLAT5 -\t\t\t%#06x\n", u.v32); 62762306a36Sopenharmony_ci } else { 62862306a36Sopenharmony_ci u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 4)); 62962306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 63062306a36Sopenharmony_ci "XLAT45 -\t\t%#018llx\n", u.v64); 63162306a36Sopenharmony_ci } 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 2)); 63462306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 63562306a36Sopenharmony_ci "LMT23 -\t\t\t%#018llx\n", u.v64); 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci if (ndev->bar4_split) { 63862306a36Sopenharmony_ci u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 4)); 63962306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 64062306a36Sopenharmony_ci "LMT4 -\t\t\t%#06x\n", u.v32); 64162306a36Sopenharmony_ci u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 5)); 64262306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 64362306a36Sopenharmony_ci "LMT5 -\t\t\t%#06x\n", u.v32); 64462306a36Sopenharmony_ci } else { 64562306a36Sopenharmony_ci u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 4)); 64662306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 64762306a36Sopenharmony_ci "LMT45 -\t\t\t%#018llx\n", u.v64); 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci if (pdev_is_gen1(pdev)) { 65162306a36Sopenharmony_ci if (ntb_topo_is_b2b(ndev->ntb.topo)) { 65262306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 65362306a36Sopenharmony_ci "\nNTB Outgoing B2B XLAT:\n"); 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_ci u.v64 = ioread64(mmio + XEON_PBAR23XLAT_OFFSET); 65662306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 65762306a36Sopenharmony_ci "B2B XLAT23 -\t\t%#018llx\n", u.v64); 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci if (ndev->bar4_split) { 66062306a36Sopenharmony_ci u.v32 = ioread32(mmio + XEON_PBAR4XLAT_OFFSET); 66162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 66262306a36Sopenharmony_ci "B2B XLAT4 -\t\t%#06x\n", 66362306a36Sopenharmony_ci u.v32); 66462306a36Sopenharmony_ci u.v32 = ioread32(mmio + XEON_PBAR5XLAT_OFFSET); 66562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 66662306a36Sopenharmony_ci "B2B XLAT5 -\t\t%#06x\n", 66762306a36Sopenharmony_ci u.v32); 66862306a36Sopenharmony_ci } else { 66962306a36Sopenharmony_ci u.v64 = ioread64(mmio + XEON_PBAR45XLAT_OFFSET); 67062306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 67162306a36Sopenharmony_ci "B2B XLAT45 -\t\t%#018llx\n", 67262306a36Sopenharmony_ci u.v64); 67362306a36Sopenharmony_ci } 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_ci u.v64 = ioread64(mmio + XEON_PBAR23LMT_OFFSET); 67662306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 67762306a36Sopenharmony_ci "B2B LMT23 -\t\t%#018llx\n", u.v64); 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci if (ndev->bar4_split) { 68062306a36Sopenharmony_ci u.v32 = ioread32(mmio + XEON_PBAR4LMT_OFFSET); 68162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 68262306a36Sopenharmony_ci "B2B LMT4 -\t\t%#06x\n", 68362306a36Sopenharmony_ci u.v32); 68462306a36Sopenharmony_ci u.v32 = ioread32(mmio + XEON_PBAR5LMT_OFFSET); 68562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 68662306a36Sopenharmony_ci "B2B LMT5 -\t\t%#06x\n", 68762306a36Sopenharmony_ci u.v32); 68862306a36Sopenharmony_ci } else { 68962306a36Sopenharmony_ci u.v64 = ioread64(mmio + XEON_PBAR45LMT_OFFSET); 69062306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 69162306a36Sopenharmony_ci "B2B LMT45 -\t\t%#018llx\n", 69262306a36Sopenharmony_ci u.v64); 69362306a36Sopenharmony_ci } 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 69662306a36Sopenharmony_ci "\nNTB Secondary BAR:\n"); 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci u.v64 = ioread64(mmio + XEON_SBAR0BASE_OFFSET); 69962306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 70062306a36Sopenharmony_ci "SBAR01 -\t\t%#018llx\n", u.v64); 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci u.v64 = ioread64(mmio + XEON_SBAR23BASE_OFFSET); 70362306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 70462306a36Sopenharmony_ci "SBAR23 -\t\t%#018llx\n", u.v64); 70562306a36Sopenharmony_ci 70662306a36Sopenharmony_ci if (ndev->bar4_split) { 70762306a36Sopenharmony_ci u.v32 = ioread32(mmio + XEON_SBAR4BASE_OFFSET); 70862306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 70962306a36Sopenharmony_ci "SBAR4 -\t\t\t%#06x\n", u.v32); 71062306a36Sopenharmony_ci u.v32 = ioread32(mmio + XEON_SBAR5BASE_OFFSET); 71162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 71262306a36Sopenharmony_ci "SBAR5 -\t\t\t%#06x\n", u.v32); 71362306a36Sopenharmony_ci } else { 71462306a36Sopenharmony_ci u.v64 = ioread64(mmio + XEON_SBAR45BASE_OFFSET); 71562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 71662306a36Sopenharmony_ci "SBAR45 -\t\t%#018llx\n", 71762306a36Sopenharmony_ci u.v64); 71862306a36Sopenharmony_ci } 71962306a36Sopenharmony_ci } 72062306a36Sopenharmony_ci 72162306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 72262306a36Sopenharmony_ci "\nXEON NTB Statistics:\n"); 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci u.v16 = ioread16(mmio + XEON_USMEMMISS_OFFSET); 72562306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 72662306a36Sopenharmony_ci "Upstream Memory Miss -\t%u\n", u.v16); 72762306a36Sopenharmony_ci 72862306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 72962306a36Sopenharmony_ci "\nXEON NTB Hardware Errors:\n"); 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ci if (!pci_read_config_word(pdev, 73262306a36Sopenharmony_ci XEON_DEVSTS_OFFSET, &u.v16)) 73362306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 73462306a36Sopenharmony_ci "DEVSTS -\t\t%#06x\n", u.v16); 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_ci if (!pci_read_config_word(pdev, 73762306a36Sopenharmony_ci XEON_LINK_STATUS_OFFSET, &u.v16)) 73862306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 73962306a36Sopenharmony_ci "LNKSTS -\t\t%#06x\n", u.v16); 74062306a36Sopenharmony_ci 74162306a36Sopenharmony_ci if (!pci_read_config_dword(pdev, 74262306a36Sopenharmony_ci XEON_UNCERRSTS_OFFSET, &u.v32)) 74362306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 74462306a36Sopenharmony_ci "UNCERRSTS -\t\t%#06x\n", u.v32); 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci if (!pci_read_config_dword(pdev, 74762306a36Sopenharmony_ci XEON_CORERRSTS_OFFSET, &u.v32)) 74862306a36Sopenharmony_ci off += scnprintf(buf + off, buf_size - off, 74962306a36Sopenharmony_ci "CORERRSTS -\t\t%#06x\n", u.v32); 75062306a36Sopenharmony_ci } 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci ret = simple_read_from_buffer(ubuf, count, offp, buf, off); 75362306a36Sopenharmony_ci kfree(buf); 75462306a36Sopenharmony_ci return ret; 75562306a36Sopenharmony_ci} 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_cistatic ssize_t ndev_debugfs_read(struct file *filp, char __user *ubuf, 75862306a36Sopenharmony_ci size_t count, loff_t *offp) 75962306a36Sopenharmony_ci{ 76062306a36Sopenharmony_ci struct intel_ntb_dev *ndev = filp->private_data; 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_ci if (pdev_is_gen1(ndev->ntb.pdev)) 76362306a36Sopenharmony_ci return ndev_ntb_debugfs_read(filp, ubuf, count, offp); 76462306a36Sopenharmony_ci else if (pdev_is_gen3(ndev->ntb.pdev)) 76562306a36Sopenharmony_ci return ndev_ntb3_debugfs_read(filp, ubuf, count, offp); 76662306a36Sopenharmony_ci else if (pdev_is_gen4(ndev->ntb.pdev) || pdev_is_gen5(ndev->ntb.pdev)) 76762306a36Sopenharmony_ci return ndev_ntb4_debugfs_read(filp, ubuf, count, offp); 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci return -ENXIO; 77062306a36Sopenharmony_ci} 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_cistatic void ndev_init_debugfs(struct intel_ntb_dev *ndev) 77362306a36Sopenharmony_ci{ 77462306a36Sopenharmony_ci if (!debugfs_dir) { 77562306a36Sopenharmony_ci ndev->debugfs_dir = NULL; 77662306a36Sopenharmony_ci ndev->debugfs_info = NULL; 77762306a36Sopenharmony_ci } else { 77862306a36Sopenharmony_ci ndev->debugfs_dir = 77962306a36Sopenharmony_ci debugfs_create_dir(pci_name(ndev->ntb.pdev), 78062306a36Sopenharmony_ci debugfs_dir); 78162306a36Sopenharmony_ci if (!ndev->debugfs_dir) 78262306a36Sopenharmony_ci ndev->debugfs_info = NULL; 78362306a36Sopenharmony_ci else 78462306a36Sopenharmony_ci ndev->debugfs_info = 78562306a36Sopenharmony_ci debugfs_create_file("info", S_IRUSR, 78662306a36Sopenharmony_ci ndev->debugfs_dir, ndev, 78762306a36Sopenharmony_ci &intel_ntb_debugfs_info); 78862306a36Sopenharmony_ci } 78962306a36Sopenharmony_ci} 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_cistatic void ndev_deinit_debugfs(struct intel_ntb_dev *ndev) 79262306a36Sopenharmony_ci{ 79362306a36Sopenharmony_ci debugfs_remove_recursive(ndev->debugfs_dir); 79462306a36Sopenharmony_ci} 79562306a36Sopenharmony_ci 79662306a36Sopenharmony_ciint intel_ntb_mw_count(struct ntb_dev *ntb, int pidx) 79762306a36Sopenharmony_ci{ 79862306a36Sopenharmony_ci if (pidx != NTB_DEF_PEER_IDX) 79962306a36Sopenharmony_ci return -EINVAL; 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci return ntb_ndev(ntb)->mw_count; 80262306a36Sopenharmony_ci} 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ciint intel_ntb_mw_get_align(struct ntb_dev *ntb, int pidx, int idx, 80562306a36Sopenharmony_ci resource_size_t *addr_align, 80662306a36Sopenharmony_ci resource_size_t *size_align, 80762306a36Sopenharmony_ci resource_size_t *size_max) 80862306a36Sopenharmony_ci{ 80962306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 81062306a36Sopenharmony_ci resource_size_t bar_size, mw_size; 81162306a36Sopenharmony_ci int bar; 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_ci if (pidx != NTB_DEF_PEER_IDX) 81462306a36Sopenharmony_ci return -EINVAL; 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci if (idx >= ndev->b2b_idx && !ndev->b2b_off) 81762306a36Sopenharmony_ci idx += 1; 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci bar = ndev_mw_to_bar(ndev, idx); 82062306a36Sopenharmony_ci if (bar < 0) 82162306a36Sopenharmony_ci return bar; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci bar_size = pci_resource_len(ndev->ntb.pdev, bar); 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci if (idx == ndev->b2b_idx) 82662306a36Sopenharmony_ci mw_size = bar_size - ndev->b2b_off; 82762306a36Sopenharmony_ci else 82862306a36Sopenharmony_ci mw_size = bar_size; 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci if (addr_align) 83162306a36Sopenharmony_ci *addr_align = pci_resource_len(ndev->ntb.pdev, bar); 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_ci if (size_align) 83462306a36Sopenharmony_ci *size_align = 1; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_ci if (size_max) 83762306a36Sopenharmony_ci *size_max = mw_size; 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_ci return 0; 84062306a36Sopenharmony_ci} 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_cistatic int intel_ntb_mw_set_trans(struct ntb_dev *ntb, int pidx, int idx, 84362306a36Sopenharmony_ci dma_addr_t addr, resource_size_t size) 84462306a36Sopenharmony_ci{ 84562306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 84662306a36Sopenharmony_ci unsigned long base_reg, xlat_reg, limit_reg; 84762306a36Sopenharmony_ci resource_size_t bar_size, mw_size; 84862306a36Sopenharmony_ci void __iomem *mmio; 84962306a36Sopenharmony_ci u64 base, limit, reg_val; 85062306a36Sopenharmony_ci int bar; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci if (pidx != NTB_DEF_PEER_IDX) 85362306a36Sopenharmony_ci return -EINVAL; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci if (idx >= ndev->b2b_idx && !ndev->b2b_off) 85662306a36Sopenharmony_ci idx += 1; 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_ci bar = ndev_mw_to_bar(ndev, idx); 85962306a36Sopenharmony_ci if (bar < 0) 86062306a36Sopenharmony_ci return bar; 86162306a36Sopenharmony_ci 86262306a36Sopenharmony_ci bar_size = pci_resource_len(ndev->ntb.pdev, bar); 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_ci if (idx == ndev->b2b_idx) 86562306a36Sopenharmony_ci mw_size = bar_size - ndev->b2b_off; 86662306a36Sopenharmony_ci else 86762306a36Sopenharmony_ci mw_size = bar_size; 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_ci /* hardware requires that addr is aligned to bar size */ 87062306a36Sopenharmony_ci if (addr & (bar_size - 1)) 87162306a36Sopenharmony_ci return -EINVAL; 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci /* make sure the range fits in the usable mw size */ 87462306a36Sopenharmony_ci if (size > mw_size) 87562306a36Sopenharmony_ci return -EINVAL; 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci mmio = ndev->self_mmio; 87862306a36Sopenharmony_ci base_reg = bar0_off(ndev->xlat_reg->bar0_base, bar); 87962306a36Sopenharmony_ci xlat_reg = bar2_off(ndev->xlat_reg->bar2_xlat, bar); 88062306a36Sopenharmony_ci limit_reg = bar2_off(ndev->xlat_reg->bar2_limit, bar); 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_ci if (bar < 4 || !ndev->bar4_split) { 88362306a36Sopenharmony_ci base = ioread64(mmio + base_reg) & NTB_BAR_MASK_64; 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_ci /* Set the limit if supported, if size is not mw_size */ 88662306a36Sopenharmony_ci if (limit_reg && size != mw_size) 88762306a36Sopenharmony_ci limit = base + size; 88862306a36Sopenharmony_ci else 88962306a36Sopenharmony_ci limit = 0; 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci /* set and verify setting the translation address */ 89262306a36Sopenharmony_ci iowrite64(addr, mmio + xlat_reg); 89362306a36Sopenharmony_ci reg_val = ioread64(mmio + xlat_reg); 89462306a36Sopenharmony_ci if (reg_val != addr) { 89562306a36Sopenharmony_ci iowrite64(0, mmio + xlat_reg); 89662306a36Sopenharmony_ci return -EIO; 89762306a36Sopenharmony_ci } 89862306a36Sopenharmony_ci 89962306a36Sopenharmony_ci /* set and verify setting the limit */ 90062306a36Sopenharmony_ci iowrite64(limit, mmio + limit_reg); 90162306a36Sopenharmony_ci reg_val = ioread64(mmio + limit_reg); 90262306a36Sopenharmony_ci if (reg_val != limit) { 90362306a36Sopenharmony_ci iowrite64(base, mmio + limit_reg); 90462306a36Sopenharmony_ci iowrite64(0, mmio + xlat_reg); 90562306a36Sopenharmony_ci return -EIO; 90662306a36Sopenharmony_ci } 90762306a36Sopenharmony_ci } else { 90862306a36Sopenharmony_ci /* split bar addr range must all be 32 bit */ 90962306a36Sopenharmony_ci if (addr & (~0ull << 32)) 91062306a36Sopenharmony_ci return -EINVAL; 91162306a36Sopenharmony_ci if ((addr + size) & (~0ull << 32)) 91262306a36Sopenharmony_ci return -EINVAL; 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_ci base = ioread32(mmio + base_reg) & NTB_BAR_MASK_32; 91562306a36Sopenharmony_ci 91662306a36Sopenharmony_ci /* Set the limit if supported, if size is not mw_size */ 91762306a36Sopenharmony_ci if (limit_reg && size != mw_size) 91862306a36Sopenharmony_ci limit = base + size; 91962306a36Sopenharmony_ci else 92062306a36Sopenharmony_ci limit = 0; 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci /* set and verify setting the translation address */ 92362306a36Sopenharmony_ci iowrite32(addr, mmio + xlat_reg); 92462306a36Sopenharmony_ci reg_val = ioread32(mmio + xlat_reg); 92562306a36Sopenharmony_ci if (reg_val != addr) { 92662306a36Sopenharmony_ci iowrite32(0, mmio + xlat_reg); 92762306a36Sopenharmony_ci return -EIO; 92862306a36Sopenharmony_ci } 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_ci /* set and verify setting the limit */ 93162306a36Sopenharmony_ci iowrite32(limit, mmio + limit_reg); 93262306a36Sopenharmony_ci reg_val = ioread32(mmio + limit_reg); 93362306a36Sopenharmony_ci if (reg_val != limit) { 93462306a36Sopenharmony_ci iowrite32(base, mmio + limit_reg); 93562306a36Sopenharmony_ci iowrite32(0, mmio + xlat_reg); 93662306a36Sopenharmony_ci return -EIO; 93762306a36Sopenharmony_ci } 93862306a36Sopenharmony_ci } 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_ci return 0; 94162306a36Sopenharmony_ci} 94262306a36Sopenharmony_ci 94362306a36Sopenharmony_ciu64 intel_ntb_link_is_up(struct ntb_dev *ntb, enum ntb_speed *speed, 94462306a36Sopenharmony_ci enum ntb_width *width) 94562306a36Sopenharmony_ci{ 94662306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_ci if (ndev->reg->link_is_up(ndev)) { 94962306a36Sopenharmony_ci if (speed) 95062306a36Sopenharmony_ci *speed = NTB_LNK_STA_SPEED(ndev->lnk_sta); 95162306a36Sopenharmony_ci if (width) 95262306a36Sopenharmony_ci *width = NTB_LNK_STA_WIDTH(ndev->lnk_sta); 95362306a36Sopenharmony_ci return 1; 95462306a36Sopenharmony_ci } else { 95562306a36Sopenharmony_ci /* TODO MAYBE: is it possible to observe the link speed and 95662306a36Sopenharmony_ci * width while link is training? */ 95762306a36Sopenharmony_ci if (speed) 95862306a36Sopenharmony_ci *speed = NTB_SPEED_NONE; 95962306a36Sopenharmony_ci if (width) 96062306a36Sopenharmony_ci *width = NTB_WIDTH_NONE; 96162306a36Sopenharmony_ci return 0; 96262306a36Sopenharmony_ci } 96362306a36Sopenharmony_ci} 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_cistatic int intel_ntb_link_enable(struct ntb_dev *ntb, 96662306a36Sopenharmony_ci enum ntb_speed max_speed, 96762306a36Sopenharmony_ci enum ntb_width max_width) 96862306a36Sopenharmony_ci{ 96962306a36Sopenharmony_ci struct intel_ntb_dev *ndev; 97062306a36Sopenharmony_ci u32 ntb_ctl; 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_ci ndev = container_of(ntb, struct intel_ntb_dev, ntb); 97362306a36Sopenharmony_ci 97462306a36Sopenharmony_ci if (ndev->ntb.topo == NTB_TOPO_SEC) 97562306a36Sopenharmony_ci return -EINVAL; 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_ci dev_dbg(&ntb->pdev->dev, 97862306a36Sopenharmony_ci "Enabling link with max_speed %d max_width %d\n", 97962306a36Sopenharmony_ci max_speed, max_width); 98062306a36Sopenharmony_ci if (max_speed != NTB_SPEED_AUTO) 98162306a36Sopenharmony_ci dev_dbg(&ntb->pdev->dev, "ignoring max_speed %d\n", max_speed); 98262306a36Sopenharmony_ci if (max_width != NTB_WIDTH_AUTO) 98362306a36Sopenharmony_ci dev_dbg(&ntb->pdev->dev, "ignoring max_width %d\n", max_width); 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_ci ntb_ctl = ioread32(ndev->self_mmio + ndev->reg->ntb_ctl); 98662306a36Sopenharmony_ci ntb_ctl &= ~(NTB_CTL_DISABLE | NTB_CTL_CFG_LOCK); 98762306a36Sopenharmony_ci ntb_ctl |= NTB_CTL_P2S_BAR2_SNOOP | NTB_CTL_S2P_BAR2_SNOOP; 98862306a36Sopenharmony_ci ntb_ctl |= NTB_CTL_P2S_BAR4_SNOOP | NTB_CTL_S2P_BAR4_SNOOP; 98962306a36Sopenharmony_ci if (ndev->bar4_split) 99062306a36Sopenharmony_ci ntb_ctl |= NTB_CTL_P2S_BAR5_SNOOP | NTB_CTL_S2P_BAR5_SNOOP; 99162306a36Sopenharmony_ci iowrite32(ntb_ctl, ndev->self_mmio + ndev->reg->ntb_ctl); 99262306a36Sopenharmony_ci 99362306a36Sopenharmony_ci return 0; 99462306a36Sopenharmony_ci} 99562306a36Sopenharmony_ci 99662306a36Sopenharmony_ciint intel_ntb_link_disable(struct ntb_dev *ntb) 99762306a36Sopenharmony_ci{ 99862306a36Sopenharmony_ci struct intel_ntb_dev *ndev; 99962306a36Sopenharmony_ci u32 ntb_cntl; 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_ci ndev = container_of(ntb, struct intel_ntb_dev, ntb); 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ci if (ndev->ntb.topo == NTB_TOPO_SEC) 100462306a36Sopenharmony_ci return -EINVAL; 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci dev_dbg(&ntb->pdev->dev, "Disabling link\n"); 100762306a36Sopenharmony_ci 100862306a36Sopenharmony_ci /* Bring NTB link down */ 100962306a36Sopenharmony_ci ntb_cntl = ioread32(ndev->self_mmio + ndev->reg->ntb_ctl); 101062306a36Sopenharmony_ci ntb_cntl &= ~(NTB_CTL_P2S_BAR2_SNOOP | NTB_CTL_S2P_BAR2_SNOOP); 101162306a36Sopenharmony_ci ntb_cntl &= ~(NTB_CTL_P2S_BAR4_SNOOP | NTB_CTL_S2P_BAR4_SNOOP); 101262306a36Sopenharmony_ci if (ndev->bar4_split) 101362306a36Sopenharmony_ci ntb_cntl &= ~(NTB_CTL_P2S_BAR5_SNOOP | NTB_CTL_S2P_BAR5_SNOOP); 101462306a36Sopenharmony_ci ntb_cntl |= NTB_CTL_DISABLE | NTB_CTL_CFG_LOCK; 101562306a36Sopenharmony_ci iowrite32(ntb_cntl, ndev->self_mmio + ndev->reg->ntb_ctl); 101662306a36Sopenharmony_ci 101762306a36Sopenharmony_ci return 0; 101862306a36Sopenharmony_ci} 101962306a36Sopenharmony_ci 102062306a36Sopenharmony_ciint intel_ntb_peer_mw_count(struct ntb_dev *ntb) 102162306a36Sopenharmony_ci{ 102262306a36Sopenharmony_ci /* Numbers of inbound and outbound memory windows match */ 102362306a36Sopenharmony_ci return ntb_ndev(ntb)->mw_count; 102462306a36Sopenharmony_ci} 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_ciint intel_ntb_peer_mw_get_addr(struct ntb_dev *ntb, int idx, 102762306a36Sopenharmony_ci phys_addr_t *base, resource_size_t *size) 102862306a36Sopenharmony_ci{ 102962306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 103062306a36Sopenharmony_ci int bar; 103162306a36Sopenharmony_ci 103262306a36Sopenharmony_ci if (idx >= ndev->b2b_idx && !ndev->b2b_off) 103362306a36Sopenharmony_ci idx += 1; 103462306a36Sopenharmony_ci 103562306a36Sopenharmony_ci bar = ndev_mw_to_bar(ndev, idx); 103662306a36Sopenharmony_ci if (bar < 0) 103762306a36Sopenharmony_ci return bar; 103862306a36Sopenharmony_ci 103962306a36Sopenharmony_ci if (base) 104062306a36Sopenharmony_ci *base = pci_resource_start(ndev->ntb.pdev, bar) + 104162306a36Sopenharmony_ci (idx == ndev->b2b_idx ? ndev->b2b_off : 0); 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_ci if (size) 104462306a36Sopenharmony_ci *size = pci_resource_len(ndev->ntb.pdev, bar) - 104562306a36Sopenharmony_ci (idx == ndev->b2b_idx ? ndev->b2b_off : 0); 104662306a36Sopenharmony_ci 104762306a36Sopenharmony_ci return 0; 104862306a36Sopenharmony_ci} 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_cistatic int intel_ntb_db_is_unsafe(struct ntb_dev *ntb) 105162306a36Sopenharmony_ci{ 105262306a36Sopenharmony_ci return ndev_ignore_unsafe(ntb_ndev(ntb), NTB_UNSAFE_DB); 105362306a36Sopenharmony_ci} 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_ciu64 intel_ntb_db_valid_mask(struct ntb_dev *ntb) 105662306a36Sopenharmony_ci{ 105762306a36Sopenharmony_ci return ntb_ndev(ntb)->db_valid_mask; 105862306a36Sopenharmony_ci} 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ciint intel_ntb_db_vector_count(struct ntb_dev *ntb) 106162306a36Sopenharmony_ci{ 106262306a36Sopenharmony_ci struct intel_ntb_dev *ndev; 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_ci ndev = container_of(ntb, struct intel_ntb_dev, ntb); 106562306a36Sopenharmony_ci 106662306a36Sopenharmony_ci return ndev->db_vec_count; 106762306a36Sopenharmony_ci} 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_ciu64 intel_ntb_db_vector_mask(struct ntb_dev *ntb, int db_vector) 107062306a36Sopenharmony_ci{ 107162306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci if (db_vector < 0 || db_vector > ndev->db_vec_count) 107462306a36Sopenharmony_ci return 0; 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_ci return ndev->db_valid_mask & ndev_vec_mask(ndev, db_vector); 107762306a36Sopenharmony_ci} 107862306a36Sopenharmony_ci 107962306a36Sopenharmony_cistatic u64 intel_ntb_db_read(struct ntb_dev *ntb) 108062306a36Sopenharmony_ci{ 108162306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 108262306a36Sopenharmony_ci 108362306a36Sopenharmony_ci return ndev_db_read(ndev, 108462306a36Sopenharmony_ci ndev->self_mmio + 108562306a36Sopenharmony_ci ndev->self_reg->db_bell); 108662306a36Sopenharmony_ci} 108762306a36Sopenharmony_ci 108862306a36Sopenharmony_cistatic int intel_ntb_db_clear(struct ntb_dev *ntb, u64 db_bits) 108962306a36Sopenharmony_ci{ 109062306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 109162306a36Sopenharmony_ci 109262306a36Sopenharmony_ci return ndev_db_write(ndev, db_bits, 109362306a36Sopenharmony_ci ndev->self_mmio + 109462306a36Sopenharmony_ci ndev->self_reg->db_bell); 109562306a36Sopenharmony_ci} 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_ciint intel_ntb_db_set_mask(struct ntb_dev *ntb, u64 db_bits) 109862306a36Sopenharmony_ci{ 109962306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 110062306a36Sopenharmony_ci 110162306a36Sopenharmony_ci return ndev_db_set_mask(ndev, db_bits, 110262306a36Sopenharmony_ci ndev->self_mmio + 110362306a36Sopenharmony_ci ndev->self_reg->db_mask); 110462306a36Sopenharmony_ci} 110562306a36Sopenharmony_ci 110662306a36Sopenharmony_ciint intel_ntb_db_clear_mask(struct ntb_dev *ntb, u64 db_bits) 110762306a36Sopenharmony_ci{ 110862306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 110962306a36Sopenharmony_ci 111062306a36Sopenharmony_ci return ndev_db_clear_mask(ndev, db_bits, 111162306a36Sopenharmony_ci ndev->self_mmio + 111262306a36Sopenharmony_ci ndev->self_reg->db_mask); 111362306a36Sopenharmony_ci} 111462306a36Sopenharmony_ci 111562306a36Sopenharmony_cistatic int intel_ntb_peer_db_addr(struct ntb_dev *ntb, phys_addr_t *db_addr, 111662306a36Sopenharmony_ci resource_size_t *db_size, u64 *db_data, int db_bit) 111762306a36Sopenharmony_ci{ 111862306a36Sopenharmony_ci u64 db_bits; 111962306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 112062306a36Sopenharmony_ci 112162306a36Sopenharmony_ci if (unlikely(db_bit >= BITS_PER_LONG_LONG)) 112262306a36Sopenharmony_ci return -EINVAL; 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_ci db_bits = BIT_ULL(db_bit); 112562306a36Sopenharmony_ci 112662306a36Sopenharmony_ci if (unlikely(db_bits & ~ntb_ndev(ntb)->db_valid_mask)) 112762306a36Sopenharmony_ci return -EINVAL; 112862306a36Sopenharmony_ci 112962306a36Sopenharmony_ci ndev_db_addr(ndev, db_addr, db_size, ndev->peer_addr, 113062306a36Sopenharmony_ci ndev->peer_reg->db_bell); 113162306a36Sopenharmony_ci 113262306a36Sopenharmony_ci if (db_data) 113362306a36Sopenharmony_ci *db_data = db_bits; 113462306a36Sopenharmony_ci 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci return 0; 113762306a36Sopenharmony_ci} 113862306a36Sopenharmony_ci 113962306a36Sopenharmony_cistatic int intel_ntb_peer_db_set(struct ntb_dev *ntb, u64 db_bits) 114062306a36Sopenharmony_ci{ 114162306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 114262306a36Sopenharmony_ci 114362306a36Sopenharmony_ci return ndev_db_write(ndev, db_bits, 114462306a36Sopenharmony_ci ndev->peer_mmio + 114562306a36Sopenharmony_ci ndev->peer_reg->db_bell); 114662306a36Sopenharmony_ci} 114762306a36Sopenharmony_ci 114862306a36Sopenharmony_ciint intel_ntb_spad_is_unsafe(struct ntb_dev *ntb) 114962306a36Sopenharmony_ci{ 115062306a36Sopenharmony_ci return ndev_ignore_unsafe(ntb_ndev(ntb), NTB_UNSAFE_SPAD); 115162306a36Sopenharmony_ci} 115262306a36Sopenharmony_ci 115362306a36Sopenharmony_ciint intel_ntb_spad_count(struct ntb_dev *ntb) 115462306a36Sopenharmony_ci{ 115562306a36Sopenharmony_ci struct intel_ntb_dev *ndev; 115662306a36Sopenharmony_ci 115762306a36Sopenharmony_ci ndev = container_of(ntb, struct intel_ntb_dev, ntb); 115862306a36Sopenharmony_ci 115962306a36Sopenharmony_ci return ndev->spad_count; 116062306a36Sopenharmony_ci} 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_ciu32 intel_ntb_spad_read(struct ntb_dev *ntb, int idx) 116362306a36Sopenharmony_ci{ 116462306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 116562306a36Sopenharmony_ci 116662306a36Sopenharmony_ci return ndev_spad_read(ndev, idx, 116762306a36Sopenharmony_ci ndev->self_mmio + 116862306a36Sopenharmony_ci ndev->self_reg->spad); 116962306a36Sopenharmony_ci} 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ciint intel_ntb_spad_write(struct ntb_dev *ntb, int idx, u32 val) 117262306a36Sopenharmony_ci{ 117362306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 117462306a36Sopenharmony_ci 117562306a36Sopenharmony_ci return ndev_spad_write(ndev, idx, val, 117662306a36Sopenharmony_ci ndev->self_mmio + 117762306a36Sopenharmony_ci ndev->self_reg->spad); 117862306a36Sopenharmony_ci} 117962306a36Sopenharmony_ci 118062306a36Sopenharmony_ciint intel_ntb_peer_spad_addr(struct ntb_dev *ntb, int pidx, int sidx, 118162306a36Sopenharmony_ci phys_addr_t *spad_addr) 118262306a36Sopenharmony_ci{ 118362306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 118462306a36Sopenharmony_ci 118562306a36Sopenharmony_ci return ndev_spad_addr(ndev, sidx, spad_addr, ndev->peer_addr, 118662306a36Sopenharmony_ci ndev->peer_reg->spad); 118762306a36Sopenharmony_ci} 118862306a36Sopenharmony_ci 118962306a36Sopenharmony_ciu32 intel_ntb_peer_spad_read(struct ntb_dev *ntb, int pidx, int sidx) 119062306a36Sopenharmony_ci{ 119162306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 119262306a36Sopenharmony_ci 119362306a36Sopenharmony_ci return ndev_spad_read(ndev, sidx, 119462306a36Sopenharmony_ci ndev->peer_mmio + 119562306a36Sopenharmony_ci ndev->peer_reg->spad); 119662306a36Sopenharmony_ci} 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_ciint intel_ntb_peer_spad_write(struct ntb_dev *ntb, int pidx, int sidx, 119962306a36Sopenharmony_ci u32 val) 120062306a36Sopenharmony_ci{ 120162306a36Sopenharmony_ci struct intel_ntb_dev *ndev = ntb_ndev(ntb); 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_ci return ndev_spad_write(ndev, sidx, val, 120462306a36Sopenharmony_ci ndev->peer_mmio + 120562306a36Sopenharmony_ci ndev->peer_reg->spad); 120662306a36Sopenharmony_ci} 120762306a36Sopenharmony_ci 120862306a36Sopenharmony_cistatic u64 xeon_db_ioread(const void __iomem *mmio) 120962306a36Sopenharmony_ci{ 121062306a36Sopenharmony_ci return (u64)ioread16(mmio); 121162306a36Sopenharmony_ci} 121262306a36Sopenharmony_ci 121362306a36Sopenharmony_cistatic void xeon_db_iowrite(u64 bits, void __iomem *mmio) 121462306a36Sopenharmony_ci{ 121562306a36Sopenharmony_ci iowrite16((u16)bits, mmio); 121662306a36Sopenharmony_ci} 121762306a36Sopenharmony_ci 121862306a36Sopenharmony_cistatic int xeon_poll_link(struct intel_ntb_dev *ndev) 121962306a36Sopenharmony_ci{ 122062306a36Sopenharmony_ci u16 reg_val; 122162306a36Sopenharmony_ci int rc; 122262306a36Sopenharmony_ci 122362306a36Sopenharmony_ci ndev->reg->db_iowrite(ndev->db_link_mask, 122462306a36Sopenharmony_ci ndev->self_mmio + 122562306a36Sopenharmony_ci ndev->self_reg->db_bell); 122662306a36Sopenharmony_ci 122762306a36Sopenharmony_ci rc = pci_read_config_word(ndev->ntb.pdev, 122862306a36Sopenharmony_ci XEON_LINK_STATUS_OFFSET, ®_val); 122962306a36Sopenharmony_ci if (rc) 123062306a36Sopenharmony_ci return 0; 123162306a36Sopenharmony_ci 123262306a36Sopenharmony_ci if (reg_val == ndev->lnk_sta) 123362306a36Sopenharmony_ci return 0; 123462306a36Sopenharmony_ci 123562306a36Sopenharmony_ci ndev->lnk_sta = reg_val; 123662306a36Sopenharmony_ci 123762306a36Sopenharmony_ci return 1; 123862306a36Sopenharmony_ci} 123962306a36Sopenharmony_ci 124062306a36Sopenharmony_ciint xeon_link_is_up(struct intel_ntb_dev *ndev) 124162306a36Sopenharmony_ci{ 124262306a36Sopenharmony_ci if (ndev->ntb.topo == NTB_TOPO_SEC) 124362306a36Sopenharmony_ci return 1; 124462306a36Sopenharmony_ci 124562306a36Sopenharmony_ci return NTB_LNK_STA_ACTIVE(ndev->lnk_sta); 124662306a36Sopenharmony_ci} 124762306a36Sopenharmony_ci 124862306a36Sopenharmony_cienum ntb_topo xeon_ppd_topo(struct intel_ntb_dev *ndev, u8 ppd) 124962306a36Sopenharmony_ci{ 125062306a36Sopenharmony_ci switch (ppd & XEON_PPD_TOPO_MASK) { 125162306a36Sopenharmony_ci case XEON_PPD_TOPO_B2B_USD: 125262306a36Sopenharmony_ci return NTB_TOPO_B2B_USD; 125362306a36Sopenharmony_ci 125462306a36Sopenharmony_ci case XEON_PPD_TOPO_B2B_DSD: 125562306a36Sopenharmony_ci return NTB_TOPO_B2B_DSD; 125662306a36Sopenharmony_ci 125762306a36Sopenharmony_ci case XEON_PPD_TOPO_PRI_USD: 125862306a36Sopenharmony_ci case XEON_PPD_TOPO_PRI_DSD: /* accept bogus PRI_DSD */ 125962306a36Sopenharmony_ci return NTB_TOPO_PRI; 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_ci case XEON_PPD_TOPO_SEC_USD: 126262306a36Sopenharmony_ci case XEON_PPD_TOPO_SEC_DSD: /* accept bogus SEC_DSD */ 126362306a36Sopenharmony_ci return NTB_TOPO_SEC; 126462306a36Sopenharmony_ci } 126562306a36Sopenharmony_ci 126662306a36Sopenharmony_ci return NTB_TOPO_NONE; 126762306a36Sopenharmony_ci} 126862306a36Sopenharmony_ci 126962306a36Sopenharmony_cistatic inline int xeon_ppd_bar4_split(struct intel_ntb_dev *ndev, u8 ppd) 127062306a36Sopenharmony_ci{ 127162306a36Sopenharmony_ci if (ppd & XEON_PPD_SPLIT_BAR_MASK) { 127262306a36Sopenharmony_ci dev_dbg(&ndev->ntb.pdev->dev, "PPD %d split bar\n", ppd); 127362306a36Sopenharmony_ci return 1; 127462306a36Sopenharmony_ci } 127562306a36Sopenharmony_ci return 0; 127662306a36Sopenharmony_ci} 127762306a36Sopenharmony_ci 127862306a36Sopenharmony_cistatic int xeon_init_isr(struct intel_ntb_dev *ndev) 127962306a36Sopenharmony_ci{ 128062306a36Sopenharmony_ci return ndev_init_isr(ndev, XEON_DB_MSIX_VECTOR_COUNT, 128162306a36Sopenharmony_ci XEON_DB_MSIX_VECTOR_COUNT, 128262306a36Sopenharmony_ci XEON_DB_MSIX_VECTOR_SHIFT, 128362306a36Sopenharmony_ci XEON_DB_TOTAL_SHIFT); 128462306a36Sopenharmony_ci} 128562306a36Sopenharmony_ci 128662306a36Sopenharmony_cistatic void xeon_deinit_isr(struct intel_ntb_dev *ndev) 128762306a36Sopenharmony_ci{ 128862306a36Sopenharmony_ci ndev_deinit_isr(ndev); 128962306a36Sopenharmony_ci} 129062306a36Sopenharmony_ci 129162306a36Sopenharmony_cistatic int xeon_setup_b2b_mw(struct intel_ntb_dev *ndev, 129262306a36Sopenharmony_ci const struct intel_b2b_addr *addr, 129362306a36Sopenharmony_ci const struct intel_b2b_addr *peer_addr) 129462306a36Sopenharmony_ci{ 129562306a36Sopenharmony_ci struct pci_dev *pdev; 129662306a36Sopenharmony_ci void __iomem *mmio; 129762306a36Sopenharmony_ci resource_size_t bar_size; 129862306a36Sopenharmony_ci phys_addr_t bar_addr; 129962306a36Sopenharmony_ci int b2b_bar; 130062306a36Sopenharmony_ci u8 bar_sz; 130162306a36Sopenharmony_ci 130262306a36Sopenharmony_ci pdev = ndev->ntb.pdev; 130362306a36Sopenharmony_ci mmio = ndev->self_mmio; 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_ci if (ndev->b2b_idx == UINT_MAX) { 130662306a36Sopenharmony_ci dev_dbg(&pdev->dev, "not using b2b mw\n"); 130762306a36Sopenharmony_ci b2b_bar = 0; 130862306a36Sopenharmony_ci ndev->b2b_off = 0; 130962306a36Sopenharmony_ci } else { 131062306a36Sopenharmony_ci b2b_bar = ndev_mw_to_bar(ndev, ndev->b2b_idx); 131162306a36Sopenharmony_ci if (b2b_bar < 0) 131262306a36Sopenharmony_ci return -EIO; 131362306a36Sopenharmony_ci 131462306a36Sopenharmony_ci dev_dbg(&pdev->dev, "using b2b mw bar %d\n", b2b_bar); 131562306a36Sopenharmony_ci 131662306a36Sopenharmony_ci bar_size = pci_resource_len(ndev->ntb.pdev, b2b_bar); 131762306a36Sopenharmony_ci 131862306a36Sopenharmony_ci dev_dbg(&pdev->dev, "b2b bar size %#llx\n", bar_size); 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_ci if (b2b_mw_share && XEON_B2B_MIN_SIZE <= bar_size >> 1) { 132162306a36Sopenharmony_ci dev_dbg(&pdev->dev, "b2b using first half of bar\n"); 132262306a36Sopenharmony_ci ndev->b2b_off = bar_size >> 1; 132362306a36Sopenharmony_ci } else if (XEON_B2B_MIN_SIZE <= bar_size) { 132462306a36Sopenharmony_ci dev_dbg(&pdev->dev, "b2b using whole bar\n"); 132562306a36Sopenharmony_ci ndev->b2b_off = 0; 132662306a36Sopenharmony_ci --ndev->mw_count; 132762306a36Sopenharmony_ci } else { 132862306a36Sopenharmony_ci dev_dbg(&pdev->dev, "b2b bar size is too small\n"); 132962306a36Sopenharmony_ci return -EIO; 133062306a36Sopenharmony_ci } 133162306a36Sopenharmony_ci } 133262306a36Sopenharmony_ci 133362306a36Sopenharmony_ci /* Reset the secondary bar sizes to match the primary bar sizes, 133462306a36Sopenharmony_ci * except disable or halve the size of the b2b secondary bar. 133562306a36Sopenharmony_ci * 133662306a36Sopenharmony_ci * Note: code for each specific bar size register, because the register 133762306a36Sopenharmony_ci * offsets are not in a consistent order (bar5sz comes after ppd, odd). 133862306a36Sopenharmony_ci */ 133962306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR23SZ_OFFSET, &bar_sz); 134062306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR23SZ %#x\n", bar_sz); 134162306a36Sopenharmony_ci if (b2b_bar == 2) { 134262306a36Sopenharmony_ci if (ndev->b2b_off) 134362306a36Sopenharmony_ci bar_sz -= 1; 134462306a36Sopenharmony_ci else 134562306a36Sopenharmony_ci bar_sz = 0; 134662306a36Sopenharmony_ci } 134762306a36Sopenharmony_ci pci_write_config_byte(pdev, XEON_SBAR23SZ_OFFSET, bar_sz); 134862306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR23SZ_OFFSET, &bar_sz); 134962306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR23SZ %#x\n", bar_sz); 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_ci if (!ndev->bar4_split) { 135262306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR45SZ_OFFSET, &bar_sz); 135362306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR45SZ %#x\n", bar_sz); 135462306a36Sopenharmony_ci if (b2b_bar == 4) { 135562306a36Sopenharmony_ci if (ndev->b2b_off) 135662306a36Sopenharmony_ci bar_sz -= 1; 135762306a36Sopenharmony_ci else 135862306a36Sopenharmony_ci bar_sz = 0; 135962306a36Sopenharmony_ci } 136062306a36Sopenharmony_ci pci_write_config_byte(pdev, XEON_SBAR45SZ_OFFSET, bar_sz); 136162306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR45SZ_OFFSET, &bar_sz); 136262306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR45SZ %#x\n", bar_sz); 136362306a36Sopenharmony_ci } else { 136462306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR4SZ_OFFSET, &bar_sz); 136562306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR4SZ %#x\n", bar_sz); 136662306a36Sopenharmony_ci if (b2b_bar == 4) { 136762306a36Sopenharmony_ci if (ndev->b2b_off) 136862306a36Sopenharmony_ci bar_sz -= 1; 136962306a36Sopenharmony_ci else 137062306a36Sopenharmony_ci bar_sz = 0; 137162306a36Sopenharmony_ci } 137262306a36Sopenharmony_ci pci_write_config_byte(pdev, XEON_SBAR4SZ_OFFSET, bar_sz); 137362306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR4SZ_OFFSET, &bar_sz); 137462306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR4SZ %#x\n", bar_sz); 137562306a36Sopenharmony_ci 137662306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_PBAR5SZ_OFFSET, &bar_sz); 137762306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR5SZ %#x\n", bar_sz); 137862306a36Sopenharmony_ci if (b2b_bar == 5) { 137962306a36Sopenharmony_ci if (ndev->b2b_off) 138062306a36Sopenharmony_ci bar_sz -= 1; 138162306a36Sopenharmony_ci else 138262306a36Sopenharmony_ci bar_sz = 0; 138362306a36Sopenharmony_ci } 138462306a36Sopenharmony_ci pci_write_config_byte(pdev, XEON_SBAR5SZ_OFFSET, bar_sz); 138562306a36Sopenharmony_ci pci_read_config_byte(pdev, XEON_SBAR5SZ_OFFSET, &bar_sz); 138662306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR5SZ %#x\n", bar_sz); 138762306a36Sopenharmony_ci } 138862306a36Sopenharmony_ci 138962306a36Sopenharmony_ci /* SBAR01 hit by first part of the b2b bar */ 139062306a36Sopenharmony_ci if (b2b_bar == 0) 139162306a36Sopenharmony_ci bar_addr = addr->bar0_addr; 139262306a36Sopenharmony_ci else if (b2b_bar == 2) 139362306a36Sopenharmony_ci bar_addr = addr->bar2_addr64; 139462306a36Sopenharmony_ci else if (b2b_bar == 4 && !ndev->bar4_split) 139562306a36Sopenharmony_ci bar_addr = addr->bar4_addr64; 139662306a36Sopenharmony_ci else if (b2b_bar == 4) 139762306a36Sopenharmony_ci bar_addr = addr->bar4_addr32; 139862306a36Sopenharmony_ci else if (b2b_bar == 5) 139962306a36Sopenharmony_ci bar_addr = addr->bar5_addr32; 140062306a36Sopenharmony_ci else 140162306a36Sopenharmony_ci return -EIO; 140262306a36Sopenharmony_ci 140362306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR01 %#018llx\n", bar_addr); 140462306a36Sopenharmony_ci iowrite64(bar_addr, mmio + XEON_SBAR0BASE_OFFSET); 140562306a36Sopenharmony_ci 140662306a36Sopenharmony_ci /* Other SBAR are normally hit by the PBAR xlat, except for b2b bar. 140762306a36Sopenharmony_ci * The b2b bar is either disabled above, or configured half-size, and 140862306a36Sopenharmony_ci * it starts at the PBAR xlat + offset. 140962306a36Sopenharmony_ci */ 141062306a36Sopenharmony_ci 141162306a36Sopenharmony_ci bar_addr = addr->bar2_addr64 + (b2b_bar == 2 ? ndev->b2b_off : 0); 141262306a36Sopenharmony_ci iowrite64(bar_addr, mmio + XEON_SBAR23BASE_OFFSET); 141362306a36Sopenharmony_ci bar_addr = ioread64(mmio + XEON_SBAR23BASE_OFFSET); 141462306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR23 %#018llx\n", bar_addr); 141562306a36Sopenharmony_ci 141662306a36Sopenharmony_ci if (!ndev->bar4_split) { 141762306a36Sopenharmony_ci bar_addr = addr->bar4_addr64 + 141862306a36Sopenharmony_ci (b2b_bar == 4 ? ndev->b2b_off : 0); 141962306a36Sopenharmony_ci iowrite64(bar_addr, mmio + XEON_SBAR45BASE_OFFSET); 142062306a36Sopenharmony_ci bar_addr = ioread64(mmio + XEON_SBAR45BASE_OFFSET); 142162306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR45 %#018llx\n", bar_addr); 142262306a36Sopenharmony_ci } else { 142362306a36Sopenharmony_ci bar_addr = addr->bar4_addr32 + 142462306a36Sopenharmony_ci (b2b_bar == 4 ? ndev->b2b_off : 0); 142562306a36Sopenharmony_ci iowrite32(bar_addr, mmio + XEON_SBAR4BASE_OFFSET); 142662306a36Sopenharmony_ci bar_addr = ioread32(mmio + XEON_SBAR4BASE_OFFSET); 142762306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR4 %#010llx\n", bar_addr); 142862306a36Sopenharmony_ci 142962306a36Sopenharmony_ci bar_addr = addr->bar5_addr32 + 143062306a36Sopenharmony_ci (b2b_bar == 5 ? ndev->b2b_off : 0); 143162306a36Sopenharmony_ci iowrite32(bar_addr, mmio + XEON_SBAR5BASE_OFFSET); 143262306a36Sopenharmony_ci bar_addr = ioread32(mmio + XEON_SBAR5BASE_OFFSET); 143362306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR5 %#010llx\n", bar_addr); 143462306a36Sopenharmony_ci } 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_ci /* setup incoming bar limits == base addrs (zero length windows) */ 143762306a36Sopenharmony_ci 143862306a36Sopenharmony_ci bar_addr = addr->bar2_addr64 + (b2b_bar == 2 ? ndev->b2b_off : 0); 143962306a36Sopenharmony_ci iowrite64(bar_addr, mmio + XEON_SBAR23LMT_OFFSET); 144062306a36Sopenharmony_ci bar_addr = ioread64(mmio + XEON_SBAR23LMT_OFFSET); 144162306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR23LMT %#018llx\n", bar_addr); 144262306a36Sopenharmony_ci 144362306a36Sopenharmony_ci if (!ndev->bar4_split) { 144462306a36Sopenharmony_ci bar_addr = addr->bar4_addr64 + 144562306a36Sopenharmony_ci (b2b_bar == 4 ? ndev->b2b_off : 0); 144662306a36Sopenharmony_ci iowrite64(bar_addr, mmio + XEON_SBAR45LMT_OFFSET); 144762306a36Sopenharmony_ci bar_addr = ioread64(mmio + XEON_SBAR45LMT_OFFSET); 144862306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR45LMT %#018llx\n", bar_addr); 144962306a36Sopenharmony_ci } else { 145062306a36Sopenharmony_ci bar_addr = addr->bar4_addr32 + 145162306a36Sopenharmony_ci (b2b_bar == 4 ? ndev->b2b_off : 0); 145262306a36Sopenharmony_ci iowrite32(bar_addr, mmio + XEON_SBAR4LMT_OFFSET); 145362306a36Sopenharmony_ci bar_addr = ioread32(mmio + XEON_SBAR4LMT_OFFSET); 145462306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR4LMT %#010llx\n", bar_addr); 145562306a36Sopenharmony_ci 145662306a36Sopenharmony_ci bar_addr = addr->bar5_addr32 + 145762306a36Sopenharmony_ci (b2b_bar == 5 ? ndev->b2b_off : 0); 145862306a36Sopenharmony_ci iowrite32(bar_addr, mmio + XEON_SBAR5LMT_OFFSET); 145962306a36Sopenharmony_ci bar_addr = ioread32(mmio + XEON_SBAR5LMT_OFFSET); 146062306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SBAR5LMT %#05llx\n", bar_addr); 146162306a36Sopenharmony_ci } 146262306a36Sopenharmony_ci 146362306a36Sopenharmony_ci /* zero incoming translation addrs */ 146462306a36Sopenharmony_ci iowrite64(0, mmio + XEON_SBAR23XLAT_OFFSET); 146562306a36Sopenharmony_ci 146662306a36Sopenharmony_ci if (!ndev->bar4_split) { 146762306a36Sopenharmony_ci iowrite64(0, mmio + XEON_SBAR45XLAT_OFFSET); 146862306a36Sopenharmony_ci } else { 146962306a36Sopenharmony_ci iowrite32(0, mmio + XEON_SBAR4XLAT_OFFSET); 147062306a36Sopenharmony_ci iowrite32(0, mmio + XEON_SBAR5XLAT_OFFSET); 147162306a36Sopenharmony_ci } 147262306a36Sopenharmony_ci 147362306a36Sopenharmony_ci /* zero outgoing translation limits (whole bar size windows) */ 147462306a36Sopenharmony_ci iowrite64(0, mmio + XEON_PBAR23LMT_OFFSET); 147562306a36Sopenharmony_ci if (!ndev->bar4_split) { 147662306a36Sopenharmony_ci iowrite64(0, mmio + XEON_PBAR45LMT_OFFSET); 147762306a36Sopenharmony_ci } else { 147862306a36Sopenharmony_ci iowrite32(0, mmio + XEON_PBAR4LMT_OFFSET); 147962306a36Sopenharmony_ci iowrite32(0, mmio + XEON_PBAR5LMT_OFFSET); 148062306a36Sopenharmony_ci } 148162306a36Sopenharmony_ci 148262306a36Sopenharmony_ci /* set outgoing translation offsets */ 148362306a36Sopenharmony_ci bar_addr = peer_addr->bar2_addr64; 148462306a36Sopenharmony_ci iowrite64(bar_addr, mmio + XEON_PBAR23XLAT_OFFSET); 148562306a36Sopenharmony_ci bar_addr = ioread64(mmio + XEON_PBAR23XLAT_OFFSET); 148662306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR23XLAT %#018llx\n", bar_addr); 148762306a36Sopenharmony_ci 148862306a36Sopenharmony_ci if (!ndev->bar4_split) { 148962306a36Sopenharmony_ci bar_addr = peer_addr->bar4_addr64; 149062306a36Sopenharmony_ci iowrite64(bar_addr, mmio + XEON_PBAR45XLAT_OFFSET); 149162306a36Sopenharmony_ci bar_addr = ioread64(mmio + XEON_PBAR45XLAT_OFFSET); 149262306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR45XLAT %#018llx\n", bar_addr); 149362306a36Sopenharmony_ci } else { 149462306a36Sopenharmony_ci bar_addr = peer_addr->bar4_addr32; 149562306a36Sopenharmony_ci iowrite32(bar_addr, mmio + XEON_PBAR4XLAT_OFFSET); 149662306a36Sopenharmony_ci bar_addr = ioread32(mmio + XEON_PBAR4XLAT_OFFSET); 149762306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR4XLAT %#010llx\n", bar_addr); 149862306a36Sopenharmony_ci 149962306a36Sopenharmony_ci bar_addr = peer_addr->bar5_addr32; 150062306a36Sopenharmony_ci iowrite32(bar_addr, mmio + XEON_PBAR5XLAT_OFFSET); 150162306a36Sopenharmony_ci bar_addr = ioread32(mmio + XEON_PBAR5XLAT_OFFSET); 150262306a36Sopenharmony_ci dev_dbg(&pdev->dev, "PBAR5XLAT %#010llx\n", bar_addr); 150362306a36Sopenharmony_ci } 150462306a36Sopenharmony_ci 150562306a36Sopenharmony_ci /* set the translation offset for b2b registers */ 150662306a36Sopenharmony_ci if (b2b_bar == 0) 150762306a36Sopenharmony_ci bar_addr = peer_addr->bar0_addr; 150862306a36Sopenharmony_ci else if (b2b_bar == 2) 150962306a36Sopenharmony_ci bar_addr = peer_addr->bar2_addr64; 151062306a36Sopenharmony_ci else if (b2b_bar == 4 && !ndev->bar4_split) 151162306a36Sopenharmony_ci bar_addr = peer_addr->bar4_addr64; 151262306a36Sopenharmony_ci else if (b2b_bar == 4) 151362306a36Sopenharmony_ci bar_addr = peer_addr->bar4_addr32; 151462306a36Sopenharmony_ci else if (b2b_bar == 5) 151562306a36Sopenharmony_ci bar_addr = peer_addr->bar5_addr32; 151662306a36Sopenharmony_ci else 151762306a36Sopenharmony_ci return -EIO; 151862306a36Sopenharmony_ci 151962306a36Sopenharmony_ci /* B2B_XLAT_OFFSET is 64bit, but can only take 32bit writes */ 152062306a36Sopenharmony_ci dev_dbg(&pdev->dev, "B2BXLAT %#018llx\n", bar_addr); 152162306a36Sopenharmony_ci iowrite32(bar_addr, mmio + XEON_B2B_XLAT_OFFSETL); 152262306a36Sopenharmony_ci iowrite32(bar_addr >> 32, mmio + XEON_B2B_XLAT_OFFSETU); 152362306a36Sopenharmony_ci 152462306a36Sopenharmony_ci if (b2b_bar) { 152562306a36Sopenharmony_ci /* map peer ntb mmio config space registers */ 152662306a36Sopenharmony_ci ndev->peer_mmio = pci_iomap(pdev, b2b_bar, 152762306a36Sopenharmony_ci XEON_B2B_MIN_SIZE); 152862306a36Sopenharmony_ci if (!ndev->peer_mmio) 152962306a36Sopenharmony_ci return -EIO; 153062306a36Sopenharmony_ci 153162306a36Sopenharmony_ci ndev->peer_addr = pci_resource_start(pdev, b2b_bar); 153262306a36Sopenharmony_ci } 153362306a36Sopenharmony_ci 153462306a36Sopenharmony_ci return 0; 153562306a36Sopenharmony_ci} 153662306a36Sopenharmony_ci 153762306a36Sopenharmony_cistatic int xeon_init_ntb(struct intel_ntb_dev *ndev) 153862306a36Sopenharmony_ci{ 153962306a36Sopenharmony_ci struct device *dev = &ndev->ntb.pdev->dev; 154062306a36Sopenharmony_ci int rc; 154162306a36Sopenharmony_ci u32 ntb_ctl; 154262306a36Sopenharmony_ci 154362306a36Sopenharmony_ci if (ndev->bar4_split) 154462306a36Sopenharmony_ci ndev->mw_count = HSX_SPLIT_BAR_MW_COUNT; 154562306a36Sopenharmony_ci else 154662306a36Sopenharmony_ci ndev->mw_count = XEON_MW_COUNT; 154762306a36Sopenharmony_ci 154862306a36Sopenharmony_ci ndev->spad_count = XEON_SPAD_COUNT; 154962306a36Sopenharmony_ci ndev->db_count = XEON_DB_COUNT; 155062306a36Sopenharmony_ci ndev->db_link_mask = XEON_DB_LINK_BIT; 155162306a36Sopenharmony_ci 155262306a36Sopenharmony_ci switch (ndev->ntb.topo) { 155362306a36Sopenharmony_ci case NTB_TOPO_PRI: 155462306a36Sopenharmony_ci if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP) { 155562306a36Sopenharmony_ci dev_err(dev, "NTB Primary config disabled\n"); 155662306a36Sopenharmony_ci return -EINVAL; 155762306a36Sopenharmony_ci } 155862306a36Sopenharmony_ci 155962306a36Sopenharmony_ci /* enable link to allow secondary side device to appear */ 156062306a36Sopenharmony_ci ntb_ctl = ioread32(ndev->self_mmio + ndev->reg->ntb_ctl); 156162306a36Sopenharmony_ci ntb_ctl &= ~NTB_CTL_DISABLE; 156262306a36Sopenharmony_ci iowrite32(ntb_ctl, ndev->self_mmio + ndev->reg->ntb_ctl); 156362306a36Sopenharmony_ci 156462306a36Sopenharmony_ci /* use half the spads for the peer */ 156562306a36Sopenharmony_ci ndev->spad_count >>= 1; 156662306a36Sopenharmony_ci ndev->self_reg = &xeon_pri_reg; 156762306a36Sopenharmony_ci ndev->peer_reg = &xeon_sec_reg; 156862306a36Sopenharmony_ci ndev->xlat_reg = &xeon_sec_xlat; 156962306a36Sopenharmony_ci break; 157062306a36Sopenharmony_ci 157162306a36Sopenharmony_ci case NTB_TOPO_SEC: 157262306a36Sopenharmony_ci if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP) { 157362306a36Sopenharmony_ci dev_err(dev, "NTB Secondary config disabled\n"); 157462306a36Sopenharmony_ci return -EINVAL; 157562306a36Sopenharmony_ci } 157662306a36Sopenharmony_ci /* use half the spads for the peer */ 157762306a36Sopenharmony_ci ndev->spad_count >>= 1; 157862306a36Sopenharmony_ci ndev->self_reg = &xeon_sec_reg; 157962306a36Sopenharmony_ci ndev->peer_reg = &xeon_pri_reg; 158062306a36Sopenharmony_ci ndev->xlat_reg = &xeon_pri_xlat; 158162306a36Sopenharmony_ci break; 158262306a36Sopenharmony_ci 158362306a36Sopenharmony_ci case NTB_TOPO_B2B_USD: 158462306a36Sopenharmony_ci case NTB_TOPO_B2B_DSD: 158562306a36Sopenharmony_ci ndev->self_reg = &xeon_pri_reg; 158662306a36Sopenharmony_ci ndev->peer_reg = &xeon_b2b_reg; 158762306a36Sopenharmony_ci ndev->xlat_reg = &xeon_sec_xlat; 158862306a36Sopenharmony_ci 158962306a36Sopenharmony_ci if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP) { 159062306a36Sopenharmony_ci ndev->peer_reg = &xeon_pri_reg; 159162306a36Sopenharmony_ci 159262306a36Sopenharmony_ci if (b2b_mw_idx < 0) 159362306a36Sopenharmony_ci ndev->b2b_idx = b2b_mw_idx + ndev->mw_count; 159462306a36Sopenharmony_ci else 159562306a36Sopenharmony_ci ndev->b2b_idx = b2b_mw_idx; 159662306a36Sopenharmony_ci 159762306a36Sopenharmony_ci if (ndev->b2b_idx >= ndev->mw_count) { 159862306a36Sopenharmony_ci dev_dbg(dev, 159962306a36Sopenharmony_ci "b2b_mw_idx %d invalid for mw_count %u\n", 160062306a36Sopenharmony_ci b2b_mw_idx, ndev->mw_count); 160162306a36Sopenharmony_ci return -EINVAL; 160262306a36Sopenharmony_ci } 160362306a36Sopenharmony_ci 160462306a36Sopenharmony_ci dev_dbg(dev, "setting up b2b mw idx %d means %d\n", 160562306a36Sopenharmony_ci b2b_mw_idx, ndev->b2b_idx); 160662306a36Sopenharmony_ci 160762306a36Sopenharmony_ci } else if (ndev->hwerr_flags & NTB_HWERR_B2BDOORBELL_BIT14) { 160862306a36Sopenharmony_ci dev_warn(dev, "Reduce doorbell count by 1\n"); 160962306a36Sopenharmony_ci ndev->db_count -= 1; 161062306a36Sopenharmony_ci } 161162306a36Sopenharmony_ci 161262306a36Sopenharmony_ci if (ndev->ntb.topo == NTB_TOPO_B2B_USD) { 161362306a36Sopenharmony_ci rc = xeon_setup_b2b_mw(ndev, 161462306a36Sopenharmony_ci &xeon_b2b_dsd_addr, 161562306a36Sopenharmony_ci &xeon_b2b_usd_addr); 161662306a36Sopenharmony_ci } else { 161762306a36Sopenharmony_ci rc = xeon_setup_b2b_mw(ndev, 161862306a36Sopenharmony_ci &xeon_b2b_usd_addr, 161962306a36Sopenharmony_ci &xeon_b2b_dsd_addr); 162062306a36Sopenharmony_ci } 162162306a36Sopenharmony_ci if (rc) 162262306a36Sopenharmony_ci return rc; 162362306a36Sopenharmony_ci 162462306a36Sopenharmony_ci /* Enable Bus Master and Memory Space on the secondary side */ 162562306a36Sopenharmony_ci iowrite16(PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER, 162662306a36Sopenharmony_ci ndev->self_mmio + XEON_SPCICMD_OFFSET); 162762306a36Sopenharmony_ci 162862306a36Sopenharmony_ci break; 162962306a36Sopenharmony_ci 163062306a36Sopenharmony_ci default: 163162306a36Sopenharmony_ci return -EINVAL; 163262306a36Sopenharmony_ci } 163362306a36Sopenharmony_ci 163462306a36Sopenharmony_ci ndev->db_valid_mask = BIT_ULL(ndev->db_count) - 1; 163562306a36Sopenharmony_ci 163662306a36Sopenharmony_ci ndev->reg->db_iowrite(ndev->db_valid_mask, 163762306a36Sopenharmony_ci ndev->self_mmio + 163862306a36Sopenharmony_ci ndev->self_reg->db_mask); 163962306a36Sopenharmony_ci 164062306a36Sopenharmony_ci return 0; 164162306a36Sopenharmony_ci} 164262306a36Sopenharmony_ci 164362306a36Sopenharmony_cistatic int xeon_init_dev(struct intel_ntb_dev *ndev) 164462306a36Sopenharmony_ci{ 164562306a36Sopenharmony_ci struct pci_dev *pdev; 164662306a36Sopenharmony_ci u8 ppd; 164762306a36Sopenharmony_ci int rc, mem; 164862306a36Sopenharmony_ci 164962306a36Sopenharmony_ci pdev = ndev->ntb.pdev; 165062306a36Sopenharmony_ci 165162306a36Sopenharmony_ci switch (pdev->device) { 165262306a36Sopenharmony_ci /* There is a Xeon hardware errata related to writes to SDOORBELL or 165362306a36Sopenharmony_ci * B2BDOORBELL in conjunction with inbound access to NTB MMIO Space, 165462306a36Sopenharmony_ci * which may hang the system. To workaround this use the second memory 165562306a36Sopenharmony_ci * window to access the interrupt and scratch pad registers on the 165662306a36Sopenharmony_ci * remote system. 165762306a36Sopenharmony_ci */ 165862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_JSF: 165962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_JSF: 166062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_JSF: 166162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_SNB: 166262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_SNB: 166362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_SNB: 166462306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_IVT: 166562306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_IVT: 166662306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_IVT: 166762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_HSX: 166862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_HSX: 166962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_HSX: 167062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_BDX: 167162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_BDX: 167262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_BDX: 167362306a36Sopenharmony_ci ndev->hwerr_flags |= NTB_HWERR_SDOORBELL_LOCKUP; 167462306a36Sopenharmony_ci break; 167562306a36Sopenharmony_ci } 167662306a36Sopenharmony_ci 167762306a36Sopenharmony_ci switch (pdev->device) { 167862306a36Sopenharmony_ci /* There is a hardware errata related to accessing any register in 167962306a36Sopenharmony_ci * SB01BASE in the presence of bidirectional traffic crossing the NTB. 168062306a36Sopenharmony_ci */ 168162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_IVT: 168262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_IVT: 168362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_IVT: 168462306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_HSX: 168562306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_HSX: 168662306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_HSX: 168762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_BDX: 168862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_BDX: 168962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_BDX: 169062306a36Sopenharmony_ci ndev->hwerr_flags |= NTB_HWERR_SB01BASE_LOCKUP; 169162306a36Sopenharmony_ci break; 169262306a36Sopenharmony_ci } 169362306a36Sopenharmony_ci 169462306a36Sopenharmony_ci switch (pdev->device) { 169562306a36Sopenharmony_ci /* HW Errata on bit 14 of b2bdoorbell register. Writes will not be 169662306a36Sopenharmony_ci * mirrored to the remote system. Shrink the number of bits by one, 169762306a36Sopenharmony_ci * since bit 14 is the last bit. 169862306a36Sopenharmony_ci */ 169962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_JSF: 170062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_JSF: 170162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_JSF: 170262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_SNB: 170362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_SNB: 170462306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_SNB: 170562306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_IVT: 170662306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_IVT: 170762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_IVT: 170862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_HSX: 170962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_HSX: 171062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_HSX: 171162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_SS_BDX: 171262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_PS_BDX: 171362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_NTB_B2B_BDX: 171462306a36Sopenharmony_ci ndev->hwerr_flags |= NTB_HWERR_B2BDOORBELL_BIT14; 171562306a36Sopenharmony_ci break; 171662306a36Sopenharmony_ci } 171762306a36Sopenharmony_ci 171862306a36Sopenharmony_ci ndev->reg = &xeon_reg; 171962306a36Sopenharmony_ci 172062306a36Sopenharmony_ci rc = pci_read_config_byte(pdev, XEON_PPD_OFFSET, &ppd); 172162306a36Sopenharmony_ci if (rc) 172262306a36Sopenharmony_ci return -EIO; 172362306a36Sopenharmony_ci 172462306a36Sopenharmony_ci ndev->ntb.topo = xeon_ppd_topo(ndev, ppd); 172562306a36Sopenharmony_ci dev_dbg(&pdev->dev, "ppd %#x topo %s\n", ppd, 172662306a36Sopenharmony_ci ntb_topo_string(ndev->ntb.topo)); 172762306a36Sopenharmony_ci if (ndev->ntb.topo == NTB_TOPO_NONE) 172862306a36Sopenharmony_ci return -EINVAL; 172962306a36Sopenharmony_ci 173062306a36Sopenharmony_ci if (ndev->ntb.topo != NTB_TOPO_SEC) { 173162306a36Sopenharmony_ci ndev->bar4_split = xeon_ppd_bar4_split(ndev, ppd); 173262306a36Sopenharmony_ci dev_dbg(&pdev->dev, "ppd %#x bar4_split %d\n", 173362306a36Sopenharmony_ci ppd, ndev->bar4_split); 173462306a36Sopenharmony_ci } else { 173562306a36Sopenharmony_ci /* This is a way for transparent BAR to figure out if we are 173662306a36Sopenharmony_ci * doing split BAR or not. There is no way for the hw on the 173762306a36Sopenharmony_ci * transparent side to know and set the PPD. 173862306a36Sopenharmony_ci */ 173962306a36Sopenharmony_ci mem = pci_select_bars(pdev, IORESOURCE_MEM); 174062306a36Sopenharmony_ci ndev->bar4_split = hweight32(mem) == 174162306a36Sopenharmony_ci HSX_SPLIT_BAR_MW_COUNT + 1; 174262306a36Sopenharmony_ci dev_dbg(&pdev->dev, "mem %#x bar4_split %d\n", 174362306a36Sopenharmony_ci mem, ndev->bar4_split); 174462306a36Sopenharmony_ci } 174562306a36Sopenharmony_ci 174662306a36Sopenharmony_ci rc = xeon_init_ntb(ndev); 174762306a36Sopenharmony_ci if (rc) 174862306a36Sopenharmony_ci return rc; 174962306a36Sopenharmony_ci 175062306a36Sopenharmony_ci return xeon_init_isr(ndev); 175162306a36Sopenharmony_ci} 175262306a36Sopenharmony_ci 175362306a36Sopenharmony_cistatic void xeon_deinit_dev(struct intel_ntb_dev *ndev) 175462306a36Sopenharmony_ci{ 175562306a36Sopenharmony_ci xeon_deinit_isr(ndev); 175662306a36Sopenharmony_ci} 175762306a36Sopenharmony_ci 175862306a36Sopenharmony_cistatic int intel_ntb_init_pci(struct intel_ntb_dev *ndev, struct pci_dev *pdev) 175962306a36Sopenharmony_ci{ 176062306a36Sopenharmony_ci int rc; 176162306a36Sopenharmony_ci 176262306a36Sopenharmony_ci pci_set_drvdata(pdev, ndev); 176362306a36Sopenharmony_ci 176462306a36Sopenharmony_ci rc = pci_enable_device(pdev); 176562306a36Sopenharmony_ci if (rc) 176662306a36Sopenharmony_ci goto err_pci_enable; 176762306a36Sopenharmony_ci 176862306a36Sopenharmony_ci rc = pci_request_regions(pdev, NTB_NAME); 176962306a36Sopenharmony_ci if (rc) 177062306a36Sopenharmony_ci goto err_pci_regions; 177162306a36Sopenharmony_ci 177262306a36Sopenharmony_ci pci_set_master(pdev); 177362306a36Sopenharmony_ci 177462306a36Sopenharmony_ci rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 177562306a36Sopenharmony_ci if (rc) { 177662306a36Sopenharmony_ci rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 177762306a36Sopenharmony_ci if (rc) 177862306a36Sopenharmony_ci goto err_dma_mask; 177962306a36Sopenharmony_ci dev_warn(&pdev->dev, "Cannot DMA highmem\n"); 178062306a36Sopenharmony_ci } 178162306a36Sopenharmony_ci 178262306a36Sopenharmony_ci ndev->self_mmio = pci_iomap(pdev, 0, 0); 178362306a36Sopenharmony_ci if (!ndev->self_mmio) { 178462306a36Sopenharmony_ci rc = -EIO; 178562306a36Sopenharmony_ci goto err_mmio; 178662306a36Sopenharmony_ci } 178762306a36Sopenharmony_ci ndev->peer_mmio = ndev->self_mmio; 178862306a36Sopenharmony_ci ndev->peer_addr = pci_resource_start(pdev, 0); 178962306a36Sopenharmony_ci 179062306a36Sopenharmony_ci return 0; 179162306a36Sopenharmony_ci 179262306a36Sopenharmony_cierr_mmio: 179362306a36Sopenharmony_cierr_dma_mask: 179462306a36Sopenharmony_ci pci_release_regions(pdev); 179562306a36Sopenharmony_cierr_pci_regions: 179662306a36Sopenharmony_ci pci_disable_device(pdev); 179762306a36Sopenharmony_cierr_pci_enable: 179862306a36Sopenharmony_ci pci_set_drvdata(pdev, NULL); 179962306a36Sopenharmony_ci return rc; 180062306a36Sopenharmony_ci} 180162306a36Sopenharmony_ci 180262306a36Sopenharmony_cistatic void intel_ntb_deinit_pci(struct intel_ntb_dev *ndev) 180362306a36Sopenharmony_ci{ 180462306a36Sopenharmony_ci struct pci_dev *pdev = ndev->ntb.pdev; 180562306a36Sopenharmony_ci 180662306a36Sopenharmony_ci if (ndev->peer_mmio && ndev->peer_mmio != ndev->self_mmio) 180762306a36Sopenharmony_ci pci_iounmap(pdev, ndev->peer_mmio); 180862306a36Sopenharmony_ci pci_iounmap(pdev, ndev->self_mmio); 180962306a36Sopenharmony_ci 181062306a36Sopenharmony_ci pci_release_regions(pdev); 181162306a36Sopenharmony_ci pci_disable_device(pdev); 181262306a36Sopenharmony_ci pci_set_drvdata(pdev, NULL); 181362306a36Sopenharmony_ci} 181462306a36Sopenharmony_ci 181562306a36Sopenharmony_cistatic inline void ndev_init_struct(struct intel_ntb_dev *ndev, 181662306a36Sopenharmony_ci struct pci_dev *pdev) 181762306a36Sopenharmony_ci{ 181862306a36Sopenharmony_ci ndev->ntb.pdev = pdev; 181962306a36Sopenharmony_ci ndev->ntb.topo = NTB_TOPO_NONE; 182062306a36Sopenharmony_ci ndev->ntb.ops = &intel_ntb_ops; 182162306a36Sopenharmony_ci 182262306a36Sopenharmony_ci ndev->b2b_off = 0; 182362306a36Sopenharmony_ci ndev->b2b_idx = UINT_MAX; 182462306a36Sopenharmony_ci 182562306a36Sopenharmony_ci ndev->bar4_split = 0; 182662306a36Sopenharmony_ci 182762306a36Sopenharmony_ci ndev->mw_count = 0; 182862306a36Sopenharmony_ci ndev->spad_count = 0; 182962306a36Sopenharmony_ci ndev->db_count = 0; 183062306a36Sopenharmony_ci ndev->db_vec_count = 0; 183162306a36Sopenharmony_ci ndev->db_vec_shift = 0; 183262306a36Sopenharmony_ci 183362306a36Sopenharmony_ci ndev->ntb_ctl = 0; 183462306a36Sopenharmony_ci ndev->lnk_sta = 0; 183562306a36Sopenharmony_ci 183662306a36Sopenharmony_ci ndev->db_valid_mask = 0; 183762306a36Sopenharmony_ci ndev->db_link_mask = 0; 183862306a36Sopenharmony_ci ndev->db_mask = 0; 183962306a36Sopenharmony_ci 184062306a36Sopenharmony_ci spin_lock_init(&ndev->db_mask_lock); 184162306a36Sopenharmony_ci} 184262306a36Sopenharmony_ci 184362306a36Sopenharmony_cistatic int intel_ntb_pci_probe(struct pci_dev *pdev, 184462306a36Sopenharmony_ci const struct pci_device_id *id) 184562306a36Sopenharmony_ci{ 184662306a36Sopenharmony_ci struct intel_ntb_dev *ndev; 184762306a36Sopenharmony_ci int rc, node; 184862306a36Sopenharmony_ci 184962306a36Sopenharmony_ci node = dev_to_node(&pdev->dev); 185062306a36Sopenharmony_ci ndev = kzalloc_node(sizeof(*ndev), GFP_KERNEL, node); 185162306a36Sopenharmony_ci if (!ndev) { 185262306a36Sopenharmony_ci rc = -ENOMEM; 185362306a36Sopenharmony_ci goto err_ndev; 185462306a36Sopenharmony_ci } 185562306a36Sopenharmony_ci 185662306a36Sopenharmony_ci ndev_init_struct(ndev, pdev); 185762306a36Sopenharmony_ci 185862306a36Sopenharmony_ci if (pdev_is_gen1(pdev)) { 185962306a36Sopenharmony_ci rc = intel_ntb_init_pci(ndev, pdev); 186062306a36Sopenharmony_ci if (rc) 186162306a36Sopenharmony_ci goto err_init_pci; 186262306a36Sopenharmony_ci 186362306a36Sopenharmony_ci rc = xeon_init_dev(ndev); 186462306a36Sopenharmony_ci if (rc) 186562306a36Sopenharmony_ci goto err_init_dev; 186662306a36Sopenharmony_ci } else if (pdev_is_gen3(pdev)) { 186762306a36Sopenharmony_ci ndev->ntb.ops = &intel_ntb3_ops; 186862306a36Sopenharmony_ci rc = intel_ntb_init_pci(ndev, pdev); 186962306a36Sopenharmony_ci if (rc) 187062306a36Sopenharmony_ci goto err_init_pci; 187162306a36Sopenharmony_ci 187262306a36Sopenharmony_ci rc = gen3_init_dev(ndev); 187362306a36Sopenharmony_ci if (rc) 187462306a36Sopenharmony_ci goto err_init_dev; 187562306a36Sopenharmony_ci } else if (pdev_is_gen4(pdev) || pdev_is_gen5(pdev)) { 187662306a36Sopenharmony_ci ndev->ntb.ops = &intel_ntb4_ops; 187762306a36Sopenharmony_ci rc = intel_ntb_init_pci(ndev, pdev); 187862306a36Sopenharmony_ci if (rc) 187962306a36Sopenharmony_ci goto err_init_pci; 188062306a36Sopenharmony_ci 188162306a36Sopenharmony_ci rc = gen4_init_dev(ndev); 188262306a36Sopenharmony_ci if (rc) 188362306a36Sopenharmony_ci goto err_init_dev; 188462306a36Sopenharmony_ci } else { 188562306a36Sopenharmony_ci rc = -EINVAL; 188662306a36Sopenharmony_ci goto err_init_pci; 188762306a36Sopenharmony_ci } 188862306a36Sopenharmony_ci 188962306a36Sopenharmony_ci ndev_reset_unsafe_flags(ndev); 189062306a36Sopenharmony_ci 189162306a36Sopenharmony_ci ndev->reg->poll_link(ndev); 189262306a36Sopenharmony_ci 189362306a36Sopenharmony_ci ndev_init_debugfs(ndev); 189462306a36Sopenharmony_ci 189562306a36Sopenharmony_ci rc = ntb_register_device(&ndev->ntb); 189662306a36Sopenharmony_ci if (rc) 189762306a36Sopenharmony_ci goto err_register; 189862306a36Sopenharmony_ci 189962306a36Sopenharmony_ci dev_info(&pdev->dev, "NTB device registered.\n"); 190062306a36Sopenharmony_ci 190162306a36Sopenharmony_ci return 0; 190262306a36Sopenharmony_ci 190362306a36Sopenharmony_cierr_register: 190462306a36Sopenharmony_ci ndev_deinit_debugfs(ndev); 190562306a36Sopenharmony_ci if (pdev_is_gen1(pdev) || pdev_is_gen3(pdev) || 190662306a36Sopenharmony_ci pdev_is_gen4(pdev) || pdev_is_gen5(pdev)) 190762306a36Sopenharmony_ci xeon_deinit_dev(ndev); 190862306a36Sopenharmony_cierr_init_dev: 190962306a36Sopenharmony_ci intel_ntb_deinit_pci(ndev); 191062306a36Sopenharmony_cierr_init_pci: 191162306a36Sopenharmony_ci kfree(ndev); 191262306a36Sopenharmony_cierr_ndev: 191362306a36Sopenharmony_ci return rc; 191462306a36Sopenharmony_ci} 191562306a36Sopenharmony_ci 191662306a36Sopenharmony_cistatic void intel_ntb_pci_remove(struct pci_dev *pdev) 191762306a36Sopenharmony_ci{ 191862306a36Sopenharmony_ci struct intel_ntb_dev *ndev = pci_get_drvdata(pdev); 191962306a36Sopenharmony_ci 192062306a36Sopenharmony_ci ntb_unregister_device(&ndev->ntb); 192162306a36Sopenharmony_ci ndev_deinit_debugfs(ndev); 192262306a36Sopenharmony_ci if (pdev_is_gen1(pdev) || pdev_is_gen3(pdev) || 192362306a36Sopenharmony_ci pdev_is_gen4(pdev) || pdev_is_gen5(pdev)) 192462306a36Sopenharmony_ci xeon_deinit_dev(ndev); 192562306a36Sopenharmony_ci intel_ntb_deinit_pci(ndev); 192662306a36Sopenharmony_ci kfree(ndev); 192762306a36Sopenharmony_ci} 192862306a36Sopenharmony_ci 192962306a36Sopenharmony_cistatic const struct intel_ntb_reg xeon_reg = { 193062306a36Sopenharmony_ci .poll_link = xeon_poll_link, 193162306a36Sopenharmony_ci .link_is_up = xeon_link_is_up, 193262306a36Sopenharmony_ci .db_ioread = xeon_db_ioread, 193362306a36Sopenharmony_ci .db_iowrite = xeon_db_iowrite, 193462306a36Sopenharmony_ci .db_size = sizeof(u32), 193562306a36Sopenharmony_ci .ntb_ctl = XEON_NTBCNTL_OFFSET, 193662306a36Sopenharmony_ci .mw_bar = {2, 4, 5}, 193762306a36Sopenharmony_ci}; 193862306a36Sopenharmony_ci 193962306a36Sopenharmony_cistatic const struct intel_ntb_alt_reg xeon_pri_reg = { 194062306a36Sopenharmony_ci .db_bell = XEON_PDOORBELL_OFFSET, 194162306a36Sopenharmony_ci .db_mask = XEON_PDBMSK_OFFSET, 194262306a36Sopenharmony_ci .spad = XEON_SPAD_OFFSET, 194362306a36Sopenharmony_ci}; 194462306a36Sopenharmony_ci 194562306a36Sopenharmony_cistatic const struct intel_ntb_alt_reg xeon_sec_reg = { 194662306a36Sopenharmony_ci .db_bell = XEON_SDOORBELL_OFFSET, 194762306a36Sopenharmony_ci .db_mask = XEON_SDBMSK_OFFSET, 194862306a36Sopenharmony_ci /* second half of the scratchpads */ 194962306a36Sopenharmony_ci .spad = XEON_SPAD_OFFSET + (XEON_SPAD_COUNT << 1), 195062306a36Sopenharmony_ci}; 195162306a36Sopenharmony_ci 195262306a36Sopenharmony_cistatic const struct intel_ntb_alt_reg xeon_b2b_reg = { 195362306a36Sopenharmony_ci .db_bell = XEON_B2B_DOORBELL_OFFSET, 195462306a36Sopenharmony_ci .spad = XEON_B2B_SPAD_OFFSET, 195562306a36Sopenharmony_ci}; 195662306a36Sopenharmony_ci 195762306a36Sopenharmony_cistatic const struct intel_ntb_xlat_reg xeon_pri_xlat = { 195862306a36Sopenharmony_ci /* Note: no primary .bar0_base visible to the secondary side. 195962306a36Sopenharmony_ci * 196062306a36Sopenharmony_ci * The secondary side cannot get the base address stored in primary 196162306a36Sopenharmony_ci * bars. The base address is necessary to set the limit register to 196262306a36Sopenharmony_ci * any value other than zero, or unlimited. 196362306a36Sopenharmony_ci * 196462306a36Sopenharmony_ci * WITHOUT THE BASE ADDRESS, THE SECONDARY SIDE CANNOT DISABLE the 196562306a36Sopenharmony_ci * window by setting the limit equal to base, nor can it limit the size 196662306a36Sopenharmony_ci * of the memory window by setting the limit to base + size. 196762306a36Sopenharmony_ci */ 196862306a36Sopenharmony_ci .bar2_limit = XEON_PBAR23LMT_OFFSET, 196962306a36Sopenharmony_ci .bar2_xlat = XEON_PBAR23XLAT_OFFSET, 197062306a36Sopenharmony_ci}; 197162306a36Sopenharmony_ci 197262306a36Sopenharmony_cistatic const struct intel_ntb_xlat_reg xeon_sec_xlat = { 197362306a36Sopenharmony_ci .bar0_base = XEON_SBAR0BASE_OFFSET, 197462306a36Sopenharmony_ci .bar2_limit = XEON_SBAR23LMT_OFFSET, 197562306a36Sopenharmony_ci .bar2_xlat = XEON_SBAR23XLAT_OFFSET, 197662306a36Sopenharmony_ci}; 197762306a36Sopenharmony_ci 197862306a36Sopenharmony_cistruct intel_b2b_addr xeon_b2b_usd_addr = { 197962306a36Sopenharmony_ci .bar2_addr64 = XEON_B2B_BAR2_ADDR64, 198062306a36Sopenharmony_ci .bar4_addr64 = XEON_B2B_BAR4_ADDR64, 198162306a36Sopenharmony_ci .bar4_addr32 = XEON_B2B_BAR4_ADDR32, 198262306a36Sopenharmony_ci .bar5_addr32 = XEON_B2B_BAR5_ADDR32, 198362306a36Sopenharmony_ci}; 198462306a36Sopenharmony_ci 198562306a36Sopenharmony_cistruct intel_b2b_addr xeon_b2b_dsd_addr = { 198662306a36Sopenharmony_ci .bar2_addr64 = XEON_B2B_BAR2_ADDR64, 198762306a36Sopenharmony_ci .bar4_addr64 = XEON_B2B_BAR4_ADDR64, 198862306a36Sopenharmony_ci .bar4_addr32 = XEON_B2B_BAR4_ADDR32, 198962306a36Sopenharmony_ci .bar5_addr32 = XEON_B2B_BAR5_ADDR32, 199062306a36Sopenharmony_ci}; 199162306a36Sopenharmony_ci 199262306a36Sopenharmony_ci/* operations for primary side of local ntb */ 199362306a36Sopenharmony_cistatic const struct ntb_dev_ops intel_ntb_ops = { 199462306a36Sopenharmony_ci .mw_count = intel_ntb_mw_count, 199562306a36Sopenharmony_ci .mw_get_align = intel_ntb_mw_get_align, 199662306a36Sopenharmony_ci .mw_set_trans = intel_ntb_mw_set_trans, 199762306a36Sopenharmony_ci .peer_mw_count = intel_ntb_peer_mw_count, 199862306a36Sopenharmony_ci .peer_mw_get_addr = intel_ntb_peer_mw_get_addr, 199962306a36Sopenharmony_ci .link_is_up = intel_ntb_link_is_up, 200062306a36Sopenharmony_ci .link_enable = intel_ntb_link_enable, 200162306a36Sopenharmony_ci .link_disable = intel_ntb_link_disable, 200262306a36Sopenharmony_ci .db_is_unsafe = intel_ntb_db_is_unsafe, 200362306a36Sopenharmony_ci .db_valid_mask = intel_ntb_db_valid_mask, 200462306a36Sopenharmony_ci .db_vector_count = intel_ntb_db_vector_count, 200562306a36Sopenharmony_ci .db_vector_mask = intel_ntb_db_vector_mask, 200662306a36Sopenharmony_ci .db_read = intel_ntb_db_read, 200762306a36Sopenharmony_ci .db_clear = intel_ntb_db_clear, 200862306a36Sopenharmony_ci .db_set_mask = intel_ntb_db_set_mask, 200962306a36Sopenharmony_ci .db_clear_mask = intel_ntb_db_clear_mask, 201062306a36Sopenharmony_ci .peer_db_addr = intel_ntb_peer_db_addr, 201162306a36Sopenharmony_ci .peer_db_set = intel_ntb_peer_db_set, 201262306a36Sopenharmony_ci .spad_is_unsafe = intel_ntb_spad_is_unsafe, 201362306a36Sopenharmony_ci .spad_count = intel_ntb_spad_count, 201462306a36Sopenharmony_ci .spad_read = intel_ntb_spad_read, 201562306a36Sopenharmony_ci .spad_write = intel_ntb_spad_write, 201662306a36Sopenharmony_ci .peer_spad_addr = intel_ntb_peer_spad_addr, 201762306a36Sopenharmony_ci .peer_spad_read = intel_ntb_peer_spad_read, 201862306a36Sopenharmony_ci .peer_spad_write = intel_ntb_peer_spad_write, 201962306a36Sopenharmony_ci}; 202062306a36Sopenharmony_ci 202162306a36Sopenharmony_cistatic const struct file_operations intel_ntb_debugfs_info = { 202262306a36Sopenharmony_ci .owner = THIS_MODULE, 202362306a36Sopenharmony_ci .open = simple_open, 202462306a36Sopenharmony_ci .read = ndev_debugfs_read, 202562306a36Sopenharmony_ci}; 202662306a36Sopenharmony_ci 202762306a36Sopenharmony_cistatic const struct pci_device_id intel_ntb_pci_tbl[] = { 202862306a36Sopenharmony_ci /* GEN1 */ 202962306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_JSF)}, 203062306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_SNB)}, 203162306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_IVT)}, 203262306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_HSX)}, 203362306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_BDX)}, 203462306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_JSF)}, 203562306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_SNB)}, 203662306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_IVT)}, 203762306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_HSX)}, 203862306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_BDX)}, 203962306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_JSF)}, 204062306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_SNB)}, 204162306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_IVT)}, 204262306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_HSX)}, 204362306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_BDX)}, 204462306a36Sopenharmony_ci 204562306a36Sopenharmony_ci /* GEN3 */ 204662306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_SKX)}, 204762306a36Sopenharmony_ci 204862306a36Sopenharmony_ci /* GEN4 */ 204962306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_ICX)}, 205062306a36Sopenharmony_ci /* GEN5 PCIe */ 205162306a36Sopenharmony_ci {PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_GNR)}, 205262306a36Sopenharmony_ci {0} 205362306a36Sopenharmony_ci}; 205462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, intel_ntb_pci_tbl); 205562306a36Sopenharmony_ci 205662306a36Sopenharmony_cistatic struct pci_driver intel_ntb_pci_driver = { 205762306a36Sopenharmony_ci .name = KBUILD_MODNAME, 205862306a36Sopenharmony_ci .id_table = intel_ntb_pci_tbl, 205962306a36Sopenharmony_ci .probe = intel_ntb_pci_probe, 206062306a36Sopenharmony_ci .remove = intel_ntb_pci_remove, 206162306a36Sopenharmony_ci}; 206262306a36Sopenharmony_ci 206362306a36Sopenharmony_cistatic int __init intel_ntb_pci_driver_init(void) 206462306a36Sopenharmony_ci{ 206562306a36Sopenharmony_ci int ret; 206662306a36Sopenharmony_ci pr_info("%s %s\n", NTB_DESC, NTB_VER); 206762306a36Sopenharmony_ci 206862306a36Sopenharmony_ci if (debugfs_initialized()) 206962306a36Sopenharmony_ci debugfs_dir = debugfs_create_dir(KBUILD_MODNAME, NULL); 207062306a36Sopenharmony_ci 207162306a36Sopenharmony_ci ret = pci_register_driver(&intel_ntb_pci_driver); 207262306a36Sopenharmony_ci if (ret) 207362306a36Sopenharmony_ci debugfs_remove_recursive(debugfs_dir); 207462306a36Sopenharmony_ci 207562306a36Sopenharmony_ci return ret; 207662306a36Sopenharmony_ci} 207762306a36Sopenharmony_cimodule_init(intel_ntb_pci_driver_init); 207862306a36Sopenharmony_ci 207962306a36Sopenharmony_cistatic void __exit intel_ntb_pci_driver_exit(void) 208062306a36Sopenharmony_ci{ 208162306a36Sopenharmony_ci pci_unregister_driver(&intel_ntb_pci_driver); 208262306a36Sopenharmony_ci 208362306a36Sopenharmony_ci debugfs_remove_recursive(debugfs_dir); 208462306a36Sopenharmony_ci} 208562306a36Sopenharmony_cimodule_exit(intel_ntb_pci_driver_exit); 2086