162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2021, MediaTek Inc. 462306a36Sopenharmony_ci * Copyright (c) 2021-2022, Intel Corporation. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Authors: 762306a36Sopenharmony_ci * Amir Hanania <amir.hanania@intel.com> 862306a36Sopenharmony_ci * Haijun Liu <haijun.liu@mediatek.com> 962306a36Sopenharmony_ci * Moises Veleta <moises.veleta@intel.com> 1062306a36Sopenharmony_ci * Ricardo Martinez <ricardo.martinez@linux.intel.com> 1162306a36Sopenharmony_ci * 1262306a36Sopenharmony_ci * Contributors: 1362306a36Sopenharmony_ci * Andy Shevchenko <andriy.shevchenko@linux.intel.com> 1462306a36Sopenharmony_ci * Chiranjeevi Rapolu <chiranjeevi.rapolu@intel.com> 1562306a36Sopenharmony_ci * Eliot Lee <eliot.lee@intel.com> 1662306a36Sopenharmony_ci * Sreehari Kancharla <sreehari.kancharla@intel.com> 1762306a36Sopenharmony_ci */ 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <linux/bits.h> 2062306a36Sopenharmony_ci#include <linux/bitfield.h> 2162306a36Sopenharmony_ci#include <linux/bitops.h> 2262306a36Sopenharmony_ci#include <linux/delay.h> 2362306a36Sopenharmony_ci#include <linux/dev_printk.h> 2462306a36Sopenharmony_ci#include <linux/io.h> 2562306a36Sopenharmony_ci#include <linux/iopoll.h> 2662306a36Sopenharmony_ci#include <linux/types.h> 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include "t7xx_dpmaif.h" 2962306a36Sopenharmony_ci#include "t7xx_reg.h" 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define ioread32_poll_timeout_atomic(addr, val, cond, delay_us, timeout_us) \ 3262306a36Sopenharmony_ci readx_poll_timeout_atomic(ioread32, addr, val, cond, delay_us, timeout_us) 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic int t7xx_dpmaif_init_intr(struct dpmaif_hw_info *hw_info) 3562306a36Sopenharmony_ci{ 3662306a36Sopenharmony_ci struct dpmaif_isr_en_mask *isr_en_msk = &hw_info->isr_en_mask; 3762306a36Sopenharmony_ci u32 value, ul_intr_enable, dl_intr_enable; 3862306a36Sopenharmony_ci int ret; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci ul_intr_enable = DP_UL_INT_ERR_MSK | DP_UL_INT_QDONE_MSK; 4162306a36Sopenharmony_ci isr_en_msk->ap_ul_l2intr_en_msk = ul_intr_enable; 4262306a36Sopenharmony_ci iowrite32(DPMAIF_AP_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_L2TISAR0); 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci /* Set interrupt enable mask */ 4562306a36Sopenharmony_ci iowrite32(ul_intr_enable, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMCR0); 4662306a36Sopenharmony_ci iowrite32(~ul_intr_enable, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMSR0); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci /* Check mask status */ 4962306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0, 5062306a36Sopenharmony_ci value, (value & ul_intr_enable) != ul_intr_enable, 0, 5162306a36Sopenharmony_ci DPMAIF_CHECK_INIT_TIMEOUT_US); 5262306a36Sopenharmony_ci if (ret) 5362306a36Sopenharmony_ci return ret; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci dl_intr_enable = DP_DL_INT_PITCNT_LEN_ERR | DP_DL_INT_BATCNT_LEN_ERR; 5662306a36Sopenharmony_ci isr_en_msk->ap_dl_l2intr_err_en_msk = dl_intr_enable; 5762306a36Sopenharmony_ci ul_intr_enable = DPMAIF_DL_INT_DLQ0_QDONE | DPMAIF_DL_INT_DLQ0_PITCNT_LEN | 5862306a36Sopenharmony_ci DPMAIF_DL_INT_DLQ1_QDONE | DPMAIF_DL_INT_DLQ1_PITCNT_LEN; 5962306a36Sopenharmony_ci isr_en_msk->ap_ul_l2intr_en_msk = ul_intr_enable; 6062306a36Sopenharmony_ci iowrite32(DPMAIF_AP_APDL_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0); 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci /* Set DL ISR PD enable mask */ 6362306a36Sopenharmony_ci iowrite32(~ul_intr_enable, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0); 6462306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMR0, 6562306a36Sopenharmony_ci value, (value & ul_intr_enable) != ul_intr_enable, 0, 6662306a36Sopenharmony_ci DPMAIF_CHECK_INIT_TIMEOUT_US); 6762306a36Sopenharmony_ci if (ret) 6862306a36Sopenharmony_ci return ret; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci isr_en_msk->ap_udl_ip_busy_en_msk = DPMAIF_UDL_IP_BUSY; 7162306a36Sopenharmony_ci iowrite32(DPMAIF_AP_IP_BUSY_MASK, hw_info->pcie_base + DPMAIF_AP_IP_BUSY); 7262306a36Sopenharmony_ci iowrite32(isr_en_msk->ap_udl_ip_busy_en_msk, 7362306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_AP_DLUL_IP_BUSY_MASK); 7462306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_AP_L1TIMR0); 7562306a36Sopenharmony_ci value |= DPMAIF_DL_INT_Q2APTOP | DPMAIF_DL_INT_Q2TOQ1; 7662306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_UL_AP_L1TIMR0); 7762306a36Sopenharmony_ci iowrite32(DPMA_HPC_ALL_INT_MASK, hw_info->pcie_base + DPMAIF_HPC_INTR_MASK); 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci return 0; 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic void t7xx_dpmaif_mask_ulq_intr(struct dpmaif_hw_info *hw_info, unsigned int q_num) 8362306a36Sopenharmony_ci{ 8462306a36Sopenharmony_ci struct dpmaif_isr_en_mask *isr_en_msk; 8562306a36Sopenharmony_ci u32 value, ul_int_que_done; 8662306a36Sopenharmony_ci int ret; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci isr_en_msk = &hw_info->isr_en_mask; 8962306a36Sopenharmony_ci ul_int_que_done = BIT(q_num + DP_UL_INT_DONE_OFFSET) & DP_UL_INT_QDONE_MSK; 9062306a36Sopenharmony_ci isr_en_msk->ap_ul_l2intr_en_msk &= ~ul_int_que_done; 9162306a36Sopenharmony_ci iowrite32(ul_int_que_done, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMSR0); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0, 9462306a36Sopenharmony_ci value, (value & ul_int_que_done) == ul_int_que_done, 0, 9562306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 9662306a36Sopenharmony_ci if (ret) 9762306a36Sopenharmony_ci dev_err(hw_info->dev, 9862306a36Sopenharmony_ci "Could not mask the UL interrupt. DPMAIF_AO_UL_AP_L2TIMR0 is 0x%x\n", 9962306a36Sopenharmony_ci value); 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_civoid t7xx_dpmaif_unmask_ulq_intr(struct dpmaif_hw_info *hw_info, unsigned int q_num) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci struct dpmaif_isr_en_mask *isr_en_msk; 10562306a36Sopenharmony_ci u32 value, ul_int_que_done; 10662306a36Sopenharmony_ci int ret; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci isr_en_msk = &hw_info->isr_en_mask; 10962306a36Sopenharmony_ci ul_int_que_done = BIT(q_num + DP_UL_INT_DONE_OFFSET) & DP_UL_INT_QDONE_MSK; 11062306a36Sopenharmony_ci isr_en_msk->ap_ul_l2intr_en_msk |= ul_int_que_done; 11162306a36Sopenharmony_ci iowrite32(ul_int_que_done, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMCR0); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0, 11462306a36Sopenharmony_ci value, (value & ul_int_que_done) != ul_int_que_done, 0, 11562306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 11662306a36Sopenharmony_ci if (ret) 11762306a36Sopenharmony_ci dev_err(hw_info->dev, 11862306a36Sopenharmony_ci "Could not unmask the UL interrupt. DPMAIF_AO_UL_AP_L2TIMR0 is 0x%x\n", 11962306a36Sopenharmony_ci value); 12062306a36Sopenharmony_ci} 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_civoid t7xx_dpmaif_dl_unmask_batcnt_len_err_intr(struct dpmaif_hw_info *hw_info) 12362306a36Sopenharmony_ci{ 12462306a36Sopenharmony_ci hw_info->isr_en_mask.ap_dl_l2intr_en_msk |= DP_DL_INT_BATCNT_LEN_ERR; 12562306a36Sopenharmony_ci iowrite32(DP_DL_INT_BATCNT_LEN_ERR, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0); 12662306a36Sopenharmony_ci} 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_civoid t7xx_dpmaif_dl_unmask_pitcnt_len_err_intr(struct dpmaif_hw_info *hw_info) 12962306a36Sopenharmony_ci{ 13062306a36Sopenharmony_ci hw_info->isr_en_mask.ap_dl_l2intr_en_msk |= DP_DL_INT_PITCNT_LEN_ERR; 13162306a36Sopenharmony_ci iowrite32(DP_DL_INT_PITCNT_LEN_ERR, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0); 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic u32 t7xx_update_dlq_intr(struct dpmaif_hw_info *hw_info, u32 q_done) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci u32 value; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0); 13962306a36Sopenharmony_ci iowrite32(q_done, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0); 14062306a36Sopenharmony_ci return value; 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic int t7xx_mask_dlq_intr(struct dpmaif_hw_info *hw_info, unsigned int qno) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci u32 value, q_done; 14662306a36Sopenharmony_ci int ret; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci q_done = qno == DPF_RX_QNO0 ? DPMAIF_DL_INT_DLQ0_QDONE : DPMAIF_DL_INT_DLQ1_QDONE; 14962306a36Sopenharmony_ci iowrite32(q_done, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0); 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci ret = read_poll_timeout_atomic(t7xx_update_dlq_intr, value, value & q_done, 15262306a36Sopenharmony_ci 0, DPMAIF_CHECK_TIMEOUT_US, false, hw_info, q_done); 15362306a36Sopenharmony_ci if (ret) { 15462306a36Sopenharmony_ci dev_err(hw_info->dev, 15562306a36Sopenharmony_ci "Could not mask the DL interrupt. DPMAIF_AO_UL_AP_L2TIMR0 is 0x%x\n", 15662306a36Sopenharmony_ci value); 15762306a36Sopenharmony_ci return -ETIMEDOUT; 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci hw_info->isr_en_mask.ap_dl_l2intr_en_msk &= ~q_done; 16162306a36Sopenharmony_ci return 0; 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_civoid t7xx_dpmaif_dlq_unmask_rx_done(struct dpmaif_hw_info *hw_info, unsigned int qno) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci u32 mask; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci mask = qno == DPF_RX_QNO0 ? DPMAIF_DL_INT_DLQ0_QDONE : DPMAIF_DL_INT_DLQ1_QDONE; 16962306a36Sopenharmony_ci iowrite32(mask, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0); 17062306a36Sopenharmony_ci hw_info->isr_en_mask.ap_dl_l2intr_en_msk |= mask; 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_civoid t7xx_dpmaif_clr_ip_busy_sts(struct dpmaif_hw_info *hw_info) 17462306a36Sopenharmony_ci{ 17562306a36Sopenharmony_ci u32 ip_busy_sts; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci ip_busy_sts = ioread32(hw_info->pcie_base + DPMAIF_AP_IP_BUSY); 17862306a36Sopenharmony_ci iowrite32(ip_busy_sts, hw_info->pcie_base + DPMAIF_AP_IP_BUSY); 17962306a36Sopenharmony_ci} 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic void t7xx_dpmaif_dlq_mask_rx_pitcnt_len_err_intr(struct dpmaif_hw_info *hw_info, 18262306a36Sopenharmony_ci unsigned int qno) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci if (qno == DPF_RX_QNO0) 18562306a36Sopenharmony_ci iowrite32(DPMAIF_DL_INT_DLQ0_PITCNT_LEN, 18662306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0); 18762306a36Sopenharmony_ci else 18862306a36Sopenharmony_ci iowrite32(DPMAIF_DL_INT_DLQ1_PITCNT_LEN, 18962306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0); 19062306a36Sopenharmony_ci} 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_civoid t7xx_dpmaif_dlq_unmask_pitcnt_len_err_intr(struct dpmaif_hw_info *hw_info, 19362306a36Sopenharmony_ci unsigned int qno) 19462306a36Sopenharmony_ci{ 19562306a36Sopenharmony_ci if (qno == DPF_RX_QNO0) 19662306a36Sopenharmony_ci iowrite32(DPMAIF_DL_INT_DLQ0_PITCNT_LEN, 19762306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0); 19862306a36Sopenharmony_ci else 19962306a36Sopenharmony_ci iowrite32(DPMAIF_DL_INT_DLQ1_PITCNT_LEN, 20062306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0); 20162306a36Sopenharmony_ci} 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_civoid t7xx_dpmaif_ul_clr_all_intr(struct dpmaif_hw_info *hw_info) 20462306a36Sopenharmony_ci{ 20562306a36Sopenharmony_ci iowrite32(DPMAIF_AP_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_L2TISAR0); 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_civoid t7xx_dpmaif_dl_clr_all_intr(struct dpmaif_hw_info *hw_info) 20962306a36Sopenharmony_ci{ 21062306a36Sopenharmony_ci iowrite32(DPMAIF_AP_APDL_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0); 21162306a36Sopenharmony_ci} 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic void t7xx_dpmaif_set_intr_para(struct dpmaif_hw_intr_st_para *para, 21462306a36Sopenharmony_ci enum dpmaif_hw_intr_type intr_type, unsigned int intr_queue) 21562306a36Sopenharmony_ci{ 21662306a36Sopenharmony_ci para->intr_types[para->intr_cnt] = intr_type; 21762306a36Sopenharmony_ci para->intr_queues[para->intr_cnt] = intr_queue; 21862306a36Sopenharmony_ci para->intr_cnt++; 21962306a36Sopenharmony_ci} 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci/* The para->intr_cnt counter is set to zero before this function is called. 22262306a36Sopenharmony_ci * It does not check for overflow as there is no risk of overflowing intr_types or intr_queues. 22362306a36Sopenharmony_ci */ 22462306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_check_tx_intr(struct dpmaif_hw_info *hw_info, 22562306a36Sopenharmony_ci unsigned int intr_status, 22662306a36Sopenharmony_ci struct dpmaif_hw_intr_st_para *para) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci unsigned long value; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci value = FIELD_GET(DP_UL_INT_QDONE_MSK, intr_status); 23162306a36Sopenharmony_ci if (value) { 23262306a36Sopenharmony_ci unsigned int index; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_DONE, value); 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci for_each_set_bit(index, &value, DPMAIF_TXQ_NUM) 23762306a36Sopenharmony_ci t7xx_dpmaif_mask_ulq_intr(hw_info, index); 23862306a36Sopenharmony_ci } 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci value = FIELD_GET(DP_UL_INT_EMPTY_MSK, intr_status); 24162306a36Sopenharmony_ci if (value) 24262306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_DRB_EMPTY, value); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci value = FIELD_GET(DP_UL_INT_MD_NOTREADY_MSK, intr_status); 24562306a36Sopenharmony_ci if (value) 24662306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_MD_NOTREADY, value); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci value = FIELD_GET(DP_UL_INT_MD_PWR_NOTREADY_MSK, intr_status); 24962306a36Sopenharmony_ci if (value) 25062306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_MD_PWR_NOTREADY, value); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci value = FIELD_GET(DP_UL_INT_ERR_MSK, intr_status); 25362306a36Sopenharmony_ci if (value) 25462306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_LEN_ERR, value); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci /* Clear interrupt status */ 25762306a36Sopenharmony_ci iowrite32(intr_status, hw_info->pcie_base + DPMAIF_AP_L2TISAR0); 25862306a36Sopenharmony_ci} 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci/* The para->intr_cnt counter is set to zero before this function is called. 26162306a36Sopenharmony_ci * It does not check for overflow as there is no risk of overflowing intr_types or intr_queues. 26262306a36Sopenharmony_ci */ 26362306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_check_rx_intr(struct dpmaif_hw_info *hw_info, 26462306a36Sopenharmony_ci unsigned int intr_status, 26562306a36Sopenharmony_ci struct dpmaif_hw_intr_st_para *para, int qno) 26662306a36Sopenharmony_ci{ 26762306a36Sopenharmony_ci if (qno == DPF_RX_QNO_DFT) { 26862306a36Sopenharmony_ci if (intr_status & DP_DL_INT_SKB_LEN_ERR) 26962306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_SKB_LEN_ERR, DPF_RX_QNO_DFT); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci if (intr_status & DP_DL_INT_BATCNT_LEN_ERR) { 27262306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_BATCNT_LEN_ERR, DPF_RX_QNO_DFT); 27362306a36Sopenharmony_ci hw_info->isr_en_mask.ap_dl_l2intr_en_msk &= ~DP_DL_INT_BATCNT_LEN_ERR; 27462306a36Sopenharmony_ci iowrite32(DP_DL_INT_BATCNT_LEN_ERR, 27562306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0); 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci if (intr_status & DP_DL_INT_PITCNT_LEN_ERR) { 27962306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_PITCNT_LEN_ERR, DPF_RX_QNO_DFT); 28062306a36Sopenharmony_ci hw_info->isr_en_mask.ap_dl_l2intr_en_msk &= ~DP_DL_INT_PITCNT_LEN_ERR; 28162306a36Sopenharmony_ci iowrite32(DP_DL_INT_PITCNT_LEN_ERR, 28262306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0); 28362306a36Sopenharmony_ci } 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci if (intr_status & DP_DL_INT_PKT_EMPTY_MSK) 28662306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_PKT_EMPTY_SET, DPF_RX_QNO_DFT); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci if (intr_status & DP_DL_INT_FRG_EMPTY_MSK) 28962306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_FRG_EMPTY_SET, DPF_RX_QNO_DFT); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci if (intr_status & DP_DL_INT_MTU_ERR_MSK) 29262306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_MTU_ERR, DPF_RX_QNO_DFT); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci if (intr_status & DP_DL_INT_FRG_LEN_ERR_MSK) 29562306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_FRGCNT_LEN_ERR, DPF_RX_QNO_DFT); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci if (intr_status & DP_DL_INT_Q0_PITCNT_LEN_ERR) { 29862306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q0_PITCNT_LEN_ERR, BIT(qno)); 29962306a36Sopenharmony_ci t7xx_dpmaif_dlq_mask_rx_pitcnt_len_err_intr(hw_info, qno); 30062306a36Sopenharmony_ci } 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci if (intr_status & DP_DL_INT_HPC_ENT_TYPE_ERR) 30362306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_HPC_ENT_TYPE_ERR, 30462306a36Sopenharmony_ci DPF_RX_QNO_DFT); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci if (intr_status & DP_DL_INT_Q0_DONE) { 30762306a36Sopenharmony_ci /* Mask RX done interrupt immediately after it occurs, do not clear 30862306a36Sopenharmony_ci * the interrupt if the mask operation fails. 30962306a36Sopenharmony_ci */ 31062306a36Sopenharmony_ci if (!t7xx_mask_dlq_intr(hw_info, qno)) 31162306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q0_DONE, BIT(qno)); 31262306a36Sopenharmony_ci else 31362306a36Sopenharmony_ci intr_status &= ~DP_DL_INT_Q0_DONE; 31462306a36Sopenharmony_ci } 31562306a36Sopenharmony_ci } else { 31662306a36Sopenharmony_ci if (intr_status & DP_DL_INT_Q1_PITCNT_LEN_ERR) { 31762306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q1_PITCNT_LEN_ERR, BIT(qno)); 31862306a36Sopenharmony_ci t7xx_dpmaif_dlq_mask_rx_pitcnt_len_err_intr(hw_info, qno); 31962306a36Sopenharmony_ci } 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci if (intr_status & DP_DL_INT_Q1_DONE) { 32262306a36Sopenharmony_ci if (!t7xx_mask_dlq_intr(hw_info, qno)) 32362306a36Sopenharmony_ci t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q1_DONE, BIT(qno)); 32462306a36Sopenharmony_ci else 32562306a36Sopenharmony_ci intr_status &= ~DP_DL_INT_Q1_DONE; 32662306a36Sopenharmony_ci } 32762306a36Sopenharmony_ci } 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci intr_status |= DP_DL_INT_BATCNT_LEN_ERR; 33062306a36Sopenharmony_ci /* Clear interrupt status */ 33162306a36Sopenharmony_ci iowrite32(intr_status, hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0); 33262306a36Sopenharmony_ci} 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci/** 33562306a36Sopenharmony_ci * t7xx_dpmaif_hw_get_intr_cnt() - Reads interrupt status and count from HW. 33662306a36Sopenharmony_ci * @hw_info: Pointer to struct hw_info. 33762306a36Sopenharmony_ci * @para: Pointer to struct dpmaif_hw_intr_st_para. 33862306a36Sopenharmony_ci * @qno: Queue number. 33962306a36Sopenharmony_ci * 34062306a36Sopenharmony_ci * Reads RX/TX interrupt status from HW and clears UL/DL status as needed. 34162306a36Sopenharmony_ci * 34262306a36Sopenharmony_ci * Return: Interrupt count. 34362306a36Sopenharmony_ci */ 34462306a36Sopenharmony_ciint t7xx_dpmaif_hw_get_intr_cnt(struct dpmaif_hw_info *hw_info, 34562306a36Sopenharmony_ci struct dpmaif_hw_intr_st_para *para, int qno) 34662306a36Sopenharmony_ci{ 34762306a36Sopenharmony_ci u32 rx_intr_status, tx_intr_status = 0; 34862306a36Sopenharmony_ci u32 rx_intr_qdone, tx_intr_qdone = 0; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci rx_intr_status = ioread32(hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0); 35162306a36Sopenharmony_ci rx_intr_qdone = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMR0); 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci /* TX interrupt status */ 35462306a36Sopenharmony_ci if (qno == DPF_RX_QNO_DFT) { 35562306a36Sopenharmony_ci /* All ULQ and DLQ0 interrupts use the same source no need to check ULQ interrupts 35662306a36Sopenharmony_ci * when a DLQ1 interrupt has occurred. 35762306a36Sopenharmony_ci */ 35862306a36Sopenharmony_ci tx_intr_status = ioread32(hw_info->pcie_base + DPMAIF_AP_L2TISAR0); 35962306a36Sopenharmony_ci tx_intr_qdone = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0); 36062306a36Sopenharmony_ci } 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci t7xx_dpmaif_clr_ip_busy_sts(hw_info); 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci if (qno == DPF_RX_QNO_DFT) { 36562306a36Sopenharmony_ci /* Do not schedule bottom half again or clear UL interrupt status when we 36662306a36Sopenharmony_ci * have already masked it. 36762306a36Sopenharmony_ci */ 36862306a36Sopenharmony_ci tx_intr_status &= ~tx_intr_qdone; 36962306a36Sopenharmony_ci if (tx_intr_status) 37062306a36Sopenharmony_ci t7xx_dpmaif_hw_check_tx_intr(hw_info, tx_intr_status, para); 37162306a36Sopenharmony_ci } 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci if (rx_intr_status) { 37462306a36Sopenharmony_ci if (qno == DPF_RX_QNO0) { 37562306a36Sopenharmony_ci rx_intr_status &= DP_DL_Q0_STATUS_MASK; 37662306a36Sopenharmony_ci if (rx_intr_qdone & DPMAIF_DL_INT_DLQ0_QDONE) 37762306a36Sopenharmony_ci /* Do not schedule bottom half again or clear DL 37862306a36Sopenharmony_ci * queue done interrupt status when we have already masked it. 37962306a36Sopenharmony_ci */ 38062306a36Sopenharmony_ci rx_intr_status &= ~DP_DL_INT_Q0_DONE; 38162306a36Sopenharmony_ci } else { 38262306a36Sopenharmony_ci rx_intr_status &= DP_DL_Q1_STATUS_MASK; 38362306a36Sopenharmony_ci if (rx_intr_qdone & DPMAIF_DL_INT_DLQ1_QDONE) 38462306a36Sopenharmony_ci rx_intr_status &= ~DP_DL_INT_Q1_DONE; 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci if (rx_intr_status) 38862306a36Sopenharmony_ci t7xx_dpmaif_hw_check_rx_intr(hw_info, rx_intr_status, para, qno); 38962306a36Sopenharmony_ci } 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci return para->intr_cnt; 39262306a36Sopenharmony_ci} 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic int t7xx_dpmaif_sram_init(struct dpmaif_hw_info *hw_info) 39562306a36Sopenharmony_ci{ 39662306a36Sopenharmony_ci u32 value; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AP_MEM_CLR); 39962306a36Sopenharmony_ci value |= DPMAIF_MEM_CLR; 40062306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AP_MEM_CLR); 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci return ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AP_MEM_CLR, 40362306a36Sopenharmony_ci value, !(value & DPMAIF_MEM_CLR), 0, 40462306a36Sopenharmony_ci DPMAIF_CHECK_INIT_TIMEOUT_US); 40562306a36Sopenharmony_ci} 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_reset(struct dpmaif_hw_info *hw_info) 40862306a36Sopenharmony_ci{ 40962306a36Sopenharmony_ci iowrite32(DPMAIF_AP_AO_RST_BIT, hw_info->pcie_base + DPMAIF_AP_AO_RGU_ASSERT); 41062306a36Sopenharmony_ci udelay(2); 41162306a36Sopenharmony_ci iowrite32(DPMAIF_AP_RST_BIT, hw_info->pcie_base + DPMAIF_AP_RGU_ASSERT); 41262306a36Sopenharmony_ci udelay(2); 41362306a36Sopenharmony_ci iowrite32(DPMAIF_AP_AO_RST_BIT, hw_info->pcie_base + DPMAIF_AP_AO_RGU_DEASSERT); 41462306a36Sopenharmony_ci udelay(2); 41562306a36Sopenharmony_ci iowrite32(DPMAIF_AP_RST_BIT, hw_info->pcie_base + DPMAIF_AP_RGU_DEASSERT); 41662306a36Sopenharmony_ci udelay(2); 41762306a36Sopenharmony_ci} 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_cistatic int t7xx_dpmaif_hw_config(struct dpmaif_hw_info *hw_info) 42062306a36Sopenharmony_ci{ 42162306a36Sopenharmony_ci u32 ap_port_mode; 42262306a36Sopenharmony_ci int ret; 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci t7xx_dpmaif_hw_reset(hw_info); 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci ret = t7xx_dpmaif_sram_init(hw_info); 42762306a36Sopenharmony_ci if (ret) 42862306a36Sopenharmony_ci return ret; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci ap_port_mode = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 43162306a36Sopenharmony_ci ap_port_mode |= DPMAIF_PORT_MODE_PCIE; 43262306a36Sopenharmony_ci iowrite32(ap_port_mode, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 43362306a36Sopenharmony_ci iowrite32(DPMAIF_CG_EN, hw_info->pcie_base + DPMAIF_AP_CG_EN); 43462306a36Sopenharmony_ci return 0; 43562306a36Sopenharmony_ci} 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_cistatic void t7xx_dpmaif_pcie_dpmaif_sign(struct dpmaif_hw_info *hw_info) 43862306a36Sopenharmony_ci{ 43962306a36Sopenharmony_ci iowrite32(DPMAIF_PCIE_MODE_SET_VALUE, hw_info->pcie_base + DPMAIF_UL_RESERVE_AO_RW); 44062306a36Sopenharmony_ci} 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_performance(struct dpmaif_hw_info *hw_info) 44362306a36Sopenharmony_ci{ 44462306a36Sopenharmony_ci u32 enable_bat_cache, enable_pit_burst; 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci enable_bat_cache = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 44762306a36Sopenharmony_ci enable_bat_cache |= DPMAIF_DL_BAT_CACHE_PRI; 44862306a36Sopenharmony_ci iowrite32(enable_bat_cache, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci enable_pit_burst = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 45162306a36Sopenharmony_ci enable_pit_burst |= DPMAIF_DL_BURST_PIT_EN; 45262306a36Sopenharmony_ci iowrite32(enable_pit_burst, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 45362306a36Sopenharmony_ci} 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci /* DPMAIF DL DLQ part HW setting */ 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_hpc_cntl_set(struct dpmaif_hw_info *hw_info) 45862306a36Sopenharmony_ci{ 45962306a36Sopenharmony_ci unsigned int value; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci value = DPMAIF_HPC_DLQ_PATH_MODE | DPMAIF_HPC_ADD_MODE_DF << 2; 46262306a36Sopenharmony_ci value |= DPMAIF_HASH_PRIME_DF << 4; 46362306a36Sopenharmony_ci value |= DPMAIF_HPC_TOTAL_NUM << 8; 46462306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_HPC_CNTL); 46562306a36Sopenharmony_ci} 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_agg_cfg_set(struct dpmaif_hw_info *hw_info) 46862306a36Sopenharmony_ci{ 46962306a36Sopenharmony_ci unsigned int value; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci value = DPMAIF_AGG_MAX_LEN_DF | DPMAIF_AGG_TBL_ENT_NUM_DF << 16; 47262306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_DLQ_AGG_CFG); 47362306a36Sopenharmony_ci} 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_hash_bit_choose_set(struct dpmaif_hw_info *hw_info) 47662306a36Sopenharmony_ci{ 47762306a36Sopenharmony_ci iowrite32(DPMAIF_DLQ_HASH_BIT_CHOOSE_DF, 47862306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_INIT_CON5); 47962306a36Sopenharmony_ci} 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_mid_pit_timeout_thres_set(struct dpmaif_hw_info *hw_info) 48262306a36Sopenharmony_ci{ 48362306a36Sopenharmony_ci iowrite32(DPMAIF_MID_TIMEOUT_THRES_DF, hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_TIMEOUT0); 48462306a36Sopenharmony_ci} 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_dlq_timeout_thres_set(struct dpmaif_hw_info *hw_info) 48762306a36Sopenharmony_ci{ 48862306a36Sopenharmony_ci unsigned int value, i; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci /* Each register holds two DLQ threshold timeout values */ 49162306a36Sopenharmony_ci for (i = 0; i < DPMAIF_HPC_MAX_TOTAL_NUM / 2; i++) { 49262306a36Sopenharmony_ci value = FIELD_PREP(DPMAIF_DLQ_LOW_TIMEOUT_THRES_MKS, DPMAIF_DLQ_TIMEOUT_THRES_DF); 49362306a36Sopenharmony_ci value |= FIELD_PREP(DPMAIF_DLQ_HIGH_TIMEOUT_THRES_MSK, 49462306a36Sopenharmony_ci DPMAIF_DLQ_TIMEOUT_THRES_DF); 49562306a36Sopenharmony_ci iowrite32(value, 49662306a36Sopenharmony_ci hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_TIMEOUT1 + sizeof(u32) * i); 49762306a36Sopenharmony_ci } 49862306a36Sopenharmony_ci} 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_cistatic void t7xx_dpmaif_hw_dlq_start_prs_thres_set(struct dpmaif_hw_info *hw_info) 50162306a36Sopenharmony_ci{ 50262306a36Sopenharmony_ci iowrite32(DPMAIF_DLQ_PRS_THRES_DF, hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_TRIG_THRES); 50362306a36Sopenharmony_ci} 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_dlq_hpc_hw_init(struct dpmaif_hw_info *hw_info) 50662306a36Sopenharmony_ci{ 50762306a36Sopenharmony_ci t7xx_dpmaif_hw_hpc_cntl_set(hw_info); 50862306a36Sopenharmony_ci t7xx_dpmaif_hw_agg_cfg_set(hw_info); 50962306a36Sopenharmony_ci t7xx_dpmaif_hw_hash_bit_choose_set(hw_info); 51062306a36Sopenharmony_ci t7xx_dpmaif_hw_mid_pit_timeout_thres_set(hw_info); 51162306a36Sopenharmony_ci t7xx_dpmaif_hw_dlq_timeout_thres_set(hw_info); 51262306a36Sopenharmony_ci t7xx_dpmaif_hw_dlq_start_prs_thres_set(hw_info); 51362306a36Sopenharmony_ci} 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_cistatic int t7xx_dpmaif_dl_bat_init_done(struct dpmaif_hw_info *hw_info, bool frg_en) 51662306a36Sopenharmony_ci{ 51762306a36Sopenharmony_ci u32 value, dl_bat_init = 0; 51862306a36Sopenharmony_ci int ret; 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_ci if (frg_en) 52162306a36Sopenharmony_ci dl_bat_init = DPMAIF_DL_BAT_FRG_INIT; 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci dl_bat_init |= DPMAIF_DL_BAT_INIT_ALLSET; 52462306a36Sopenharmony_ci dl_bat_init |= DPMAIF_DL_BAT_INIT_EN; 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT, 52762306a36Sopenharmony_ci value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0, 52862306a36Sopenharmony_ci DPMAIF_CHECK_INIT_TIMEOUT_US); 52962306a36Sopenharmony_ci if (ret) { 53062306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem DL BAT is not ready\n"); 53162306a36Sopenharmony_ci return ret; 53262306a36Sopenharmony_ci } 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci iowrite32(dl_bat_init, hw_info->pcie_base + DPMAIF_DL_BAT_INIT); 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT, 53762306a36Sopenharmony_ci value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0, 53862306a36Sopenharmony_ci DPMAIF_CHECK_INIT_TIMEOUT_US); 53962306a36Sopenharmony_ci if (ret) 54062306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem DL BAT initialization failed\n"); 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci return ret; 54362306a36Sopenharmony_ci} 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_bat_base_addr(struct dpmaif_hw_info *hw_info, 54662306a36Sopenharmony_ci dma_addr_t addr) 54762306a36Sopenharmony_ci{ 54862306a36Sopenharmony_ci iowrite32(lower_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON0); 54962306a36Sopenharmony_ci iowrite32(upper_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON3); 55062306a36Sopenharmony_ci} 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_bat_size(struct dpmaif_hw_info *hw_info, unsigned int size) 55362306a36Sopenharmony_ci{ 55462306a36Sopenharmony_ci unsigned int value; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 55762306a36Sopenharmony_ci value &= ~DPMAIF_BAT_SIZE_MSK; 55862306a36Sopenharmony_ci value |= size & DPMAIF_BAT_SIZE_MSK; 55962306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 56062306a36Sopenharmony_ci} 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_bat_en(struct dpmaif_hw_info *hw_info, bool enable) 56362306a36Sopenharmony_ci{ 56462306a36Sopenharmony_ci unsigned int value; 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci if (enable) 56962306a36Sopenharmony_ci value |= DPMAIF_BAT_EN_MSK; 57062306a36Sopenharmony_ci else 57162306a36Sopenharmony_ci value &= ~DPMAIF_BAT_EN_MSK; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 57462306a36Sopenharmony_ci} 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_bid_maxcnt(struct dpmaif_hw_info *hw_info) 57762306a36Sopenharmony_ci{ 57862306a36Sopenharmony_ci unsigned int value; 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0); 58162306a36Sopenharmony_ci value &= ~DPMAIF_BAT_BID_MAXCNT_MSK; 58262306a36Sopenharmony_ci value |= FIELD_PREP(DPMAIF_BAT_BID_MAXCNT_MSK, DPMAIF_HW_PKT_BIDCNT); 58362306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0); 58462306a36Sopenharmony_ci} 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_mtu(struct dpmaif_hw_info *hw_info) 58762306a36Sopenharmony_ci{ 58862306a36Sopenharmony_ci iowrite32(DPMAIF_HW_MTU_SIZE, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON1); 58962306a36Sopenharmony_ci} 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_pit_chknum(struct dpmaif_hw_info *hw_info) 59262306a36Sopenharmony_ci{ 59362306a36Sopenharmony_ci unsigned int value; 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2); 59662306a36Sopenharmony_ci value &= ~DPMAIF_PIT_CHK_NUM_MSK; 59762306a36Sopenharmony_ci value |= FIELD_PREP(DPMAIF_PIT_CHK_NUM_MSK, DPMAIF_HW_CHK_PIT_NUM); 59862306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2); 59962306a36Sopenharmony_ci} 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_remain_minsz(struct dpmaif_hw_info *hw_info) 60262306a36Sopenharmony_ci{ 60362306a36Sopenharmony_ci unsigned int value; 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0); 60662306a36Sopenharmony_ci value &= ~DPMAIF_BAT_REMAIN_MINSZ_MSK; 60762306a36Sopenharmony_ci value |= FIELD_PREP(DPMAIF_BAT_REMAIN_MINSZ_MSK, 60862306a36Sopenharmony_ci DPMAIF_HW_BAT_REMAIN / DPMAIF_BAT_REMAIN_SZ_BASE); 60962306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0); 61062306a36Sopenharmony_ci} 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_bat_bufsz(struct dpmaif_hw_info *hw_info) 61362306a36Sopenharmony_ci{ 61462306a36Sopenharmony_ci unsigned int value; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2); 61762306a36Sopenharmony_ci value &= ~DPMAIF_BAT_BUF_SZ_MSK; 61862306a36Sopenharmony_ci value |= FIELD_PREP(DPMAIF_BAT_BUF_SZ_MSK, 61962306a36Sopenharmony_ci DPMAIF_HW_BAT_PKTBUF / DPMAIF_BAT_BUFFER_SZ_BASE); 62062306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2); 62162306a36Sopenharmony_ci} 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_bat_rsv_length(struct dpmaif_hw_info *hw_info) 62462306a36Sopenharmony_ci{ 62562306a36Sopenharmony_ci unsigned int value; 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2); 62862306a36Sopenharmony_ci value &= ~DPMAIF_BAT_RSV_LEN_MSK; 62962306a36Sopenharmony_ci value |= DPMAIF_HW_BAT_RSVLEN; 63062306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2); 63162306a36Sopenharmony_ci} 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_pkt_alignment(struct dpmaif_hw_info *hw_info) 63462306a36Sopenharmony_ci{ 63562306a36Sopenharmony_ci unsigned int value; 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 63862306a36Sopenharmony_ci value &= ~DPMAIF_PKT_ALIGN_MSK; 63962306a36Sopenharmony_ci value |= DPMAIF_PKT_ALIGN_EN; 64062306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 64162306a36Sopenharmony_ci} 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_pkt_checksum(struct dpmaif_hw_info *hw_info) 64462306a36Sopenharmony_ci{ 64562306a36Sopenharmony_ci unsigned int value; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 64862306a36Sopenharmony_ci value |= DPMAIF_DL_PKT_CHECKSUM_EN; 64962306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 65062306a36Sopenharmony_ci} 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_frg_check_thres(struct dpmaif_hw_info *hw_info) 65362306a36Sopenharmony_ci{ 65462306a36Sopenharmony_ci unsigned int value; 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES); 65762306a36Sopenharmony_ci value &= ~DPMAIF_FRG_CHECK_THRES_MSK; 65862306a36Sopenharmony_ci value |= DPMAIF_HW_CHK_FRG_NUM; 65962306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES); 66062306a36Sopenharmony_ci} 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_frg_bufsz(struct dpmaif_hw_info *hw_info) 66362306a36Sopenharmony_ci{ 66462306a36Sopenharmony_ci unsigned int value; 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES); 66762306a36Sopenharmony_ci value &= ~DPMAIF_FRG_BUF_SZ_MSK; 66862306a36Sopenharmony_ci value |= FIELD_PREP(DPMAIF_FRG_BUF_SZ_MSK, 66962306a36Sopenharmony_ci DPMAIF_HW_FRG_PKTBUF / DPMAIF_FRG_BUFFER_SZ_BASE); 67062306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES); 67162306a36Sopenharmony_ci} 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_frg_ao_en(struct dpmaif_hw_info *hw_info, bool enable) 67462306a36Sopenharmony_ci{ 67562306a36Sopenharmony_ci unsigned int value; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES); 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci if (enable) 68062306a36Sopenharmony_ci value |= DPMAIF_FRG_EN_MSK; 68162306a36Sopenharmony_ci else 68262306a36Sopenharmony_ci value &= ~DPMAIF_FRG_EN_MSK; 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES); 68562306a36Sopenharmony_ci} 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_ao_bat_check_thres(struct dpmaif_hw_info *hw_info) 68862306a36Sopenharmony_ci{ 68962306a36Sopenharmony_ci unsigned int value; 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 69262306a36Sopenharmony_ci value &= ~DPMAIF_BAT_CHECK_THRES_MSK; 69362306a36Sopenharmony_ci value |= FIELD_PREP(DPMAIF_BAT_CHECK_THRES_MSK, DPMAIF_HW_CHK_BAT_NUM); 69462306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES); 69562306a36Sopenharmony_ci} 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_pit_seqnum(struct dpmaif_hw_info *hw_info) 69862306a36Sopenharmony_ci{ 69962306a36Sopenharmony_ci unsigned int value; 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PIT_SEQ_END); 70262306a36Sopenharmony_ci value &= ~DPMAIF_DL_PIT_SEQ_MSK; 70362306a36Sopenharmony_ci value |= DPMAIF_DL_PIT_SEQ_VALUE; 70462306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PIT_SEQ_END); 70562306a36Sopenharmony_ci} 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_dlq_pit_base_addr(struct dpmaif_hw_info *hw_info, 70862306a36Sopenharmony_ci dma_addr_t addr) 70962306a36Sopenharmony_ci{ 71062306a36Sopenharmony_ci iowrite32(lower_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON0); 71162306a36Sopenharmony_ci iowrite32(upper_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON4); 71262306a36Sopenharmony_ci} 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_set_dlq_pit_size(struct dpmaif_hw_info *hw_info, unsigned int size) 71562306a36Sopenharmony_ci{ 71662306a36Sopenharmony_ci unsigned int value; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON1); 71962306a36Sopenharmony_ci value &= ~DPMAIF_PIT_SIZE_MSK; 72062306a36Sopenharmony_ci value |= size & DPMAIF_PIT_SIZE_MSK; 72162306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON1); 72262306a36Sopenharmony_ci iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON2); 72362306a36Sopenharmony_ci iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON3); 72462306a36Sopenharmony_ci iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON5); 72562306a36Sopenharmony_ci iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON6); 72662306a36Sopenharmony_ci} 72762306a36Sopenharmony_ci 72862306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_dlq_pit_en(struct dpmaif_hw_info *hw_info) 72962306a36Sopenharmony_ci{ 73062306a36Sopenharmony_ci unsigned int value; 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON3); 73362306a36Sopenharmony_ci value |= DPMAIF_DLQPIT_EN_MSK; 73462306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON3); 73562306a36Sopenharmony_ci} 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_dlq_pit_init_done(struct dpmaif_hw_info *hw_info, 73862306a36Sopenharmony_ci unsigned int pit_idx) 73962306a36Sopenharmony_ci{ 74062306a36Sopenharmony_ci unsigned int dl_pit_init; 74162306a36Sopenharmony_ci int timeout; 74262306a36Sopenharmony_ci u32 value; 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_ci dl_pit_init = DPMAIF_DL_PIT_INIT_ALLSET; 74562306a36Sopenharmony_ci dl_pit_init |= (pit_idx << DPMAIF_DLQPIT_CHAN_OFS); 74662306a36Sopenharmony_ci dl_pit_init |= DPMAIF_DL_PIT_INIT_EN; 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT, 74962306a36Sopenharmony_ci value, !(value & DPMAIF_DL_PIT_INIT_NOT_READY), 75062306a36Sopenharmony_ci DPMAIF_CHECK_DELAY_US, 75162306a36Sopenharmony_ci DPMAIF_CHECK_INIT_TIMEOUT_US); 75262306a36Sopenharmony_ci if (timeout) { 75362306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem DL PIT is not ready\n"); 75462306a36Sopenharmony_ci return; 75562306a36Sopenharmony_ci } 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci iowrite32(dl_pit_init, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT); 75862306a36Sopenharmony_ci timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT, 75962306a36Sopenharmony_ci value, !(value & DPMAIF_DL_PIT_INIT_NOT_READY), 76062306a36Sopenharmony_ci DPMAIF_CHECK_DELAY_US, 76162306a36Sopenharmony_ci DPMAIF_CHECK_INIT_TIMEOUT_US); 76262306a36Sopenharmony_ci if (timeout) 76362306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem DL PIT initialization failed\n"); 76462306a36Sopenharmony_ci} 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_cistatic void t7xx_dpmaif_config_dlq_pit_hw(struct dpmaif_hw_info *hw_info, unsigned int q_num, 76762306a36Sopenharmony_ci struct dpmaif_dl *dl_que) 76862306a36Sopenharmony_ci{ 76962306a36Sopenharmony_ci t7xx_dpmaif_dl_set_dlq_pit_base_addr(hw_info, dl_que->pit_base); 77062306a36Sopenharmony_ci t7xx_dpmaif_dl_set_dlq_pit_size(hw_info, dl_que->pit_size_cnt); 77162306a36Sopenharmony_ci t7xx_dpmaif_dl_dlq_pit_en(hw_info); 77262306a36Sopenharmony_ci t7xx_dpmaif_dl_dlq_pit_init_done(hw_info, q_num); 77362306a36Sopenharmony_ci} 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_cistatic void t7xx_dpmaif_config_all_dlq_hw(struct dpmaif_hw_info *hw_info) 77662306a36Sopenharmony_ci{ 77762306a36Sopenharmony_ci int i; 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ci for (i = 0; i < DPMAIF_RXQ_NUM; i++) 78062306a36Sopenharmony_ci t7xx_dpmaif_config_dlq_pit_hw(hw_info, i, &hw_info->dl_que[i]); 78162306a36Sopenharmony_ci} 78262306a36Sopenharmony_ci 78362306a36Sopenharmony_cistatic void t7xx_dpmaif_dl_all_q_en(struct dpmaif_hw_info *hw_info, bool enable) 78462306a36Sopenharmony_ci{ 78562306a36Sopenharmony_ci u32 dl_bat_init, value; 78662306a36Sopenharmony_ci int timeout; 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 78962306a36Sopenharmony_ci 79062306a36Sopenharmony_ci if (enable) 79162306a36Sopenharmony_ci value |= DPMAIF_BAT_EN_MSK; 79262306a36Sopenharmony_ci else 79362306a36Sopenharmony_ci value &= ~DPMAIF_BAT_EN_MSK; 79462306a36Sopenharmony_ci 79562306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1); 79662306a36Sopenharmony_ci dl_bat_init = DPMAIF_DL_BAT_INIT_ONLY_ENABLE_BIT; 79762306a36Sopenharmony_ci dl_bat_init |= DPMAIF_DL_BAT_INIT_EN; 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_ci timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT, 80062306a36Sopenharmony_ci value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0, 80162306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 80262306a36Sopenharmony_ci if (timeout) 80362306a36Sopenharmony_ci dev_err(hw_info->dev, "Timeout updating BAT setting to HW\n"); 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_ci iowrite32(dl_bat_init, hw_info->pcie_base + DPMAIF_DL_BAT_INIT); 80662306a36Sopenharmony_ci timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT, 80762306a36Sopenharmony_ci value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0, 80862306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 80962306a36Sopenharmony_ci if (timeout) 81062306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem DL BAT is not ready\n"); 81162306a36Sopenharmony_ci} 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_cistatic int t7xx_dpmaif_config_dlq_hw(struct dpmaif_hw_info *hw_info) 81462306a36Sopenharmony_ci{ 81562306a36Sopenharmony_ci struct dpmaif_dl *dl_que; 81662306a36Sopenharmony_ci int ret; 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_ci t7xx_dpmaif_dl_dlq_hpc_hw_init(hw_info); 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci dl_que = &hw_info->dl_que[0]; /* All queues share one BAT/frag BAT table */ 82162306a36Sopenharmony_ci if (!dl_que->que_started) 82262306a36Sopenharmony_ci return -EBUSY; 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_remain_minsz(hw_info); 82562306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_bat_bufsz(hw_info); 82662306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_frg_bufsz(hw_info); 82762306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_bat_rsv_length(hw_info); 82862306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_bid_maxcnt(hw_info); 82962306a36Sopenharmony_ci t7xx_dpmaif_dl_set_pkt_alignment(hw_info); 83062306a36Sopenharmony_ci t7xx_dpmaif_dl_set_pit_seqnum(hw_info); 83162306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_mtu(hw_info); 83262306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_pit_chknum(hw_info); 83362306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_bat_check_thres(hw_info); 83462306a36Sopenharmony_ci t7xx_dpmaif_dl_set_ao_frg_check_thres(hw_info); 83562306a36Sopenharmony_ci t7xx_dpmaif_dl_frg_ao_en(hw_info, true); 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci t7xx_dpmaif_dl_set_bat_base_addr(hw_info, dl_que->frg_base); 83862306a36Sopenharmony_ci t7xx_dpmaif_dl_set_bat_size(hw_info, dl_que->frg_size_cnt); 83962306a36Sopenharmony_ci t7xx_dpmaif_dl_bat_en(hw_info, true); 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci ret = t7xx_dpmaif_dl_bat_init_done(hw_info, true); 84262306a36Sopenharmony_ci if (ret) 84362306a36Sopenharmony_ci return ret; 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_ci t7xx_dpmaif_dl_set_bat_base_addr(hw_info, dl_que->bat_base); 84662306a36Sopenharmony_ci t7xx_dpmaif_dl_set_bat_size(hw_info, dl_que->bat_size_cnt); 84762306a36Sopenharmony_ci t7xx_dpmaif_dl_bat_en(hw_info, false); 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci ret = t7xx_dpmaif_dl_bat_init_done(hw_info, false); 85062306a36Sopenharmony_ci if (ret) 85162306a36Sopenharmony_ci return ret; 85262306a36Sopenharmony_ci 85362306a36Sopenharmony_ci /* Init PIT (two PIT table) */ 85462306a36Sopenharmony_ci t7xx_dpmaif_config_all_dlq_hw(hw_info); 85562306a36Sopenharmony_ci t7xx_dpmaif_dl_all_q_en(hw_info, true); 85662306a36Sopenharmony_ci t7xx_dpmaif_dl_set_pkt_checksum(hw_info); 85762306a36Sopenharmony_ci return 0; 85862306a36Sopenharmony_ci} 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_cistatic void t7xx_dpmaif_ul_update_drb_size(struct dpmaif_hw_info *hw_info, 86162306a36Sopenharmony_ci unsigned int q_num, unsigned int size) 86262306a36Sopenharmony_ci{ 86362306a36Sopenharmony_ci unsigned int value; 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_UL_DRBSIZE_ADDRH_n(q_num)); 86662306a36Sopenharmony_ci value &= ~DPMAIF_DRB_SIZE_MSK; 86762306a36Sopenharmony_ci value |= size & DPMAIF_DRB_SIZE_MSK; 86862306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_UL_DRBSIZE_ADDRH_n(q_num)); 86962306a36Sopenharmony_ci} 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_cistatic void t7xx_dpmaif_ul_update_drb_base_addr(struct dpmaif_hw_info *hw_info, 87262306a36Sopenharmony_ci unsigned int q_num, dma_addr_t addr) 87362306a36Sopenharmony_ci{ 87462306a36Sopenharmony_ci iowrite32(lower_32_bits(addr), hw_info->pcie_base + DPMAIF_ULQSAR_n(q_num)); 87562306a36Sopenharmony_ci iowrite32(upper_32_bits(addr), hw_info->pcie_base + DPMAIF_UL_DRB_ADDRH_n(q_num)); 87662306a36Sopenharmony_ci} 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_cistatic void t7xx_dpmaif_ul_rdy_en(struct dpmaif_hw_info *hw_info, 87962306a36Sopenharmony_ci unsigned int q_num, bool ready) 88062306a36Sopenharmony_ci{ 88162306a36Sopenharmony_ci u32 value; 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0); 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_ci if (ready) 88662306a36Sopenharmony_ci value |= BIT(q_num); 88762306a36Sopenharmony_ci else 88862306a36Sopenharmony_ci value &= ~BIT(q_num); 88962306a36Sopenharmony_ci 89062306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0); 89162306a36Sopenharmony_ci} 89262306a36Sopenharmony_ci 89362306a36Sopenharmony_cistatic void t7xx_dpmaif_ul_arb_en(struct dpmaif_hw_info *hw_info, 89462306a36Sopenharmony_ci unsigned int q_num, bool enable) 89562306a36Sopenharmony_ci{ 89662306a36Sopenharmony_ci u32 value; 89762306a36Sopenharmony_ci 89862306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0); 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_ci if (enable) 90162306a36Sopenharmony_ci value |= BIT(q_num + 8); 90262306a36Sopenharmony_ci else 90362306a36Sopenharmony_ci value &= ~BIT(q_num + 8); 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0); 90662306a36Sopenharmony_ci} 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_cistatic void t7xx_dpmaif_config_ulq_hw(struct dpmaif_hw_info *hw_info) 90962306a36Sopenharmony_ci{ 91062306a36Sopenharmony_ci struct dpmaif_ul *ul_que; 91162306a36Sopenharmony_ci int i; 91262306a36Sopenharmony_ci 91362306a36Sopenharmony_ci for (i = 0; i < DPMAIF_TXQ_NUM; i++) { 91462306a36Sopenharmony_ci ul_que = &hw_info->ul_que[i]; 91562306a36Sopenharmony_ci if (ul_que->que_started) { 91662306a36Sopenharmony_ci t7xx_dpmaif_ul_update_drb_size(hw_info, i, ul_que->drb_size_cnt * 91762306a36Sopenharmony_ci DPMAIF_UL_DRB_SIZE_WORD); 91862306a36Sopenharmony_ci t7xx_dpmaif_ul_update_drb_base_addr(hw_info, i, ul_que->drb_base); 91962306a36Sopenharmony_ci t7xx_dpmaif_ul_rdy_en(hw_info, i, true); 92062306a36Sopenharmony_ci t7xx_dpmaif_ul_arb_en(hw_info, i, true); 92162306a36Sopenharmony_ci } else { 92262306a36Sopenharmony_ci t7xx_dpmaif_ul_arb_en(hw_info, i, false); 92362306a36Sopenharmony_ci } 92462306a36Sopenharmony_ci } 92562306a36Sopenharmony_ci} 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_cistatic int t7xx_dpmaif_hw_init_done(struct dpmaif_hw_info *hw_info) 92862306a36Sopenharmony_ci{ 92962306a36Sopenharmony_ci u32 ap_cfg; 93062306a36Sopenharmony_ci int ret; 93162306a36Sopenharmony_ci 93262306a36Sopenharmony_ci ap_cfg = ioread32(hw_info->pcie_base + DPMAIF_AP_OVERWRITE_CFG); 93362306a36Sopenharmony_ci ap_cfg |= DPMAIF_SRAM_SYNC; 93462306a36Sopenharmony_ci iowrite32(ap_cfg, hw_info->pcie_base + DPMAIF_AP_OVERWRITE_CFG); 93562306a36Sopenharmony_ci 93662306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AP_OVERWRITE_CFG, 93762306a36Sopenharmony_ci ap_cfg, !(ap_cfg & DPMAIF_SRAM_SYNC), 0, 93862306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 93962306a36Sopenharmony_ci if (ret) 94062306a36Sopenharmony_ci return ret; 94162306a36Sopenharmony_ci 94262306a36Sopenharmony_ci iowrite32(DPMAIF_UL_INIT_DONE, hw_info->pcie_base + DPMAIF_AO_UL_INIT_SET); 94362306a36Sopenharmony_ci iowrite32(DPMAIF_DL_INIT_DONE, hw_info->pcie_base + DPMAIF_AO_DL_INIT_SET); 94462306a36Sopenharmony_ci return 0; 94562306a36Sopenharmony_ci} 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_cistatic bool t7xx_dpmaif_dl_idle_check(struct dpmaif_hw_info *hw_info) 94862306a36Sopenharmony_ci{ 94962306a36Sopenharmony_ci u32 dpmaif_dl_is_busy = ioread32(hw_info->pcie_base + DPMAIF_DL_CHK_BUSY); 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci return !(dpmaif_dl_is_busy & DPMAIF_DL_IDLE_STS); 95262306a36Sopenharmony_ci} 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_cistatic void t7xx_dpmaif_ul_all_q_en(struct dpmaif_hw_info *hw_info, bool enable) 95562306a36Sopenharmony_ci{ 95662306a36Sopenharmony_ci u32 ul_arb_en = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0); 95762306a36Sopenharmony_ci 95862306a36Sopenharmony_ci if (enable) 95962306a36Sopenharmony_ci ul_arb_en |= DPMAIF_UL_ALL_QUE_ARB_EN; 96062306a36Sopenharmony_ci else 96162306a36Sopenharmony_ci ul_arb_en &= ~DPMAIF_UL_ALL_QUE_ARB_EN; 96262306a36Sopenharmony_ci 96362306a36Sopenharmony_ci iowrite32(ul_arb_en, hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0); 96462306a36Sopenharmony_ci} 96562306a36Sopenharmony_ci 96662306a36Sopenharmony_cistatic bool t7xx_dpmaif_ul_idle_check(struct dpmaif_hw_info *hw_info) 96762306a36Sopenharmony_ci{ 96862306a36Sopenharmony_ci u32 dpmaif_ul_is_busy = ioread32(hw_info->pcie_base + DPMAIF_UL_CHK_BUSY); 96962306a36Sopenharmony_ci 97062306a36Sopenharmony_ci return !(dpmaif_ul_is_busy & DPMAIF_UL_IDLE_STS); 97162306a36Sopenharmony_ci} 97262306a36Sopenharmony_ci 97362306a36Sopenharmony_civoid t7xx_dpmaif_ul_update_hw_drb_cnt(struct dpmaif_hw_info *hw_info, unsigned int q_num, 97462306a36Sopenharmony_ci unsigned int drb_entry_cnt) 97562306a36Sopenharmony_ci{ 97662306a36Sopenharmony_ci u32 ul_update, value; 97762306a36Sopenharmony_ci int err; 97862306a36Sopenharmony_ci 97962306a36Sopenharmony_ci ul_update = drb_entry_cnt & DPMAIF_UL_ADD_COUNT_MASK; 98062306a36Sopenharmony_ci ul_update |= DPMAIF_UL_ADD_UPDATE; 98162306a36Sopenharmony_ci 98262306a36Sopenharmony_ci err = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_ULQ_ADD_DESC_CH_n(q_num), 98362306a36Sopenharmony_ci value, !(value & DPMAIF_UL_ADD_NOT_READY), 0, 98462306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 98562306a36Sopenharmony_ci if (err) { 98662306a36Sopenharmony_ci dev_err(hw_info->dev, "UL add is not ready\n"); 98762306a36Sopenharmony_ci return; 98862306a36Sopenharmony_ci } 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci iowrite32(ul_update, hw_info->pcie_base + DPMAIF_ULQ_ADD_DESC_CH_n(q_num)); 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_ci err = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_ULQ_ADD_DESC_CH_n(q_num), 99362306a36Sopenharmony_ci value, !(value & DPMAIF_UL_ADD_NOT_READY), 0, 99462306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 99562306a36Sopenharmony_ci if (err) 99662306a36Sopenharmony_ci dev_err(hw_info->dev, "Timeout updating UL add\n"); 99762306a36Sopenharmony_ci} 99862306a36Sopenharmony_ci 99962306a36Sopenharmony_ciunsigned int t7xx_dpmaif_ul_get_rd_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num) 100062306a36Sopenharmony_ci{ 100162306a36Sopenharmony_ci unsigned int value = ioread32(hw_info->pcie_base + DPMAIF_ULQ_STA0_n(q_num)); 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ci return FIELD_GET(DPMAIF_UL_DRB_RIDX_MSK, value) / DPMAIF_UL_DRB_SIZE_WORD; 100462306a36Sopenharmony_ci} 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ciint t7xx_dpmaif_dlq_add_pit_remain_cnt(struct dpmaif_hw_info *hw_info, unsigned int dlq_pit_idx, 100762306a36Sopenharmony_ci unsigned int pit_remain_cnt) 100862306a36Sopenharmony_ci{ 100962306a36Sopenharmony_ci u32 dl_update, value; 101062306a36Sopenharmony_ci int ret; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci dl_update = pit_remain_cnt & DPMAIF_PIT_REM_CNT_MSK; 101362306a36Sopenharmony_ci dl_update |= DPMAIF_DL_ADD_UPDATE | (dlq_pit_idx << DPMAIF_ADD_DLQ_PIT_CHAN_OFS); 101462306a36Sopenharmony_ci 101562306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_ADD, 101662306a36Sopenharmony_ci value, !(value & DPMAIF_DL_ADD_NOT_READY), 0, 101762306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 101862306a36Sopenharmony_ci if (ret) { 101962306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem is not ready to add dlq\n"); 102062306a36Sopenharmony_ci return ret; 102162306a36Sopenharmony_ci } 102262306a36Sopenharmony_ci 102362306a36Sopenharmony_ci iowrite32(dl_update, hw_info->pcie_base + DPMAIF_DL_DLQPIT_ADD); 102462306a36Sopenharmony_ci 102562306a36Sopenharmony_ci ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_ADD, 102662306a36Sopenharmony_ci value, !(value & DPMAIF_DL_ADD_NOT_READY), 0, 102762306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 102862306a36Sopenharmony_ci if (ret) { 102962306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem add dlq failed\n"); 103062306a36Sopenharmony_ci return ret; 103162306a36Sopenharmony_ci } 103262306a36Sopenharmony_ci 103362306a36Sopenharmony_ci return 0; 103462306a36Sopenharmony_ci} 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ciunsigned int t7xx_dpmaif_dl_dlq_pit_get_wr_idx(struct dpmaif_hw_info *hw_info, 103762306a36Sopenharmony_ci unsigned int dlq_pit_idx) 103862306a36Sopenharmony_ci{ 103962306a36Sopenharmony_ci u32 value; 104062306a36Sopenharmony_ci 104162306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_DLQ_WR_IDX + 104262306a36Sopenharmony_ci dlq_pit_idx * DLQ_PIT_IDX_SIZE); 104362306a36Sopenharmony_ci return value & DPMAIF_DL_RD_WR_IDX_MSK; 104462306a36Sopenharmony_ci} 104562306a36Sopenharmony_ci 104662306a36Sopenharmony_cistatic int t7xx_dl_add_timedout(struct dpmaif_hw_info *hw_info) 104762306a36Sopenharmony_ci{ 104862306a36Sopenharmony_ci u32 value; 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_ci return ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_ADD, 105162306a36Sopenharmony_ci value, !(value & DPMAIF_DL_ADD_NOT_READY), 0, 105262306a36Sopenharmony_ci DPMAIF_CHECK_TIMEOUT_US); 105362306a36Sopenharmony_ci} 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_ciint t7xx_dpmaif_dl_snd_hw_bat_cnt(struct dpmaif_hw_info *hw_info, unsigned int bat_entry_cnt) 105662306a36Sopenharmony_ci{ 105762306a36Sopenharmony_ci unsigned int value; 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_ci if (t7xx_dl_add_timedout(hw_info)) { 106062306a36Sopenharmony_ci dev_err(hw_info->dev, "DL add BAT not ready\n"); 106162306a36Sopenharmony_ci return -EBUSY; 106262306a36Sopenharmony_ci } 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_ci value = bat_entry_cnt & DPMAIF_DL_ADD_COUNT_MASK; 106562306a36Sopenharmony_ci value |= DPMAIF_DL_ADD_UPDATE; 106662306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_ADD); 106762306a36Sopenharmony_ci 106862306a36Sopenharmony_ci if (t7xx_dl_add_timedout(hw_info)) { 106962306a36Sopenharmony_ci dev_err(hw_info->dev, "DL add BAT timeout\n"); 107062306a36Sopenharmony_ci return -EBUSY; 107162306a36Sopenharmony_ci } 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci return 0; 107462306a36Sopenharmony_ci} 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_ciunsigned int t7xx_dpmaif_dl_get_bat_rd_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num) 107762306a36Sopenharmony_ci{ 107862306a36Sopenharmony_ci u32 value; 107962306a36Sopenharmony_ci 108062306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_BAT_RD_IDX); 108162306a36Sopenharmony_ci return value & DPMAIF_DL_RD_WR_IDX_MSK; 108262306a36Sopenharmony_ci} 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_ciunsigned int t7xx_dpmaif_dl_get_bat_wr_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num) 108562306a36Sopenharmony_ci{ 108662306a36Sopenharmony_ci u32 value; 108762306a36Sopenharmony_ci 108862306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_BAT_WR_IDX); 108962306a36Sopenharmony_ci return value & DPMAIF_DL_RD_WR_IDX_MSK; 109062306a36Sopenharmony_ci} 109162306a36Sopenharmony_ci 109262306a36Sopenharmony_ciint t7xx_dpmaif_dl_snd_hw_frg_cnt(struct dpmaif_hw_info *hw_info, unsigned int frg_entry_cnt) 109362306a36Sopenharmony_ci{ 109462306a36Sopenharmony_ci unsigned int value; 109562306a36Sopenharmony_ci 109662306a36Sopenharmony_ci if (t7xx_dl_add_timedout(hw_info)) { 109762306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem is not ready to add frag DLQ\n"); 109862306a36Sopenharmony_ci return -EBUSY; 109962306a36Sopenharmony_ci } 110062306a36Sopenharmony_ci 110162306a36Sopenharmony_ci value = frg_entry_cnt & DPMAIF_DL_ADD_COUNT_MASK; 110262306a36Sopenharmony_ci value |= DPMAIF_DL_FRG_ADD_UPDATE | DPMAIF_DL_ADD_UPDATE; 110362306a36Sopenharmony_ci iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_ADD); 110462306a36Sopenharmony_ci 110562306a36Sopenharmony_ci if (t7xx_dl_add_timedout(hw_info)) { 110662306a36Sopenharmony_ci dev_err(hw_info->dev, "Data plane modem add frag DLQ failed"); 110762306a36Sopenharmony_ci return -EBUSY; 110862306a36Sopenharmony_ci } 110962306a36Sopenharmony_ci 111062306a36Sopenharmony_ci return 0; 111162306a36Sopenharmony_ci} 111262306a36Sopenharmony_ci 111362306a36Sopenharmony_ciunsigned int t7xx_dpmaif_dl_get_frg_rd_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num) 111462306a36Sopenharmony_ci{ 111562306a36Sopenharmony_ci u32 value; 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_ci value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_FRGBAT_RD_IDX); 111862306a36Sopenharmony_ci return value & DPMAIF_DL_RD_WR_IDX_MSK; 111962306a36Sopenharmony_ci} 112062306a36Sopenharmony_ci 112162306a36Sopenharmony_cistatic void t7xx_dpmaif_set_queue_property(struct dpmaif_hw_info *hw_info, 112262306a36Sopenharmony_ci struct dpmaif_hw_params *init_para) 112362306a36Sopenharmony_ci{ 112462306a36Sopenharmony_ci struct dpmaif_dl *dl_que; 112562306a36Sopenharmony_ci struct dpmaif_ul *ul_que; 112662306a36Sopenharmony_ci int i; 112762306a36Sopenharmony_ci 112862306a36Sopenharmony_ci for (i = 0; i < DPMAIF_RXQ_NUM; i++) { 112962306a36Sopenharmony_ci dl_que = &hw_info->dl_que[i]; 113062306a36Sopenharmony_ci dl_que->bat_base = init_para->pkt_bat_base_addr[i]; 113162306a36Sopenharmony_ci dl_que->bat_size_cnt = init_para->pkt_bat_size_cnt[i]; 113262306a36Sopenharmony_ci dl_que->pit_base = init_para->pit_base_addr[i]; 113362306a36Sopenharmony_ci dl_que->pit_size_cnt = init_para->pit_size_cnt[i]; 113462306a36Sopenharmony_ci dl_que->frg_base = init_para->frg_bat_base_addr[i]; 113562306a36Sopenharmony_ci dl_que->frg_size_cnt = init_para->frg_bat_size_cnt[i]; 113662306a36Sopenharmony_ci dl_que->que_started = true; 113762306a36Sopenharmony_ci } 113862306a36Sopenharmony_ci 113962306a36Sopenharmony_ci for (i = 0; i < DPMAIF_TXQ_NUM; i++) { 114062306a36Sopenharmony_ci ul_que = &hw_info->ul_que[i]; 114162306a36Sopenharmony_ci ul_que->drb_base = init_para->drb_base_addr[i]; 114262306a36Sopenharmony_ci ul_que->drb_size_cnt = init_para->drb_size_cnt[i]; 114362306a36Sopenharmony_ci ul_que->que_started = true; 114462306a36Sopenharmony_ci } 114562306a36Sopenharmony_ci} 114662306a36Sopenharmony_ci 114762306a36Sopenharmony_ci/** 114862306a36Sopenharmony_ci * t7xx_dpmaif_hw_stop_all_txq() - Stop all TX queues. 114962306a36Sopenharmony_ci * @hw_info: Pointer to struct hw_info. 115062306a36Sopenharmony_ci * 115162306a36Sopenharmony_ci * Disable HW UL queues. Checks busy UL queues to go to idle 115262306a36Sopenharmony_ci * with an attempt count of 1000000. 115362306a36Sopenharmony_ci * 115462306a36Sopenharmony_ci * Return: 115562306a36Sopenharmony_ci * * 0 - Success 115662306a36Sopenharmony_ci * * -ETIMEDOUT - Timed out checking busy queues 115762306a36Sopenharmony_ci */ 115862306a36Sopenharmony_ciint t7xx_dpmaif_hw_stop_all_txq(struct dpmaif_hw_info *hw_info) 115962306a36Sopenharmony_ci{ 116062306a36Sopenharmony_ci int count = 0; 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_ci t7xx_dpmaif_ul_all_q_en(hw_info, false); 116362306a36Sopenharmony_ci while (t7xx_dpmaif_ul_idle_check(hw_info)) { 116462306a36Sopenharmony_ci if (++count >= DPMAIF_MAX_CHECK_COUNT) { 116562306a36Sopenharmony_ci dev_err(hw_info->dev, "Failed to stop TX, status: 0x%x\n", 116662306a36Sopenharmony_ci ioread32(hw_info->pcie_base + DPMAIF_UL_CHK_BUSY)); 116762306a36Sopenharmony_ci return -ETIMEDOUT; 116862306a36Sopenharmony_ci } 116962306a36Sopenharmony_ci } 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ci return 0; 117262306a36Sopenharmony_ci} 117362306a36Sopenharmony_ci 117462306a36Sopenharmony_ci/** 117562306a36Sopenharmony_ci * t7xx_dpmaif_hw_stop_all_rxq() - Stop all RX queues. 117662306a36Sopenharmony_ci * @hw_info: Pointer to struct hw_info. 117762306a36Sopenharmony_ci * 117862306a36Sopenharmony_ci * Disable HW DL queue. Checks busy UL queues to go to idle 117962306a36Sopenharmony_ci * with an attempt count of 1000000. 118062306a36Sopenharmony_ci * Check that HW PIT write index equals read index with the same 118162306a36Sopenharmony_ci * attempt count. 118262306a36Sopenharmony_ci * 118362306a36Sopenharmony_ci * Return: 118462306a36Sopenharmony_ci * * 0 - Success. 118562306a36Sopenharmony_ci * * -ETIMEDOUT - Timed out checking busy queues. 118662306a36Sopenharmony_ci */ 118762306a36Sopenharmony_ciint t7xx_dpmaif_hw_stop_all_rxq(struct dpmaif_hw_info *hw_info) 118862306a36Sopenharmony_ci{ 118962306a36Sopenharmony_ci unsigned int wr_idx, rd_idx; 119062306a36Sopenharmony_ci int count = 0; 119162306a36Sopenharmony_ci 119262306a36Sopenharmony_ci t7xx_dpmaif_dl_all_q_en(hw_info, false); 119362306a36Sopenharmony_ci while (t7xx_dpmaif_dl_idle_check(hw_info)) { 119462306a36Sopenharmony_ci if (++count >= DPMAIF_MAX_CHECK_COUNT) { 119562306a36Sopenharmony_ci dev_err(hw_info->dev, "Failed to stop RX, status: 0x%x\n", 119662306a36Sopenharmony_ci ioread32(hw_info->pcie_base + DPMAIF_DL_CHK_BUSY)); 119762306a36Sopenharmony_ci return -ETIMEDOUT; 119862306a36Sopenharmony_ci } 119962306a36Sopenharmony_ci } 120062306a36Sopenharmony_ci 120162306a36Sopenharmony_ci /* Check middle PIT sync done */ 120262306a36Sopenharmony_ci count = 0; 120362306a36Sopenharmony_ci do { 120462306a36Sopenharmony_ci wr_idx = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PIT_WR_IDX); 120562306a36Sopenharmony_ci wr_idx &= DPMAIF_DL_RD_WR_IDX_MSK; 120662306a36Sopenharmony_ci rd_idx = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PIT_RD_IDX); 120762306a36Sopenharmony_ci rd_idx &= DPMAIF_DL_RD_WR_IDX_MSK; 120862306a36Sopenharmony_ci 120962306a36Sopenharmony_ci if (wr_idx == rd_idx) 121062306a36Sopenharmony_ci return 0; 121162306a36Sopenharmony_ci } while (++count < DPMAIF_MAX_CHECK_COUNT); 121262306a36Sopenharmony_ci 121362306a36Sopenharmony_ci dev_err(hw_info->dev, "Check middle PIT sync fail\n"); 121462306a36Sopenharmony_ci return -ETIMEDOUT; 121562306a36Sopenharmony_ci} 121662306a36Sopenharmony_ci 121762306a36Sopenharmony_civoid t7xx_dpmaif_start_hw(struct dpmaif_hw_info *hw_info) 121862306a36Sopenharmony_ci{ 121962306a36Sopenharmony_ci t7xx_dpmaif_ul_all_q_en(hw_info, true); 122062306a36Sopenharmony_ci t7xx_dpmaif_dl_all_q_en(hw_info, true); 122162306a36Sopenharmony_ci} 122262306a36Sopenharmony_ci 122362306a36Sopenharmony_ci/** 122462306a36Sopenharmony_ci * t7xx_dpmaif_hw_init() - Initialize HW data path API. 122562306a36Sopenharmony_ci * @hw_info: Pointer to struct hw_info. 122662306a36Sopenharmony_ci * @init_param: Pointer to struct dpmaif_hw_params. 122762306a36Sopenharmony_ci * 122862306a36Sopenharmony_ci * Configures port mode, clock config, HW interrupt initialization, and HW queue. 122962306a36Sopenharmony_ci * 123062306a36Sopenharmony_ci * Return: 123162306a36Sopenharmony_ci * * 0 - Success. 123262306a36Sopenharmony_ci * * -ERROR - Error code from failure sub-initializations. 123362306a36Sopenharmony_ci */ 123462306a36Sopenharmony_ciint t7xx_dpmaif_hw_init(struct dpmaif_hw_info *hw_info, struct dpmaif_hw_params *init_param) 123562306a36Sopenharmony_ci{ 123662306a36Sopenharmony_ci int ret; 123762306a36Sopenharmony_ci 123862306a36Sopenharmony_ci ret = t7xx_dpmaif_hw_config(hw_info); 123962306a36Sopenharmony_ci if (ret) { 124062306a36Sopenharmony_ci dev_err(hw_info->dev, "DPMAIF HW config failed\n"); 124162306a36Sopenharmony_ci return ret; 124262306a36Sopenharmony_ci } 124362306a36Sopenharmony_ci 124462306a36Sopenharmony_ci ret = t7xx_dpmaif_init_intr(hw_info); 124562306a36Sopenharmony_ci if (ret) { 124662306a36Sopenharmony_ci dev_err(hw_info->dev, "DPMAIF HW interrupts init failed\n"); 124762306a36Sopenharmony_ci return ret; 124862306a36Sopenharmony_ci } 124962306a36Sopenharmony_ci 125062306a36Sopenharmony_ci t7xx_dpmaif_set_queue_property(hw_info, init_param); 125162306a36Sopenharmony_ci t7xx_dpmaif_pcie_dpmaif_sign(hw_info); 125262306a36Sopenharmony_ci t7xx_dpmaif_dl_performance(hw_info); 125362306a36Sopenharmony_ci 125462306a36Sopenharmony_ci ret = t7xx_dpmaif_config_dlq_hw(hw_info); 125562306a36Sopenharmony_ci if (ret) { 125662306a36Sopenharmony_ci dev_err(hw_info->dev, "DPMAIF HW dlq config failed\n"); 125762306a36Sopenharmony_ci return ret; 125862306a36Sopenharmony_ci } 125962306a36Sopenharmony_ci 126062306a36Sopenharmony_ci t7xx_dpmaif_config_ulq_hw(hw_info); 126162306a36Sopenharmony_ci 126262306a36Sopenharmony_ci ret = t7xx_dpmaif_hw_init_done(hw_info); 126362306a36Sopenharmony_ci if (ret) 126462306a36Sopenharmony_ci dev_err(hw_info->dev, "DPMAIF HW queue init failed\n"); 126562306a36Sopenharmony_ci 126662306a36Sopenharmony_ci return ret; 126762306a36Sopenharmony_ci} 126862306a36Sopenharmony_ci 126962306a36Sopenharmony_cibool t7xx_dpmaif_ul_clr_done(struct dpmaif_hw_info *hw_info, unsigned int qno) 127062306a36Sopenharmony_ci{ 127162306a36Sopenharmony_ci u32 intr_status; 127262306a36Sopenharmony_ci 127362306a36Sopenharmony_ci intr_status = ioread32(hw_info->pcie_base + DPMAIF_AP_L2TISAR0); 127462306a36Sopenharmony_ci intr_status &= BIT(DP_UL_INT_DONE_OFFSET + qno); 127562306a36Sopenharmony_ci if (intr_status) { 127662306a36Sopenharmony_ci iowrite32(intr_status, hw_info->pcie_base + DPMAIF_AP_L2TISAR0); 127762306a36Sopenharmony_ci return true; 127862306a36Sopenharmony_ci } 127962306a36Sopenharmony_ci 128062306a36Sopenharmony_ci return false; 128162306a36Sopenharmony_ci} 1282