162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 262306a36Sopenharmony_ci/* Copyright(c) 2019-2020 Realtek Corporation 362306a36Sopenharmony_ci */ 462306a36Sopenharmony_ci 562306a36Sopenharmony_ci#include "coex.h" 662306a36Sopenharmony_ci#include "fw.h" 762306a36Sopenharmony_ci#include "mac.h" 862306a36Sopenharmony_ci#include "phy.h" 962306a36Sopenharmony_ci#include "reg.h" 1062306a36Sopenharmony_ci#include "rtw8852a.h" 1162306a36Sopenharmony_ci#include "rtw8852a_rfk.h" 1262306a36Sopenharmony_ci#include "rtw8852a_table.h" 1362306a36Sopenharmony_ci#include "txrx.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define RTW8852A_FW_FORMAT_MAX 0 1662306a36Sopenharmony_ci#define RTW8852A_FW_BASENAME "rtw89/rtw8852a_fw" 1762306a36Sopenharmony_ci#define RTW8852A_MODULE_FIRMWARE \ 1862306a36Sopenharmony_ci RTW8852A_FW_BASENAME ".bin" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic const struct rtw89_hfc_ch_cfg rtw8852a_hfc_chcfg_pcie[] = { 2162306a36Sopenharmony_ci {128, 1896, grp_0}, /* ACH 0 */ 2262306a36Sopenharmony_ci {128, 1896, grp_0}, /* ACH 1 */ 2362306a36Sopenharmony_ci {128, 1896, grp_0}, /* ACH 2 */ 2462306a36Sopenharmony_ci {128, 1896, grp_0}, /* ACH 3 */ 2562306a36Sopenharmony_ci {128, 1896, grp_1}, /* ACH 4 */ 2662306a36Sopenharmony_ci {128, 1896, grp_1}, /* ACH 5 */ 2762306a36Sopenharmony_ci {128, 1896, grp_1}, /* ACH 6 */ 2862306a36Sopenharmony_ci {128, 1896, grp_1}, /* ACH 7 */ 2962306a36Sopenharmony_ci {32, 1896, grp_0}, /* B0MGQ */ 3062306a36Sopenharmony_ci {128, 1896, grp_0}, /* B0HIQ */ 3162306a36Sopenharmony_ci {32, 1896, grp_1}, /* B1MGQ */ 3262306a36Sopenharmony_ci {128, 1896, grp_1}, /* B1HIQ */ 3362306a36Sopenharmony_ci {40, 0, 0} /* FWCMDQ */ 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic const struct rtw89_hfc_pub_cfg rtw8852a_hfc_pubcfg_pcie = { 3762306a36Sopenharmony_ci 1896, /* Group 0 */ 3862306a36Sopenharmony_ci 1896, /* Group 1 */ 3962306a36Sopenharmony_ci 3792, /* Public Max */ 4062306a36Sopenharmony_ci 0 /* WP threshold */ 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic const struct rtw89_hfc_param_ini rtw8852a_hfc_param_ini_pcie[] = { 4462306a36Sopenharmony_ci [RTW89_QTA_SCC] = {rtw8852a_hfc_chcfg_pcie, &rtw8852a_hfc_pubcfg_pcie, 4562306a36Sopenharmony_ci &rtw89_mac_size.hfc_preccfg_pcie, RTW89_HCIFC_POH}, 4662306a36Sopenharmony_ci [RTW89_QTA_DLFW] = {NULL, NULL, &rtw89_mac_size.hfc_preccfg_pcie, 4762306a36Sopenharmony_ci RTW89_HCIFC_POH}, 4862306a36Sopenharmony_ci [RTW89_QTA_INVALID] = {NULL}, 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic const struct rtw89_dle_mem rtw8852a_dle_mem_pcie[] = { 5262306a36Sopenharmony_ci [RTW89_QTA_SCC] = {RTW89_QTA_SCC, &rtw89_mac_size.wde_size0, 5362306a36Sopenharmony_ci &rtw89_mac_size.ple_size0, &rtw89_mac_size.wde_qt0, 5462306a36Sopenharmony_ci &rtw89_mac_size.wde_qt0, &rtw89_mac_size.ple_qt4, 5562306a36Sopenharmony_ci &rtw89_mac_size.ple_qt5}, 5662306a36Sopenharmony_ci [RTW89_QTA_WOW] = {RTW89_QTA_WOW, &rtw89_mac_size.wde_size0, 5762306a36Sopenharmony_ci &rtw89_mac_size.ple_size0, &rtw89_mac_size.wde_qt0, 5862306a36Sopenharmony_ci &rtw89_mac_size.wde_qt0, &rtw89_mac_size.ple_qt4, 5962306a36Sopenharmony_ci &rtw89_mac_size.ple_qt_52a_wow}, 6062306a36Sopenharmony_ci [RTW89_QTA_DLFW] = {RTW89_QTA_DLFW, &rtw89_mac_size.wde_size4, 6162306a36Sopenharmony_ci &rtw89_mac_size.ple_size4, &rtw89_mac_size.wde_qt4, 6262306a36Sopenharmony_ci &rtw89_mac_size.wde_qt4, &rtw89_mac_size.ple_qt13, 6362306a36Sopenharmony_ci &rtw89_mac_size.ple_qt13}, 6462306a36Sopenharmony_ci [RTW89_QTA_INVALID] = {RTW89_QTA_INVALID, NULL, NULL, NULL, NULL, NULL, 6562306a36Sopenharmony_ci NULL}, 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic const struct rtw89_reg2_def rtw8852a_pmac_ht20_mcs7_tbl[] = { 6962306a36Sopenharmony_ci {0x44AC, 0x00000000}, 7062306a36Sopenharmony_ci {0x44B0, 0x00000000}, 7162306a36Sopenharmony_ci {0x44B4, 0x00000000}, 7262306a36Sopenharmony_ci {0x44B8, 0x00000000}, 7362306a36Sopenharmony_ci {0x44BC, 0x00000000}, 7462306a36Sopenharmony_ci {0x44C0, 0x00000000}, 7562306a36Sopenharmony_ci {0x44C4, 0x00000000}, 7662306a36Sopenharmony_ci {0x44C8, 0x00000000}, 7762306a36Sopenharmony_ci {0x44CC, 0x00000000}, 7862306a36Sopenharmony_ci {0x44D0, 0x00000000}, 7962306a36Sopenharmony_ci {0x44D4, 0x00000000}, 8062306a36Sopenharmony_ci {0x44D8, 0x00000000}, 8162306a36Sopenharmony_ci {0x44DC, 0x00000000}, 8262306a36Sopenharmony_ci {0x44E0, 0x00000000}, 8362306a36Sopenharmony_ci {0x44E4, 0x00000000}, 8462306a36Sopenharmony_ci {0x44E8, 0x00000000}, 8562306a36Sopenharmony_ci {0x44EC, 0x00000000}, 8662306a36Sopenharmony_ci {0x44F0, 0x00000000}, 8762306a36Sopenharmony_ci {0x44F4, 0x00000000}, 8862306a36Sopenharmony_ci {0x44F8, 0x00000000}, 8962306a36Sopenharmony_ci {0x44FC, 0x00000000}, 9062306a36Sopenharmony_ci {0x4500, 0x00000000}, 9162306a36Sopenharmony_ci {0x4504, 0x00000000}, 9262306a36Sopenharmony_ci {0x4508, 0x00000000}, 9362306a36Sopenharmony_ci {0x450C, 0x00000000}, 9462306a36Sopenharmony_ci {0x4510, 0x00000000}, 9562306a36Sopenharmony_ci {0x4514, 0x00000000}, 9662306a36Sopenharmony_ci {0x4518, 0x00000000}, 9762306a36Sopenharmony_ci {0x451C, 0x00000000}, 9862306a36Sopenharmony_ci {0x4520, 0x00000000}, 9962306a36Sopenharmony_ci {0x4524, 0x00000000}, 10062306a36Sopenharmony_ci {0x4528, 0x00000000}, 10162306a36Sopenharmony_ci {0x452C, 0x00000000}, 10262306a36Sopenharmony_ci {0x4530, 0x4E1F3E81}, 10362306a36Sopenharmony_ci {0x4534, 0x00000000}, 10462306a36Sopenharmony_ci {0x4538, 0x0000005A}, 10562306a36Sopenharmony_ci {0x453C, 0x00000000}, 10662306a36Sopenharmony_ci {0x4540, 0x00000000}, 10762306a36Sopenharmony_ci {0x4544, 0x00000000}, 10862306a36Sopenharmony_ci {0x4548, 0x00000000}, 10962306a36Sopenharmony_ci {0x454C, 0x00000000}, 11062306a36Sopenharmony_ci {0x4550, 0x00000000}, 11162306a36Sopenharmony_ci {0x4554, 0x00000000}, 11262306a36Sopenharmony_ci {0x4558, 0x00000000}, 11362306a36Sopenharmony_ci {0x455C, 0x00000000}, 11462306a36Sopenharmony_ci {0x4560, 0x4060001A}, 11562306a36Sopenharmony_ci {0x4564, 0x40000000}, 11662306a36Sopenharmony_ci {0x4568, 0x00000000}, 11762306a36Sopenharmony_ci {0x456C, 0x00000000}, 11862306a36Sopenharmony_ci {0x4570, 0x04000007}, 11962306a36Sopenharmony_ci {0x4574, 0x0000DC87}, 12062306a36Sopenharmony_ci {0x4578, 0x00000BAB}, 12162306a36Sopenharmony_ci {0x457C, 0x03E00000}, 12262306a36Sopenharmony_ci {0x4580, 0x00000048}, 12362306a36Sopenharmony_ci {0x4584, 0x00000000}, 12462306a36Sopenharmony_ci {0x4588, 0x000003E8}, 12562306a36Sopenharmony_ci {0x458C, 0x30000000}, 12662306a36Sopenharmony_ci {0x4590, 0x00000000}, 12762306a36Sopenharmony_ci {0x4594, 0x10000000}, 12862306a36Sopenharmony_ci {0x4598, 0x00000001}, 12962306a36Sopenharmony_ci {0x459C, 0x00030000}, 13062306a36Sopenharmony_ci {0x45A0, 0x01000000}, 13162306a36Sopenharmony_ci {0x45A4, 0x03000200}, 13262306a36Sopenharmony_ci {0x45A8, 0xC00001C0}, 13362306a36Sopenharmony_ci {0x45AC, 0x78018000}, 13462306a36Sopenharmony_ci {0x45B0, 0x80000000}, 13562306a36Sopenharmony_ci {0x45B4, 0x01C80600}, 13662306a36Sopenharmony_ci {0x45B8, 0x00000002}, 13762306a36Sopenharmony_ci {0x4594, 0x10000000} 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct rtw89_reg3_def rtw8852a_btc_preagc_en_defs[] = { 14162306a36Sopenharmony_ci {0x4624, GENMASK(20, 14), 0x40}, 14262306a36Sopenharmony_ci {0x46f8, GENMASK(20, 14), 0x40}, 14362306a36Sopenharmony_ci {0x4674, GENMASK(20, 19), 0x2}, 14462306a36Sopenharmony_ci {0x4748, GENMASK(20, 19), 0x2}, 14562306a36Sopenharmony_ci {0x4650, GENMASK(14, 10), 0x18}, 14662306a36Sopenharmony_ci {0x4724, GENMASK(14, 10), 0x18}, 14762306a36Sopenharmony_ci {0x4688, GENMASK(1, 0), 0x3}, 14862306a36Sopenharmony_ci {0x475c, GENMASK(1, 0), 0x3}, 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic DECLARE_PHY_REG3_TBL(rtw8852a_btc_preagc_en_defs); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic const struct rtw89_reg3_def rtw8852a_btc_preagc_dis_defs[] = { 15462306a36Sopenharmony_ci {0x4624, GENMASK(20, 14), 0x1a}, 15562306a36Sopenharmony_ci {0x46f8, GENMASK(20, 14), 0x1a}, 15662306a36Sopenharmony_ci {0x4674, GENMASK(20, 19), 0x1}, 15762306a36Sopenharmony_ci {0x4748, GENMASK(20, 19), 0x1}, 15862306a36Sopenharmony_ci {0x4650, GENMASK(14, 10), 0x12}, 15962306a36Sopenharmony_ci {0x4724, GENMASK(14, 10), 0x12}, 16062306a36Sopenharmony_ci {0x4688, GENMASK(1, 0), 0x0}, 16162306a36Sopenharmony_ci {0x475c, GENMASK(1, 0), 0x0}, 16262306a36Sopenharmony_ci}; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic DECLARE_PHY_REG3_TBL(rtw8852a_btc_preagc_dis_defs); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic const struct rtw89_pwr_cfg rtw8852a_pwron[] = { 16762306a36Sopenharmony_ci {0x00C6, 16862306a36Sopenharmony_ci PWR_CV_MSK_B, 16962306a36Sopenharmony_ci PWR_INTF_MSK_PCIE, 17062306a36Sopenharmony_ci PWR_BASE_MAC, 17162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(6), BIT(6)}, 17262306a36Sopenharmony_ci {0x1086, 17362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 17462306a36Sopenharmony_ci PWR_INTF_MSK_SDIO, 17562306a36Sopenharmony_ci PWR_BASE_MAC, 17662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), 0}, 17762306a36Sopenharmony_ci {0x1086, 17862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 17962306a36Sopenharmony_ci PWR_INTF_MSK_SDIO, 18062306a36Sopenharmony_ci PWR_BASE_MAC, 18162306a36Sopenharmony_ci PWR_CMD_POLL, BIT(1), BIT(1)}, 18262306a36Sopenharmony_ci {0x0005, 18362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 18462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 18562306a36Sopenharmony_ci PWR_BASE_MAC, 18662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(4) | BIT(3), 0}, 18762306a36Sopenharmony_ci {0x0005, 18862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 18962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 19062306a36Sopenharmony_ci PWR_BASE_MAC, 19162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(7), 0}, 19262306a36Sopenharmony_ci {0x0005, 19362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 19462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 19562306a36Sopenharmony_ci PWR_BASE_MAC, 19662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(2), 0}, 19762306a36Sopenharmony_ci {0x0006, 19862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 19962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 20062306a36Sopenharmony_ci PWR_BASE_MAC, 20162306a36Sopenharmony_ci PWR_CMD_POLL, BIT(1), BIT(1)}, 20262306a36Sopenharmony_ci {0x0006, 20362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 20462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 20562306a36Sopenharmony_ci PWR_BASE_MAC, 20662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), BIT(0)}, 20762306a36Sopenharmony_ci {0x0005, 20862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 20962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 21062306a36Sopenharmony_ci PWR_BASE_MAC, 21162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), BIT(0)}, 21262306a36Sopenharmony_ci {0x0005, 21362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 21462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 21562306a36Sopenharmony_ci PWR_BASE_MAC, 21662306a36Sopenharmony_ci PWR_CMD_POLL, BIT(0), 0}, 21762306a36Sopenharmony_ci {0x106D, 21862306a36Sopenharmony_ci PWR_CV_MSK_B | PWR_CV_MSK_C, 21962306a36Sopenharmony_ci PWR_INTF_MSK_USB, 22062306a36Sopenharmony_ci PWR_BASE_MAC, 22162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(6), 0}, 22262306a36Sopenharmony_ci {0x0088, 22362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 22462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 22562306a36Sopenharmony_ci PWR_BASE_MAC, 22662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), BIT(0)}, 22762306a36Sopenharmony_ci {0x0088, 22862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 22962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 23062306a36Sopenharmony_ci PWR_BASE_MAC, 23162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), 0}, 23262306a36Sopenharmony_ci {0x0088, 23362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 23462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 23562306a36Sopenharmony_ci PWR_BASE_MAC, 23662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), BIT(0)}, 23762306a36Sopenharmony_ci {0x0088, 23862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 23962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 24062306a36Sopenharmony_ci PWR_BASE_MAC, 24162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), 0}, 24262306a36Sopenharmony_ci {0x0088, 24362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 24462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 24562306a36Sopenharmony_ci PWR_BASE_MAC, 24662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), BIT(0)}, 24762306a36Sopenharmony_ci {0x0083, 24862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 24962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 25062306a36Sopenharmony_ci PWR_BASE_MAC, 25162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(6), 0}, 25262306a36Sopenharmony_ci {0x0080, 25362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 25462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 25562306a36Sopenharmony_ci PWR_BASE_MAC, 25662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(5), BIT(5)}, 25762306a36Sopenharmony_ci {0x0024, 25862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 25962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 26062306a36Sopenharmony_ci PWR_BASE_MAC, 26162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(4) | BIT(3) | BIT(2) | BIT(1) | BIT(0), 0}, 26262306a36Sopenharmony_ci {0x02A0, 26362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 26462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 26562306a36Sopenharmony_ci PWR_BASE_MAC, 26662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(1), BIT(1)}, 26762306a36Sopenharmony_ci {0x02A2, 26862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 26962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 27062306a36Sopenharmony_ci PWR_BASE_MAC, 27162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(7) | BIT(6) | BIT(5), 0}, 27262306a36Sopenharmony_ci {0x0071, 27362306a36Sopenharmony_ci PWR_CV_MSK_ALL, 27462306a36Sopenharmony_ci PWR_INTF_MSK_PCIE, 27562306a36Sopenharmony_ci PWR_BASE_MAC, 27662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(4), 0}, 27762306a36Sopenharmony_ci {0x0010, 27862306a36Sopenharmony_ci PWR_CV_MSK_A, 27962306a36Sopenharmony_ci PWR_INTF_MSK_PCIE, 28062306a36Sopenharmony_ci PWR_BASE_MAC, 28162306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(2), BIT(2)}, 28262306a36Sopenharmony_ci {0x02A0, 28362306a36Sopenharmony_ci PWR_CV_MSK_A, 28462306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 28562306a36Sopenharmony_ci PWR_BASE_MAC, 28662306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(7) | BIT(6), 0}, 28762306a36Sopenharmony_ci {0xFFFF, 28862306a36Sopenharmony_ci PWR_CV_MSK_ALL, 28962306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 29062306a36Sopenharmony_ci 0, 29162306a36Sopenharmony_ci PWR_CMD_END, 0, 0}, 29262306a36Sopenharmony_ci}; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic const struct rtw89_pwr_cfg rtw8852a_pwroff[] = { 29562306a36Sopenharmony_ci {0x02F0, 29662306a36Sopenharmony_ci PWR_CV_MSK_ALL, 29762306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 29862306a36Sopenharmony_ci PWR_BASE_MAC, 29962306a36Sopenharmony_ci PWR_CMD_WRITE, 0xFF, 0}, 30062306a36Sopenharmony_ci {0x02F1, 30162306a36Sopenharmony_ci PWR_CV_MSK_ALL, 30262306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 30362306a36Sopenharmony_ci PWR_BASE_MAC, 30462306a36Sopenharmony_ci PWR_CMD_WRITE, 0xFF, 0}, 30562306a36Sopenharmony_ci {0x0006, 30662306a36Sopenharmony_ci PWR_CV_MSK_ALL, 30762306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 30862306a36Sopenharmony_ci PWR_BASE_MAC, 30962306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), BIT(0)}, 31062306a36Sopenharmony_ci {0x0002, 31162306a36Sopenharmony_ci PWR_CV_MSK_ALL, 31262306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 31362306a36Sopenharmony_ci PWR_BASE_MAC, 31462306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(1) | BIT(0), 0}, 31562306a36Sopenharmony_ci {0x0082, 31662306a36Sopenharmony_ci PWR_CV_MSK_ALL, 31762306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 31862306a36Sopenharmony_ci PWR_BASE_MAC, 31962306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(1) | BIT(0), 0}, 32062306a36Sopenharmony_ci {0x106D, 32162306a36Sopenharmony_ci PWR_CV_MSK_B | PWR_CV_MSK_C, 32262306a36Sopenharmony_ci PWR_INTF_MSK_USB, 32362306a36Sopenharmony_ci PWR_BASE_MAC, 32462306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(6), BIT(6)}, 32562306a36Sopenharmony_ci {0x0005, 32662306a36Sopenharmony_ci PWR_CV_MSK_ALL, 32762306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 32862306a36Sopenharmony_ci PWR_BASE_MAC, 32962306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(1), BIT(1)}, 33062306a36Sopenharmony_ci {0x0005, 33162306a36Sopenharmony_ci PWR_CV_MSK_ALL, 33262306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 33362306a36Sopenharmony_ci PWR_BASE_MAC, 33462306a36Sopenharmony_ci PWR_CMD_POLL, BIT(1), 0}, 33562306a36Sopenharmony_ci {0x0091, 33662306a36Sopenharmony_ci PWR_CV_MSK_ALL, 33762306a36Sopenharmony_ci PWR_INTF_MSK_PCIE, 33862306a36Sopenharmony_ci PWR_BASE_MAC, 33962306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), 0}, 34062306a36Sopenharmony_ci {0x0005, 34162306a36Sopenharmony_ci PWR_CV_MSK_ALL, 34262306a36Sopenharmony_ci PWR_INTF_MSK_PCIE, 34362306a36Sopenharmony_ci PWR_BASE_MAC, 34462306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(2), BIT(2)}, 34562306a36Sopenharmony_ci {0x0007, 34662306a36Sopenharmony_ci PWR_CV_MSK_ALL, 34762306a36Sopenharmony_ci PWR_INTF_MSK_USB, 34862306a36Sopenharmony_ci PWR_BASE_MAC, 34962306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(4), 0}, 35062306a36Sopenharmony_ci {0x0007, 35162306a36Sopenharmony_ci PWR_CV_MSK_ALL, 35262306a36Sopenharmony_ci PWR_INTF_MSK_SDIO, 35362306a36Sopenharmony_ci PWR_BASE_MAC, 35462306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(6) | BIT(4), 0}, 35562306a36Sopenharmony_ci {0x0005, 35662306a36Sopenharmony_ci PWR_CV_MSK_ALL, 35762306a36Sopenharmony_ci PWR_INTF_MSK_SDIO, 35862306a36Sopenharmony_ci PWR_BASE_MAC, 35962306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(4) | BIT(3), BIT(3)}, 36062306a36Sopenharmony_ci {0x0005, 36162306a36Sopenharmony_ci PWR_CV_MSK_C | PWR_CV_MSK_D | PWR_CV_MSK_E | PWR_CV_MSK_F | 36262306a36Sopenharmony_ci PWR_CV_MSK_G, 36362306a36Sopenharmony_ci PWR_INTF_MSK_USB, 36462306a36Sopenharmony_ci PWR_BASE_MAC, 36562306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(4) | BIT(3), BIT(3)}, 36662306a36Sopenharmony_ci {0x1086, 36762306a36Sopenharmony_ci PWR_CV_MSK_ALL, 36862306a36Sopenharmony_ci PWR_INTF_MSK_SDIO, 36962306a36Sopenharmony_ci PWR_BASE_MAC, 37062306a36Sopenharmony_ci PWR_CMD_WRITE, BIT(0), BIT(0)}, 37162306a36Sopenharmony_ci {0x1086, 37262306a36Sopenharmony_ci PWR_CV_MSK_ALL, 37362306a36Sopenharmony_ci PWR_INTF_MSK_SDIO, 37462306a36Sopenharmony_ci PWR_BASE_MAC, 37562306a36Sopenharmony_ci PWR_CMD_POLL, BIT(1), 0}, 37662306a36Sopenharmony_ci {0xFFFF, 37762306a36Sopenharmony_ci PWR_CV_MSK_ALL, 37862306a36Sopenharmony_ci PWR_INTF_MSK_ALL, 37962306a36Sopenharmony_ci 0, 38062306a36Sopenharmony_ci PWR_CMD_END, 0, 0}, 38162306a36Sopenharmony_ci}; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic const struct rtw89_pwr_cfg * const pwr_on_seq_8852a[] = { 38462306a36Sopenharmony_ci rtw8852a_pwron, NULL 38562306a36Sopenharmony_ci}; 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_cistatic const struct rtw89_pwr_cfg * const pwr_off_seq_8852a[] = { 38862306a36Sopenharmony_ci rtw8852a_pwroff, NULL 38962306a36Sopenharmony_ci}; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic const u32 rtw8852a_h2c_regs[RTW89_H2CREG_MAX] = { 39262306a36Sopenharmony_ci R_AX_H2CREG_DATA0, R_AX_H2CREG_DATA1, R_AX_H2CREG_DATA2, 39362306a36Sopenharmony_ci R_AX_H2CREG_DATA3 39462306a36Sopenharmony_ci}; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_cistatic const u32 rtw8852a_c2h_regs[RTW89_C2HREG_MAX] = { 39762306a36Sopenharmony_ci R_AX_C2HREG_DATA0, R_AX_C2HREG_DATA1, R_AX_C2HREG_DATA2, 39862306a36Sopenharmony_ci R_AX_C2HREG_DATA3 39962306a36Sopenharmony_ci}; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistatic const struct rtw89_page_regs rtw8852a_page_regs = { 40262306a36Sopenharmony_ci .hci_fc_ctrl = R_AX_HCI_FC_CTRL, 40362306a36Sopenharmony_ci .ch_page_ctrl = R_AX_CH_PAGE_CTRL, 40462306a36Sopenharmony_ci .ach_page_ctrl = R_AX_ACH0_PAGE_CTRL, 40562306a36Sopenharmony_ci .ach_page_info = R_AX_ACH0_PAGE_INFO, 40662306a36Sopenharmony_ci .pub_page_info3 = R_AX_PUB_PAGE_INFO3, 40762306a36Sopenharmony_ci .pub_page_ctrl1 = R_AX_PUB_PAGE_CTRL1, 40862306a36Sopenharmony_ci .pub_page_ctrl2 = R_AX_PUB_PAGE_CTRL2, 40962306a36Sopenharmony_ci .pub_page_info1 = R_AX_PUB_PAGE_INFO1, 41062306a36Sopenharmony_ci .pub_page_info2 = R_AX_PUB_PAGE_INFO2, 41162306a36Sopenharmony_ci .wp_page_ctrl1 = R_AX_WP_PAGE_CTRL1, 41262306a36Sopenharmony_ci .wp_page_ctrl2 = R_AX_WP_PAGE_CTRL2, 41362306a36Sopenharmony_ci .wp_page_info1 = R_AX_WP_PAGE_INFO1, 41462306a36Sopenharmony_ci}; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_cistatic const struct rtw89_reg_def rtw8852a_dcfo_comp = { 41762306a36Sopenharmony_ci R_DCFO_COMP_S0, B_DCFO_COMP_S0_MSK 41862306a36Sopenharmony_ci}; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_cistatic const struct rtw89_imr_info rtw8852a_imr_info = { 42162306a36Sopenharmony_ci .wdrls_imr_set = B_AX_WDRLS_IMR_SET, 42262306a36Sopenharmony_ci .wsec_imr_reg = R_AX_SEC_DEBUG, 42362306a36Sopenharmony_ci .wsec_imr_set = B_AX_IMR_ERROR, 42462306a36Sopenharmony_ci .mpdu_tx_imr_set = 0, 42562306a36Sopenharmony_ci .mpdu_rx_imr_set = 0, 42662306a36Sopenharmony_ci .sta_sch_imr_set = B_AX_STA_SCHEDULER_IMR_SET, 42762306a36Sopenharmony_ci .txpktctl_imr_b0_reg = R_AX_TXPKTCTL_ERR_IMR_ISR, 42862306a36Sopenharmony_ci .txpktctl_imr_b0_clr = B_AX_TXPKTCTL_IMR_B0_CLR, 42962306a36Sopenharmony_ci .txpktctl_imr_b0_set = B_AX_TXPKTCTL_IMR_B0_SET, 43062306a36Sopenharmony_ci .txpktctl_imr_b1_reg = R_AX_TXPKTCTL_ERR_IMR_ISR_B1, 43162306a36Sopenharmony_ci .txpktctl_imr_b1_clr = B_AX_TXPKTCTL_IMR_B1_CLR, 43262306a36Sopenharmony_ci .txpktctl_imr_b1_set = B_AX_TXPKTCTL_IMR_B1_SET, 43362306a36Sopenharmony_ci .wde_imr_clr = B_AX_WDE_IMR_CLR, 43462306a36Sopenharmony_ci .wde_imr_set = B_AX_WDE_IMR_SET, 43562306a36Sopenharmony_ci .ple_imr_clr = B_AX_PLE_IMR_CLR, 43662306a36Sopenharmony_ci .ple_imr_set = B_AX_PLE_IMR_SET, 43762306a36Sopenharmony_ci .host_disp_imr_clr = B_AX_HOST_DISP_IMR_CLR, 43862306a36Sopenharmony_ci .host_disp_imr_set = B_AX_HOST_DISP_IMR_SET, 43962306a36Sopenharmony_ci .cpu_disp_imr_clr = B_AX_CPU_DISP_IMR_CLR, 44062306a36Sopenharmony_ci .cpu_disp_imr_set = B_AX_CPU_DISP_IMR_SET, 44162306a36Sopenharmony_ci .other_disp_imr_clr = B_AX_OTHER_DISP_IMR_CLR, 44262306a36Sopenharmony_ci .other_disp_imr_set = 0, 44362306a36Sopenharmony_ci .bbrpt_com_err_imr_reg = R_AX_BBRPT_COM_ERR_IMR_ISR, 44462306a36Sopenharmony_ci .bbrpt_chinfo_err_imr_reg = R_AX_BBRPT_CHINFO_ERR_IMR_ISR, 44562306a36Sopenharmony_ci .bbrpt_err_imr_set = 0, 44662306a36Sopenharmony_ci .bbrpt_dfs_err_imr_reg = R_AX_BBRPT_DFS_ERR_IMR_ISR, 44762306a36Sopenharmony_ci .ptcl_imr_clr = B_AX_PTCL_IMR_CLR, 44862306a36Sopenharmony_ci .ptcl_imr_set = B_AX_PTCL_IMR_SET, 44962306a36Sopenharmony_ci .cdma_imr_0_reg = R_AX_DLE_CTRL, 45062306a36Sopenharmony_ci .cdma_imr_0_clr = B_AX_DLE_IMR_CLR, 45162306a36Sopenharmony_ci .cdma_imr_0_set = B_AX_DLE_IMR_SET, 45262306a36Sopenharmony_ci .cdma_imr_1_reg = 0, 45362306a36Sopenharmony_ci .cdma_imr_1_clr = 0, 45462306a36Sopenharmony_ci .cdma_imr_1_set = 0, 45562306a36Sopenharmony_ci .phy_intf_imr_reg = R_AX_PHYINFO_ERR_IMR, 45662306a36Sopenharmony_ci .phy_intf_imr_clr = 0, 45762306a36Sopenharmony_ci .phy_intf_imr_set = 0, 45862306a36Sopenharmony_ci .rmac_imr_reg = R_AX_RMAC_ERR_ISR, 45962306a36Sopenharmony_ci .rmac_imr_clr = B_AX_RMAC_IMR_CLR, 46062306a36Sopenharmony_ci .rmac_imr_set = B_AX_RMAC_IMR_SET, 46162306a36Sopenharmony_ci .tmac_imr_reg = R_AX_TMAC_ERR_IMR_ISR, 46262306a36Sopenharmony_ci .tmac_imr_clr = B_AX_TMAC_IMR_CLR, 46362306a36Sopenharmony_ci .tmac_imr_set = B_AX_TMAC_IMR_SET, 46462306a36Sopenharmony_ci}; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic const struct rtw89_xtal_info rtw8852a_xtal_info = { 46762306a36Sopenharmony_ci .xcap_reg = R_AX_XTAL_ON_CTRL0, 46862306a36Sopenharmony_ci .sc_xo_mask = B_AX_XTAL_SC_XO_MASK, 46962306a36Sopenharmony_ci .sc_xi_mask = B_AX_XTAL_SC_XI_MASK, 47062306a36Sopenharmony_ci}; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_cistatic const struct rtw89_rrsr_cfgs rtw8852a_rrsr_cfgs = { 47362306a36Sopenharmony_ci .ref_rate = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_REF_RATE_SEL, 0}, 47462306a36Sopenharmony_ci .rsc = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_RSC_MASK, 2}, 47562306a36Sopenharmony_ci}; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_cistatic const struct rtw89_dig_regs rtw8852a_dig_regs = { 47862306a36Sopenharmony_ci .seg0_pd_reg = R_SEG0R_PD, 47962306a36Sopenharmony_ci .pd_lower_bound_mask = B_SEG0R_PD_LOWER_BOUND_MSK, 48062306a36Sopenharmony_ci .pd_spatial_reuse_en = B_SEG0R_PD_SPATIAL_REUSE_EN_MSK, 48162306a36Sopenharmony_ci .bmode_pd_reg = R_BMODE_PDTH_EN_V1, 48262306a36Sopenharmony_ci .bmode_cca_rssi_limit_en = B_BMODE_PDTH_LIMIT_EN_MSK_V1, 48362306a36Sopenharmony_ci .bmode_pd_lower_bound_reg = R_BMODE_PDTH_V1, 48462306a36Sopenharmony_ci .bmode_rssi_nocca_low_th_mask = B_BMODE_PDTH_LOWER_BOUND_MSK_V1, 48562306a36Sopenharmony_ci .p0_lna_init = {R_PATH0_LNA_INIT, B_PATH0_LNA_INIT_IDX_MSK}, 48662306a36Sopenharmony_ci .p1_lna_init = {R_PATH1_LNA_INIT, B_PATH1_LNA_INIT_IDX_MSK}, 48762306a36Sopenharmony_ci .p0_tia_init = {R_PATH0_TIA_INIT, B_PATH0_TIA_INIT_IDX_MSK}, 48862306a36Sopenharmony_ci .p1_tia_init = {R_PATH1_TIA_INIT, B_PATH1_TIA_INIT_IDX_MSK}, 48962306a36Sopenharmony_ci .p0_rxb_init = {R_PATH0_RXB_INIT, B_PATH0_RXB_INIT_IDX_MSK}, 49062306a36Sopenharmony_ci .p1_rxb_init = {R_PATH1_RXB_INIT, B_PATH1_RXB_INIT_IDX_MSK}, 49162306a36Sopenharmony_ci .p0_p20_pagcugc_en = {R_PATH0_P20_FOLLOW_BY_PAGCUGC, 49262306a36Sopenharmony_ci B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK}, 49362306a36Sopenharmony_ci .p0_s20_pagcugc_en = {R_PATH0_S20_FOLLOW_BY_PAGCUGC, 49462306a36Sopenharmony_ci B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK}, 49562306a36Sopenharmony_ci .p1_p20_pagcugc_en = {R_PATH1_P20_FOLLOW_BY_PAGCUGC, 49662306a36Sopenharmony_ci B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK}, 49762306a36Sopenharmony_ci .p1_s20_pagcugc_en = {R_PATH1_S20_FOLLOW_BY_PAGCUGC, 49862306a36Sopenharmony_ci B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK}, 49962306a36Sopenharmony_ci}; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic void rtw8852ae_efuse_parsing(struct rtw89_efuse *efuse, 50262306a36Sopenharmony_ci struct rtw8852a_efuse *map) 50362306a36Sopenharmony_ci{ 50462306a36Sopenharmony_ci ether_addr_copy(efuse->addr, map->e.mac_addr); 50562306a36Sopenharmony_ci efuse->rfe_type = map->rfe_type; 50662306a36Sopenharmony_ci efuse->xtal_cap = map->xtal_k; 50762306a36Sopenharmony_ci} 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_cistatic void rtw8852a_efuse_parsing_tssi(struct rtw89_dev *rtwdev, 51062306a36Sopenharmony_ci struct rtw8852a_efuse *map) 51162306a36Sopenharmony_ci{ 51262306a36Sopenharmony_ci struct rtw89_tssi_info *tssi = &rtwdev->tssi; 51362306a36Sopenharmony_ci struct rtw8852a_tssi_offset *ofst[] = {&map->path_a_tssi, &map->path_b_tssi}; 51462306a36Sopenharmony_ci u8 i, j; 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_ci tssi->thermal[RF_PATH_A] = map->path_a_therm; 51762306a36Sopenharmony_ci tssi->thermal[RF_PATH_B] = map->path_b_therm; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) { 52062306a36Sopenharmony_ci memcpy(tssi->tssi_cck[i], ofst[i]->cck_tssi, 52162306a36Sopenharmony_ci sizeof(ofst[i]->cck_tssi)); 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci for (j = 0; j < TSSI_CCK_CH_GROUP_NUM; j++) 52462306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, 52562306a36Sopenharmony_ci "[TSSI][EFUSE] path=%d cck[%d]=0x%x\n", 52662306a36Sopenharmony_ci i, j, tssi->tssi_cck[i][j]); 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci memcpy(tssi->tssi_mcs[i], ofst[i]->bw40_tssi, 52962306a36Sopenharmony_ci sizeof(ofst[i]->bw40_tssi)); 53062306a36Sopenharmony_ci memcpy(tssi->tssi_mcs[i] + TSSI_MCS_2G_CH_GROUP_NUM, 53162306a36Sopenharmony_ci ofst[i]->bw40_1s_tssi_5g, sizeof(ofst[i]->bw40_1s_tssi_5g)); 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci for (j = 0; j < TSSI_MCS_CH_GROUP_NUM; j++) 53462306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, 53562306a36Sopenharmony_ci "[TSSI][EFUSE] path=%d mcs[%d]=0x%x\n", 53662306a36Sopenharmony_ci i, j, tssi->tssi_mcs[i][j]); 53762306a36Sopenharmony_ci } 53862306a36Sopenharmony_ci} 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_cistatic int rtw8852a_read_efuse(struct rtw89_dev *rtwdev, u8 *log_map) 54162306a36Sopenharmony_ci{ 54262306a36Sopenharmony_ci struct rtw89_efuse *efuse = &rtwdev->efuse; 54362306a36Sopenharmony_ci struct rtw8852a_efuse *map; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci map = (struct rtw8852a_efuse *)log_map; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci efuse->country_code[0] = map->country_code[0]; 54862306a36Sopenharmony_ci efuse->country_code[1] = map->country_code[1]; 54962306a36Sopenharmony_ci rtw8852a_efuse_parsing_tssi(rtwdev, map); 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci switch (rtwdev->hci.type) { 55262306a36Sopenharmony_ci case RTW89_HCI_TYPE_PCIE: 55362306a36Sopenharmony_ci rtw8852ae_efuse_parsing(efuse, map); 55462306a36Sopenharmony_ci break; 55562306a36Sopenharmony_ci default: 55662306a36Sopenharmony_ci return -ENOTSUPP; 55762306a36Sopenharmony_ci } 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci rtw89_info(rtwdev, "chip rfe_type is %d\n", efuse->rfe_type); 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci return 0; 56262306a36Sopenharmony_ci} 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_cistatic void rtw8852a_phycap_parsing_tssi(struct rtw89_dev *rtwdev, u8 *phycap_map) 56562306a36Sopenharmony_ci{ 56662306a36Sopenharmony_ci struct rtw89_tssi_info *tssi = &rtwdev->tssi; 56762306a36Sopenharmony_ci static const u32 tssi_trim_addr[RF_PATH_NUM_8852A] = {0x5D6, 0x5AB}; 56862306a36Sopenharmony_ci u32 addr = rtwdev->chip->phycap_addr; 56962306a36Sopenharmony_ci bool pg = false; 57062306a36Sopenharmony_ci u32 ofst; 57162306a36Sopenharmony_ci u8 i, j; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) { 57462306a36Sopenharmony_ci for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++) { 57562306a36Sopenharmony_ci /* addrs are in decreasing order */ 57662306a36Sopenharmony_ci ofst = tssi_trim_addr[i] - addr - j; 57762306a36Sopenharmony_ci tssi->tssi_trim[i][j] = phycap_map[ofst]; 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci if (phycap_map[ofst] != 0xff) 58062306a36Sopenharmony_ci pg = true; 58162306a36Sopenharmony_ci } 58262306a36Sopenharmony_ci } 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci if (!pg) { 58562306a36Sopenharmony_ci memset(tssi->tssi_trim, 0, sizeof(tssi->tssi_trim)); 58662306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, 58762306a36Sopenharmony_ci "[TSSI][TRIM] no PG, set all trim info to 0\n"); 58862306a36Sopenharmony_ci } 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) 59162306a36Sopenharmony_ci for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++) 59262306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, 59362306a36Sopenharmony_ci "[TSSI] path=%d idx=%d trim=0x%x addr=0x%x\n", 59462306a36Sopenharmony_ci i, j, tssi->tssi_trim[i][j], 59562306a36Sopenharmony_ci tssi_trim_addr[i] - j); 59662306a36Sopenharmony_ci} 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_cistatic void rtw8852a_phycap_parsing_thermal_trim(struct rtw89_dev *rtwdev, 59962306a36Sopenharmony_ci u8 *phycap_map) 60062306a36Sopenharmony_ci{ 60162306a36Sopenharmony_ci struct rtw89_power_trim_info *info = &rtwdev->pwr_trim; 60262306a36Sopenharmony_ci static const u32 thm_trim_addr[RF_PATH_NUM_8852A] = {0x5DF, 0x5DC}; 60362306a36Sopenharmony_ci u32 addr = rtwdev->chip->phycap_addr; 60462306a36Sopenharmony_ci u8 i; 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) { 60762306a36Sopenharmony_ci info->thermal_trim[i] = phycap_map[thm_trim_addr[i] - addr]; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_RFK, 61062306a36Sopenharmony_ci "[THERMAL][TRIM] path=%d thermal_trim=0x%x\n", 61162306a36Sopenharmony_ci i, info->thermal_trim[i]); 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci if (info->thermal_trim[i] != 0xff) 61462306a36Sopenharmony_ci info->pg_thermal_trim = true; 61562306a36Sopenharmony_ci } 61662306a36Sopenharmony_ci} 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_cistatic void rtw8852a_thermal_trim(struct rtw89_dev *rtwdev) 61962306a36Sopenharmony_ci{ 62062306a36Sopenharmony_ci#define __thm_setting(raw) \ 62162306a36Sopenharmony_ci({ \ 62262306a36Sopenharmony_ci u8 __v = (raw); \ 62362306a36Sopenharmony_ci ((__v & 0x1) << 3) | ((__v & 0x1f) >> 1); \ 62462306a36Sopenharmony_ci}) 62562306a36Sopenharmony_ci struct rtw89_power_trim_info *info = &rtwdev->pwr_trim; 62662306a36Sopenharmony_ci u8 i, val; 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci if (!info->pg_thermal_trim) { 62962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_RFK, 63062306a36Sopenharmony_ci "[THERMAL][TRIM] no PG, do nothing\n"); 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci return; 63362306a36Sopenharmony_ci } 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) { 63662306a36Sopenharmony_ci val = __thm_setting(info->thermal_trim[i]); 63762306a36Sopenharmony_ci rtw89_write_rf(rtwdev, i, RR_TM2, RR_TM2_OFF, val); 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_RFK, 64062306a36Sopenharmony_ci "[THERMAL][TRIM] path=%d thermal_setting=0x%x\n", 64162306a36Sopenharmony_ci i, val); 64262306a36Sopenharmony_ci } 64362306a36Sopenharmony_ci#undef __thm_setting 64462306a36Sopenharmony_ci} 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_cistatic void rtw8852a_phycap_parsing_pa_bias_trim(struct rtw89_dev *rtwdev, 64762306a36Sopenharmony_ci u8 *phycap_map) 64862306a36Sopenharmony_ci{ 64962306a36Sopenharmony_ci struct rtw89_power_trim_info *info = &rtwdev->pwr_trim; 65062306a36Sopenharmony_ci static const u32 pabias_trim_addr[RF_PATH_NUM_8852A] = {0x5DE, 0x5DB}; 65162306a36Sopenharmony_ci u32 addr = rtwdev->chip->phycap_addr; 65262306a36Sopenharmony_ci u8 i; 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) { 65562306a36Sopenharmony_ci info->pa_bias_trim[i] = phycap_map[pabias_trim_addr[i] - addr]; 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_RFK, 65862306a36Sopenharmony_ci "[PA_BIAS][TRIM] path=%d pa_bias_trim=0x%x\n", 65962306a36Sopenharmony_ci i, info->pa_bias_trim[i]); 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci if (info->pa_bias_trim[i] != 0xff) 66262306a36Sopenharmony_ci info->pg_pa_bias_trim = true; 66362306a36Sopenharmony_ci } 66462306a36Sopenharmony_ci} 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_cistatic void rtw8852a_pa_bias_trim(struct rtw89_dev *rtwdev) 66762306a36Sopenharmony_ci{ 66862306a36Sopenharmony_ci struct rtw89_power_trim_info *info = &rtwdev->pwr_trim; 66962306a36Sopenharmony_ci u8 pabias_2g, pabias_5g; 67062306a36Sopenharmony_ci u8 i; 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci if (!info->pg_pa_bias_trim) { 67362306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_RFK, 67462306a36Sopenharmony_ci "[PA_BIAS][TRIM] no PG, do nothing\n"); 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_ci return; 67762306a36Sopenharmony_ci } 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) { 68062306a36Sopenharmony_ci pabias_2g = FIELD_GET(GENMASK(3, 0), info->pa_bias_trim[i]); 68162306a36Sopenharmony_ci pabias_5g = FIELD_GET(GENMASK(7, 4), info->pa_bias_trim[i]); 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_RFK, 68462306a36Sopenharmony_ci "[PA_BIAS][TRIM] path=%d 2G=0x%x 5G=0x%x\n", 68562306a36Sopenharmony_ci i, pabias_2g, pabias_5g); 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXG, pabias_2g); 68862306a36Sopenharmony_ci rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXA, pabias_5g); 68962306a36Sopenharmony_ci } 69062306a36Sopenharmony_ci} 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_cistatic int rtw8852a_read_phycap(struct rtw89_dev *rtwdev, u8 *phycap_map) 69362306a36Sopenharmony_ci{ 69462306a36Sopenharmony_ci rtw8852a_phycap_parsing_tssi(rtwdev, phycap_map); 69562306a36Sopenharmony_ci rtw8852a_phycap_parsing_thermal_trim(rtwdev, phycap_map); 69662306a36Sopenharmony_ci rtw8852a_phycap_parsing_pa_bias_trim(rtwdev, phycap_map); 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci return 0; 69962306a36Sopenharmony_ci} 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_cistatic void rtw8852a_power_trim(struct rtw89_dev *rtwdev) 70262306a36Sopenharmony_ci{ 70362306a36Sopenharmony_ci rtw8852a_thermal_trim(rtwdev); 70462306a36Sopenharmony_ci rtw8852a_pa_bias_trim(rtwdev); 70562306a36Sopenharmony_ci} 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_cistatic void rtw8852a_set_channel_mac(struct rtw89_dev *rtwdev, 70862306a36Sopenharmony_ci const struct rtw89_chan *chan, 70962306a36Sopenharmony_ci u8 mac_idx) 71062306a36Sopenharmony_ci{ 71162306a36Sopenharmony_ci u32 rf_mod = rtw89_mac_reg_by_idx(rtwdev, R_AX_WMAC_RFMOD, mac_idx); 71262306a36Sopenharmony_ci u32 sub_carr = rtw89_mac_reg_by_idx(rtwdev, R_AX_TX_SUB_CARRIER_VALUE, mac_idx); 71362306a36Sopenharmony_ci u32 chk_rate = rtw89_mac_reg_by_idx(rtwdev, R_AX_TXRATE_CHK, mac_idx); 71462306a36Sopenharmony_ci u8 txsc20 = 0, txsc40 = 0; 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_ci switch (chan->band_width) { 71762306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_80: 71862306a36Sopenharmony_ci txsc40 = rtw89_phy_get_txsc(rtwdev, chan, 71962306a36Sopenharmony_ci RTW89_CHANNEL_WIDTH_40); 72062306a36Sopenharmony_ci fallthrough; 72162306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_40: 72262306a36Sopenharmony_ci txsc20 = rtw89_phy_get_txsc(rtwdev, chan, 72362306a36Sopenharmony_ci RTW89_CHANNEL_WIDTH_20); 72462306a36Sopenharmony_ci break; 72562306a36Sopenharmony_ci default: 72662306a36Sopenharmony_ci break; 72762306a36Sopenharmony_ci } 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci switch (chan->band_width) { 73062306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_80: 73162306a36Sopenharmony_ci rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(1)); 73262306a36Sopenharmony_ci rtw89_write32(rtwdev, sub_carr, txsc20 | (txsc40 << 4)); 73362306a36Sopenharmony_ci break; 73462306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_40: 73562306a36Sopenharmony_ci rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(0)); 73662306a36Sopenharmony_ci rtw89_write32(rtwdev, sub_carr, txsc20); 73762306a36Sopenharmony_ci break; 73862306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_20: 73962306a36Sopenharmony_ci rtw89_write8_clr(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK); 74062306a36Sopenharmony_ci rtw89_write32(rtwdev, sub_carr, 0); 74162306a36Sopenharmony_ci break; 74262306a36Sopenharmony_ci default: 74362306a36Sopenharmony_ci break; 74462306a36Sopenharmony_ci } 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci if (chan->channel > 14) 74762306a36Sopenharmony_ci rtw89_write8_set(rtwdev, chk_rate, 74862306a36Sopenharmony_ci B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6); 74962306a36Sopenharmony_ci else 75062306a36Sopenharmony_ci rtw89_write8_clr(rtwdev, chk_rate, 75162306a36Sopenharmony_ci B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6); 75262306a36Sopenharmony_ci} 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_cistatic const u32 rtw8852a_sco_barker_threshold[14] = { 75562306a36Sopenharmony_ci 0x1cfea, 0x1d0e1, 0x1d1d7, 0x1d2cd, 0x1d3c3, 0x1d4b9, 0x1d5b0, 0x1d6a6, 75662306a36Sopenharmony_ci 0x1d79c, 0x1d892, 0x1d988, 0x1da7f, 0x1db75, 0x1ddc4 75762306a36Sopenharmony_ci}; 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_cistatic const u32 rtw8852a_sco_cck_threshold[14] = { 76062306a36Sopenharmony_ci 0x27de3, 0x27f35, 0x28088, 0x281da, 0x2832d, 0x2847f, 0x285d2, 0x28724, 76162306a36Sopenharmony_ci 0x28877, 0x289c9, 0x28b1c, 0x28c6e, 0x28dc1, 0x290ed 76262306a36Sopenharmony_ci}; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic int rtw8852a_ctrl_sco_cck(struct rtw89_dev *rtwdev, u8 central_ch, 76562306a36Sopenharmony_ci u8 primary_ch, enum rtw89_bandwidth bw) 76662306a36Sopenharmony_ci{ 76762306a36Sopenharmony_ci u8 ch_element; 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci if (bw == RTW89_CHANNEL_WIDTH_20) { 77062306a36Sopenharmony_ci ch_element = central_ch - 1; 77162306a36Sopenharmony_ci } else if (bw == RTW89_CHANNEL_WIDTH_40) { 77262306a36Sopenharmony_ci if (primary_ch == 1) 77362306a36Sopenharmony_ci ch_element = central_ch - 1 + 2; 77462306a36Sopenharmony_ci else 77562306a36Sopenharmony_ci ch_element = central_ch - 1 - 2; 77662306a36Sopenharmony_ci } else { 77762306a36Sopenharmony_ci rtw89_warn(rtwdev, "Invalid BW:%d for CCK\n", bw); 77862306a36Sopenharmony_ci return -EINVAL; 77962306a36Sopenharmony_ci } 78062306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_RXSCOBC, B_RXSCOBC_TH, 78162306a36Sopenharmony_ci rtw8852a_sco_barker_threshold[ch_element]); 78262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_RXSCOCCK, B_RXSCOCCK_TH, 78362306a36Sopenharmony_ci rtw8852a_sco_cck_threshold[ch_element]); 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci return 0; 78662306a36Sopenharmony_ci} 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_cistatic void rtw8852a_ch_setting(struct rtw89_dev *rtwdev, u8 central_ch, 78962306a36Sopenharmony_ci u8 path) 79062306a36Sopenharmony_ci{ 79162306a36Sopenharmony_ci u32 val; 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_ci val = rtw89_read_rf(rtwdev, path, RR_CFGCH, RFREG_MASK); 79462306a36Sopenharmony_ci if (val == INV_RF_DATA) { 79562306a36Sopenharmony_ci rtw89_warn(rtwdev, "Invalid RF_0x18 for Path-%d\n", path); 79662306a36Sopenharmony_ci return; 79762306a36Sopenharmony_ci } 79862306a36Sopenharmony_ci val &= ~0x303ff; 79962306a36Sopenharmony_ci val |= central_ch; 80062306a36Sopenharmony_ci if (central_ch > 14) 80162306a36Sopenharmony_ci val |= (BIT(16) | BIT(8)); 80262306a36Sopenharmony_ci rtw89_write_rf(rtwdev, path, RR_CFGCH, RFREG_MASK, val); 80362306a36Sopenharmony_ci} 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_cistatic u8 rtw8852a_sco_mapping(u8 central_ch) 80662306a36Sopenharmony_ci{ 80762306a36Sopenharmony_ci if (central_ch == 1) 80862306a36Sopenharmony_ci return 109; 80962306a36Sopenharmony_ci else if (central_ch >= 2 && central_ch <= 6) 81062306a36Sopenharmony_ci return 108; 81162306a36Sopenharmony_ci else if (central_ch >= 7 && central_ch <= 10) 81262306a36Sopenharmony_ci return 107; 81362306a36Sopenharmony_ci else if (central_ch >= 11 && central_ch <= 14) 81462306a36Sopenharmony_ci return 106; 81562306a36Sopenharmony_ci else if (central_ch == 36 || central_ch == 38) 81662306a36Sopenharmony_ci return 51; 81762306a36Sopenharmony_ci else if (central_ch >= 40 && central_ch <= 58) 81862306a36Sopenharmony_ci return 50; 81962306a36Sopenharmony_ci else if (central_ch >= 60 && central_ch <= 64) 82062306a36Sopenharmony_ci return 49; 82162306a36Sopenharmony_ci else if (central_ch == 100 || central_ch == 102) 82262306a36Sopenharmony_ci return 48; 82362306a36Sopenharmony_ci else if (central_ch >= 104 && central_ch <= 126) 82462306a36Sopenharmony_ci return 47; 82562306a36Sopenharmony_ci else if (central_ch >= 128 && central_ch <= 151) 82662306a36Sopenharmony_ci return 46; 82762306a36Sopenharmony_ci else if (central_ch >= 153 && central_ch <= 177) 82862306a36Sopenharmony_ci return 45; 82962306a36Sopenharmony_ci else 83062306a36Sopenharmony_ci return 0; 83162306a36Sopenharmony_ci} 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_cistatic void rtw8852a_ctrl_ch(struct rtw89_dev *rtwdev, u8 central_ch, 83462306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 83562306a36Sopenharmony_ci{ 83662306a36Sopenharmony_ci u8 sco_comp; 83762306a36Sopenharmony_ci bool is_2g = central_ch <= 14; 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_ci if (phy_idx == RTW89_PHY_0) { 84062306a36Sopenharmony_ci /* Path A */ 84162306a36Sopenharmony_ci rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_A); 84262306a36Sopenharmony_ci if (is_2g) 84362306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PATH0_TIA_ERR_G1, 84462306a36Sopenharmony_ci B_PATH0_TIA_ERR_G1_SEL, 1, 84562306a36Sopenharmony_ci phy_idx); 84662306a36Sopenharmony_ci else 84762306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PATH0_TIA_ERR_G1, 84862306a36Sopenharmony_ci B_PATH0_TIA_ERR_G1_SEL, 0, 84962306a36Sopenharmony_ci phy_idx); 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_ci /* Path B */ 85262306a36Sopenharmony_ci if (!rtwdev->dbcc_en) { 85362306a36Sopenharmony_ci rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_B); 85462306a36Sopenharmony_ci if (is_2g) 85562306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_P1_MODE, 85662306a36Sopenharmony_ci B_P1_MODE_SEL, 85762306a36Sopenharmony_ci 1, phy_idx); 85862306a36Sopenharmony_ci else 85962306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_P1_MODE, 86062306a36Sopenharmony_ci B_P1_MODE_SEL, 86162306a36Sopenharmony_ci 0, phy_idx); 86262306a36Sopenharmony_ci } else { 86362306a36Sopenharmony_ci if (is_2g) 86462306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_2P4G_BAND, 86562306a36Sopenharmony_ci B_2P4G_BAND_SEL); 86662306a36Sopenharmony_ci else 86762306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_2P4G_BAND, 86862306a36Sopenharmony_ci B_2P4G_BAND_SEL); 86962306a36Sopenharmony_ci } 87062306a36Sopenharmony_ci /* SCO compensate FC setting */ 87162306a36Sopenharmony_ci sco_comp = rtw8852a_sco_mapping(central_ch); 87262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_INV, 87362306a36Sopenharmony_ci sco_comp, phy_idx); 87462306a36Sopenharmony_ci } else { 87562306a36Sopenharmony_ci /* Path B */ 87662306a36Sopenharmony_ci rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_B); 87762306a36Sopenharmony_ci if (is_2g) 87862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_P1_MODE, 87962306a36Sopenharmony_ci B_P1_MODE_SEL, 88062306a36Sopenharmony_ci 1, phy_idx); 88162306a36Sopenharmony_ci else 88262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_P1_MODE, 88362306a36Sopenharmony_ci B_P1_MODE_SEL, 88462306a36Sopenharmony_ci 0, phy_idx); 88562306a36Sopenharmony_ci /* SCO compensate FC setting */ 88662306a36Sopenharmony_ci sco_comp = rtw8852a_sco_mapping(central_ch); 88762306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_INV, 88862306a36Sopenharmony_ci sco_comp, phy_idx); 88962306a36Sopenharmony_ci } 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci /* Band edge */ 89262306a36Sopenharmony_ci if (is_2g) 89362306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_BANDEDGE, B_BANDEDGE_EN, 1, 89462306a36Sopenharmony_ci phy_idx); 89562306a36Sopenharmony_ci else 89662306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_BANDEDGE, B_BANDEDGE_EN, 0, 89762306a36Sopenharmony_ci phy_idx); 89862306a36Sopenharmony_ci 89962306a36Sopenharmony_ci /* CCK parameters */ 90062306a36Sopenharmony_ci if (central_ch == 14) { 90162306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 90262306a36Sopenharmony_ci 0x3b13ff); 90362306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 90462306a36Sopenharmony_ci 0x1c42de); 90562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 90662306a36Sopenharmony_ci 0xfdb0ad); 90762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 90862306a36Sopenharmony_ci 0xf60f6e); 90962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 91062306a36Sopenharmony_ci 0xfd8f92); 91162306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0x2d011); 91262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0x1c02c); 91362306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 91462306a36Sopenharmony_ci 0xfff00a); 91562306a36Sopenharmony_ci } else { 91662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 91762306a36Sopenharmony_ci 0x3d23ff); 91862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 91962306a36Sopenharmony_ci 0x29b354); 92062306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfc1c8); 92162306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 92262306a36Sopenharmony_ci 0xfdb053); 92362306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 92462306a36Sopenharmony_ci 0xf86f9a); 92562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 92662306a36Sopenharmony_ci 0xfaef92); 92762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 92862306a36Sopenharmony_ci 0xfe5fcc); 92962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 93062306a36Sopenharmony_ci 0xffdff5); 93162306a36Sopenharmony_ci } 93262306a36Sopenharmony_ci} 93362306a36Sopenharmony_ci 93462306a36Sopenharmony_cistatic void rtw8852a_bw_setting(struct rtw89_dev *rtwdev, u8 bw, u8 path) 93562306a36Sopenharmony_ci{ 93662306a36Sopenharmony_ci u32 val = 0; 93762306a36Sopenharmony_ci u32 adc_sel[2] = {0x12d0, 0x32d0}; 93862306a36Sopenharmony_ci u32 wbadc_sel[2] = {0x12ec, 0x32ec}; 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_ci val = rtw89_read_rf(rtwdev, path, RR_CFGCH, RFREG_MASK); 94162306a36Sopenharmony_ci if (val == INV_RF_DATA) { 94262306a36Sopenharmony_ci rtw89_warn(rtwdev, "Invalid RF_0x18 for Path-%d\n", path); 94362306a36Sopenharmony_ci return; 94462306a36Sopenharmony_ci } 94562306a36Sopenharmony_ci val &= ~(BIT(11) | BIT(10)); 94662306a36Sopenharmony_ci switch (bw) { 94762306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_5: 94862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x1); 94962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x0); 95062306a36Sopenharmony_ci val |= (BIT(11) | BIT(10)); 95162306a36Sopenharmony_ci break; 95262306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_10: 95362306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x2); 95462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x1); 95562306a36Sopenharmony_ci val |= (BIT(11) | BIT(10)); 95662306a36Sopenharmony_ci break; 95762306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_20: 95862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0); 95962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2); 96062306a36Sopenharmony_ci val |= (BIT(11) | BIT(10)); 96162306a36Sopenharmony_ci break; 96262306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_40: 96362306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0); 96462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2); 96562306a36Sopenharmony_ci val |= BIT(11); 96662306a36Sopenharmony_ci break; 96762306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_80: 96862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0); 96962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2); 97062306a36Sopenharmony_ci val |= BIT(10); 97162306a36Sopenharmony_ci break; 97262306a36Sopenharmony_ci default: 97362306a36Sopenharmony_ci rtw89_warn(rtwdev, "Fail to set ADC\n"); 97462306a36Sopenharmony_ci } 97562306a36Sopenharmony_ci 97662306a36Sopenharmony_ci rtw89_write_rf(rtwdev, path, RR_CFGCH, RFREG_MASK, val); 97762306a36Sopenharmony_ci} 97862306a36Sopenharmony_ci 97962306a36Sopenharmony_cistatic void 98062306a36Sopenharmony_cirtw8852a_ctrl_bw(struct rtw89_dev *rtwdev, u8 pri_ch, u8 bw, 98162306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 98262306a36Sopenharmony_ci{ 98362306a36Sopenharmony_ci /* Switch bandwidth */ 98462306a36Sopenharmony_ci switch (bw) { 98562306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_5: 98662306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0, 98762306a36Sopenharmony_ci phy_idx); 98862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x1, 98962306a36Sopenharmony_ci phy_idx); 99062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH, 99162306a36Sopenharmony_ci 0x0, phy_idx); 99262306a36Sopenharmony_ci break; 99362306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_10: 99462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0, 99562306a36Sopenharmony_ci phy_idx); 99662306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x2, 99762306a36Sopenharmony_ci phy_idx); 99862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH, 99962306a36Sopenharmony_ci 0x0, phy_idx); 100062306a36Sopenharmony_ci break; 100162306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_20: 100262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0, 100362306a36Sopenharmony_ci phy_idx); 100462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0, 100562306a36Sopenharmony_ci phy_idx); 100662306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH, 100762306a36Sopenharmony_ci 0x0, phy_idx); 100862306a36Sopenharmony_ci break; 100962306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_40: 101062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x1, 101162306a36Sopenharmony_ci phy_idx); 101262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0, 101362306a36Sopenharmony_ci phy_idx); 101462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH, 101562306a36Sopenharmony_ci pri_ch, 101662306a36Sopenharmony_ci phy_idx); 101762306a36Sopenharmony_ci if (pri_ch == RTW89_SC_20_UPPER) 101862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 1); 101962306a36Sopenharmony_ci else 102062306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 0); 102162306a36Sopenharmony_ci break; 102262306a36Sopenharmony_ci case RTW89_CHANNEL_WIDTH_80: 102362306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x2, 102462306a36Sopenharmony_ci phy_idx); 102562306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0, 102662306a36Sopenharmony_ci phy_idx); 102762306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH, 102862306a36Sopenharmony_ci pri_ch, 102962306a36Sopenharmony_ci phy_idx); 103062306a36Sopenharmony_ci break; 103162306a36Sopenharmony_ci default: 103262306a36Sopenharmony_ci rtw89_warn(rtwdev, "Fail to switch bw (bw:%d, pri ch:%d)\n", bw, 103362306a36Sopenharmony_ci pri_ch); 103462306a36Sopenharmony_ci } 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci if (phy_idx == RTW89_PHY_0) { 103762306a36Sopenharmony_ci rtw8852a_bw_setting(rtwdev, bw, RF_PATH_A); 103862306a36Sopenharmony_ci if (!rtwdev->dbcc_en) 103962306a36Sopenharmony_ci rtw8852a_bw_setting(rtwdev, bw, RF_PATH_B); 104062306a36Sopenharmony_ci } else { 104162306a36Sopenharmony_ci rtw8852a_bw_setting(rtwdev, bw, RF_PATH_B); 104262306a36Sopenharmony_ci } 104362306a36Sopenharmony_ci} 104462306a36Sopenharmony_ci 104562306a36Sopenharmony_cistatic void rtw8852a_spur_elimination(struct rtw89_dev *rtwdev, u8 central_ch) 104662306a36Sopenharmony_ci{ 104762306a36Sopenharmony_ci if (central_ch == 153) { 104862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL, 104962306a36Sopenharmony_ci 0x210); 105062306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL, 105162306a36Sopenharmony_ci 0x210); 105262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, B_SEG0CSI_IDX, 0x7c0); 105362306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, 105462306a36Sopenharmony_ci B_P0_NBIIDX_NOTCH_EN, 0x1); 105562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, 105662306a36Sopenharmony_ci B_P1_NBIIDX_NOTCH_EN, 0x1); 105762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN, 105862306a36Sopenharmony_ci 0x1); 105962306a36Sopenharmony_ci } else if (central_ch == 151) { 106062306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL, 106162306a36Sopenharmony_ci 0x210); 106262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL, 106362306a36Sopenharmony_ci 0x210); 106462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, B_SEG0CSI_IDX, 0x40); 106562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, 106662306a36Sopenharmony_ci B_P0_NBIIDX_NOTCH_EN, 0x1); 106762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, 106862306a36Sopenharmony_ci B_P1_NBIIDX_NOTCH_EN, 0x1); 106962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN, 107062306a36Sopenharmony_ci 0x1); 107162306a36Sopenharmony_ci } else if (central_ch == 155) { 107262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL, 107362306a36Sopenharmony_ci 0x2d0); 107462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL, 107562306a36Sopenharmony_ci 0x2d0); 107662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, B_SEG0CSI_IDX, 0x740); 107762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, 107862306a36Sopenharmony_ci B_P0_NBIIDX_NOTCH_EN, 0x1); 107962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, 108062306a36Sopenharmony_ci B_P1_NBIIDX_NOTCH_EN, 0x1); 108162306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN, 108262306a36Sopenharmony_ci 0x1); 108362306a36Sopenharmony_ci } else { 108462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, 108562306a36Sopenharmony_ci B_P0_NBIIDX_NOTCH_EN, 0x0); 108662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, 108762306a36Sopenharmony_ci B_P1_NBIIDX_NOTCH_EN, 0x0); 108862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN, 108962306a36Sopenharmony_ci 0x0); 109062306a36Sopenharmony_ci } 109162306a36Sopenharmony_ci} 109262306a36Sopenharmony_ci 109362306a36Sopenharmony_cistatic void rtw8852a_bb_reset_all(struct rtw89_dev *rtwdev, 109462306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 109562306a36Sopenharmony_ci{ 109662306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, 109762306a36Sopenharmony_ci phy_idx); 109862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, 109962306a36Sopenharmony_ci phy_idx); 110062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, 110162306a36Sopenharmony_ci phy_idx); 110262306a36Sopenharmony_ci} 110362306a36Sopenharmony_ci 110462306a36Sopenharmony_cistatic void rtw8852a_bb_reset_en(struct rtw89_dev *rtwdev, 110562306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx, bool en) 110662306a36Sopenharmony_ci{ 110762306a36Sopenharmony_ci if (en) 110862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 110962306a36Sopenharmony_ci 1, 111062306a36Sopenharmony_ci phy_idx); 111162306a36Sopenharmony_ci else 111262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 111362306a36Sopenharmony_ci 0, 111462306a36Sopenharmony_ci phy_idx); 111562306a36Sopenharmony_ci} 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_cistatic void rtw8852a_bb_reset(struct rtw89_dev *rtwdev, 111862306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 111962306a36Sopenharmony_ci{ 112062306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON); 112162306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN); 112262306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON); 112362306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN); 112462306a36Sopenharmony_ci rtw8852a_bb_reset_all(rtwdev, phy_idx); 112562306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON); 112662306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN); 112762306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON); 112862306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN); 112962306a36Sopenharmony_ci} 113062306a36Sopenharmony_ci 113162306a36Sopenharmony_cistatic void rtw8852a_bb_macid_ctrl_init(struct rtw89_dev *rtwdev, 113262306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 113362306a36Sopenharmony_ci{ 113462306a36Sopenharmony_ci u32 addr; 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci for (addr = R_AX_PWR_MACID_LMT_TABLE0; 113762306a36Sopenharmony_ci addr <= R_AX_PWR_MACID_LMT_TABLE127; addr += 4) 113862306a36Sopenharmony_ci rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, 0); 113962306a36Sopenharmony_ci} 114062306a36Sopenharmony_ci 114162306a36Sopenharmony_cistatic void rtw8852a_bb_sethw(struct rtw89_dev *rtwdev) 114262306a36Sopenharmony_ci{ 114362306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P0_EN_SOUND_WO_NDP, B_P0_EN_SOUND_WO_NDP); 114462306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P1_EN_SOUND_WO_NDP, B_P1_EN_SOUND_WO_NDP); 114562306a36Sopenharmony_ci 114662306a36Sopenharmony_ci if (rtwdev->hal.cv <= CHIP_CCV) { 114762306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_RSTB_WATCH_DOG, B_P0_RSTB_WATCH_DOG); 114862306a36Sopenharmony_ci rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_1, 0x864FA000); 114962306a36Sopenharmony_ci rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_2, 0x43F); 115062306a36Sopenharmony_ci rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_3, 0x7FFF); 115162306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_SPOOF_ASYNC_RST, B_SPOOF_ASYNC_RST); 115262306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON); 115362306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON); 115462306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_PLCP_HISTOGRAM, B_STS_PARSING_TIME); 115562306a36Sopenharmony_ci } 115662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_CFO_TRK0, B_CFO_TRK_MSK, 0x1f); 115762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_CFO_TRK1, B_CFO_TRK_MSK, 0x0c); 115862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_0); 115962306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_1); 116062306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_NDP_BRK0, B_NDP_RU_BRK); 116162306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_NDP_BRK1, B_NDP_RU_BRK); 116262306a36Sopenharmony_ci 116362306a36Sopenharmony_ci rtw8852a_bb_macid_ctrl_init(rtwdev, RTW89_PHY_0); 116462306a36Sopenharmony_ci} 116562306a36Sopenharmony_ci 116662306a36Sopenharmony_cistatic void rtw8852a_bbrst_for_rfk(struct rtw89_dev *rtwdev, 116762306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 116862306a36Sopenharmony_ci{ 116962306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN); 117062306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN); 117162306a36Sopenharmony_ci rtw8852a_bb_reset_all(rtwdev, phy_idx); 117262306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN); 117362306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN); 117462306a36Sopenharmony_ci udelay(1); 117562306a36Sopenharmony_ci} 117662306a36Sopenharmony_ci 117762306a36Sopenharmony_cistatic void rtw8852a_set_channel_bb(struct rtw89_dev *rtwdev, 117862306a36Sopenharmony_ci const struct rtw89_chan *chan, 117962306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 118062306a36Sopenharmony_ci{ 118162306a36Sopenharmony_ci bool cck_en = chan->channel <= 14; 118262306a36Sopenharmony_ci u8 pri_ch_idx = chan->pri_ch_idx; 118362306a36Sopenharmony_ci 118462306a36Sopenharmony_ci if (cck_en) 118562306a36Sopenharmony_ci rtw8852a_ctrl_sco_cck(rtwdev, chan->channel, 118662306a36Sopenharmony_ci chan->primary_channel, 118762306a36Sopenharmony_ci chan->band_width); 118862306a36Sopenharmony_ci 118962306a36Sopenharmony_ci rtw8852a_ctrl_ch(rtwdev, chan->channel, phy_idx); 119062306a36Sopenharmony_ci rtw8852a_ctrl_bw(rtwdev, pri_ch_idx, chan->band_width, phy_idx); 119162306a36Sopenharmony_ci if (cck_en) { 119262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0); 119362306a36Sopenharmony_ci } else { 119462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 1); 119562306a36Sopenharmony_ci rtw8852a_bbrst_for_rfk(rtwdev, phy_idx); 119662306a36Sopenharmony_ci } 119762306a36Sopenharmony_ci rtw8852a_spur_elimination(rtwdev, chan->channel); 119862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_MAC_PIN_SEL, B_CH_IDX_SEG0, 119962306a36Sopenharmony_ci chan->primary_channel); 120062306a36Sopenharmony_ci rtw8852a_bb_reset_all(rtwdev, phy_idx); 120162306a36Sopenharmony_ci} 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_cistatic void rtw8852a_set_channel(struct rtw89_dev *rtwdev, 120462306a36Sopenharmony_ci const struct rtw89_chan *chan, 120562306a36Sopenharmony_ci enum rtw89_mac_idx mac_idx, 120662306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 120762306a36Sopenharmony_ci{ 120862306a36Sopenharmony_ci rtw8852a_set_channel_mac(rtwdev, chan, mac_idx); 120962306a36Sopenharmony_ci rtw8852a_set_channel_bb(rtwdev, chan, phy_idx); 121062306a36Sopenharmony_ci} 121162306a36Sopenharmony_ci 121262306a36Sopenharmony_cistatic void rtw8852a_dfs_en(struct rtw89_dev *rtwdev, bool en) 121362306a36Sopenharmony_ci{ 121462306a36Sopenharmony_ci if (en) 121562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_UPD_P0, B_UPD_P0_EN, 1); 121662306a36Sopenharmony_ci else 121762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_UPD_P0, B_UPD_P0_EN, 0); 121862306a36Sopenharmony_ci} 121962306a36Sopenharmony_ci 122062306a36Sopenharmony_cistatic void rtw8852a_tssi_cont_en(struct rtw89_dev *rtwdev, bool en, 122162306a36Sopenharmony_ci enum rtw89_rf_path path) 122262306a36Sopenharmony_ci{ 122362306a36Sopenharmony_ci static const u32 tssi_trk[2] = {0x5818, 0x7818}; 122462306a36Sopenharmony_ci static const u32 ctrl_bbrst[2] = {0x58dc, 0x78dc}; 122562306a36Sopenharmony_ci 122662306a36Sopenharmony_ci if (en) { 122762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], BIT(30), 0x0); 122862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, tssi_trk[path], BIT(30), 0x0); 122962306a36Sopenharmony_ci } else { 123062306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], BIT(30), 0x1); 123162306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, tssi_trk[path], BIT(30), 0x1); 123262306a36Sopenharmony_ci } 123362306a36Sopenharmony_ci} 123462306a36Sopenharmony_ci 123562306a36Sopenharmony_cistatic void rtw8852a_tssi_cont_en_phyidx(struct rtw89_dev *rtwdev, bool en, 123662306a36Sopenharmony_ci u8 phy_idx) 123762306a36Sopenharmony_ci{ 123862306a36Sopenharmony_ci if (!rtwdev->dbcc_en) { 123962306a36Sopenharmony_ci rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_A); 124062306a36Sopenharmony_ci rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_B); 124162306a36Sopenharmony_ci } else { 124262306a36Sopenharmony_ci if (phy_idx == RTW89_PHY_0) 124362306a36Sopenharmony_ci rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_A); 124462306a36Sopenharmony_ci else 124562306a36Sopenharmony_ci rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_B); 124662306a36Sopenharmony_ci } 124762306a36Sopenharmony_ci} 124862306a36Sopenharmony_ci 124962306a36Sopenharmony_cistatic void rtw8852a_adc_en(struct rtw89_dev *rtwdev, bool en) 125062306a36Sopenharmony_ci{ 125162306a36Sopenharmony_ci if (en) 125262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 125362306a36Sopenharmony_ci 0x0); 125462306a36Sopenharmony_ci else 125562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 125662306a36Sopenharmony_ci 0xf); 125762306a36Sopenharmony_ci} 125862306a36Sopenharmony_ci 125962306a36Sopenharmony_cistatic void rtw8852a_set_channel_help(struct rtw89_dev *rtwdev, bool enter, 126062306a36Sopenharmony_ci struct rtw89_channel_help_params *p, 126162306a36Sopenharmony_ci const struct rtw89_chan *chan, 126262306a36Sopenharmony_ci enum rtw89_mac_idx mac_idx, 126362306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 126462306a36Sopenharmony_ci{ 126562306a36Sopenharmony_ci if (enter) { 126662306a36Sopenharmony_ci rtw89_chip_stop_sch_tx(rtwdev, mac_idx, &p->tx_en, 126762306a36Sopenharmony_ci RTW89_SCH_TX_SEL_ALL); 126862306a36Sopenharmony_ci rtw89_mac_cfg_ppdu_status(rtwdev, mac_idx, false); 126962306a36Sopenharmony_ci rtw8852a_dfs_en(rtwdev, false); 127062306a36Sopenharmony_ci rtw8852a_tssi_cont_en_phyidx(rtwdev, false, phy_idx); 127162306a36Sopenharmony_ci rtw8852a_adc_en(rtwdev, false); 127262306a36Sopenharmony_ci fsleep(40); 127362306a36Sopenharmony_ci rtw8852a_bb_reset_en(rtwdev, phy_idx, false); 127462306a36Sopenharmony_ci } else { 127562306a36Sopenharmony_ci rtw89_mac_cfg_ppdu_status(rtwdev, mac_idx, true); 127662306a36Sopenharmony_ci rtw8852a_adc_en(rtwdev, true); 127762306a36Sopenharmony_ci rtw8852a_dfs_en(rtwdev, true); 127862306a36Sopenharmony_ci rtw8852a_tssi_cont_en_phyidx(rtwdev, true, phy_idx); 127962306a36Sopenharmony_ci rtw8852a_bb_reset_en(rtwdev, phy_idx, true); 128062306a36Sopenharmony_ci rtw89_chip_resume_sch_tx(rtwdev, mac_idx, p->tx_en); 128162306a36Sopenharmony_ci } 128262306a36Sopenharmony_ci} 128362306a36Sopenharmony_ci 128462306a36Sopenharmony_cistatic void rtw8852a_fem_setup(struct rtw89_dev *rtwdev) 128562306a36Sopenharmony_ci{ 128662306a36Sopenharmony_ci struct rtw89_efuse *efuse = &rtwdev->efuse; 128762306a36Sopenharmony_ci 128862306a36Sopenharmony_ci switch (efuse->rfe_type) { 128962306a36Sopenharmony_ci case 11: 129062306a36Sopenharmony_ci case 12: 129162306a36Sopenharmony_ci case 17: 129262306a36Sopenharmony_ci case 18: 129362306a36Sopenharmony_ci case 51: 129462306a36Sopenharmony_ci case 53: 129562306a36Sopenharmony_ci rtwdev->fem.epa_2g = true; 129662306a36Sopenharmony_ci rtwdev->fem.elna_2g = true; 129762306a36Sopenharmony_ci fallthrough; 129862306a36Sopenharmony_ci case 9: 129962306a36Sopenharmony_ci case 10: 130062306a36Sopenharmony_ci case 15: 130162306a36Sopenharmony_ci case 16: 130262306a36Sopenharmony_ci rtwdev->fem.epa_5g = true; 130362306a36Sopenharmony_ci rtwdev->fem.elna_5g = true; 130462306a36Sopenharmony_ci break; 130562306a36Sopenharmony_ci default: 130662306a36Sopenharmony_ci break; 130762306a36Sopenharmony_ci } 130862306a36Sopenharmony_ci} 130962306a36Sopenharmony_ci 131062306a36Sopenharmony_cistatic void rtw8852a_rfk_init(struct rtw89_dev *rtwdev) 131162306a36Sopenharmony_ci{ 131262306a36Sopenharmony_ci rtwdev->is_tssi_mode[RF_PATH_A] = false; 131362306a36Sopenharmony_ci rtwdev->is_tssi_mode[RF_PATH_B] = false; 131462306a36Sopenharmony_ci 131562306a36Sopenharmony_ci rtw8852a_rck(rtwdev); 131662306a36Sopenharmony_ci rtw8852a_dack(rtwdev); 131762306a36Sopenharmony_ci rtw8852a_rx_dck(rtwdev, RTW89_PHY_0, true); 131862306a36Sopenharmony_ci} 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_cistatic void rtw8852a_rfk_channel(struct rtw89_dev *rtwdev) 132162306a36Sopenharmony_ci{ 132262306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx = RTW89_PHY_0; 132362306a36Sopenharmony_ci 132462306a36Sopenharmony_ci rtw8852a_rx_dck(rtwdev, phy_idx, true); 132562306a36Sopenharmony_ci rtw8852a_iqk(rtwdev, phy_idx); 132662306a36Sopenharmony_ci rtw8852a_tssi(rtwdev, phy_idx); 132762306a36Sopenharmony_ci rtw8852a_dpk(rtwdev, phy_idx); 132862306a36Sopenharmony_ci} 132962306a36Sopenharmony_ci 133062306a36Sopenharmony_cistatic void rtw8852a_rfk_band_changed(struct rtw89_dev *rtwdev, 133162306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 133262306a36Sopenharmony_ci{ 133362306a36Sopenharmony_ci rtw8852a_tssi_scan(rtwdev, phy_idx); 133462306a36Sopenharmony_ci} 133562306a36Sopenharmony_ci 133662306a36Sopenharmony_cistatic void rtw8852a_rfk_scan(struct rtw89_dev *rtwdev, bool start) 133762306a36Sopenharmony_ci{ 133862306a36Sopenharmony_ci rtw8852a_wifi_scan_notify(rtwdev, start, RTW89_PHY_0); 133962306a36Sopenharmony_ci} 134062306a36Sopenharmony_ci 134162306a36Sopenharmony_cistatic void rtw8852a_rfk_track(struct rtw89_dev *rtwdev) 134262306a36Sopenharmony_ci{ 134362306a36Sopenharmony_ci rtw8852a_dpk_track(rtwdev); 134462306a36Sopenharmony_ci rtw8852a_tssi_track(rtwdev); 134562306a36Sopenharmony_ci} 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_cistatic u32 rtw8852a_bb_cal_txpwr_ref(struct rtw89_dev *rtwdev, 134862306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx, s16 ref) 134962306a36Sopenharmony_ci{ 135062306a36Sopenharmony_ci s8 ofst_int = 0; 135162306a36Sopenharmony_ci u8 base_cw_0db = 0x27; 135262306a36Sopenharmony_ci u16 tssi_16dbm_cw = 0x12c; 135362306a36Sopenharmony_ci s16 pwr_s10_3 = 0; 135462306a36Sopenharmony_ci s16 rf_pwr_cw = 0; 135562306a36Sopenharmony_ci u16 bb_pwr_cw = 0; 135662306a36Sopenharmony_ci u32 pwr_cw = 0; 135762306a36Sopenharmony_ci u32 tssi_ofst_cw = 0; 135862306a36Sopenharmony_ci 135962306a36Sopenharmony_ci pwr_s10_3 = (ref << 1) + (s16)(ofst_int) + (s16)(base_cw_0db << 3); 136062306a36Sopenharmony_ci bb_pwr_cw = FIELD_GET(GENMASK(2, 0), pwr_s10_3); 136162306a36Sopenharmony_ci rf_pwr_cw = FIELD_GET(GENMASK(8, 3), pwr_s10_3); 136262306a36Sopenharmony_ci rf_pwr_cw = clamp_t(s16, rf_pwr_cw, 15, 63); 136362306a36Sopenharmony_ci pwr_cw = (rf_pwr_cw << 3) | bb_pwr_cw; 136462306a36Sopenharmony_ci 136562306a36Sopenharmony_ci tssi_ofst_cw = (u32)((s16)tssi_16dbm_cw + (ref << 1) - (16 << 3)); 136662306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, 136762306a36Sopenharmony_ci "[TXPWR] tssi_ofst_cw=%d rf_cw=0x%x bb_cw=0x%x\n", 136862306a36Sopenharmony_ci tssi_ofst_cw, rf_pwr_cw, bb_pwr_cw); 136962306a36Sopenharmony_ci 137062306a36Sopenharmony_ci return (tssi_ofst_cw << 18) | (pwr_cw << 9) | (ref & GENMASK(8, 0)); 137162306a36Sopenharmony_ci} 137262306a36Sopenharmony_ci 137362306a36Sopenharmony_cistatic 137462306a36Sopenharmony_civoid rtw8852a_set_txpwr_ul_tb_offset(struct rtw89_dev *rtwdev, 137562306a36Sopenharmony_ci s8 pw_ofst, enum rtw89_mac_idx mac_idx) 137662306a36Sopenharmony_ci{ 137762306a36Sopenharmony_ci s8 val_1t = 0; 137862306a36Sopenharmony_ci s8 val_2t = 0; 137962306a36Sopenharmony_ci u32 reg; 138062306a36Sopenharmony_ci 138162306a36Sopenharmony_ci if (pw_ofst < -16 || pw_ofst > 15) { 138262306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[ULTB] Err pwr_offset=%d\n", 138362306a36Sopenharmony_ci pw_ofst); 138462306a36Sopenharmony_ci return; 138562306a36Sopenharmony_ci } 138662306a36Sopenharmony_ci reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_CTRL, mac_idx); 138762306a36Sopenharmony_ci rtw89_write32_set(rtwdev, reg, B_AX_PWR_UL_TB_CTRL_EN); 138862306a36Sopenharmony_ci val_1t = pw_ofst; 138962306a36Sopenharmony_ci reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_1T, mac_idx); 139062306a36Sopenharmony_ci rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_1T_MASK, val_1t); 139162306a36Sopenharmony_ci val_2t = max(val_1t - 3, -16); 139262306a36Sopenharmony_ci reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_2T, mac_idx); 139362306a36Sopenharmony_ci rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_2T_MASK, val_2t); 139462306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[ULTB] Set TB pwr_offset=(%d, %d)\n", 139562306a36Sopenharmony_ci val_1t, val_2t); 139662306a36Sopenharmony_ci} 139762306a36Sopenharmony_ci 139862306a36Sopenharmony_cistatic void rtw8852a_set_txpwr_ref(struct rtw89_dev *rtwdev, 139962306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 140062306a36Sopenharmony_ci{ 140162306a36Sopenharmony_ci static const u32 addr[RF_PATH_NUM_8852A] = {0x5800, 0x7800}; 140262306a36Sopenharmony_ci const u32 mask = 0x7FFFFFF; 140362306a36Sopenharmony_ci const u8 ofst_ofdm = 0x4; 140462306a36Sopenharmony_ci const u8 ofst_cck = 0x8; 140562306a36Sopenharmony_ci s16 ref_ofdm = 0; 140662306a36Sopenharmony_ci s16 ref_cck = 0; 140762306a36Sopenharmony_ci u32 val; 140862306a36Sopenharmony_ci u8 i; 140962306a36Sopenharmony_ci 141062306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set txpwr reference\n"); 141162306a36Sopenharmony_ci 141262306a36Sopenharmony_ci rtw89_mac_txpwr_write32_mask(rtwdev, phy_idx, R_AX_PWR_RATE_CTRL, 141362306a36Sopenharmony_ci GENMASK(27, 10), 0x0); 141462306a36Sopenharmony_ci 141562306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb ofdm txpwr ref\n"); 141662306a36Sopenharmony_ci val = rtw8852a_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_ofdm); 141762306a36Sopenharmony_ci 141862306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) 141962306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_ofdm, mask, val, 142062306a36Sopenharmony_ci phy_idx); 142162306a36Sopenharmony_ci 142262306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb cck txpwr ref\n"); 142362306a36Sopenharmony_ci val = rtw8852a_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_cck); 142462306a36Sopenharmony_ci 142562306a36Sopenharmony_ci for (i = 0; i < RF_PATH_NUM_8852A; i++) 142662306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_cck, mask, val, 142762306a36Sopenharmony_ci phy_idx); 142862306a36Sopenharmony_ci} 142962306a36Sopenharmony_ci 143062306a36Sopenharmony_cistatic void rtw8852a_set_txpwr(struct rtw89_dev *rtwdev, 143162306a36Sopenharmony_ci const struct rtw89_chan *chan, 143262306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 143362306a36Sopenharmony_ci{ 143462306a36Sopenharmony_ci rtw89_phy_set_txpwr_byrate(rtwdev, chan, phy_idx); 143562306a36Sopenharmony_ci rtw89_phy_set_txpwr_offset(rtwdev, chan, phy_idx); 143662306a36Sopenharmony_ci rtw89_phy_set_txpwr_limit(rtwdev, chan, phy_idx); 143762306a36Sopenharmony_ci rtw89_phy_set_txpwr_limit_ru(rtwdev, chan, phy_idx); 143862306a36Sopenharmony_ci} 143962306a36Sopenharmony_ci 144062306a36Sopenharmony_cistatic void rtw8852a_set_txpwr_ctrl(struct rtw89_dev *rtwdev, 144162306a36Sopenharmony_ci enum rtw89_phy_idx phy_idx) 144262306a36Sopenharmony_ci{ 144362306a36Sopenharmony_ci rtw8852a_set_txpwr_ref(rtwdev, phy_idx); 144462306a36Sopenharmony_ci} 144562306a36Sopenharmony_ci 144662306a36Sopenharmony_cistatic int 144762306a36Sopenharmony_cirtw8852a_init_txpwr_unit(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx) 144862306a36Sopenharmony_ci{ 144962306a36Sopenharmony_ci int ret; 145062306a36Sopenharmony_ci 145162306a36Sopenharmony_ci ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL2, 0x07763333); 145262306a36Sopenharmony_ci if (ret) 145362306a36Sopenharmony_ci return ret; 145462306a36Sopenharmony_ci 145562306a36Sopenharmony_ci ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_COEXT_CTRL, 0x01ebf004); 145662306a36Sopenharmony_ci if (ret) 145762306a36Sopenharmony_ci return ret; 145862306a36Sopenharmony_ci 145962306a36Sopenharmony_ci ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL0, 0x0002f8ff); 146062306a36Sopenharmony_ci if (ret) 146162306a36Sopenharmony_ci return ret; 146262306a36Sopenharmony_ci 146362306a36Sopenharmony_ci return 0; 146462306a36Sopenharmony_ci} 146562306a36Sopenharmony_ci 146662306a36Sopenharmony_civoid rtw8852a_bb_set_plcp_tx(struct rtw89_dev *rtwdev) 146762306a36Sopenharmony_ci{ 146862306a36Sopenharmony_ci u8 i = 0; 146962306a36Sopenharmony_ci u32 addr, val; 147062306a36Sopenharmony_ci 147162306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(rtw8852a_pmac_ht20_mcs7_tbl); i++) { 147262306a36Sopenharmony_ci addr = rtw8852a_pmac_ht20_mcs7_tbl[i].addr; 147362306a36Sopenharmony_ci val = rtw8852a_pmac_ht20_mcs7_tbl[i].data; 147462306a36Sopenharmony_ci rtw89_phy_write32(rtwdev, addr, val); 147562306a36Sopenharmony_ci } 147662306a36Sopenharmony_ci} 147762306a36Sopenharmony_ci 147862306a36Sopenharmony_cistatic void rtw8852a_stop_pmac_tx(struct rtw89_dev *rtwdev, 147962306a36Sopenharmony_ci struct rtw8852a_bb_pmac_info *tx_info, 148062306a36Sopenharmony_ci enum rtw89_phy_idx idx) 148162306a36Sopenharmony_ci{ 148262306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Stop Tx"); 148362306a36Sopenharmony_ci if (tx_info->mode == CONT_TX) 148462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 0, 148562306a36Sopenharmony_ci idx); 148662306a36Sopenharmony_ci else if (tx_info->mode == PKTS_TX) 148762306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 0, 148862306a36Sopenharmony_ci idx); 148962306a36Sopenharmony_ci} 149062306a36Sopenharmony_ci 149162306a36Sopenharmony_cistatic void rtw8852a_start_pmac_tx(struct rtw89_dev *rtwdev, 149262306a36Sopenharmony_ci struct rtw8852a_bb_pmac_info *tx_info, 149362306a36Sopenharmony_ci enum rtw89_phy_idx idx) 149462306a36Sopenharmony_ci{ 149562306a36Sopenharmony_ci enum rtw8852a_pmac_mode mode = tx_info->mode; 149662306a36Sopenharmony_ci u32 pkt_cnt = tx_info->tx_cnt; 149762306a36Sopenharmony_ci u16 period = tx_info->period; 149862306a36Sopenharmony_ci 149962306a36Sopenharmony_ci if (mode == CONT_TX && !tx_info->is_cck) { 150062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 1, 150162306a36Sopenharmony_ci idx); 150262306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CTx Start"); 150362306a36Sopenharmony_ci } else if (mode == PKTS_TX) { 150462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 1, 150562306a36Sopenharmony_ci idx); 150662306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, 150762306a36Sopenharmony_ci B_PMAC_TX_PRD_MSK, period, idx); 150862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CNT, B_PMAC_TX_CNT_MSK, 150962306a36Sopenharmony_ci pkt_cnt, idx); 151062306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC PTx Start"); 151162306a36Sopenharmony_ci } 151262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 1, idx); 151362306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 0, idx); 151462306a36Sopenharmony_ci} 151562306a36Sopenharmony_ci 151662306a36Sopenharmony_civoid rtw8852a_bb_set_pmac_tx(struct rtw89_dev *rtwdev, 151762306a36Sopenharmony_ci struct rtw8852a_bb_pmac_info *tx_info, 151862306a36Sopenharmony_ci enum rtw89_phy_idx idx) 151962306a36Sopenharmony_ci{ 152062306a36Sopenharmony_ci const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0); 152162306a36Sopenharmony_ci 152262306a36Sopenharmony_ci if (!tx_info->en_pmac_tx) { 152362306a36Sopenharmony_ci rtw8852a_stop_pmac_tx(rtwdev, tx_info, idx); 152462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0, idx); 152562306a36Sopenharmony_ci if (chan->band_type == RTW89_BAND_2G) 152662306a36Sopenharmony_ci rtw89_phy_write32_clr(rtwdev, R_RXCCA, B_RXCCA_DIS); 152762306a36Sopenharmony_ci return; 152862306a36Sopenharmony_ci } 152962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Tx Enable"); 153062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 1, idx); 153162306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 1, idx); 153262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0x3f, 153362306a36Sopenharmony_ci idx); 153462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, idx); 153562306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 1, idx); 153662306a36Sopenharmony_ci rtw89_phy_write32_set(rtwdev, R_RXCCA, B_RXCCA_DIS); 153762306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, idx); 153862306a36Sopenharmony_ci rtw8852a_start_pmac_tx(rtwdev, tx_info, idx); 153962306a36Sopenharmony_ci} 154062306a36Sopenharmony_ci 154162306a36Sopenharmony_civoid rtw8852a_bb_set_pmac_pkt_tx(struct rtw89_dev *rtwdev, u8 enable, 154262306a36Sopenharmony_ci u16 tx_cnt, u16 period, u16 tx_time, 154362306a36Sopenharmony_ci enum rtw89_phy_idx idx) 154462306a36Sopenharmony_ci{ 154562306a36Sopenharmony_ci struct rtw8852a_bb_pmac_info tx_info = {0}; 154662306a36Sopenharmony_ci 154762306a36Sopenharmony_ci tx_info.en_pmac_tx = enable; 154862306a36Sopenharmony_ci tx_info.is_cck = 0; 154962306a36Sopenharmony_ci tx_info.mode = PKTS_TX; 155062306a36Sopenharmony_ci tx_info.tx_cnt = tx_cnt; 155162306a36Sopenharmony_ci tx_info.period = period; 155262306a36Sopenharmony_ci tx_info.tx_time = tx_time; 155362306a36Sopenharmony_ci rtw8852a_bb_set_pmac_tx(rtwdev, &tx_info, idx); 155462306a36Sopenharmony_ci} 155562306a36Sopenharmony_ci 155662306a36Sopenharmony_civoid rtw8852a_bb_set_power(struct rtw89_dev *rtwdev, s16 pwr_dbm, 155762306a36Sopenharmony_ci enum rtw89_phy_idx idx) 155862306a36Sopenharmony_ci{ 155962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx PWR = %d", pwr_dbm); 156062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 1, idx); 156162306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_TXPWR, B_TXPWR_MSK, pwr_dbm, idx); 156262306a36Sopenharmony_ci} 156362306a36Sopenharmony_ci 156462306a36Sopenharmony_civoid rtw8852a_bb_cfg_tx_path(struct rtw89_dev *rtwdev, u8 tx_path) 156562306a36Sopenharmony_ci{ 156662306a36Sopenharmony_ci u32 rst_mask0 = 0; 156762306a36Sopenharmony_ci u32 rst_mask1 = 0; 156862306a36Sopenharmony_ci 156962306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 7, RTW89_PHY_0); 157062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 7, RTW89_PHY_1); 157162306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx Path = %d", tx_path); 157262306a36Sopenharmony_ci if (!rtwdev->dbcc_en) { 157362306a36Sopenharmony_ci if (tx_path == RF_PATH_A) { 157462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, 157562306a36Sopenharmony_ci B_TXPATH_SEL_MSK, 1); 157662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, 157762306a36Sopenharmony_ci B_TXNSS_MAP_MSK, 0); 157862306a36Sopenharmony_ci } else if (tx_path == RF_PATH_B) { 157962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, 158062306a36Sopenharmony_ci B_TXPATH_SEL_MSK, 2); 158162306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, 158262306a36Sopenharmony_ci B_TXNSS_MAP_MSK, 0); 158362306a36Sopenharmony_ci } else if (tx_path == RF_PATH_AB) { 158462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, 158562306a36Sopenharmony_ci B_TXPATH_SEL_MSK, 3); 158662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, 158762306a36Sopenharmony_ci B_TXNSS_MAP_MSK, 4); 158862306a36Sopenharmony_ci } else { 158962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Error Tx Path"); 159062306a36Sopenharmony_ci } 159162306a36Sopenharmony_ci } else { 159262306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, 159362306a36Sopenharmony_ci 1); 159462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, 2, 159562306a36Sopenharmony_ci RTW89_PHY_1); 159662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 159762306a36Sopenharmony_ci 0); 159862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 4, 159962306a36Sopenharmony_ci RTW89_PHY_1); 160062306a36Sopenharmony_ci } 160162306a36Sopenharmony_ci rst_mask0 = B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI; 160262306a36Sopenharmony_ci rst_mask1 = B_P1_TXPW_RSTB_MANON | B_P1_TXPW_RSTB_TSSI; 160362306a36Sopenharmony_ci if (tx_path == RF_PATH_A) { 160462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 1); 160562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 3); 160662306a36Sopenharmony_ci } else { 160762306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 1); 160862306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 3); 160962306a36Sopenharmony_ci } 161062306a36Sopenharmony_ci} 161162306a36Sopenharmony_ci 161262306a36Sopenharmony_civoid rtw8852a_bb_tx_mode_switch(struct rtw89_dev *rtwdev, 161362306a36Sopenharmony_ci enum rtw89_phy_idx idx, u8 mode) 161462306a36Sopenharmony_ci{ 161562306a36Sopenharmony_ci if (mode != 0) 161662306a36Sopenharmony_ci return; 161762306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Tx mode switch"); 161862306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 0, idx); 161962306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 0, idx); 162062306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0, idx); 162162306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_PMAC_RXMOD, B_PMAC_RXMOD_MSK, 0, idx); 162262306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_DPD_EN, 0, idx); 162362306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0, idx); 162462306a36Sopenharmony_ci rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 0, idx); 162562306a36Sopenharmony_ci} 162662306a36Sopenharmony_ci 162762306a36Sopenharmony_cistatic void rtw8852a_bb_ctrl_btc_preagc(struct rtw89_dev *rtwdev, bool bt_en) 162862306a36Sopenharmony_ci{ 162962306a36Sopenharmony_ci rtw89_phy_write_reg3_tbl(rtwdev, bt_en ? &rtw8852a_btc_preagc_en_defs_tbl : 163062306a36Sopenharmony_ci &rtw8852a_btc_preagc_dis_defs_tbl); 163162306a36Sopenharmony_ci} 163262306a36Sopenharmony_ci 163362306a36Sopenharmony_cistatic u8 rtw8852a_get_thermal(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path) 163462306a36Sopenharmony_ci{ 163562306a36Sopenharmony_ci if (rtwdev->is_tssi_mode[rf_path]) { 163662306a36Sopenharmony_ci u32 addr = 0x1c10 + (rf_path << 13); 163762306a36Sopenharmony_ci 163862306a36Sopenharmony_ci return (u8)rtw89_phy_read32_mask(rtwdev, addr, 0x3F000000); 163962306a36Sopenharmony_ci } 164062306a36Sopenharmony_ci 164162306a36Sopenharmony_ci rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1); 164262306a36Sopenharmony_ci rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x0); 164362306a36Sopenharmony_ci rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1); 164462306a36Sopenharmony_ci 164562306a36Sopenharmony_ci fsleep(200); 164662306a36Sopenharmony_ci 164762306a36Sopenharmony_ci return (u8)rtw89_read_rf(rtwdev, rf_path, RR_TM, RR_TM_VAL); 164862306a36Sopenharmony_ci} 164962306a36Sopenharmony_ci 165062306a36Sopenharmony_cistatic void rtw8852a_btc_set_rfe(struct rtw89_dev *rtwdev) 165162306a36Sopenharmony_ci{ 165262306a36Sopenharmony_ci struct rtw89_btc *btc = &rtwdev->btc; 165362306a36Sopenharmony_ci struct rtw89_btc_module *module = &btc->mdinfo; 165462306a36Sopenharmony_ci 165562306a36Sopenharmony_ci module->rfe_type = rtwdev->efuse.rfe_type; 165662306a36Sopenharmony_ci module->cv = rtwdev->hal.cv; 165762306a36Sopenharmony_ci module->bt_solo = 0; 165862306a36Sopenharmony_ci module->switch_type = BTC_SWITCH_INTERNAL; 165962306a36Sopenharmony_ci 166062306a36Sopenharmony_ci if (module->rfe_type > 0) 166162306a36Sopenharmony_ci module->ant.num = (module->rfe_type % 2 ? 2 : 3); 166262306a36Sopenharmony_ci else 166362306a36Sopenharmony_ci module->ant.num = 2; 166462306a36Sopenharmony_ci 166562306a36Sopenharmony_ci module->ant.diversity = 0; 166662306a36Sopenharmony_ci module->ant.isolation = 10; 166762306a36Sopenharmony_ci 166862306a36Sopenharmony_ci if (module->ant.num == 3) { 166962306a36Sopenharmony_ci module->ant.type = BTC_ANT_DEDICATED; 167062306a36Sopenharmony_ci module->bt_pos = BTC_BT_ALONE; 167162306a36Sopenharmony_ci } else { 167262306a36Sopenharmony_ci module->ant.type = BTC_ANT_SHARED; 167362306a36Sopenharmony_ci module->bt_pos = BTC_BT_BTG; 167462306a36Sopenharmony_ci } 167562306a36Sopenharmony_ci} 167662306a36Sopenharmony_ci 167762306a36Sopenharmony_cistatic 167862306a36Sopenharmony_civoid rtw8852a_set_trx_mask(struct rtw89_dev *rtwdev, u8 path, u8 group, u32 val) 167962306a36Sopenharmony_ci{ 168062306a36Sopenharmony_ci rtw89_write_rf(rtwdev, path, RR_LUTWE, 0xfffff, 0x20000); 168162306a36Sopenharmony_ci rtw89_write_rf(rtwdev, path, RR_LUTWA, 0xfffff, group); 168262306a36Sopenharmony_ci rtw89_write_rf(rtwdev, path, RR_LUTWD0, 0xfffff, val); 168362306a36Sopenharmony_ci rtw89_write_rf(rtwdev, path, RR_LUTWE, 0xfffff, 0x0); 168462306a36Sopenharmony_ci} 168562306a36Sopenharmony_ci 168662306a36Sopenharmony_cistatic void rtw8852a_ctrl_btg(struct rtw89_dev *rtwdev, bool btg) 168762306a36Sopenharmony_ci{ 168862306a36Sopenharmony_ci if (btg) { 168962306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG, B_PATH0_BTG_SHEN, 0x1); 169062306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG, B_PATH1_BTG_SHEN, 0x3); 169162306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0x0); 169262306a36Sopenharmony_ci } else { 169362306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG, B_PATH0_BTG_SHEN, 0x0); 169462306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG, B_PATH1_BTG_SHEN, 0x0); 169562306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0xf); 169662306a36Sopenharmony_ci rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P2, 0x4); 169762306a36Sopenharmony_ci } 169862306a36Sopenharmony_ci} 169962306a36Sopenharmony_ci 170062306a36Sopenharmony_cistatic void rtw8852a_btc_init_cfg(struct rtw89_dev *rtwdev) 170162306a36Sopenharmony_ci{ 170262306a36Sopenharmony_ci struct rtw89_btc *btc = &rtwdev->btc; 170362306a36Sopenharmony_ci struct rtw89_btc_module *module = &btc->mdinfo; 170462306a36Sopenharmony_ci const struct rtw89_chip_info *chip = rtwdev->chip; 170562306a36Sopenharmony_ci const struct rtw89_mac_ax_coex coex_params = { 170662306a36Sopenharmony_ci .pta_mode = RTW89_MAC_AX_COEX_RTK_MODE, 170762306a36Sopenharmony_ci .direction = RTW89_MAC_AX_COEX_INNER, 170862306a36Sopenharmony_ci }; 170962306a36Sopenharmony_ci 171062306a36Sopenharmony_ci /* PTA init */ 171162306a36Sopenharmony_ci rtw89_mac_coex_init(rtwdev, &coex_params); 171262306a36Sopenharmony_ci 171362306a36Sopenharmony_ci /* set WL Tx response = Hi-Pri */ 171462306a36Sopenharmony_ci chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_TX_RESP, true); 171562306a36Sopenharmony_ci chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_BEACON, true); 171662306a36Sopenharmony_ci 171762306a36Sopenharmony_ci /* set rf gnt debug off */ 171862306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_A, RR_WLSEL, 0xfffff, 0x0); 171962306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_WLSEL, 0xfffff, 0x0); 172062306a36Sopenharmony_ci 172162306a36Sopenharmony_ci /* set WL Tx thru in TRX mask table if GNT_WL = 0 && BT_S1 = ss group */ 172262306a36Sopenharmony_ci if (module->ant.type == BTC_ANT_SHARED) { 172362306a36Sopenharmony_ci rtw8852a_set_trx_mask(rtwdev, 172462306a36Sopenharmony_ci RF_PATH_A, BTC_BT_SS_GROUP, 0x5ff); 172562306a36Sopenharmony_ci rtw8852a_set_trx_mask(rtwdev, 172662306a36Sopenharmony_ci RF_PATH_B, BTC_BT_SS_GROUP, 0x5ff); 172762306a36Sopenharmony_ci /* set path-A(S0) Tx/Rx no-mask if GNT_WL=0 && BT_S1=tx group */ 172862306a36Sopenharmony_ci rtw8852a_set_trx_mask(rtwdev, 172962306a36Sopenharmony_ci RF_PATH_A, BTC_BT_TX_GROUP, 0x5ff); 173062306a36Sopenharmony_ci } else { /* set WL Tx stb if GNT_WL = 0 && BT_S1 = ss group for 3-ant */ 173162306a36Sopenharmony_ci rtw8852a_set_trx_mask(rtwdev, 173262306a36Sopenharmony_ci RF_PATH_A, BTC_BT_SS_GROUP, 0x5df); 173362306a36Sopenharmony_ci rtw8852a_set_trx_mask(rtwdev, 173462306a36Sopenharmony_ci RF_PATH_B, BTC_BT_SS_GROUP, 0x5df); 173562306a36Sopenharmony_ci } 173662306a36Sopenharmony_ci 173762306a36Sopenharmony_ci /* set PTA break table */ 173862306a36Sopenharmony_ci rtw89_write32(rtwdev, R_BTC_BREAK_TABLE, BTC_BREAK_PARAM); 173962306a36Sopenharmony_ci 174062306a36Sopenharmony_ci /* enable BT counter 0xda40[16,2] = 2b'11 */ 174162306a36Sopenharmony_ci rtw89_write32_set(rtwdev, 174262306a36Sopenharmony_ci R_AX_CSR_MODE, B_AX_BT_CNT_RST | B_AX_STATIS_BT_EN); 174362306a36Sopenharmony_ci btc->cx.wl.status.map.init_ok = true; 174462306a36Sopenharmony_ci} 174562306a36Sopenharmony_ci 174662306a36Sopenharmony_cistatic 174762306a36Sopenharmony_civoid rtw8852a_btc_set_wl_pri(struct rtw89_dev *rtwdev, u8 map, bool state) 174862306a36Sopenharmony_ci{ 174962306a36Sopenharmony_ci u32 bitmap = 0; 175062306a36Sopenharmony_ci u32 reg = 0; 175162306a36Sopenharmony_ci 175262306a36Sopenharmony_ci switch (map) { 175362306a36Sopenharmony_ci case BTC_PRI_MASK_TX_RESP: 175462306a36Sopenharmony_ci reg = R_BTC_BT_COEX_MSK_TABLE; 175562306a36Sopenharmony_ci bitmap = B_BTC_PRI_MASK_TX_RESP_V1; 175662306a36Sopenharmony_ci break; 175762306a36Sopenharmony_ci case BTC_PRI_MASK_BEACON: 175862306a36Sopenharmony_ci reg = R_AX_WL_PRI_MSK; 175962306a36Sopenharmony_ci bitmap = B_AX_PTA_WL_PRI_MASK_BCNQ; 176062306a36Sopenharmony_ci break; 176162306a36Sopenharmony_ci default: 176262306a36Sopenharmony_ci return; 176362306a36Sopenharmony_ci } 176462306a36Sopenharmony_ci 176562306a36Sopenharmony_ci if (state) 176662306a36Sopenharmony_ci rtw89_write32_set(rtwdev, reg, bitmap); 176762306a36Sopenharmony_ci else 176862306a36Sopenharmony_ci rtw89_write32_clr(rtwdev, reg, bitmap); 176962306a36Sopenharmony_ci} 177062306a36Sopenharmony_ci 177162306a36Sopenharmony_cistatic inline u32 __btc_ctrl_val_all_time(u32 ctrl) 177262306a36Sopenharmony_ci{ 177362306a36Sopenharmony_ci return FIELD_GET(GENMASK(15, 0), ctrl); 177462306a36Sopenharmony_ci} 177562306a36Sopenharmony_ci 177662306a36Sopenharmony_cistatic inline u32 __btc_ctrl_rst_all_time(u32 cur) 177762306a36Sopenharmony_ci{ 177862306a36Sopenharmony_ci return cur & ~B_AX_FORCE_PWR_BY_RATE_EN; 177962306a36Sopenharmony_ci} 178062306a36Sopenharmony_ci 178162306a36Sopenharmony_cistatic inline u32 __btc_ctrl_gen_all_time(u32 cur, u32 val) 178262306a36Sopenharmony_ci{ 178362306a36Sopenharmony_ci u32 hv = cur & ~B_AX_FORCE_PWR_BY_RATE_VALUE_MASK; 178462306a36Sopenharmony_ci u32 lv = val & B_AX_FORCE_PWR_BY_RATE_VALUE_MASK; 178562306a36Sopenharmony_ci 178662306a36Sopenharmony_ci return hv | lv | B_AX_FORCE_PWR_BY_RATE_EN; 178762306a36Sopenharmony_ci} 178862306a36Sopenharmony_ci 178962306a36Sopenharmony_cistatic inline u32 __btc_ctrl_val_gnt_bt(u32 ctrl) 179062306a36Sopenharmony_ci{ 179162306a36Sopenharmony_ci return FIELD_GET(GENMASK(31, 16), ctrl); 179262306a36Sopenharmony_ci} 179362306a36Sopenharmony_ci 179462306a36Sopenharmony_cistatic inline u32 __btc_ctrl_rst_gnt_bt(u32 cur) 179562306a36Sopenharmony_ci{ 179662306a36Sopenharmony_ci return cur & ~B_AX_TXAGC_BT_EN; 179762306a36Sopenharmony_ci} 179862306a36Sopenharmony_ci 179962306a36Sopenharmony_cistatic inline u32 __btc_ctrl_gen_gnt_bt(u32 cur, u32 val) 180062306a36Sopenharmony_ci{ 180162306a36Sopenharmony_ci u32 ov = cur & ~B_AX_TXAGC_BT_MASK; 180262306a36Sopenharmony_ci u32 iv = FIELD_PREP(B_AX_TXAGC_BT_MASK, val); 180362306a36Sopenharmony_ci 180462306a36Sopenharmony_ci return ov | iv | B_AX_TXAGC_BT_EN; 180562306a36Sopenharmony_ci} 180662306a36Sopenharmony_ci 180762306a36Sopenharmony_cistatic void 180862306a36Sopenharmony_cirtw8852a_btc_set_wl_txpwr_ctrl(struct rtw89_dev *rtwdev, u32 txpwr_val) 180962306a36Sopenharmony_ci{ 181062306a36Sopenharmony_ci const u32 __btc_cr_all_time = R_AX_PWR_RATE_CTRL; 181162306a36Sopenharmony_ci const u32 __btc_cr_gnt_bt = R_AX_PWR_COEXT_CTRL; 181262306a36Sopenharmony_ci 181362306a36Sopenharmony_ci#define __do_clr(_chk) ((_chk) == GENMASK(15, 0)) 181462306a36Sopenharmony_ci#define __handle(_case) \ 181562306a36Sopenharmony_ci do { \ 181662306a36Sopenharmony_ci const u32 _reg = __btc_cr_ ## _case; \ 181762306a36Sopenharmony_ci u32 _val = __btc_ctrl_val_ ## _case(txpwr_val); \ 181862306a36Sopenharmony_ci u32 _cur, _wrt; \ 181962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, \ 182062306a36Sopenharmony_ci "btc ctrl %s: 0x%x\n", #_case, _val); \ 182162306a36Sopenharmony_ci if (rtw89_mac_txpwr_read32(rtwdev, RTW89_PHY_0, _reg, &_cur))\ 182262306a36Sopenharmony_ci break; \ 182362306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, \ 182462306a36Sopenharmony_ci "btc ctrl ori 0x%x: 0x%x\n", _reg, _cur); \ 182562306a36Sopenharmony_ci _wrt = __do_clr(_val) ? \ 182662306a36Sopenharmony_ci __btc_ctrl_rst_ ## _case(_cur) : \ 182762306a36Sopenharmony_ci __btc_ctrl_gen_ ## _case(_cur, _val); \ 182862306a36Sopenharmony_ci rtw89_mac_txpwr_write32(rtwdev, RTW89_PHY_0, _reg, _wrt);\ 182962306a36Sopenharmony_ci rtw89_debug(rtwdev, RTW89_DBG_TXPWR, \ 183062306a36Sopenharmony_ci "btc ctrl set 0x%x: 0x%x\n", _reg, _wrt); \ 183162306a36Sopenharmony_ci } while (0) 183262306a36Sopenharmony_ci 183362306a36Sopenharmony_ci __handle(all_time); 183462306a36Sopenharmony_ci __handle(gnt_bt); 183562306a36Sopenharmony_ci 183662306a36Sopenharmony_ci#undef __handle 183762306a36Sopenharmony_ci#undef __do_clr 183862306a36Sopenharmony_ci} 183962306a36Sopenharmony_ci 184062306a36Sopenharmony_cistatic 184162306a36Sopenharmony_cis8 rtw8852a_btc_get_bt_rssi(struct rtw89_dev *rtwdev, s8 val) 184262306a36Sopenharmony_ci{ 184362306a36Sopenharmony_ci /* +6 for compensate offset */ 184462306a36Sopenharmony_ci return clamp_t(s8, val + 6, -100, 0) + 100; 184562306a36Sopenharmony_ci} 184662306a36Sopenharmony_ci 184762306a36Sopenharmony_cistatic struct rtw89_btc_rf_trx_para rtw89_btc_8852a_rf_ul[] = { 184862306a36Sopenharmony_ci {255, 0, 0, 7}, /* 0 -> original */ 184962306a36Sopenharmony_ci {255, 2, 0, 7}, /* 1 -> for BT-connected ACI issue && BTG co-rx */ 185062306a36Sopenharmony_ci {255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */ 185162306a36Sopenharmony_ci {255, 0, 0, 7}, /* 3- >reserved for shared-antenna */ 185262306a36Sopenharmony_ci {255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */ 185362306a36Sopenharmony_ci {255, 0, 0, 7}, /* the below id is for non-shared-antenna free-run */ 185462306a36Sopenharmony_ci {6, 1, 0, 7}, 185562306a36Sopenharmony_ci {13, 1, 0, 7}, 185662306a36Sopenharmony_ci {13, 1, 0, 7} 185762306a36Sopenharmony_ci}; 185862306a36Sopenharmony_ci 185962306a36Sopenharmony_cistatic struct rtw89_btc_rf_trx_para rtw89_btc_8852a_rf_dl[] = { 186062306a36Sopenharmony_ci {255, 0, 0, 7}, /* 0 -> original */ 186162306a36Sopenharmony_ci {255, 2, 0, 7}, /* 1 -> reserved for shared-antenna */ 186262306a36Sopenharmony_ci {255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */ 186362306a36Sopenharmony_ci {255, 0, 0, 7}, /* 3- >reserved for shared-antenna */ 186462306a36Sopenharmony_ci {255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */ 186562306a36Sopenharmony_ci {255, 0, 0, 7}, /* the below id is for non-shared-antenna free-run */ 186662306a36Sopenharmony_ci {255, 1, 0, 7}, 186762306a36Sopenharmony_ci {255, 1, 0, 7}, 186862306a36Sopenharmony_ci {255, 1, 0, 7} 186962306a36Sopenharmony_ci}; 187062306a36Sopenharmony_ci 187162306a36Sopenharmony_cistatic const 187262306a36Sopenharmony_ciu8 rtw89_btc_8852a_wl_rssi_thres[BTC_WL_RSSI_THMAX] = {60, 50, 40, 30}; 187362306a36Sopenharmony_cistatic const 187462306a36Sopenharmony_ciu8 rtw89_btc_8852a_bt_rssi_thres[BTC_BT_RSSI_THMAX] = {40, 36, 31, 28}; 187562306a36Sopenharmony_ci 187662306a36Sopenharmony_cistatic struct rtw89_btc_fbtc_mreg rtw89_btc_8852a_mon_reg[] = { 187762306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda24), 187862306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda28), 187962306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda2c), 188062306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda30), 188162306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda4c), 188262306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda10), 188362306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda20), 188462306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda34), 188562306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xcef4), 188662306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0x8424), 188762306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x980), 188862306a36Sopenharmony_ci RTW89_DEF_FBTC_MREG(REG_BT_MODEM, 4, 0x178), 188962306a36Sopenharmony_ci}; 189062306a36Sopenharmony_ci 189162306a36Sopenharmony_cistatic 189262306a36Sopenharmony_civoid rtw8852a_btc_update_bt_cnt(struct rtw89_dev *rtwdev) 189362306a36Sopenharmony_ci{ 189462306a36Sopenharmony_ci struct rtw89_btc *btc = &rtwdev->btc; 189562306a36Sopenharmony_ci const struct rtw89_btc_ver *ver = btc->ver; 189662306a36Sopenharmony_ci struct rtw89_btc_cx *cx = &btc->cx; 189762306a36Sopenharmony_ci u32 val; 189862306a36Sopenharmony_ci 189962306a36Sopenharmony_ci if (ver->fcxbtcrpt != 1) 190062306a36Sopenharmony_ci return; 190162306a36Sopenharmony_ci 190262306a36Sopenharmony_ci val = rtw89_read32(rtwdev, R_AX_BT_STAST_HIGH); 190362306a36Sopenharmony_ci cx->cnt_bt[BTC_BCNT_HIPRI_TX] = FIELD_GET(B_AX_STATIS_BT_HI_TX_MASK, val); 190462306a36Sopenharmony_ci cx->cnt_bt[BTC_BCNT_HIPRI_RX] = FIELD_GET(B_AX_STATIS_BT_HI_RX_MASK, val); 190562306a36Sopenharmony_ci 190662306a36Sopenharmony_ci val = rtw89_read32(rtwdev, R_AX_BT_STAST_LOW); 190762306a36Sopenharmony_ci cx->cnt_bt[BTC_BCNT_LOPRI_TX] = FIELD_GET(B_AX_STATIS_BT_LO_TX_1_MASK, val); 190862306a36Sopenharmony_ci cx->cnt_bt[BTC_BCNT_LOPRI_RX] = FIELD_GET(B_AX_STATIS_BT_LO_RX_1_MASK, val); 190962306a36Sopenharmony_ci 191062306a36Sopenharmony_ci /* clock-gate off before reset counter*/ 191162306a36Sopenharmony_ci rtw89_write32_set(rtwdev, R_AX_BTC_CFG, B_AX_DIS_BTC_CLK_G); 191262306a36Sopenharmony_ci rtw89_write32_clr(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST); 191362306a36Sopenharmony_ci rtw89_write32_set(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST); 191462306a36Sopenharmony_ci rtw89_write32_clr(rtwdev, R_AX_BTC_CFG, B_AX_DIS_BTC_CLK_G); 191562306a36Sopenharmony_ci} 191662306a36Sopenharmony_ci 191762306a36Sopenharmony_cistatic 191862306a36Sopenharmony_civoid rtw8852a_btc_wl_s1_standby(struct rtw89_dev *rtwdev, bool state) 191962306a36Sopenharmony_ci{ 192062306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x80000); 192162306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x1); 192262306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD1, RFREG_MASK, 0x1); 192362306a36Sopenharmony_ci 192462306a36Sopenharmony_ci /* set WL standby = Rx for GNT_BT_Tx = 1->0 settle issue */ 192562306a36Sopenharmony_ci if (state) 192662306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, 192762306a36Sopenharmony_ci RFREG_MASK, 0xa2d7c); 192862306a36Sopenharmony_ci else 192962306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, 193062306a36Sopenharmony_ci RFREG_MASK, 0xa2020); 193162306a36Sopenharmony_ci 193262306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0); 193362306a36Sopenharmony_ci} 193462306a36Sopenharmony_ci 193562306a36Sopenharmony_cistatic void rtw8852a_set_wl_lna2(struct rtw89_dev *rtwdev, u8 level) 193662306a36Sopenharmony_ci{ 193762306a36Sopenharmony_ci /* level=0 Default: TIA 1/0= (LNA2,TIAN6) = (7,1)/(5,1) = 21dB/12dB 193862306a36Sopenharmony_ci * level=1 Fix LNA2=5: TIA 1/0= (LNA2,TIAN6) = (5,0)/(5,1) = 18dB/12dB 193962306a36Sopenharmony_ci * To improve BT ACI in co-rx 194062306a36Sopenharmony_ci */ 194162306a36Sopenharmony_ci 194262306a36Sopenharmony_ci switch (level) { 194362306a36Sopenharmony_ci case 0: /* default */ 194462306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000); 194562306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3); 194662306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x17); 194762306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2); 194862306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15); 194962306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0); 195062306a36Sopenharmony_ci break; 195162306a36Sopenharmony_ci case 1: /* Fix LNA2=5 */ 195262306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000); 195362306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3); 195462306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x5); 195562306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2); 195662306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15); 195762306a36Sopenharmony_ci rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0); 195862306a36Sopenharmony_ci break; 195962306a36Sopenharmony_ci } 196062306a36Sopenharmony_ci} 196162306a36Sopenharmony_ci 196262306a36Sopenharmony_cistatic void rtw8852a_btc_set_wl_rx_gain(struct rtw89_dev *rtwdev, u32 level) 196362306a36Sopenharmony_ci{ 196462306a36Sopenharmony_ci struct rtw89_btc *btc = &rtwdev->btc; 196562306a36Sopenharmony_ci 196662306a36Sopenharmony_ci switch (level) { 196762306a36Sopenharmony_ci case 0: /* original */ 196862306a36Sopenharmony_ci default: 196962306a36Sopenharmony_ci rtw8852a_bb_ctrl_btc_preagc(rtwdev, false); 197062306a36Sopenharmony_ci btc->dm.wl_lna2 = 0; 197162306a36Sopenharmony_ci break; 197262306a36Sopenharmony_ci case 1: /* for FDD free-run */ 197362306a36Sopenharmony_ci rtw8852a_bb_ctrl_btc_preagc(rtwdev, true); 197462306a36Sopenharmony_ci btc->dm.wl_lna2 = 0; 197562306a36Sopenharmony_ci break; 197662306a36Sopenharmony_ci case 2: /* for BTG Co-Rx*/ 197762306a36Sopenharmony_ci rtw8852a_bb_ctrl_btc_preagc(rtwdev, false); 197862306a36Sopenharmony_ci btc->dm.wl_lna2 = 1; 197962306a36Sopenharmony_ci break; 198062306a36Sopenharmony_ci } 198162306a36Sopenharmony_ci 198262306a36Sopenharmony_ci rtw8852a_set_wl_lna2(rtwdev, btc->dm.wl_lna2); 198362306a36Sopenharmony_ci} 198462306a36Sopenharmony_ci 198562306a36Sopenharmony_cistatic void rtw8852a_fill_freq_with_ppdu(struct rtw89_dev *rtwdev, 198662306a36Sopenharmony_ci struct rtw89_rx_phy_ppdu *phy_ppdu, 198762306a36Sopenharmony_ci struct ieee80211_rx_status *status) 198862306a36Sopenharmony_ci{ 198962306a36Sopenharmony_ci u16 chan = phy_ppdu->chan_idx; 199062306a36Sopenharmony_ci u8 band; 199162306a36Sopenharmony_ci 199262306a36Sopenharmony_ci if (chan == 0) 199362306a36Sopenharmony_ci return; 199462306a36Sopenharmony_ci 199562306a36Sopenharmony_ci band = chan <= 14 ? NL80211_BAND_2GHZ : NL80211_BAND_5GHZ; 199662306a36Sopenharmony_ci status->freq = ieee80211_channel_to_frequency(chan, band); 199762306a36Sopenharmony_ci status->band = band; 199862306a36Sopenharmony_ci} 199962306a36Sopenharmony_ci 200062306a36Sopenharmony_cistatic void rtw8852a_query_ppdu(struct rtw89_dev *rtwdev, 200162306a36Sopenharmony_ci struct rtw89_rx_phy_ppdu *phy_ppdu, 200262306a36Sopenharmony_ci struct ieee80211_rx_status *status) 200362306a36Sopenharmony_ci{ 200462306a36Sopenharmony_ci u8 path; 200562306a36Sopenharmony_ci u8 *rx_power = phy_ppdu->rssi; 200662306a36Sopenharmony_ci 200762306a36Sopenharmony_ci status->signal = RTW89_RSSI_RAW_TO_DBM(max(rx_power[RF_PATH_A], rx_power[RF_PATH_B])); 200862306a36Sopenharmony_ci for (path = 0; path < rtwdev->chip->rf_path_num; path++) { 200962306a36Sopenharmony_ci status->chains |= BIT(path); 201062306a36Sopenharmony_ci status->chain_signal[path] = RTW89_RSSI_RAW_TO_DBM(rx_power[path]); 201162306a36Sopenharmony_ci } 201262306a36Sopenharmony_ci if (phy_ppdu->valid) 201362306a36Sopenharmony_ci rtw8852a_fill_freq_with_ppdu(rtwdev, phy_ppdu, status); 201462306a36Sopenharmony_ci} 201562306a36Sopenharmony_ci 201662306a36Sopenharmony_ci#ifdef CONFIG_PM 201762306a36Sopenharmony_cistatic const struct wiphy_wowlan_support rtw_wowlan_stub_8852a = { 201862306a36Sopenharmony_ci .flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT, 201962306a36Sopenharmony_ci .n_patterns = RTW89_MAX_PATTERN_NUM, 202062306a36Sopenharmony_ci .pattern_max_len = RTW89_MAX_PATTERN_SIZE, 202162306a36Sopenharmony_ci .pattern_min_len = 1, 202262306a36Sopenharmony_ci}; 202362306a36Sopenharmony_ci#endif 202462306a36Sopenharmony_ci 202562306a36Sopenharmony_cistatic const struct rtw89_chip_ops rtw8852a_chip_ops = { 202662306a36Sopenharmony_ci .enable_bb_rf = rtw89_mac_enable_bb_rf, 202762306a36Sopenharmony_ci .disable_bb_rf = rtw89_mac_disable_bb_rf, 202862306a36Sopenharmony_ci .bb_reset = rtw8852a_bb_reset, 202962306a36Sopenharmony_ci .bb_sethw = rtw8852a_bb_sethw, 203062306a36Sopenharmony_ci .read_rf = rtw89_phy_read_rf, 203162306a36Sopenharmony_ci .write_rf = rtw89_phy_write_rf, 203262306a36Sopenharmony_ci .set_channel = rtw8852a_set_channel, 203362306a36Sopenharmony_ci .set_channel_help = rtw8852a_set_channel_help, 203462306a36Sopenharmony_ci .read_efuse = rtw8852a_read_efuse, 203562306a36Sopenharmony_ci .read_phycap = rtw8852a_read_phycap, 203662306a36Sopenharmony_ci .fem_setup = rtw8852a_fem_setup, 203762306a36Sopenharmony_ci .rfe_gpio = NULL, 203862306a36Sopenharmony_ci .rfk_init = rtw8852a_rfk_init, 203962306a36Sopenharmony_ci .rfk_channel = rtw8852a_rfk_channel, 204062306a36Sopenharmony_ci .rfk_band_changed = rtw8852a_rfk_band_changed, 204162306a36Sopenharmony_ci .rfk_scan = rtw8852a_rfk_scan, 204262306a36Sopenharmony_ci .rfk_track = rtw8852a_rfk_track, 204362306a36Sopenharmony_ci .power_trim = rtw8852a_power_trim, 204462306a36Sopenharmony_ci .set_txpwr = rtw8852a_set_txpwr, 204562306a36Sopenharmony_ci .set_txpwr_ctrl = rtw8852a_set_txpwr_ctrl, 204662306a36Sopenharmony_ci .init_txpwr_unit = rtw8852a_init_txpwr_unit, 204762306a36Sopenharmony_ci .get_thermal = rtw8852a_get_thermal, 204862306a36Sopenharmony_ci .ctrl_btg = rtw8852a_ctrl_btg, 204962306a36Sopenharmony_ci .query_ppdu = rtw8852a_query_ppdu, 205062306a36Sopenharmony_ci .bb_ctrl_btc_preagc = rtw8852a_bb_ctrl_btc_preagc, 205162306a36Sopenharmony_ci .cfg_txrx_path = NULL, 205262306a36Sopenharmony_ci .set_txpwr_ul_tb_offset = rtw8852a_set_txpwr_ul_tb_offset, 205362306a36Sopenharmony_ci .pwr_on_func = NULL, 205462306a36Sopenharmony_ci .pwr_off_func = NULL, 205562306a36Sopenharmony_ci .query_rxdesc = rtw89_core_query_rxdesc, 205662306a36Sopenharmony_ci .fill_txdesc = rtw89_core_fill_txdesc, 205762306a36Sopenharmony_ci .fill_txdesc_fwcmd = rtw89_core_fill_txdesc, 205862306a36Sopenharmony_ci .cfg_ctrl_path = rtw89_mac_cfg_ctrl_path, 205962306a36Sopenharmony_ci .mac_cfg_gnt = rtw89_mac_cfg_gnt, 206062306a36Sopenharmony_ci .stop_sch_tx = rtw89_mac_stop_sch_tx, 206162306a36Sopenharmony_ci .resume_sch_tx = rtw89_mac_resume_sch_tx, 206262306a36Sopenharmony_ci .h2c_dctl_sec_cam = NULL, 206362306a36Sopenharmony_ci 206462306a36Sopenharmony_ci .btc_set_rfe = rtw8852a_btc_set_rfe, 206562306a36Sopenharmony_ci .btc_init_cfg = rtw8852a_btc_init_cfg, 206662306a36Sopenharmony_ci .btc_set_wl_pri = rtw8852a_btc_set_wl_pri, 206762306a36Sopenharmony_ci .btc_set_wl_txpwr_ctrl = rtw8852a_btc_set_wl_txpwr_ctrl, 206862306a36Sopenharmony_ci .btc_get_bt_rssi = rtw8852a_btc_get_bt_rssi, 206962306a36Sopenharmony_ci .btc_update_bt_cnt = rtw8852a_btc_update_bt_cnt, 207062306a36Sopenharmony_ci .btc_wl_s1_standby = rtw8852a_btc_wl_s1_standby, 207162306a36Sopenharmony_ci .btc_set_wl_rx_gain = rtw8852a_btc_set_wl_rx_gain, 207262306a36Sopenharmony_ci .btc_set_policy = rtw89_btc_set_policy, 207362306a36Sopenharmony_ci}; 207462306a36Sopenharmony_ci 207562306a36Sopenharmony_ciconst struct rtw89_chip_info rtw8852a_chip_info = { 207662306a36Sopenharmony_ci .chip_id = RTL8852A, 207762306a36Sopenharmony_ci .chip_gen = RTW89_CHIP_AX, 207862306a36Sopenharmony_ci .ops = &rtw8852a_chip_ops, 207962306a36Sopenharmony_ci .mac_def = &rtw89_mac_gen_ax, 208062306a36Sopenharmony_ci .phy_def = &rtw89_phy_gen_ax, 208162306a36Sopenharmony_ci .fw_basename = RTW8852A_FW_BASENAME, 208262306a36Sopenharmony_ci .fw_format_max = RTW8852A_FW_FORMAT_MAX, 208362306a36Sopenharmony_ci .try_ce_fw = false, 208462306a36Sopenharmony_ci .needed_fw_elms = 0, 208562306a36Sopenharmony_ci .fifo_size = 458752, 208662306a36Sopenharmony_ci .small_fifo_size = false, 208762306a36Sopenharmony_ci .dle_scc_rsvd_size = 0, 208862306a36Sopenharmony_ci .max_amsdu_limit = 3500, 208962306a36Sopenharmony_ci .dis_2g_40m_ul_ofdma = true, 209062306a36Sopenharmony_ci .rsvd_ple_ofst = 0x6f800, 209162306a36Sopenharmony_ci .hfc_param_ini = rtw8852a_hfc_param_ini_pcie, 209262306a36Sopenharmony_ci .dle_mem = rtw8852a_dle_mem_pcie, 209362306a36Sopenharmony_ci .wde_qempty_acq_num = 16, 209462306a36Sopenharmony_ci .wde_qempty_mgq_sel = 16, 209562306a36Sopenharmony_ci .rf_base_addr = {0xc000, 0xd000}, 209662306a36Sopenharmony_ci .pwr_on_seq = pwr_on_seq_8852a, 209762306a36Sopenharmony_ci .pwr_off_seq = pwr_off_seq_8852a, 209862306a36Sopenharmony_ci .bb_table = &rtw89_8852a_phy_bb_table, 209962306a36Sopenharmony_ci .bb_gain_table = NULL, 210062306a36Sopenharmony_ci .rf_table = {&rtw89_8852a_phy_radioa_table, 210162306a36Sopenharmony_ci &rtw89_8852a_phy_radiob_table,}, 210262306a36Sopenharmony_ci .nctl_table = &rtw89_8852a_phy_nctl_table, 210362306a36Sopenharmony_ci .nctl_post_table = NULL, 210462306a36Sopenharmony_ci .byr_table = &rtw89_8852a_byr_table, 210562306a36Sopenharmony_ci .dflt_parms = &rtw89_8852a_dflt_parms, 210662306a36Sopenharmony_ci .rfe_parms_conf = NULL, 210762306a36Sopenharmony_ci .txpwr_factor_rf = 2, 210862306a36Sopenharmony_ci .txpwr_factor_mac = 1, 210962306a36Sopenharmony_ci .dig_table = &rtw89_8852a_phy_dig_table, 211062306a36Sopenharmony_ci .dig_regs = &rtw8852a_dig_regs, 211162306a36Sopenharmony_ci .tssi_dbw_table = NULL, 211262306a36Sopenharmony_ci .support_chanctx_num = 1, 211362306a36Sopenharmony_ci .support_bands = BIT(NL80211_BAND_2GHZ) | 211462306a36Sopenharmony_ci BIT(NL80211_BAND_5GHZ), 211562306a36Sopenharmony_ci .support_bw160 = false, 211662306a36Sopenharmony_ci .support_unii4 = false, 211762306a36Sopenharmony_ci .support_ul_tb_ctrl = false, 211862306a36Sopenharmony_ci .hw_sec_hdr = false, 211962306a36Sopenharmony_ci .rf_path_num = 2, 212062306a36Sopenharmony_ci .tx_nss = 2, 212162306a36Sopenharmony_ci .rx_nss = 2, 212262306a36Sopenharmony_ci .acam_num = 128, 212362306a36Sopenharmony_ci .bcam_num = 10, 212462306a36Sopenharmony_ci .scam_num = 128, 212562306a36Sopenharmony_ci .bacam_num = 2, 212662306a36Sopenharmony_ci .bacam_dynamic_num = 4, 212762306a36Sopenharmony_ci .bacam_ver = RTW89_BACAM_V0, 212862306a36Sopenharmony_ci .sec_ctrl_efuse_size = 4, 212962306a36Sopenharmony_ci .physical_efuse_size = 1216, 213062306a36Sopenharmony_ci .logical_efuse_size = 1536, 213162306a36Sopenharmony_ci .limit_efuse_size = 1152, 213262306a36Sopenharmony_ci .dav_phy_efuse_size = 0, 213362306a36Sopenharmony_ci .dav_log_efuse_size = 0, 213462306a36Sopenharmony_ci .phycap_addr = 0x580, 213562306a36Sopenharmony_ci .phycap_size = 128, 213662306a36Sopenharmony_ci .para_ver = 0x0, 213762306a36Sopenharmony_ci .wlcx_desired = 0x06000000, 213862306a36Sopenharmony_ci .btcx_desired = 0x7, 213962306a36Sopenharmony_ci .scbd = 0x1, 214062306a36Sopenharmony_ci .mailbox = 0x1, 214162306a36Sopenharmony_ci 214262306a36Sopenharmony_ci .afh_guard_ch = 6, 214362306a36Sopenharmony_ci .wl_rssi_thres = rtw89_btc_8852a_wl_rssi_thres, 214462306a36Sopenharmony_ci .bt_rssi_thres = rtw89_btc_8852a_bt_rssi_thres, 214562306a36Sopenharmony_ci .rssi_tol = 2, 214662306a36Sopenharmony_ci .mon_reg_num = ARRAY_SIZE(rtw89_btc_8852a_mon_reg), 214762306a36Sopenharmony_ci .mon_reg = rtw89_btc_8852a_mon_reg, 214862306a36Sopenharmony_ci .rf_para_ulink_num = ARRAY_SIZE(rtw89_btc_8852a_rf_ul), 214962306a36Sopenharmony_ci .rf_para_ulink = rtw89_btc_8852a_rf_ul, 215062306a36Sopenharmony_ci .rf_para_dlink_num = ARRAY_SIZE(rtw89_btc_8852a_rf_dl), 215162306a36Sopenharmony_ci .rf_para_dlink = rtw89_btc_8852a_rf_dl, 215262306a36Sopenharmony_ci .ps_mode_supported = BIT(RTW89_PS_MODE_RFOFF) | 215362306a36Sopenharmony_ci BIT(RTW89_PS_MODE_CLK_GATED) | 215462306a36Sopenharmony_ci BIT(RTW89_PS_MODE_PWR_GATED), 215562306a36Sopenharmony_ci .low_power_hci_modes = 0, 215662306a36Sopenharmony_ci .h2c_cctl_func_id = H2C_FUNC_MAC_CCTLINFO_UD, 215762306a36Sopenharmony_ci .hci_func_en_addr = R_AX_HCI_FUNC_EN, 215862306a36Sopenharmony_ci .h2c_desc_size = sizeof(struct rtw89_txwd_body), 215962306a36Sopenharmony_ci .txwd_body_size = sizeof(struct rtw89_txwd_body), 216062306a36Sopenharmony_ci .h2c_ctrl_reg = R_AX_H2CREG_CTRL, 216162306a36Sopenharmony_ci .h2c_counter_reg = {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_H2C_DEQ_CNT_MASK >> 8}, 216262306a36Sopenharmony_ci .h2c_regs = rtw8852a_h2c_regs, 216362306a36Sopenharmony_ci .c2h_ctrl_reg = R_AX_C2HREG_CTRL, 216462306a36Sopenharmony_ci .c2h_regs = rtw8852a_c2h_regs, 216562306a36Sopenharmony_ci .c2h_counter_reg = {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_C2H_ENQ_CNT_MASK >> 8}, 216662306a36Sopenharmony_ci .page_regs = &rtw8852a_page_regs, 216762306a36Sopenharmony_ci .cfo_src_fd = false, 216862306a36Sopenharmony_ci .cfo_hw_comp = false, 216962306a36Sopenharmony_ci .dcfo_comp = &rtw8852a_dcfo_comp, 217062306a36Sopenharmony_ci .dcfo_comp_sft = 10, 217162306a36Sopenharmony_ci .imr_info = &rtw8852a_imr_info, 217262306a36Sopenharmony_ci .rrsr_cfgs = &rtw8852a_rrsr_cfgs, 217362306a36Sopenharmony_ci .bss_clr_map_reg = R_BSS_CLR_MAP, 217462306a36Sopenharmony_ci .dma_ch_mask = 0, 217562306a36Sopenharmony_ci .edcca_lvl_reg = R_SEG0R_EDCCA_LVL, 217662306a36Sopenharmony_ci#ifdef CONFIG_PM 217762306a36Sopenharmony_ci .wowlan_stub = &rtw_wowlan_stub_8852a, 217862306a36Sopenharmony_ci#endif 217962306a36Sopenharmony_ci .xtal_info = &rtw8852a_xtal_info, 218062306a36Sopenharmony_ci}; 218162306a36Sopenharmony_ciEXPORT_SYMBOL(rtw8852a_chip_info); 218262306a36Sopenharmony_ci 218362306a36Sopenharmony_ciMODULE_FIRMWARE(RTW8852A_MODULE_FIRMWARE); 218462306a36Sopenharmony_ciMODULE_AUTHOR("Realtek Corporation"); 218562306a36Sopenharmony_ciMODULE_DESCRIPTION("Realtek 802.11ax wireless 8852A driver"); 218662306a36Sopenharmony_ciMODULE_LICENSE("Dual BSD/GPL"); 2187