162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
262306a36Sopenharmony_ci/* Copyright(c) 2022-2023  Realtek Corporation
362306a36Sopenharmony_ci */
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci#include "coex.h"
662306a36Sopenharmony_ci#include "efuse.h"
762306a36Sopenharmony_ci#include "fw.h"
862306a36Sopenharmony_ci#include "mac.h"
962306a36Sopenharmony_ci#include "phy.h"
1062306a36Sopenharmony_ci#include "reg.h"
1162306a36Sopenharmony_ci#include "rtw8851b.h"
1262306a36Sopenharmony_ci#include "rtw8851b_rfk.h"
1362306a36Sopenharmony_ci#include "rtw8851b_rfk_table.h"
1462306a36Sopenharmony_ci#include "rtw8851b_table.h"
1562306a36Sopenharmony_ci#include "txrx.h"
1662306a36Sopenharmony_ci#include "util.h"
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#define RTW8851B_FW_FORMAT_MAX 0
1962306a36Sopenharmony_ci#define RTW8851B_FW_BASENAME "rtw89/rtw8851b_fw"
2062306a36Sopenharmony_ci#define RTW8851B_MODULE_FIRMWARE \
2162306a36Sopenharmony_ci	RTW8851B_FW_BASENAME ".bin"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cistatic const struct rtw89_hfc_ch_cfg rtw8851b_hfc_chcfg_pcie[] = {
2462306a36Sopenharmony_ci	{5, 343, grp_0}, /* ACH 0 */
2562306a36Sopenharmony_ci	{5, 343, grp_0}, /* ACH 1 */
2662306a36Sopenharmony_ci	{5, 343, grp_0}, /* ACH 2 */
2762306a36Sopenharmony_ci	{5, 343, grp_0}, /* ACH 3 */
2862306a36Sopenharmony_ci	{0, 0, grp_0}, /* ACH 4 */
2962306a36Sopenharmony_ci	{0, 0, grp_0}, /* ACH 5 */
3062306a36Sopenharmony_ci	{0, 0, grp_0}, /* ACH 6 */
3162306a36Sopenharmony_ci	{0, 0, grp_0}, /* ACH 7 */
3262306a36Sopenharmony_ci	{4, 344, grp_0}, /* B0MGQ */
3362306a36Sopenharmony_ci	{4, 344, grp_0}, /* B0HIQ */
3462306a36Sopenharmony_ci	{0, 0, grp_0}, /* B1MGQ */
3562306a36Sopenharmony_ci	{0, 0, grp_0}, /* B1HIQ */
3662306a36Sopenharmony_ci	{40, 0, 0} /* FWCMDQ */
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic const struct rtw89_hfc_pub_cfg rtw8851b_hfc_pubcfg_pcie = {
4062306a36Sopenharmony_ci	448, /* Group 0 */
4162306a36Sopenharmony_ci	0, /* Group 1 */
4262306a36Sopenharmony_ci	448, /* Public Max */
4362306a36Sopenharmony_ci	0 /* WP threshold */
4462306a36Sopenharmony_ci};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic const struct rtw89_hfc_param_ini rtw8851b_hfc_param_ini_pcie[] = {
4762306a36Sopenharmony_ci	[RTW89_QTA_SCC] = {rtw8851b_hfc_chcfg_pcie, &rtw8851b_hfc_pubcfg_pcie,
4862306a36Sopenharmony_ci			   &rtw89_mac_size.hfc_preccfg_pcie, RTW89_HCIFC_POH},
4962306a36Sopenharmony_ci	[RTW89_QTA_DLFW] = {NULL, NULL, &rtw89_mac_size.hfc_preccfg_pcie,
5062306a36Sopenharmony_ci			    RTW89_HCIFC_POH},
5162306a36Sopenharmony_ci	[RTW89_QTA_INVALID] = {NULL},
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic const struct rtw89_dle_mem rtw8851b_dle_mem_pcie[] = {
5562306a36Sopenharmony_ci	[RTW89_QTA_SCC] = {RTW89_QTA_SCC, &rtw89_mac_size.wde_size6,
5662306a36Sopenharmony_ci			   &rtw89_mac_size.ple_size6, &rtw89_mac_size.wde_qt6,
5762306a36Sopenharmony_ci			   &rtw89_mac_size.wde_qt6, &rtw89_mac_size.ple_qt18,
5862306a36Sopenharmony_ci			   &rtw89_mac_size.ple_qt58},
5962306a36Sopenharmony_ci	[RTW89_QTA_WOW] = {RTW89_QTA_WOW, &rtw89_mac_size.wde_size6,
6062306a36Sopenharmony_ci			   &rtw89_mac_size.ple_size6, &rtw89_mac_size.wde_qt6,
6162306a36Sopenharmony_ci			   &rtw89_mac_size.wde_qt6, &rtw89_mac_size.ple_qt18,
6262306a36Sopenharmony_ci			   &rtw89_mac_size.ple_qt_51b_wow},
6362306a36Sopenharmony_ci	[RTW89_QTA_DLFW] = {RTW89_QTA_DLFW, &rtw89_mac_size.wde_size9,
6462306a36Sopenharmony_ci			    &rtw89_mac_size.ple_size8, &rtw89_mac_size.wde_qt4,
6562306a36Sopenharmony_ci			    &rtw89_mac_size.wde_qt4, &rtw89_mac_size.ple_qt13,
6662306a36Sopenharmony_ci			    &rtw89_mac_size.ple_qt13},
6762306a36Sopenharmony_ci	[RTW89_QTA_INVALID] = {RTW89_QTA_INVALID, NULL, NULL, NULL, NULL, NULL,
6862306a36Sopenharmony_ci			       NULL},
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic const struct rtw89_reg3_def rtw8851b_btc_preagc_en_defs[] = {
7262306a36Sopenharmony_ci	{0x46D0, GENMASK(1, 0), 0x3},
7362306a36Sopenharmony_ci	{0x4AD4, GENMASK(31, 0), 0xf},
7462306a36Sopenharmony_ci	{0x4688, GENMASK(23, 16), 0x80},
7562306a36Sopenharmony_ci	{0x4688, GENMASK(31, 24), 0x80},
7662306a36Sopenharmony_ci	{0x4694, GENMASK(7, 0), 0x80},
7762306a36Sopenharmony_ci	{0x4694, GENMASK(15, 8), 0x80},
7862306a36Sopenharmony_ci	{0x4AE4, GENMASK(11, 6), 0x34},
7962306a36Sopenharmony_ci	{0x4AE4, GENMASK(17, 12), 0x0},
8062306a36Sopenharmony_ci	{0x469C, GENMASK(31, 26), 0x34},
8162306a36Sopenharmony_ci};
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic DECLARE_PHY_REG3_TBL(rtw8851b_btc_preagc_en_defs);
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistatic const struct rtw89_reg3_def rtw8851b_btc_preagc_dis_defs[] = {
8662306a36Sopenharmony_ci	{0x46D0, GENMASK(1, 0), 0x0},
8762306a36Sopenharmony_ci	{0x4AD4, GENMASK(31, 0), 0x60},
8862306a36Sopenharmony_ci	{0x4688, GENMASK(23, 16), 0x10},
8962306a36Sopenharmony_ci	{0x4690, GENMASK(31, 24), 0x2a},
9062306a36Sopenharmony_ci	{0x4694, GENMASK(15, 8), 0x2a},
9162306a36Sopenharmony_ci	{0x4AE4, GENMASK(11, 6), 0x26},
9262306a36Sopenharmony_ci	{0x4AE4, GENMASK(17, 12), 0x1e},
9362306a36Sopenharmony_ci	{0x469C, GENMASK(31, 26), 0x26},
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic DECLARE_PHY_REG3_TBL(rtw8851b_btc_preagc_dis_defs);
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic const u32 rtw8851b_h2c_regs[RTW89_H2CREG_MAX] = {
9962306a36Sopenharmony_ci	R_AX_H2CREG_DATA0, R_AX_H2CREG_DATA1,  R_AX_H2CREG_DATA2,
10062306a36Sopenharmony_ci	R_AX_H2CREG_DATA3
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic const u32 rtw8851b_c2h_regs[RTW89_C2HREG_MAX] = {
10462306a36Sopenharmony_ci	R_AX_C2HREG_DATA0, R_AX_C2HREG_DATA1, R_AX_C2HREG_DATA2,
10562306a36Sopenharmony_ci	R_AX_C2HREG_DATA3
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic const struct rtw89_page_regs rtw8851b_page_regs = {
10962306a36Sopenharmony_ci	.hci_fc_ctrl	= R_AX_HCI_FC_CTRL,
11062306a36Sopenharmony_ci	.ch_page_ctrl	= R_AX_CH_PAGE_CTRL,
11162306a36Sopenharmony_ci	.ach_page_ctrl	= R_AX_ACH0_PAGE_CTRL,
11262306a36Sopenharmony_ci	.ach_page_info	= R_AX_ACH0_PAGE_INFO,
11362306a36Sopenharmony_ci	.pub_page_info3	= R_AX_PUB_PAGE_INFO3,
11462306a36Sopenharmony_ci	.pub_page_ctrl1	= R_AX_PUB_PAGE_CTRL1,
11562306a36Sopenharmony_ci	.pub_page_ctrl2	= R_AX_PUB_PAGE_CTRL2,
11662306a36Sopenharmony_ci	.pub_page_info1	= R_AX_PUB_PAGE_INFO1,
11762306a36Sopenharmony_ci	.pub_page_info2 = R_AX_PUB_PAGE_INFO2,
11862306a36Sopenharmony_ci	.wp_page_ctrl1	= R_AX_WP_PAGE_CTRL1,
11962306a36Sopenharmony_ci	.wp_page_ctrl2	= R_AX_WP_PAGE_CTRL2,
12062306a36Sopenharmony_ci	.wp_page_info1	= R_AX_WP_PAGE_INFO1,
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic const struct rtw89_reg_def rtw8851b_dcfo_comp = {
12462306a36Sopenharmony_ci	R_DCFO_COMP_S0_V2, B_DCFO_COMP_S0_MSK_V2
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic const struct rtw89_imr_info rtw8851b_imr_info = {
12862306a36Sopenharmony_ci	.wdrls_imr_set		= B_AX_WDRLS_IMR_SET,
12962306a36Sopenharmony_ci	.wsec_imr_reg		= R_AX_SEC_DEBUG,
13062306a36Sopenharmony_ci	.wsec_imr_set		= B_AX_IMR_ERROR,
13162306a36Sopenharmony_ci	.mpdu_tx_imr_set	= 0,
13262306a36Sopenharmony_ci	.mpdu_rx_imr_set	= 0,
13362306a36Sopenharmony_ci	.sta_sch_imr_set	= B_AX_STA_SCHEDULER_IMR_SET,
13462306a36Sopenharmony_ci	.txpktctl_imr_b0_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR,
13562306a36Sopenharmony_ci	.txpktctl_imr_b0_clr	= B_AX_TXPKTCTL_IMR_B0_CLR,
13662306a36Sopenharmony_ci	.txpktctl_imr_b0_set	= B_AX_TXPKTCTL_IMR_B0_SET,
13762306a36Sopenharmony_ci	.txpktctl_imr_b1_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR_B1,
13862306a36Sopenharmony_ci	.txpktctl_imr_b1_clr	= B_AX_TXPKTCTL_IMR_B1_CLR,
13962306a36Sopenharmony_ci	.txpktctl_imr_b1_set	= B_AX_TXPKTCTL_IMR_B1_SET,
14062306a36Sopenharmony_ci	.wde_imr_clr		= B_AX_WDE_IMR_CLR,
14162306a36Sopenharmony_ci	.wde_imr_set		= B_AX_WDE_IMR_SET,
14262306a36Sopenharmony_ci	.ple_imr_clr		= B_AX_PLE_IMR_CLR,
14362306a36Sopenharmony_ci	.ple_imr_set		= B_AX_PLE_IMR_SET,
14462306a36Sopenharmony_ci	.host_disp_imr_clr	= B_AX_HOST_DISP_IMR_CLR,
14562306a36Sopenharmony_ci	.host_disp_imr_set	= B_AX_HOST_DISP_IMR_SET,
14662306a36Sopenharmony_ci	.cpu_disp_imr_clr	= B_AX_CPU_DISP_IMR_CLR,
14762306a36Sopenharmony_ci	.cpu_disp_imr_set	= B_AX_CPU_DISP_IMR_SET,
14862306a36Sopenharmony_ci	.other_disp_imr_clr	= B_AX_OTHER_DISP_IMR_CLR,
14962306a36Sopenharmony_ci	.other_disp_imr_set	= 0,
15062306a36Sopenharmony_ci	.bbrpt_com_err_imr_reg	= R_AX_BBRPT_COM_ERR_IMR_ISR,
15162306a36Sopenharmony_ci	.bbrpt_chinfo_err_imr_reg = R_AX_BBRPT_CHINFO_ERR_IMR_ISR,
15262306a36Sopenharmony_ci	.bbrpt_err_imr_set	= 0,
15362306a36Sopenharmony_ci	.bbrpt_dfs_err_imr_reg	= R_AX_BBRPT_DFS_ERR_IMR_ISR,
15462306a36Sopenharmony_ci	.ptcl_imr_clr		= B_AX_PTCL_IMR_CLR_ALL,
15562306a36Sopenharmony_ci	.ptcl_imr_set		= B_AX_PTCL_IMR_SET,
15662306a36Sopenharmony_ci	.cdma_imr_0_reg		= R_AX_DLE_CTRL,
15762306a36Sopenharmony_ci	.cdma_imr_0_clr		= B_AX_DLE_IMR_CLR,
15862306a36Sopenharmony_ci	.cdma_imr_0_set		= B_AX_DLE_IMR_SET,
15962306a36Sopenharmony_ci	.cdma_imr_1_reg		= 0,
16062306a36Sopenharmony_ci	.cdma_imr_1_clr		= 0,
16162306a36Sopenharmony_ci	.cdma_imr_1_set		= 0,
16262306a36Sopenharmony_ci	.phy_intf_imr_reg	= R_AX_PHYINFO_ERR_IMR,
16362306a36Sopenharmony_ci	.phy_intf_imr_clr	= 0,
16462306a36Sopenharmony_ci	.phy_intf_imr_set	= 0,
16562306a36Sopenharmony_ci	.rmac_imr_reg		= R_AX_RMAC_ERR_ISR,
16662306a36Sopenharmony_ci	.rmac_imr_clr		= B_AX_RMAC_IMR_CLR,
16762306a36Sopenharmony_ci	.rmac_imr_set		= B_AX_RMAC_IMR_SET,
16862306a36Sopenharmony_ci	.tmac_imr_reg		= R_AX_TMAC_ERR_IMR_ISR,
16962306a36Sopenharmony_ci	.tmac_imr_clr		= B_AX_TMAC_IMR_CLR,
17062306a36Sopenharmony_ci	.tmac_imr_set		= B_AX_TMAC_IMR_SET,
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic const struct rtw89_xtal_info rtw8851b_xtal_info = {
17462306a36Sopenharmony_ci	.xcap_reg		= R_AX_XTAL_ON_CTRL3,
17562306a36Sopenharmony_ci	.sc_xo_mask		= B_AX_XTAL_SC_XO_A_BLOCK_MASK,
17662306a36Sopenharmony_ci	.sc_xi_mask		= B_AX_XTAL_SC_XI_A_BLOCK_MASK,
17762306a36Sopenharmony_ci};
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_cistatic const struct rtw89_rrsr_cfgs rtw8851b_rrsr_cfgs = {
18062306a36Sopenharmony_ci	.ref_rate = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_REF_RATE_SEL, 0},
18162306a36Sopenharmony_ci	.rsc = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_RSC_MASK, 2},
18262306a36Sopenharmony_ci};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic const struct rtw89_dig_regs rtw8851b_dig_regs = {
18562306a36Sopenharmony_ci	.seg0_pd_reg = R_SEG0R_PD_V1,
18662306a36Sopenharmony_ci	.pd_lower_bound_mask = B_SEG0R_PD_LOWER_BOUND_MSK,
18762306a36Sopenharmony_ci	.pd_spatial_reuse_en = B_SEG0R_PD_SPATIAL_REUSE_EN_MSK_V1,
18862306a36Sopenharmony_ci	.bmode_pd_reg = R_BMODE_PDTH_EN_V1,
18962306a36Sopenharmony_ci	.bmode_cca_rssi_limit_en = B_BMODE_PDTH_LIMIT_EN_MSK_V1,
19062306a36Sopenharmony_ci	.bmode_pd_lower_bound_reg = R_BMODE_PDTH_V1,
19162306a36Sopenharmony_ci	.bmode_rssi_nocca_low_th_mask = B_BMODE_PDTH_LOWER_BOUND_MSK_V1,
19262306a36Sopenharmony_ci	.p0_lna_init = {R_PATH0_LNA_INIT_V1, B_PATH0_LNA_INIT_IDX_MSK},
19362306a36Sopenharmony_ci	.p1_lna_init = {R_PATH1_LNA_INIT_V1, B_PATH1_LNA_INIT_IDX_MSK},
19462306a36Sopenharmony_ci	.p0_tia_init = {R_PATH0_TIA_INIT_V1, B_PATH0_TIA_INIT_IDX_MSK_V1},
19562306a36Sopenharmony_ci	.p1_tia_init = {R_PATH1_TIA_INIT_V1, B_PATH1_TIA_INIT_IDX_MSK_V1},
19662306a36Sopenharmony_ci	.p0_rxb_init = {R_PATH0_RXB_INIT_V1, B_PATH0_RXB_INIT_IDX_MSK_V1},
19762306a36Sopenharmony_ci	.p1_rxb_init = {R_PATH1_RXB_INIT_V1, B_PATH1_RXB_INIT_IDX_MSK_V1},
19862306a36Sopenharmony_ci	.p0_p20_pagcugc_en = {R_PATH0_P20_FOLLOW_BY_PAGCUGC_V2,
19962306a36Sopenharmony_ci			      B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
20062306a36Sopenharmony_ci	.p0_s20_pagcugc_en = {R_PATH0_S20_FOLLOW_BY_PAGCUGC_V2,
20162306a36Sopenharmony_ci			      B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
20262306a36Sopenharmony_ci	.p1_p20_pagcugc_en = {R_PATH1_P20_FOLLOW_BY_PAGCUGC_V2,
20362306a36Sopenharmony_ci			      B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
20462306a36Sopenharmony_ci	.p1_s20_pagcugc_en = {R_PATH1_S20_FOLLOW_BY_PAGCUGC_V2,
20562306a36Sopenharmony_ci			      B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic const struct rtw89_btc_rf_trx_para rtw89_btc_8851b_rf_ul[] = {
20962306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 0 -> original */
21062306a36Sopenharmony_ci	{255, 2, 0, 7}, /* 1 -> for BT-connected ACI issue && BTG co-rx */
21162306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
21262306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
21362306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
21462306a36Sopenharmony_ci	{255, 1, 0, 7}, /* the below id is for non-shared-antenna free-run */
21562306a36Sopenharmony_ci	{6, 1, 0, 7},
21662306a36Sopenharmony_ci	{13, 1, 0, 7},
21762306a36Sopenharmony_ci	{13, 1, 0, 7}
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const struct rtw89_btc_rf_trx_para rtw89_btc_8851b_rf_dl[] = {
22162306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 0 -> original */
22262306a36Sopenharmony_ci	{255, 2, 0, 7}, /* 1 -> reserved for shared-antenna */
22362306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
22462306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
22562306a36Sopenharmony_ci	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
22662306a36Sopenharmony_ci	{255, 1, 0, 7}, /* the below id is for non-shared-antenna free-run */
22762306a36Sopenharmony_ci	{255, 1, 0, 7},
22862306a36Sopenharmony_ci	{255, 1, 0, 7},
22962306a36Sopenharmony_ci	{255, 1, 0, 7}
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic const struct rtw89_btc_fbtc_mreg rtw89_btc_8851b_mon_reg[] = {
23362306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda24),
23462306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda28),
23562306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda2c),
23662306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda30),
23762306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda4c),
23862306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda10),
23962306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda20),
24062306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda34),
24162306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xcef4),
24262306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0x8424),
24362306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xd200),
24462306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xd220),
24562306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x980),
24662306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4738),
24762306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4688),
24862306a36Sopenharmony_ci	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4694),
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic const u8 rtw89_btc_8851b_wl_rssi_thres[BTC_WL_RSSI_THMAX] = {70, 60, 50, 40};
25262306a36Sopenharmony_cistatic const u8 rtw89_btc_8851b_bt_rssi_thres[BTC_BT_RSSI_THMAX] = {50, 40, 30, 20};
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic int rtw8851b_pwr_on_func(struct rtw89_dev *rtwdev)
25562306a36Sopenharmony_ci{
25662306a36Sopenharmony_ci	u32 val32;
25762306a36Sopenharmony_ci	u8 val8;
25862306a36Sopenharmony_ci	u32 ret;
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_AFSM_WLSUS_EN |
26162306a36Sopenharmony_ci						    B_AX_AFSM_PCIE_SUS_EN);
26262306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_DIS_WLBT_PDNSUSEN_SOPC);
26362306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_WLLPS_CTRL, B_AX_DIS_WLBT_LPSEN_LOPC);
26462306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APDM_HPDN);
26562306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_SWLPS);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	ret = read_poll_timeout(rtw89_read32, val32, val32 & B_AX_RDY_SYSPWR,
26862306a36Sopenharmony_ci				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
26962306a36Sopenharmony_ci	if (ret)
27062306a36Sopenharmony_ci		return ret;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_EN_WLON);
27362306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFN_ONMAC);
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_APFN_ONMAC),
27662306a36Sopenharmony_ci				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
27762306a36Sopenharmony_ci	if (ret)
27862306a36Sopenharmony_ci		return ret;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
28162306a36Sopenharmony_ci	rtw89_write8_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
28262306a36Sopenharmony_ci	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
28362306a36Sopenharmony_ci	rtw89_write8_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
28662306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL, B_AX_PCIE_CALIB_EN_V1);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_OFF_WEI,
28962306a36Sopenharmony_ci				      XTAL_SI_OFF_WEI);
29062306a36Sopenharmony_ci	if (ret)
29162306a36Sopenharmony_ci		return ret;
29262306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_OFF_EI,
29362306a36Sopenharmony_ci				      XTAL_SI_OFF_EI);
29462306a36Sopenharmony_ci	if (ret)
29562306a36Sopenharmony_ci		return ret;
29662306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_RFC2RF);
29762306a36Sopenharmony_ci	if (ret)
29862306a36Sopenharmony_ci		return ret;
29962306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_PON_WEI,
30062306a36Sopenharmony_ci				      XTAL_SI_PON_WEI);
30162306a36Sopenharmony_ci	if (ret)
30262306a36Sopenharmony_ci		return ret;
30362306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_PON_EI,
30462306a36Sopenharmony_ci				      XTAL_SI_PON_EI);
30562306a36Sopenharmony_ci	if (ret)
30662306a36Sopenharmony_ci		return ret;
30762306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_SRAM2RFC);
30862306a36Sopenharmony_ci	if (ret)
30962306a36Sopenharmony_ci		return ret;
31062306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_SRAM_CTRL, 0, XTAL_SI_SRAM_DIS);
31162306a36Sopenharmony_ci	if (ret)
31262306a36Sopenharmony_ci		return ret;
31362306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_XMD_2, 0, XTAL_SI_LDO_LPS);
31462306a36Sopenharmony_ci	if (ret)
31562306a36Sopenharmony_ci		return ret;
31662306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_XMD_4, 0, XTAL_SI_LPS_CAP);
31762306a36Sopenharmony_ci	if (ret)
31862306a36Sopenharmony_ci		return ret;
31962306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_DRV, 0, XTAL_SI_DRV_LATCH);
32062306a36Sopenharmony_ci	if (ret)
32162306a36Sopenharmony_ci		return ret;
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
32462306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_ISO_EB2CORE);
32562306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_PWC_EV2EF_B15);
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	fsleep(1000);
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_PWC_EV2EF_B14);
33062306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
33162306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_GPIO0_16_EECS_EESK_LED1_PULL_LOW_EN,
33262306a36Sopenharmony_ci			  B_AX_GPIO10_PULL_LOW_EN | B_AX_GPIO16_PULL_LOW_EN_V1);
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	if (rtwdev->hal.cv == CHIP_CAV) {
33562306a36Sopenharmony_ci		ret = rtw89_read_efuse_ver(rtwdev, &val8);
33662306a36Sopenharmony_ci		if (!ret)
33762306a36Sopenharmony_ci			rtwdev->hal.cv = val8;
33862306a36Sopenharmony_ci	}
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_WLAN_XTAL_SI_CONFIG,
34162306a36Sopenharmony_ci			  B_AX_XTAL_SI_ADDR_NOT_CHK);
34262306a36Sopenharmony_ci	if (rtwdev->hal.cv != CHIP_CAV) {
34362306a36Sopenharmony_ci		rtw89_write32_set(rtwdev, R_AX_SPSLDO_ON_CTRL1, B_AX_FPWMDELAY);
34462306a36Sopenharmony_ci		rtw89_write32_set(rtwdev, R_AX_SPSANA_ON_CTRL1, B_AX_FPWMDELAY);
34562306a36Sopenharmony_ci	}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_DMAC_FUNC_EN,
34862306a36Sopenharmony_ci			  B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN | B_AX_MPDU_PROC_EN |
34962306a36Sopenharmony_ci			  B_AX_WD_RLS_EN | B_AX_DLE_WDE_EN | B_AX_TXPKT_CTRL_EN |
35062306a36Sopenharmony_ci			  B_AX_STA_SCH_EN | B_AX_DLE_PLE_EN | B_AX_PKT_BUF_EN |
35162306a36Sopenharmony_ci			  B_AX_DMAC_TBL_EN | B_AX_PKT_IN_EN | B_AX_DLE_CPUIO_EN |
35262306a36Sopenharmony_ci			  B_AX_DISPATCHER_EN | B_AX_BBRPT_EN | B_AX_MAC_SEC_EN |
35362306a36Sopenharmony_ci			  B_AX_DMACREG_GCKEN);
35462306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_CMAC_FUNC_EN,
35562306a36Sopenharmony_ci			  B_AX_CMAC_EN | B_AX_CMAC_TXEN | B_AX_CMAC_RXEN |
35662306a36Sopenharmony_ci			  B_AX_FORCE_CMACREG_GCKEN | B_AX_PHYINTF_EN | B_AX_CMAC_DMA_EN |
35762306a36Sopenharmony_ci			  B_AX_PTCLTOP_EN | B_AX_SCHEDULER_EN | B_AX_TMAC_EN |
35862306a36Sopenharmony_ci			  B_AX_RMAC_EN);
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	rtw89_write32_mask(rtwdev, R_AX_EECS_EESK_FUNC_SEL, B_AX_PINMUX_EESK_FUNC_SEL_MASK,
36162306a36Sopenharmony_ci			   PINMUX_EESK_FUNC_SEL_BT_LOG);
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	return 0;
36462306a36Sopenharmony_ci}
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_cistatic void rtw8851b_patch_swr_pfm2pwm(struct rtw89_dev *rtwdev)
36762306a36Sopenharmony_ci{
36862306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_SOP_PWMM_DSWR);
36962306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_SOP_ASWRM);
37062306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_WLLPS_CTRL, B_AX_LPSOP_DSWRM);
37162306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_WLLPS_CTRL, B_AX_LPSOP_ASWRM);
37262306a36Sopenharmony_ci}
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_cistatic int rtw8851b_pwr_off_func(struct rtw89_dev *rtwdev)
37562306a36Sopenharmony_ci{
37662306a36Sopenharmony_ci	u32 val32;
37762306a36Sopenharmony_ci	u32 ret;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_RFC2RF,
38062306a36Sopenharmony_ci				      XTAL_SI_RFC2RF);
38162306a36Sopenharmony_ci	if (ret)
38262306a36Sopenharmony_ci		return ret;
38362306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_OFF_EI);
38462306a36Sopenharmony_ci	if (ret)
38562306a36Sopenharmony_ci		return ret;
38662306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_OFF_WEI);
38762306a36Sopenharmony_ci	if (ret)
38862306a36Sopenharmony_ci		return ret;
38962306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, 0, XTAL_SI_RF00);
39062306a36Sopenharmony_ci	if (ret)
39162306a36Sopenharmony_ci		return ret;
39262306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_SRAM2RFC,
39362306a36Sopenharmony_ci				      XTAL_SI_SRAM2RFC);
39462306a36Sopenharmony_ci	if (ret)
39562306a36Sopenharmony_ci		return ret;
39662306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_PON_EI);
39762306a36Sopenharmony_ci	if (ret)
39862306a36Sopenharmony_ci		return ret;
39962306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_PON_WEI);
40062306a36Sopenharmony_ci	if (ret)
40162306a36Sopenharmony_ci		return ret;
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_WLAN_XTAL_SI_CONFIG,
40462306a36Sopenharmony_ci			  B_AX_XTAL_SI_ADDR_NOT_CHK);
40562306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_EN_WLON);
40662306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
40762306a36Sopenharmony_ci	rtw89_write8_clr(rtwdev, R_AX_SYS_FUNC_EN, B_AX_FEN_BB_GLB_RSTN | B_AX_FEN_BBRSTB);
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_OFFMAC);
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_APFM_OFFMAC),
41262306a36Sopenharmony_ci				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
41362306a36Sopenharmony_ci	if (ret)
41462306a36Sopenharmony_ci		return ret;
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	rtw89_write32(rtwdev, R_AX_WLLPS_CTRL, SW_LPS_OPTION);
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	if (rtwdev->hal.cv == CHIP_CAV) {
41962306a36Sopenharmony_ci		rtw8851b_patch_swr_pfm2pwm(rtwdev);
42062306a36Sopenharmony_ci	} else {
42162306a36Sopenharmony_ci		rtw89_write32_set(rtwdev, R_AX_SPSLDO_ON_CTRL1, B_AX_FPWMDELAY);
42262306a36Sopenharmony_ci		rtw89_write32_set(rtwdev, R_AX_SPSANA_ON_CTRL1, B_AX_FPWMDELAY);
42362306a36Sopenharmony_ci	}
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_SWLPS);
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	return 0;
42862306a36Sopenharmony_ci}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_cistatic void rtw8851b_efuse_parsing(struct rtw89_efuse *efuse,
43162306a36Sopenharmony_ci				   struct rtw8851b_efuse *map)
43262306a36Sopenharmony_ci{
43362306a36Sopenharmony_ci	ether_addr_copy(efuse->addr, map->e.mac_addr);
43462306a36Sopenharmony_ci	efuse->rfe_type = map->rfe_type;
43562306a36Sopenharmony_ci	efuse->xtal_cap = map->xtal_k;
43662306a36Sopenharmony_ci}
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_cistatic void rtw8851b_efuse_parsing_tssi(struct rtw89_dev *rtwdev,
43962306a36Sopenharmony_ci					struct rtw8851b_efuse *map)
44062306a36Sopenharmony_ci{
44162306a36Sopenharmony_ci	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
44262306a36Sopenharmony_ci	struct rtw8851b_tssi_offset *ofst[] = {&map->path_a_tssi};
44362306a36Sopenharmony_ci	u8 i, j;
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	tssi->thermal[RF_PATH_A] = map->path_a_therm;
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
44862306a36Sopenharmony_ci		memcpy(tssi->tssi_cck[i], ofst[i]->cck_tssi,
44962306a36Sopenharmony_ci		       sizeof(ofst[i]->cck_tssi));
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ci		for (j = 0; j < TSSI_CCK_CH_GROUP_NUM; j++)
45262306a36Sopenharmony_ci			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
45362306a36Sopenharmony_ci				    "[TSSI][EFUSE] path=%d cck[%d]=0x%x\n",
45462306a36Sopenharmony_ci				    i, j, tssi->tssi_cck[i][j]);
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci		memcpy(tssi->tssi_mcs[i], ofst[i]->bw40_tssi,
45762306a36Sopenharmony_ci		       sizeof(ofst[i]->bw40_tssi));
45862306a36Sopenharmony_ci		memcpy(tssi->tssi_mcs[i] + TSSI_MCS_2G_CH_GROUP_NUM,
45962306a36Sopenharmony_ci		       ofst[i]->bw40_1s_tssi_5g, sizeof(ofst[i]->bw40_1s_tssi_5g));
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci		for (j = 0; j < TSSI_MCS_CH_GROUP_NUM; j++)
46262306a36Sopenharmony_ci			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
46362306a36Sopenharmony_ci				    "[TSSI][EFUSE] path=%d mcs[%d]=0x%x\n",
46462306a36Sopenharmony_ci				    i, j, tssi->tssi_mcs[i][j]);
46562306a36Sopenharmony_ci	}
46662306a36Sopenharmony_ci}
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_cistatic bool _decode_efuse_gain(u8 data, s8 *high, s8 *low)
46962306a36Sopenharmony_ci{
47062306a36Sopenharmony_ci	if (high)
47162306a36Sopenharmony_ci		*high = sign_extend32(u8_get_bits(data, GENMASK(7,  4)), 3);
47262306a36Sopenharmony_ci	if (low)
47362306a36Sopenharmony_ci		*low = sign_extend32(u8_get_bits(data, GENMASK(3,  0)), 3);
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci	return data != 0xff;
47662306a36Sopenharmony_ci}
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_cistatic void rtw8851b_efuse_parsing_gain_offset(struct rtw89_dev *rtwdev,
47962306a36Sopenharmony_ci					       struct rtw8851b_efuse *map)
48062306a36Sopenharmony_ci{
48162306a36Sopenharmony_ci	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
48262306a36Sopenharmony_ci	bool valid = false;
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	valid |= _decode_efuse_gain(map->rx_gain_2g_cck,
48562306a36Sopenharmony_ci				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_2G_CCK],
48662306a36Sopenharmony_ci				    NULL);
48762306a36Sopenharmony_ci	valid |= _decode_efuse_gain(map->rx_gain_2g_ofdm,
48862306a36Sopenharmony_ci				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_2G_OFDM],
48962306a36Sopenharmony_ci				    NULL);
49062306a36Sopenharmony_ci	valid |= _decode_efuse_gain(map->rx_gain_5g_low,
49162306a36Sopenharmony_ci				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_LOW],
49262306a36Sopenharmony_ci				    NULL);
49362306a36Sopenharmony_ci	valid |= _decode_efuse_gain(map->rx_gain_5g_mid,
49462306a36Sopenharmony_ci				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_MID],
49562306a36Sopenharmony_ci				   NULL);
49662306a36Sopenharmony_ci	valid |= _decode_efuse_gain(map->rx_gain_5g_high,
49762306a36Sopenharmony_ci				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_HIGH],
49862306a36Sopenharmony_ci				    NULL);
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	gain->offset_valid = valid;
50162306a36Sopenharmony_ci}
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic int rtw8851b_read_efuse(struct rtw89_dev *rtwdev, u8 *log_map)
50462306a36Sopenharmony_ci{
50562306a36Sopenharmony_ci	struct rtw89_efuse *efuse = &rtwdev->efuse;
50662306a36Sopenharmony_ci	struct rtw8851b_efuse *map;
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	map = (struct rtw8851b_efuse *)log_map;
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_ci	efuse->country_code[0] = map->country_code[0];
51162306a36Sopenharmony_ci	efuse->country_code[1] = map->country_code[1];
51262306a36Sopenharmony_ci	rtw8851b_efuse_parsing_tssi(rtwdev, map);
51362306a36Sopenharmony_ci	rtw8851b_efuse_parsing_gain_offset(rtwdev, map);
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_ci	switch (rtwdev->hci.type) {
51662306a36Sopenharmony_ci	case RTW89_HCI_TYPE_PCIE:
51762306a36Sopenharmony_ci		rtw8851b_efuse_parsing(efuse, map);
51862306a36Sopenharmony_ci		break;
51962306a36Sopenharmony_ci	default:
52062306a36Sopenharmony_ci		return -EOPNOTSUPP;
52162306a36Sopenharmony_ci	}
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	rtw89_info(rtwdev, "chip rfe_type is %d\n", efuse->rfe_type);
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	return 0;
52662306a36Sopenharmony_ci}
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic void rtw8851b_phycap_parsing_tssi(struct rtw89_dev *rtwdev, u8 *phycap_map)
52962306a36Sopenharmony_ci{
53062306a36Sopenharmony_ci	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
53162306a36Sopenharmony_ci	static const u32 tssi_trim_addr[RF_PATH_NUM_8851B] = {0x5D6};
53262306a36Sopenharmony_ci	u32 addr = rtwdev->chip->phycap_addr;
53362306a36Sopenharmony_ci	bool pg = false;
53462306a36Sopenharmony_ci	u32 ofst;
53562306a36Sopenharmony_ci	u8 i, j;
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
53862306a36Sopenharmony_ci		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++) {
53962306a36Sopenharmony_ci			/* addrs are in decreasing order */
54062306a36Sopenharmony_ci			ofst = tssi_trim_addr[i] - addr - j;
54162306a36Sopenharmony_ci			tssi->tssi_trim[i][j] = phycap_map[ofst];
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_ci			if (phycap_map[ofst] != 0xff)
54462306a36Sopenharmony_ci				pg = true;
54562306a36Sopenharmony_ci		}
54662306a36Sopenharmony_ci	}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	if (!pg) {
54962306a36Sopenharmony_ci		memset(tssi->tssi_trim, 0, sizeof(tssi->tssi_trim));
55062306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_TSSI,
55162306a36Sopenharmony_ci			    "[TSSI][TRIM] no PG, set all trim info to 0\n");
55262306a36Sopenharmony_ci	}
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++)
55562306a36Sopenharmony_ci		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++)
55662306a36Sopenharmony_ci			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
55762306a36Sopenharmony_ci				    "[TSSI] path=%d idx=%d trim=0x%x addr=0x%x\n",
55862306a36Sopenharmony_ci				    i, j, tssi->tssi_trim[i][j],
55962306a36Sopenharmony_ci				    tssi_trim_addr[i] - j);
56062306a36Sopenharmony_ci}
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_cistatic void rtw8851b_phycap_parsing_thermal_trim(struct rtw89_dev *rtwdev,
56362306a36Sopenharmony_ci						 u8 *phycap_map)
56462306a36Sopenharmony_ci{
56562306a36Sopenharmony_ci	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
56662306a36Sopenharmony_ci	static const u32 thm_trim_addr[RF_PATH_NUM_8851B] = {0x5DF};
56762306a36Sopenharmony_ci	u32 addr = rtwdev->chip->phycap_addr;
56862306a36Sopenharmony_ci	u8 i;
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
57162306a36Sopenharmony_ci		info->thermal_trim[i] = phycap_map[thm_trim_addr[i] - addr];
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_RFK,
57462306a36Sopenharmony_ci			    "[THERMAL][TRIM] path=%d thermal_trim=0x%x\n",
57562306a36Sopenharmony_ci			    i, info->thermal_trim[i]);
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_ci		if (info->thermal_trim[i] != 0xff)
57862306a36Sopenharmony_ci			info->pg_thermal_trim = true;
57962306a36Sopenharmony_ci	}
58062306a36Sopenharmony_ci}
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_cistatic void rtw8851b_thermal_trim(struct rtw89_dev *rtwdev)
58362306a36Sopenharmony_ci{
58462306a36Sopenharmony_ci#define __thm_setting(raw)				\
58562306a36Sopenharmony_ci({							\
58662306a36Sopenharmony_ci	u8 __v = (raw);					\
58762306a36Sopenharmony_ci	((__v & 0x1) << 3) | ((__v & 0x1f) >> 1);	\
58862306a36Sopenharmony_ci})
58962306a36Sopenharmony_ci	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
59062306a36Sopenharmony_ci	u8 i, val;
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	if (!info->pg_thermal_trim) {
59362306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_RFK,
59462306a36Sopenharmony_ci			    "[THERMAL][TRIM] no PG, do nothing\n");
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci		return;
59762306a36Sopenharmony_ci	}
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
60062306a36Sopenharmony_ci		val = __thm_setting(info->thermal_trim[i]);
60162306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, i, RR_TM2, RR_TM2_OFF, val);
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_RFK,
60462306a36Sopenharmony_ci			    "[THERMAL][TRIM] path=%d thermal_setting=0x%x\n",
60562306a36Sopenharmony_ci			    i, val);
60662306a36Sopenharmony_ci	}
60762306a36Sopenharmony_ci#undef __thm_setting
60862306a36Sopenharmony_ci}
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cistatic void rtw8851b_phycap_parsing_pa_bias_trim(struct rtw89_dev *rtwdev,
61162306a36Sopenharmony_ci						 u8 *phycap_map)
61262306a36Sopenharmony_ci{
61362306a36Sopenharmony_ci	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
61462306a36Sopenharmony_ci	static const u32 pabias_trim_addr[] = {0x5DE};
61562306a36Sopenharmony_ci	u32 addr = rtwdev->chip->phycap_addr;
61662306a36Sopenharmony_ci	u8 i;
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
61962306a36Sopenharmony_ci		info->pa_bias_trim[i] = phycap_map[pabias_trim_addr[i] - addr];
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_RFK,
62262306a36Sopenharmony_ci			    "[PA_BIAS][TRIM] path=%d pa_bias_trim=0x%x\n",
62362306a36Sopenharmony_ci			    i, info->pa_bias_trim[i]);
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci		if (info->pa_bias_trim[i] != 0xff)
62662306a36Sopenharmony_ci			info->pg_pa_bias_trim = true;
62762306a36Sopenharmony_ci	}
62862306a36Sopenharmony_ci}
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_cistatic void rtw8851b_pa_bias_trim(struct rtw89_dev *rtwdev)
63162306a36Sopenharmony_ci{
63262306a36Sopenharmony_ci	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
63362306a36Sopenharmony_ci	u8 pabias_2g, pabias_5g;
63462306a36Sopenharmony_ci	u8 i;
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci	if (!info->pg_pa_bias_trim) {
63762306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_RFK,
63862306a36Sopenharmony_ci			    "[PA_BIAS][TRIM] no PG, do nothing\n");
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci		return;
64162306a36Sopenharmony_ci	}
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
64462306a36Sopenharmony_ci		pabias_2g = u8_get_bits(info->pa_bias_trim[i], GENMASK(3, 0));
64562306a36Sopenharmony_ci		pabias_5g = u8_get_bits(info->pa_bias_trim[i], GENMASK(7, 4));
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_RFK,
64862306a36Sopenharmony_ci			    "[PA_BIAS][TRIM] path=%d 2G=0x%x 5G=0x%x\n",
64962306a36Sopenharmony_ci			    i, pabias_2g, pabias_5g);
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXG, pabias_2g);
65262306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXA, pabias_5g);
65362306a36Sopenharmony_ci	}
65462306a36Sopenharmony_ci}
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_cistatic void rtw8851b_phycap_parsing_gain_comp(struct rtw89_dev *rtwdev, u8 *phycap_map)
65762306a36Sopenharmony_ci{
65862306a36Sopenharmony_ci	static const u32 comp_addrs[][RTW89_SUBBAND_2GHZ_5GHZ_NR] = {
65962306a36Sopenharmony_ci		{0x5BB, 0x5BA, 0, 0x5B9, 0x5B8},
66062306a36Sopenharmony_ci	};
66162306a36Sopenharmony_ci	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
66262306a36Sopenharmony_ci	u32 phycap_addr = rtwdev->chip->phycap_addr;
66362306a36Sopenharmony_ci	bool valid = false;
66462306a36Sopenharmony_ci	int path, i;
66562306a36Sopenharmony_ci	u8 data;
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	for (path = 0; path < BB_PATH_NUM_8851B; path++)
66862306a36Sopenharmony_ci		for (i = 0; i < RTW89_SUBBAND_2GHZ_5GHZ_NR; i++) {
66962306a36Sopenharmony_ci			if (comp_addrs[path][i] == 0)
67062306a36Sopenharmony_ci				continue;
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ci			data = phycap_map[comp_addrs[path][i] - phycap_addr];
67362306a36Sopenharmony_ci			valid |= _decode_efuse_gain(data, NULL,
67462306a36Sopenharmony_ci						    &gain->comp[path][i]);
67562306a36Sopenharmony_ci		}
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	gain->comp_valid = valid;
67862306a36Sopenharmony_ci}
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_cistatic int rtw8851b_read_phycap(struct rtw89_dev *rtwdev, u8 *phycap_map)
68162306a36Sopenharmony_ci{
68262306a36Sopenharmony_ci	rtw8851b_phycap_parsing_tssi(rtwdev, phycap_map);
68362306a36Sopenharmony_ci	rtw8851b_phycap_parsing_thermal_trim(rtwdev, phycap_map);
68462306a36Sopenharmony_ci	rtw8851b_phycap_parsing_pa_bias_trim(rtwdev, phycap_map);
68562306a36Sopenharmony_ci	rtw8851b_phycap_parsing_gain_comp(rtwdev, phycap_map);
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	return 0;
68862306a36Sopenharmony_ci}
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_cistatic void rtw8851b_set_bb_gpio(struct rtw89_dev *rtwdev, u8 gpio_idx, bool inv,
69162306a36Sopenharmony_ci				 u8 src_sel)
69262306a36Sopenharmony_ci{
69362306a36Sopenharmony_ci	u32 addr, mask;
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	if (gpio_idx >= 32)
69662306a36Sopenharmony_ci		return;
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	/* 2 continual 32-bit registers for 32 GPIOs, and each GPIO occupies 2 bits */
69962306a36Sopenharmony_ci	addr = R_RFE_SEL0_A2 + (gpio_idx / 16) * sizeof(u32);
70062306a36Sopenharmony_ci	mask = B_RFE_SEL0_MASK << (gpio_idx % 16) * 2;
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, addr, mask, RF_PATH_A);
70362306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_RFE_INV0, BIT(gpio_idx), inv);
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci	/* 4 continual 32-bit registers for 32 GPIOs, and each GPIO occupies 4 bits */
70662306a36Sopenharmony_ci	addr = R_RFE_SEL0_BASE + (gpio_idx / 8) * sizeof(u32);
70762306a36Sopenharmony_ci	mask = B_RFE_SEL0_SRC_MASK << (gpio_idx % 8) * 4;
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, addr, mask, src_sel);
71062306a36Sopenharmony_ci}
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_cistatic void rtw8851b_set_mac_gpio(struct rtw89_dev *rtwdev, u8 func)
71362306a36Sopenharmony_ci{
71462306a36Sopenharmony_ci	static const struct rtw89_reg3_def func16 = {
71562306a36Sopenharmony_ci		R_AX_GPIO16_23_FUNC_SEL, B_AX_PINMUX_GPIO16_FUNC_SEL_MASK, BIT(3)
71662306a36Sopenharmony_ci	};
71762306a36Sopenharmony_ci	static const struct rtw89_reg3_def func17 = {
71862306a36Sopenharmony_ci		R_AX_GPIO16_23_FUNC_SEL, B_AX_PINMUX_GPIO17_FUNC_SEL_MASK, BIT(7) >> 4,
71962306a36Sopenharmony_ci	};
72062306a36Sopenharmony_ci	const struct rtw89_reg3_def *def;
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci	switch (func) {
72362306a36Sopenharmony_ci	case 16:
72462306a36Sopenharmony_ci		def = &func16;
72562306a36Sopenharmony_ci		break;
72662306a36Sopenharmony_ci	case 17:
72762306a36Sopenharmony_ci		def = &func17;
72862306a36Sopenharmony_ci		break;
72962306a36Sopenharmony_ci	default:
73062306a36Sopenharmony_ci		rtw89_warn(rtwdev, "undefined gpio func %d\n", func);
73162306a36Sopenharmony_ci		return;
73262306a36Sopenharmony_ci	}
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	rtw89_write8_mask(rtwdev, def->addr, def->mask, def->data);
73562306a36Sopenharmony_ci}
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_cistatic void rtw8851b_rfe_gpio(struct rtw89_dev *rtwdev)
73862306a36Sopenharmony_ci{
73962306a36Sopenharmony_ci	u8 rfe_type = rtwdev->efuse.rfe_type;
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_ci	if (rfe_type > 50)
74262306a36Sopenharmony_ci		return;
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	if (rfe_type % 3 == 2) {
74562306a36Sopenharmony_ci		rtw8851b_set_bb_gpio(rtwdev, 16, true, RFE_SEL0_SRC_ANTSEL_0);
74662306a36Sopenharmony_ci		rtw8851b_set_bb_gpio(rtwdev, 17, false, RFE_SEL0_SRC_ANTSEL_0);
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci		rtw8851b_set_mac_gpio(rtwdev, 16);
74962306a36Sopenharmony_ci		rtw8851b_set_mac_gpio(rtwdev, 17);
75062306a36Sopenharmony_ci	}
75162306a36Sopenharmony_ci}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_cistatic void rtw8851b_power_trim(struct rtw89_dev *rtwdev)
75462306a36Sopenharmony_ci{
75562306a36Sopenharmony_ci	rtw8851b_thermal_trim(rtwdev);
75662306a36Sopenharmony_ci	rtw8851b_pa_bias_trim(rtwdev);
75762306a36Sopenharmony_ci}
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_cistatic void rtw8851b_set_channel_mac(struct rtw89_dev *rtwdev,
76062306a36Sopenharmony_ci				     const struct rtw89_chan *chan,
76162306a36Sopenharmony_ci				     u8 mac_idx)
76262306a36Sopenharmony_ci{
76362306a36Sopenharmony_ci	u32 sub_carr = rtw89_mac_reg_by_idx(rtwdev, R_AX_TX_SUB_CARRIER_VALUE, mac_idx);
76462306a36Sopenharmony_ci	u32 chk_rate = rtw89_mac_reg_by_idx(rtwdev, R_AX_TXRATE_CHK, mac_idx);
76562306a36Sopenharmony_ci	u32 rf_mod = rtw89_mac_reg_by_idx(rtwdev, R_AX_WMAC_RFMOD, mac_idx);
76662306a36Sopenharmony_ci	u8 txsc20 = 0, txsc40 = 0;
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci	switch (chan->band_width) {
76962306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_80:
77062306a36Sopenharmony_ci		txsc40 = rtw89_phy_get_txsc(rtwdev, chan, RTW89_CHANNEL_WIDTH_40);
77162306a36Sopenharmony_ci		fallthrough;
77262306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_40:
77362306a36Sopenharmony_ci		txsc20 = rtw89_phy_get_txsc(rtwdev, chan, RTW89_CHANNEL_WIDTH_20);
77462306a36Sopenharmony_ci		break;
77562306a36Sopenharmony_ci	default:
77662306a36Sopenharmony_ci		break;
77762306a36Sopenharmony_ci	}
77862306a36Sopenharmony_ci
77962306a36Sopenharmony_ci	switch (chan->band_width) {
78062306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_80:
78162306a36Sopenharmony_ci		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(1));
78262306a36Sopenharmony_ci		rtw89_write32(rtwdev, sub_carr, txsc20 | (txsc40 << 4));
78362306a36Sopenharmony_ci		break;
78462306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_40:
78562306a36Sopenharmony_ci		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(0));
78662306a36Sopenharmony_ci		rtw89_write32(rtwdev, sub_carr, txsc20);
78762306a36Sopenharmony_ci		break;
78862306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_20:
78962306a36Sopenharmony_ci		rtw89_write8_clr(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK);
79062306a36Sopenharmony_ci		rtw89_write32(rtwdev, sub_carr, 0);
79162306a36Sopenharmony_ci		break;
79262306a36Sopenharmony_ci	default:
79362306a36Sopenharmony_ci		break;
79462306a36Sopenharmony_ci	}
79562306a36Sopenharmony_ci
79662306a36Sopenharmony_ci	if (chan->channel > 14) {
79762306a36Sopenharmony_ci		rtw89_write8_clr(rtwdev, chk_rate, B_AX_BAND_MODE);
79862306a36Sopenharmony_ci		rtw89_write8_set(rtwdev, chk_rate,
79962306a36Sopenharmony_ci				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
80062306a36Sopenharmony_ci	} else {
80162306a36Sopenharmony_ci		rtw89_write8_set(rtwdev, chk_rate, B_AX_BAND_MODE);
80262306a36Sopenharmony_ci		rtw89_write8_clr(rtwdev, chk_rate,
80362306a36Sopenharmony_ci				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
80462306a36Sopenharmony_ci	}
80562306a36Sopenharmony_ci}
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_cistatic const u32 rtw8851b_sco_barker_threshold[14] = {
80862306a36Sopenharmony_ci	0x1cfea, 0x1d0e1, 0x1d1d7, 0x1d2cd, 0x1d3c3, 0x1d4b9, 0x1d5b0, 0x1d6a6,
80962306a36Sopenharmony_ci	0x1d79c, 0x1d892, 0x1d988, 0x1da7f, 0x1db75, 0x1ddc4
81062306a36Sopenharmony_ci};
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_cistatic const u32 rtw8851b_sco_cck_threshold[14] = {
81362306a36Sopenharmony_ci	0x27de3, 0x27f35, 0x28088, 0x281da, 0x2832d, 0x2847f, 0x285d2, 0x28724,
81462306a36Sopenharmony_ci	0x28877, 0x289c9, 0x28b1c, 0x28c6e, 0x28dc1, 0x290ed
81562306a36Sopenharmony_ci};
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_cistatic void rtw8851b_ctrl_sco_cck(struct rtw89_dev *rtwdev, u8 primary_ch)
81862306a36Sopenharmony_ci{
81962306a36Sopenharmony_ci	u8 ch_element = primary_ch - 1;
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_RXSCOBC, B_RXSCOBC_TH,
82262306a36Sopenharmony_ci			       rtw8851b_sco_barker_threshold[ch_element]);
82362306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_RXSCOCCK, B_RXSCOCCK_TH,
82462306a36Sopenharmony_ci			       rtw8851b_sco_cck_threshold[ch_element]);
82562306a36Sopenharmony_ci}
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_cistatic u8 rtw8851b_sco_mapping(u8 central_ch)
82862306a36Sopenharmony_ci{
82962306a36Sopenharmony_ci	if (central_ch == 1)
83062306a36Sopenharmony_ci		return 109;
83162306a36Sopenharmony_ci	else if (central_ch >= 2 && central_ch <= 6)
83262306a36Sopenharmony_ci		return 108;
83362306a36Sopenharmony_ci	else if (central_ch >= 7 && central_ch <= 10)
83462306a36Sopenharmony_ci		return 107;
83562306a36Sopenharmony_ci	else if (central_ch >= 11 && central_ch <= 14)
83662306a36Sopenharmony_ci		return 106;
83762306a36Sopenharmony_ci	else if (central_ch == 36 || central_ch == 38)
83862306a36Sopenharmony_ci		return 51;
83962306a36Sopenharmony_ci	else if (central_ch >= 40 && central_ch <= 58)
84062306a36Sopenharmony_ci		return 50;
84162306a36Sopenharmony_ci	else if (central_ch >= 60 && central_ch <= 64)
84262306a36Sopenharmony_ci		return 49;
84362306a36Sopenharmony_ci	else if (central_ch == 100 || central_ch == 102)
84462306a36Sopenharmony_ci		return 48;
84562306a36Sopenharmony_ci	else if (central_ch >= 104 && central_ch <= 126)
84662306a36Sopenharmony_ci		return 47;
84762306a36Sopenharmony_ci	else if (central_ch >= 128 && central_ch <= 151)
84862306a36Sopenharmony_ci		return 46;
84962306a36Sopenharmony_ci	else if (central_ch >= 153 && central_ch <= 177)
85062306a36Sopenharmony_ci		return 45;
85162306a36Sopenharmony_ci	else
85262306a36Sopenharmony_ci		return 0;
85362306a36Sopenharmony_ci}
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_cistruct rtw8851b_bb_gain {
85662306a36Sopenharmony_ci	u32 gain_g[BB_PATH_NUM_8851B];
85762306a36Sopenharmony_ci	u32 gain_a[BB_PATH_NUM_8851B];
85862306a36Sopenharmony_ci	u32 gain_mask;
85962306a36Sopenharmony_ci};
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_cistatic const struct rtw8851b_bb_gain bb_gain_lna[LNA_GAIN_NUM] = {
86262306a36Sopenharmony_ci	{ .gain_g = {0x4678}, .gain_a = {0x45DC},
86362306a36Sopenharmony_ci	  .gain_mask = 0x00ff0000 },
86462306a36Sopenharmony_ci	{ .gain_g = {0x4678}, .gain_a = {0x45DC},
86562306a36Sopenharmony_ci	  .gain_mask = 0xff000000 },
86662306a36Sopenharmony_ci	{ .gain_g = {0x467C}, .gain_a = {0x4660},
86762306a36Sopenharmony_ci	  .gain_mask = 0x000000ff },
86862306a36Sopenharmony_ci	{ .gain_g = {0x467C}, .gain_a = {0x4660},
86962306a36Sopenharmony_ci	  .gain_mask = 0x0000ff00 },
87062306a36Sopenharmony_ci	{ .gain_g = {0x467C}, .gain_a = {0x4660},
87162306a36Sopenharmony_ci	  .gain_mask = 0x00ff0000 },
87262306a36Sopenharmony_ci	{ .gain_g = {0x467C}, .gain_a = {0x4660},
87362306a36Sopenharmony_ci	  .gain_mask = 0xff000000 },
87462306a36Sopenharmony_ci	{ .gain_g = {0x4680}, .gain_a = {0x4664},
87562306a36Sopenharmony_ci	  .gain_mask = 0x000000ff },
87662306a36Sopenharmony_ci};
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_cistatic const struct rtw8851b_bb_gain bb_gain_tia[TIA_GAIN_NUM] = {
87962306a36Sopenharmony_ci	{ .gain_g = {0x4680}, .gain_a = {0x4664},
88062306a36Sopenharmony_ci	  .gain_mask = 0x00ff0000 },
88162306a36Sopenharmony_ci	{ .gain_g = {0x4680}, .gain_a = {0x4664},
88262306a36Sopenharmony_ci	  .gain_mask = 0xff000000 },
88362306a36Sopenharmony_ci};
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_cistatic void rtw8851b_set_gain_error(struct rtw89_dev *rtwdev,
88662306a36Sopenharmony_ci				    enum rtw89_subband subband,
88762306a36Sopenharmony_ci				    enum rtw89_rf_path path)
88862306a36Sopenharmony_ci{
88962306a36Sopenharmony_ci	const struct rtw89_phy_bb_gain_info *gain = &rtwdev->bb_gain;
89062306a36Sopenharmony_ci	u8 gain_band = rtw89_subband_to_bb_gain_band(subband);
89162306a36Sopenharmony_ci	s32 val;
89262306a36Sopenharmony_ci	u32 reg;
89362306a36Sopenharmony_ci	u32 mask;
89462306a36Sopenharmony_ci	int i;
89562306a36Sopenharmony_ci
89662306a36Sopenharmony_ci	for (i = 0; i < LNA_GAIN_NUM; i++) {
89762306a36Sopenharmony_ci		if (subband == RTW89_CH_2G)
89862306a36Sopenharmony_ci			reg = bb_gain_lna[i].gain_g[path];
89962306a36Sopenharmony_ci		else
90062306a36Sopenharmony_ci			reg = bb_gain_lna[i].gain_a[path];
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_ci		mask = bb_gain_lna[i].gain_mask;
90362306a36Sopenharmony_ci		val = gain->lna_gain[gain_band][path][i];
90462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, reg, mask, val);
90562306a36Sopenharmony_ci	}
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_ci	for (i = 0; i < TIA_GAIN_NUM; i++) {
90862306a36Sopenharmony_ci		if (subband == RTW89_CH_2G)
90962306a36Sopenharmony_ci			reg = bb_gain_tia[i].gain_g[path];
91062306a36Sopenharmony_ci		else
91162306a36Sopenharmony_ci			reg = bb_gain_tia[i].gain_a[path];
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_ci		mask = bb_gain_tia[i].gain_mask;
91462306a36Sopenharmony_ci		val = gain->tia_gain[gain_band][path][i];
91562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, reg, mask, val);
91662306a36Sopenharmony_ci	}
91762306a36Sopenharmony_ci}
91862306a36Sopenharmony_ci
91962306a36Sopenharmony_cistatic void rtw8851b_set_gain_offset(struct rtw89_dev *rtwdev,
92062306a36Sopenharmony_ci				     enum rtw89_subband subband,
92162306a36Sopenharmony_ci				     enum rtw89_phy_idx phy_idx)
92262306a36Sopenharmony_ci{
92362306a36Sopenharmony_ci	static const u32 rssi_ofst_addr[] = {R_PATH0_G_TIA1_LNA6_OP1DB_V1};
92462306a36Sopenharmony_ci	static const u32 gain_err_addr[] = {R_P0_AGC_RSVD};
92562306a36Sopenharmony_ci	struct rtw89_phy_efuse_gain *efuse_gain = &rtwdev->efuse_gain;
92662306a36Sopenharmony_ci	enum rtw89_gain_offset gain_ofdm_band;
92762306a36Sopenharmony_ci	s32 offset_ofdm, offset_cck;
92862306a36Sopenharmony_ci	s32 offset_a;
92962306a36Sopenharmony_ci	s32 tmp;
93062306a36Sopenharmony_ci	u8 path;
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	if (!efuse_gain->comp_valid)
93362306a36Sopenharmony_ci		goto next;
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci	for (path = RF_PATH_A; path < BB_PATH_NUM_8851B; path++) {
93662306a36Sopenharmony_ci		tmp = efuse_gain->comp[path][subband];
93762306a36Sopenharmony_ci		tmp = clamp_t(s32, tmp << 2, S8_MIN, S8_MAX);
93862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, gain_err_addr[path], MASKBYTE0, tmp);
93962306a36Sopenharmony_ci	}
94062306a36Sopenharmony_ci
94162306a36Sopenharmony_cinext:
94262306a36Sopenharmony_ci	if (!efuse_gain->offset_valid)
94362306a36Sopenharmony_ci		return;
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_ci	gain_ofdm_band = rtw89_subband_to_gain_offset_band_of_ofdm(subband);
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_ci	offset_a = -efuse_gain->offset[RF_PATH_A][gain_ofdm_band];
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	tmp = -((offset_a << 2) + (efuse_gain->offset_base[RTW89_PHY_0] >> 2));
95062306a36Sopenharmony_ci	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
95162306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, rssi_ofst_addr[RF_PATH_A], B_PATH0_R_G_OFST_MASK, tmp);
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_ci	offset_ofdm = -efuse_gain->offset[RF_PATH_A][gain_ofdm_band];
95462306a36Sopenharmony_ci	offset_cck = -efuse_gain->offset[RF_PATH_A][0];
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_ci	tmp = (offset_ofdm << 4) + efuse_gain->offset_base[RTW89_PHY_0];
95762306a36Sopenharmony_ci	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
95862306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_P0_RPL1, B_P0_RPL1_BIAS_MASK, tmp, phy_idx);
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_ci	tmp = (offset_ofdm << 4) + efuse_gain->rssi_base[RTW89_PHY_0];
96162306a36Sopenharmony_ci	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
96262306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_P1_RPL1, B_P0_RPL1_BIAS_MASK, tmp, phy_idx);
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_ci	if (subband == RTW89_CH_2G) {
96562306a36Sopenharmony_ci		tmp = (offset_cck << 3) + (efuse_gain->offset_base[RTW89_PHY_0] >> 1);
96662306a36Sopenharmony_ci		tmp = clamp_t(s32, tmp, S8_MIN >> 1, S8_MAX >> 1);
96762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RX_RPL_OFST,
96862306a36Sopenharmony_ci				       B_RX_RPL_OFST_CCK_MASK, tmp);
96962306a36Sopenharmony_ci	}
97062306a36Sopenharmony_ci}
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_cistatic
97362306a36Sopenharmony_civoid rtw8851b_set_rxsc_rpl_comp(struct rtw89_dev *rtwdev, enum rtw89_subband subband)
97462306a36Sopenharmony_ci{
97562306a36Sopenharmony_ci	const struct rtw89_phy_bb_gain_info *gain = &rtwdev->bb_gain;
97662306a36Sopenharmony_ci	u8 band = rtw89_subband_to_bb_gain_band(subband);
97762306a36Sopenharmony_ci	u32 val;
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_ci	val = u32_encode_bits(gain->rpl_ofst_20[band][RF_PATH_A], B_P0_RPL1_20_MASK) |
98062306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_40[band][RF_PATH_A][0], B_P0_RPL1_40_MASK) |
98162306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_40[band][RF_PATH_A][1], B_P0_RPL1_41_MASK);
98262306a36Sopenharmony_ci	val >>= B_P0_RPL1_SHIFT;
98362306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_RPL1, B_P0_RPL1_MASK, val);
98462306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P1_RPL1, B_P0_RPL1_MASK, val);
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_ci	val = u32_encode_bits(gain->rpl_ofst_40[band][RF_PATH_A][2], B_P0_RTL2_42_MASK) |
98762306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][0], B_P0_RTL2_80_MASK) |
98862306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][1], B_P0_RTL2_81_MASK) |
98962306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][10], B_P0_RTL2_8A_MASK);
99062306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_P0_RPL2, val);
99162306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_P1_RPL2, val);
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci	val = u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][2], B_P0_RTL3_82_MASK) |
99462306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][3], B_P0_RTL3_83_MASK) |
99562306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][4], B_P0_RTL3_84_MASK) |
99662306a36Sopenharmony_ci	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][9], B_P0_RTL3_89_MASK);
99762306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_P0_RPL3, val);
99862306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_P1_RPL3, val);
99962306a36Sopenharmony_ci}
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_cistatic void rtw8851b_ctrl_ch(struct rtw89_dev *rtwdev,
100262306a36Sopenharmony_ci			     const struct rtw89_chan *chan,
100362306a36Sopenharmony_ci			     enum rtw89_phy_idx phy_idx)
100462306a36Sopenharmony_ci{
100562306a36Sopenharmony_ci	u8 subband = chan->subband_type;
100662306a36Sopenharmony_ci	u8 central_ch = chan->channel;
100762306a36Sopenharmony_ci	bool is_2g = central_ch <= 14;
100862306a36Sopenharmony_ci	u8 sco_comp;
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci	if (is_2g)
101162306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_PATH0_BAND_SEL_V1,
101262306a36Sopenharmony_ci				      B_PATH0_BAND_SEL_MSK_V1, 1, phy_idx);
101362306a36Sopenharmony_ci	else
101462306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_PATH0_BAND_SEL_V1,
101562306a36Sopenharmony_ci				      B_PATH0_BAND_SEL_MSK_V1, 0, phy_idx);
101662306a36Sopenharmony_ci	/* SCO compensate FC setting */
101762306a36Sopenharmony_ci	sco_comp = rtw8851b_sco_mapping(central_ch);
101862306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_INV, sco_comp, phy_idx);
101962306a36Sopenharmony_ci
102062306a36Sopenharmony_ci	if (chan->band_type == RTW89_BAND_6G)
102162306a36Sopenharmony_ci		return;
102262306a36Sopenharmony_ci
102362306a36Sopenharmony_ci	/* CCK parameters */
102462306a36Sopenharmony_ci	if (central_ch == 14) {
102562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 0x3b13ff);
102662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 0x1c42de);
102762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfdb0ad);
102862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 0xf60f6e);
102962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 0xfd8f92);
103062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0x2d011);
103162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0x1c02c);
103262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 0xfff00a);
103362306a36Sopenharmony_ci	} else {
103462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 0x3d23ff);
103562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 0x29b354);
103662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfc1c8);
103762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 0xfdb053);
103862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 0xf86f9a);
103962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0xfaef92);
104062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0xfe5fcc);
104162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 0xffdff5);
104262306a36Sopenharmony_ci	}
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_ci	rtw8851b_set_gain_error(rtwdev, subband, RF_PATH_A);
104562306a36Sopenharmony_ci	rtw8851b_set_gain_offset(rtwdev, subband, phy_idx);
104662306a36Sopenharmony_ci	rtw8851b_set_rxsc_rpl_comp(rtwdev, subband);
104762306a36Sopenharmony_ci}
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_cistatic void rtw8851b_bw_setting(struct rtw89_dev *rtwdev, u8 bw)
105062306a36Sopenharmony_ci{
105162306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW0, B_P0_CFCH_CTL, 0x8);
105262306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW0, B_P0_CFCH_EN, 0x2);
105362306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW0, B_P0_CFCH_BW0, 0x2);
105462306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW1, B_P0_CFCH_BW1, 0x4);
105562306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_DRCK, B_DRCK_MUL, 0xf);
105662306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_ADCMOD, B_ADCMOD_LP, 0xa);
105762306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_RXCK, B_P0_RXCK_ADJ, 0x92);
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_ci	switch (bw) {
106062306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_5:
106162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x1);
106262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x0);
106362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x1);
106462306a36Sopenharmony_ci		break;
106562306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_10:
106662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x1);
106762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x1);
106862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
106962306a36Sopenharmony_ci		break;
107062306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_20:
107162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x2);
107262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x2);
107362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
107462306a36Sopenharmony_ci		break;
107562306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_40:
107662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x2);
107762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x2);
107862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
107962306a36Sopenharmony_ci		break;
108062306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_80:
108162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x0);
108262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x2);
108362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
108462306a36Sopenharmony_ci		break;
108562306a36Sopenharmony_ci	default:
108662306a36Sopenharmony_ci		rtw89_warn(rtwdev, "Fail to set ADC\n");
108762306a36Sopenharmony_ci	}
108862306a36Sopenharmony_ci}
108962306a36Sopenharmony_ci
109062306a36Sopenharmony_cistatic void rtw8851b_ctrl_bw(struct rtw89_dev *rtwdev, u8 pri_ch, u8 bw,
109162306a36Sopenharmony_ci			     enum rtw89_phy_idx phy_idx)
109262306a36Sopenharmony_ci{
109362306a36Sopenharmony_ci	switch (bw) {
109462306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_5:
109562306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
109662306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x1, phy_idx);
109762306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
109862306a36Sopenharmony_ci		break;
109962306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_10:
110062306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
110162306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x2, phy_idx);
110262306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
110362306a36Sopenharmony_ci		break;
110462306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_20:
110562306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
110662306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
110762306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
110862306a36Sopenharmony_ci		break;
110962306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_40:
111062306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x1, phy_idx);
111162306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
111262306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH,
111362306a36Sopenharmony_ci				      pri_ch, phy_idx);
111462306a36Sopenharmony_ci		/* CCK primary channel */
111562306a36Sopenharmony_ci		if (pri_ch == RTW89_SC_20_UPPER)
111662306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 1);
111762306a36Sopenharmony_ci		else
111862306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 0);
111962306a36Sopenharmony_ci
112062306a36Sopenharmony_ci		break;
112162306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_80:
112262306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x2, phy_idx);
112362306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
112462306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH,
112562306a36Sopenharmony_ci				      pri_ch, phy_idx);
112662306a36Sopenharmony_ci		break;
112762306a36Sopenharmony_ci	default:
112862306a36Sopenharmony_ci		rtw89_warn(rtwdev, "Fail to switch bw (bw:%d, pri ch:%d)\n", bw,
112962306a36Sopenharmony_ci			   pri_ch);
113062306a36Sopenharmony_ci	}
113162306a36Sopenharmony_ci
113262306a36Sopenharmony_ci	rtw8851b_bw_setting(rtwdev, bw);
113362306a36Sopenharmony_ci}
113462306a36Sopenharmony_ci
113562306a36Sopenharmony_cistatic void rtw8851b_ctrl_cck_en(struct rtw89_dev *rtwdev, bool cck_en)
113662306a36Sopenharmony_ci{
113762306a36Sopenharmony_ci	if (cck_en) {
113862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0);
113962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PD_ARBITER_OFF,
114062306a36Sopenharmony_ci				       B_PD_ARBITER_OFF, 0);
114162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_UPD_CLK_ADC, B_ENABLE_CCK, 1);
114262306a36Sopenharmony_ci	} else {
114362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 1);
114462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PD_ARBITER_OFF,
114562306a36Sopenharmony_ci				       B_PD_ARBITER_OFF, 1);
114662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_UPD_CLK_ADC, B_ENABLE_CCK, 0);
114762306a36Sopenharmony_ci	}
114862306a36Sopenharmony_ci}
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_cistatic u32 rtw8851b_spur_freq(struct rtw89_dev *rtwdev,
115162306a36Sopenharmony_ci			      const struct rtw89_chan *chan)
115262306a36Sopenharmony_ci{
115362306a36Sopenharmony_ci	u8 center_chan = chan->channel;
115462306a36Sopenharmony_ci
115562306a36Sopenharmony_ci	switch (chan->band_type) {
115662306a36Sopenharmony_ci	case RTW89_BAND_5G:
115762306a36Sopenharmony_ci		if (center_chan == 151 || center_chan == 153 ||
115862306a36Sopenharmony_ci		    center_chan == 155 || center_chan == 163)
115962306a36Sopenharmony_ci			return 5760;
116062306a36Sopenharmony_ci		else if (center_chan == 54 || center_chan == 58)
116162306a36Sopenharmony_ci			return 5280;
116262306a36Sopenharmony_ci		break;
116362306a36Sopenharmony_ci	default:
116462306a36Sopenharmony_ci		break;
116562306a36Sopenharmony_ci	}
116662306a36Sopenharmony_ci
116762306a36Sopenharmony_ci	return 0;
116862306a36Sopenharmony_ci}
116962306a36Sopenharmony_ci
117062306a36Sopenharmony_ci#define CARRIER_SPACING_312_5 312500 /* 312.5 kHz */
117162306a36Sopenharmony_ci#define CARRIER_SPACING_78_125 78125 /* 78.125 kHz */
117262306a36Sopenharmony_ci#define MAX_TONE_NUM 2048
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_cistatic void rtw8851b_set_csi_tone_idx(struct rtw89_dev *rtwdev,
117562306a36Sopenharmony_ci				      const struct rtw89_chan *chan,
117662306a36Sopenharmony_ci				      enum rtw89_phy_idx phy_idx)
117762306a36Sopenharmony_ci{
117862306a36Sopenharmony_ci	u32 spur_freq;
117962306a36Sopenharmony_ci	s32 freq_diff, csi_idx, csi_tone_idx;
118062306a36Sopenharmony_ci
118162306a36Sopenharmony_ci	spur_freq = rtw8851b_spur_freq(rtwdev, chan);
118262306a36Sopenharmony_ci	if (spur_freq == 0) {
118362306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_SEG0CSI_EN_V1, B_SEG0CSI_EN,
118462306a36Sopenharmony_ci				      0, phy_idx);
118562306a36Sopenharmony_ci		return;
118662306a36Sopenharmony_ci	}
118762306a36Sopenharmony_ci
118862306a36Sopenharmony_ci	freq_diff = (spur_freq - chan->freq) * 1000000;
118962306a36Sopenharmony_ci	csi_idx = s32_div_u32_round_closest(freq_diff, CARRIER_SPACING_78_125);
119062306a36Sopenharmony_ci	s32_div_u32_round_down(csi_idx, MAX_TONE_NUM, &csi_tone_idx);
119162306a36Sopenharmony_ci
119262306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_SEG0CSI_V1, B_SEG0CSI_IDX,
119362306a36Sopenharmony_ci			      csi_tone_idx, phy_idx);
119462306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_SEG0CSI_EN_V1, B_SEG0CSI_EN, 1, phy_idx);
119562306a36Sopenharmony_ci}
119662306a36Sopenharmony_ci
119762306a36Sopenharmony_cistatic const struct rtw89_nbi_reg_def rtw8851b_nbi_reg_def = {
119862306a36Sopenharmony_ci	.notch1_idx = {0x46E4, 0xFF},
119962306a36Sopenharmony_ci	.notch1_frac_idx = {0x46E4, 0xC00},
120062306a36Sopenharmony_ci	.notch1_en = {0x46E4, 0x1000},
120162306a36Sopenharmony_ci	.notch2_idx = {0x47A4, 0xFF},
120262306a36Sopenharmony_ci	.notch2_frac_idx = {0x47A4, 0xC00},
120362306a36Sopenharmony_ci	.notch2_en = {0x47A4, 0x1000},
120462306a36Sopenharmony_ci};
120562306a36Sopenharmony_ci
120662306a36Sopenharmony_cistatic void rtw8851b_set_nbi_tone_idx(struct rtw89_dev *rtwdev,
120762306a36Sopenharmony_ci				      const struct rtw89_chan *chan)
120862306a36Sopenharmony_ci{
120962306a36Sopenharmony_ci	const struct rtw89_nbi_reg_def *nbi = &rtw8851b_nbi_reg_def;
121062306a36Sopenharmony_ci	s32 nbi_frac_idx, nbi_frac_tone_idx;
121162306a36Sopenharmony_ci	s32 nbi_idx, nbi_tone_idx;
121262306a36Sopenharmony_ci	bool notch2_chk = false;
121362306a36Sopenharmony_ci	u32 spur_freq, fc;
121462306a36Sopenharmony_ci	s32 freq_diff;
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_ci	spur_freq = rtw8851b_spur_freq(rtwdev, chan);
121762306a36Sopenharmony_ci	if (spur_freq == 0) {
121862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
121962306a36Sopenharmony_ci				       nbi->notch1_en.mask, 0);
122062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
122162306a36Sopenharmony_ci				       nbi->notch2_en.mask, 0);
122262306a36Sopenharmony_ci		return;
122362306a36Sopenharmony_ci	}
122462306a36Sopenharmony_ci
122562306a36Sopenharmony_ci	fc = chan->freq;
122662306a36Sopenharmony_ci	if (chan->band_width == RTW89_CHANNEL_WIDTH_160) {
122762306a36Sopenharmony_ci		fc = (spur_freq > fc) ? fc + 40 : fc - 40;
122862306a36Sopenharmony_ci		if ((fc > spur_freq &&
122962306a36Sopenharmony_ci		     chan->channel < chan->primary_channel) ||
123062306a36Sopenharmony_ci		    (fc < spur_freq &&
123162306a36Sopenharmony_ci		     chan->channel > chan->primary_channel))
123262306a36Sopenharmony_ci			notch2_chk = true;
123362306a36Sopenharmony_ci	}
123462306a36Sopenharmony_ci
123562306a36Sopenharmony_ci	freq_diff = (spur_freq - fc) * 1000000;
123662306a36Sopenharmony_ci	nbi_idx = s32_div_u32_round_down(freq_diff, CARRIER_SPACING_312_5,
123762306a36Sopenharmony_ci					 &nbi_frac_idx);
123862306a36Sopenharmony_ci
123962306a36Sopenharmony_ci	if (chan->band_width == RTW89_CHANNEL_WIDTH_20) {
124062306a36Sopenharmony_ci		s32_div_u32_round_down(nbi_idx + 32, 64, &nbi_tone_idx);
124162306a36Sopenharmony_ci	} else {
124262306a36Sopenharmony_ci		u16 tone_para = (chan->band_width == RTW89_CHANNEL_WIDTH_40) ?
124362306a36Sopenharmony_ci				128 : 256;
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_ci		s32_div_u32_round_down(nbi_idx, tone_para, &nbi_tone_idx);
124662306a36Sopenharmony_ci	}
124762306a36Sopenharmony_ci	nbi_frac_tone_idx = s32_div_u32_round_closest(nbi_frac_idx,
124862306a36Sopenharmony_ci						      CARRIER_SPACING_78_125);
124962306a36Sopenharmony_ci
125062306a36Sopenharmony_ci	if (chan->band_width == RTW89_CHANNEL_WIDTH_160 && notch2_chk) {
125162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch2_idx.addr,
125262306a36Sopenharmony_ci				       nbi->notch2_idx.mask, nbi_tone_idx);
125362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch2_frac_idx.addr,
125462306a36Sopenharmony_ci				       nbi->notch2_frac_idx.mask, nbi_frac_tone_idx);
125562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
125662306a36Sopenharmony_ci				       nbi->notch2_en.mask, 0);
125762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
125862306a36Sopenharmony_ci				       nbi->notch2_en.mask, 1);
125962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
126062306a36Sopenharmony_ci				       nbi->notch1_en.mask, 0);
126162306a36Sopenharmony_ci	} else {
126262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch1_idx.addr,
126362306a36Sopenharmony_ci				       nbi->notch1_idx.mask, nbi_tone_idx);
126462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch1_frac_idx.addr,
126562306a36Sopenharmony_ci				       nbi->notch1_frac_idx.mask, nbi_frac_tone_idx);
126662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
126762306a36Sopenharmony_ci				       nbi->notch1_en.mask, 0);
126862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
126962306a36Sopenharmony_ci				       nbi->notch1_en.mask, 1);
127062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
127162306a36Sopenharmony_ci				       nbi->notch2_en.mask, 0);
127262306a36Sopenharmony_ci	}
127362306a36Sopenharmony_ci}
127462306a36Sopenharmony_ci
127562306a36Sopenharmony_cistatic void rtw8851b_set_cfr(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan)
127662306a36Sopenharmony_ci{
127762306a36Sopenharmony_ci	if (chan->band_type == RTW89_BAND_2G &&
127862306a36Sopenharmony_ci	    chan->band_width == RTW89_CHANNEL_WIDTH_20 &&
127962306a36Sopenharmony_ci	    (chan->channel == 1 || chan->channel == 13)) {
128062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
128162306a36Sopenharmony_ci				       B_PATH0_TX_CFR_LGC0, 0xf8);
128262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
128362306a36Sopenharmony_ci				       B_PATH0_TX_CFR_LGC1, 0x120);
128462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
128562306a36Sopenharmony_ci				       B_PATH0_TX_POLAR_CLIPPING_LGC0, 0x0);
128662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
128762306a36Sopenharmony_ci				       B_PATH0_TX_POLAR_CLIPPING_LGC1, 0x3);
128862306a36Sopenharmony_ci	} else {
128962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
129062306a36Sopenharmony_ci				       B_PATH0_TX_CFR_LGC0, 0x120);
129162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
129262306a36Sopenharmony_ci				       B_PATH0_TX_CFR_LGC1, 0x3ff);
129362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
129462306a36Sopenharmony_ci				       B_PATH0_TX_POLAR_CLIPPING_LGC0, 0x3);
129562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
129662306a36Sopenharmony_ci				       B_PATH0_TX_POLAR_CLIPPING_LGC1, 0x7);
129762306a36Sopenharmony_ci	}
129862306a36Sopenharmony_ci}
129962306a36Sopenharmony_ci
130062306a36Sopenharmony_cistatic void rtw8851b_5m_mask(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan,
130162306a36Sopenharmony_ci			     enum rtw89_phy_idx phy_idx)
130262306a36Sopenharmony_ci{
130362306a36Sopenharmony_ci	u8 pri_ch = chan->pri_ch_idx;
130462306a36Sopenharmony_ci	bool mask_5m_low;
130562306a36Sopenharmony_ci	bool mask_5m_en;
130662306a36Sopenharmony_ci
130762306a36Sopenharmony_ci	switch (chan->band_width) {
130862306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_40:
130962306a36Sopenharmony_ci		/* Prich=1: Mask 5M High, Prich=2: Mask 5M Low */
131062306a36Sopenharmony_ci		mask_5m_en = true;
131162306a36Sopenharmony_ci		mask_5m_low = pri_ch == RTW89_SC_20_LOWER;
131262306a36Sopenharmony_ci		break;
131362306a36Sopenharmony_ci	case RTW89_CHANNEL_WIDTH_80:
131462306a36Sopenharmony_ci		/* Prich=3: Mask 5M High, Prich=4: Mask 5M Low, Else: Disable */
131562306a36Sopenharmony_ci		mask_5m_en = pri_ch == RTW89_SC_20_UPMOST ||
131662306a36Sopenharmony_ci			     pri_ch == RTW89_SC_20_LOWEST;
131762306a36Sopenharmony_ci		mask_5m_low = pri_ch == RTW89_SC_20_LOWEST;
131862306a36Sopenharmony_ci		break;
131962306a36Sopenharmony_ci	default:
132062306a36Sopenharmony_ci		mask_5m_en = false;
132162306a36Sopenharmony_ci		break;
132262306a36Sopenharmony_ci	}
132362306a36Sopenharmony_ci
132462306a36Sopenharmony_ci	if (!mask_5m_en) {
132562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x0);
132662306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_ASSIGN_SBD_OPT_V1,
132762306a36Sopenharmony_ci				      B_ASSIGN_SBD_OPT_EN_V1, 0x0, phy_idx);
132862306a36Sopenharmony_ci		return;
132962306a36Sopenharmony_ci	}
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_ci	if (mask_5m_low) {
133262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_TH, 0x5);
133362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x1);
133462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB2, 0x0);
133562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB0, 0x1);
133662306a36Sopenharmony_ci	} else {
133762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_TH, 0x5);
133862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x1);
133962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB2, 0x1);
134062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB0, 0x0);
134162306a36Sopenharmony_ci	}
134262306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_ASSIGN_SBD_OPT_V1,
134362306a36Sopenharmony_ci			      B_ASSIGN_SBD_OPT_EN_V1, 0x1, phy_idx);
134462306a36Sopenharmony_ci}
134562306a36Sopenharmony_ci
134662306a36Sopenharmony_cistatic void rtw8851b_bb_reset_all(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
134762306a36Sopenharmony_ci{
134862306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS, B_S0_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
134962306a36Sopenharmony_ci	fsleep(1);
135062306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
135162306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, phy_idx);
135262306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS, B_S0_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
135362306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
135462306a36Sopenharmony_ci}
135562306a36Sopenharmony_ci
135662306a36Sopenharmony_cistatic void rtw8851b_bb_reset_en(struct rtw89_dev *rtwdev, enum rtw89_band band,
135762306a36Sopenharmony_ci				 enum rtw89_phy_idx phy_idx, bool en)
135862306a36Sopenharmony_ci{
135962306a36Sopenharmony_ci	if (en) {
136062306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS,
136162306a36Sopenharmony_ci				      B_S0_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
136262306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
136362306a36Sopenharmony_ci		if (band == RTW89_BAND_2G)
136462306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0x0);
136562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0x0);
136662306a36Sopenharmony_ci	} else {
136762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0x1);
136862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0x1);
136962306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS,
137062306a36Sopenharmony_ci				      B_S0_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
137162306a36Sopenharmony_ci		fsleep(1);
137262306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, phy_idx);
137362306a36Sopenharmony_ci	}
137462306a36Sopenharmony_ci}
137562306a36Sopenharmony_ci
137662306a36Sopenharmony_cistatic void rtw8851b_bb_reset(struct rtw89_dev *rtwdev,
137762306a36Sopenharmony_ci			      enum rtw89_phy_idx phy_idx)
137862306a36Sopenharmony_ci{
137962306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB,
138062306a36Sopenharmony_ci			       B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI, 0x1);
138162306a36Sopenharmony_ci	rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
138262306a36Sopenharmony_ci	rtw8851b_bb_reset_all(rtwdev, phy_idx);
138362306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB,
138462306a36Sopenharmony_ci			       B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI, 0x3);
138562306a36Sopenharmony_ci	rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
138662306a36Sopenharmony_ci}
138762306a36Sopenharmony_ci
138862306a36Sopenharmony_cistatic
138962306a36Sopenharmony_civoid rtw8851b_bb_gpio_trsw(struct rtw89_dev *rtwdev, enum rtw89_rf_path path,
139062306a36Sopenharmony_ci			   u8 tx_path_en, u8 trsw_tx,
139162306a36Sopenharmony_ci			   u8 trsw_rx, u8 trsw_a, u8 trsw_b)
139262306a36Sopenharmony_ci{
139362306a36Sopenharmony_ci	u32 mask_ofst = 16;
139462306a36Sopenharmony_ci	u32 val;
139562306a36Sopenharmony_ci
139662306a36Sopenharmony_ci	if (path != RF_PATH_A)
139762306a36Sopenharmony_ci		return;
139862306a36Sopenharmony_ci
139962306a36Sopenharmony_ci	mask_ofst += (tx_path_en * 4 + trsw_tx * 2 + trsw_rx) * 2;
140062306a36Sopenharmony_ci	val = u32_encode_bits(trsw_a, B_P0_TRSW_A) |
140162306a36Sopenharmony_ci	      u32_encode_bits(trsw_b, B_P0_TRSW_B);
140262306a36Sopenharmony_ci
140362306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_P0_TRSW,
140462306a36Sopenharmony_ci			       (B_P0_TRSW_A | B_P0_TRSW_B) << mask_ofst, val);
140562306a36Sopenharmony_ci}
140662306a36Sopenharmony_ci
140762306a36Sopenharmony_cistatic void rtw8851b_bb_gpio_init(struct rtw89_dev *rtwdev)
140862306a36Sopenharmony_ci{
140962306a36Sopenharmony_ci	rtw89_phy_write32_set(rtwdev, R_P0_TRSW, B_P0_TRSW_A);
141062306a36Sopenharmony_ci	rtw89_phy_write32_clr(rtwdev, R_P0_TRSW, B_P0_TRSW_X);
141162306a36Sopenharmony_ci	rtw89_phy_write32_clr(rtwdev, R_P0_TRSW, B_P0_TRSW_SO_A2);
141262306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_RFE_SEL0_BASE, 0x77777777);
141362306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_RFE_SEL32_BASE, 0x77777777);
141462306a36Sopenharmony_ci
141562306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_RFE_E_A2, 0xffffffff);
141662306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_RFE_O_SEL_A2, 0);
141762306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_RFE_SEL0_A2, 0);
141862306a36Sopenharmony_ci	rtw89_phy_write32(rtwdev, R_RFE_SEL32_A2, 0);
141962306a36Sopenharmony_ci
142062306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 0, 0, 0, 1);
142162306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 0, 1, 1, 0);
142262306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 1, 0, 1, 0);
142362306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 1, 1, 1, 0);
142462306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 0, 0, 0, 1);
142562306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 0, 1, 1, 0);
142662306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 1, 0, 1, 0);
142762306a36Sopenharmony_ci	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 1, 1, 1, 0);
142862306a36Sopenharmony_ci}
142962306a36Sopenharmony_ci
143062306a36Sopenharmony_cistatic void rtw8851b_bb_macid_ctrl_init(struct rtw89_dev *rtwdev,
143162306a36Sopenharmony_ci					enum rtw89_phy_idx phy_idx)
143262306a36Sopenharmony_ci{
143362306a36Sopenharmony_ci	u32 addr;
143462306a36Sopenharmony_ci
143562306a36Sopenharmony_ci	for (addr = R_AX_PWR_MACID_LMT_TABLE0;
143662306a36Sopenharmony_ci	     addr <= R_AX_PWR_MACID_LMT_TABLE127; addr += 4)
143762306a36Sopenharmony_ci		rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, 0);
143862306a36Sopenharmony_ci}
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_cistatic void rtw8851b_bb_sethw(struct rtw89_dev *rtwdev)
144162306a36Sopenharmony_ci{
144262306a36Sopenharmony_ci	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
144362306a36Sopenharmony_ci
144462306a36Sopenharmony_ci	rtw89_phy_write32_clr(rtwdev, R_P0_EN_SOUND_WO_NDP, B_P0_EN_SOUND_WO_NDP);
144562306a36Sopenharmony_ci
144662306a36Sopenharmony_ci	rtw8851b_bb_macid_ctrl_init(rtwdev, RTW89_PHY_0);
144762306a36Sopenharmony_ci	rtw8851b_bb_gpio_init(rtwdev);
144862306a36Sopenharmony_ci
144962306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_PWR_NORM_FORCE1, B_AX_FORCE_NTX_VALUE);
145062306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_PWR_NORM_FORCE1, B_AX_FORCE_NTX_EN);
145162306a36Sopenharmony_ci
145262306a36Sopenharmony_ci	/* read these registers after loading BB parameters */
145362306a36Sopenharmony_ci	gain->offset_base[RTW89_PHY_0] =
145462306a36Sopenharmony_ci		rtw89_phy_read32_mask(rtwdev, R_P0_RPL1, B_P0_RPL1_BIAS_MASK);
145562306a36Sopenharmony_ci	gain->rssi_base[RTW89_PHY_0] =
145662306a36Sopenharmony_ci		rtw89_phy_read32_mask(rtwdev, R_P1_RPL1, B_P0_RPL1_BIAS_MASK);
145762306a36Sopenharmony_ci}
145862306a36Sopenharmony_ci
145962306a36Sopenharmony_cistatic void rtw8851b_set_channel_bb(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan,
146062306a36Sopenharmony_ci				    enum rtw89_phy_idx phy_idx)
146162306a36Sopenharmony_ci{
146262306a36Sopenharmony_ci	u8 band = chan->band_type, chan_idx;
146362306a36Sopenharmony_ci	bool cck_en = chan->channel <= 14;
146462306a36Sopenharmony_ci	u8 pri_ch_idx = chan->pri_ch_idx;
146562306a36Sopenharmony_ci
146662306a36Sopenharmony_ci	if (cck_en)
146762306a36Sopenharmony_ci		rtw8851b_ctrl_sco_cck(rtwdev,  chan->primary_channel);
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_ci	rtw8851b_ctrl_ch(rtwdev, chan, phy_idx);
147062306a36Sopenharmony_ci	rtw8851b_ctrl_bw(rtwdev, pri_ch_idx, chan->band_width, phy_idx);
147162306a36Sopenharmony_ci	rtw8851b_ctrl_cck_en(rtwdev, cck_en);
147262306a36Sopenharmony_ci	rtw8851b_set_nbi_tone_idx(rtwdev, chan);
147362306a36Sopenharmony_ci	rtw8851b_set_csi_tone_idx(rtwdev, chan, phy_idx);
147462306a36Sopenharmony_ci
147562306a36Sopenharmony_ci	if (chan->band_type == RTW89_BAND_5G) {
147662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
147762306a36Sopenharmony_ci				       B_PATH0_BT_SHARE_V1, 0x0);
147862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
147962306a36Sopenharmony_ci				       B_PATH0_BTG_PATH_V1, 0x0);
148062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x0);
148162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x0);
148262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
148362306a36Sopenharmony_ci				       B_BT_DYN_DC_EST_EN_MSK, 0x0);
148462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x0);
148562306a36Sopenharmony_ci	}
148662306a36Sopenharmony_ci
148762306a36Sopenharmony_ci	chan_idx = rtw89_encode_chan_idx(rtwdev, chan->primary_channel, band);
148862306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_MAC_PIN_SEL, B_CH_IDX_SEG0, chan_idx);
148962306a36Sopenharmony_ci	rtw8851b_5m_mask(rtwdev, chan, phy_idx);
149062306a36Sopenharmony_ci	rtw8851b_set_cfr(rtwdev, chan);
149162306a36Sopenharmony_ci	rtw8851b_bb_reset_all(rtwdev, phy_idx);
149262306a36Sopenharmony_ci}
149362306a36Sopenharmony_ci
149462306a36Sopenharmony_cistatic void rtw8851b_set_channel(struct rtw89_dev *rtwdev,
149562306a36Sopenharmony_ci				 const struct rtw89_chan *chan,
149662306a36Sopenharmony_ci				 enum rtw89_mac_idx mac_idx,
149762306a36Sopenharmony_ci				 enum rtw89_phy_idx phy_idx)
149862306a36Sopenharmony_ci{
149962306a36Sopenharmony_ci	rtw8851b_set_channel_mac(rtwdev, chan, mac_idx);
150062306a36Sopenharmony_ci	rtw8851b_set_channel_bb(rtwdev, chan, phy_idx);
150162306a36Sopenharmony_ci	rtw8851b_set_channel_rf(rtwdev, chan, phy_idx);
150262306a36Sopenharmony_ci}
150362306a36Sopenharmony_ci
150462306a36Sopenharmony_cistatic void rtw8851b_tssi_cont_en(struct rtw89_dev *rtwdev, bool en,
150562306a36Sopenharmony_ci				  enum rtw89_rf_path path)
150662306a36Sopenharmony_ci{
150762306a36Sopenharmony_ci	if (en) {
150862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON, 0x0);
150962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN, 0x0);
151062306a36Sopenharmony_ci	} else {
151162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON, 0x1);
151262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN, 0x1);
151362306a36Sopenharmony_ci	}
151462306a36Sopenharmony_ci}
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_cistatic void rtw8851b_tssi_cont_en_phyidx(struct rtw89_dev *rtwdev, bool en,
151762306a36Sopenharmony_ci					 u8 phy_idx)
151862306a36Sopenharmony_ci{
151962306a36Sopenharmony_ci	rtw8851b_tssi_cont_en(rtwdev, en, RF_PATH_A);
152062306a36Sopenharmony_ci}
152162306a36Sopenharmony_ci
152262306a36Sopenharmony_cistatic void rtw8851b_adc_en(struct rtw89_dev *rtwdev, bool en)
152362306a36Sopenharmony_ci{
152462306a36Sopenharmony_ci	if (en)
152562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 0x0);
152662306a36Sopenharmony_ci	else
152762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 0xf);
152862306a36Sopenharmony_ci}
152962306a36Sopenharmony_ci
153062306a36Sopenharmony_cistatic void rtw8851b_set_channel_help(struct rtw89_dev *rtwdev, bool enter,
153162306a36Sopenharmony_ci				      struct rtw89_channel_help_params *p,
153262306a36Sopenharmony_ci				      const struct rtw89_chan *chan,
153362306a36Sopenharmony_ci				      enum rtw89_mac_idx mac_idx,
153462306a36Sopenharmony_ci				      enum rtw89_phy_idx phy_idx)
153562306a36Sopenharmony_ci{
153662306a36Sopenharmony_ci	if (enter) {
153762306a36Sopenharmony_ci		rtw89_chip_stop_sch_tx(rtwdev, RTW89_MAC_0, &p->tx_en, RTW89_SCH_TX_SEL_ALL);
153862306a36Sopenharmony_ci		rtw89_mac_cfg_ppdu_status(rtwdev, RTW89_MAC_0, false);
153962306a36Sopenharmony_ci		rtw8851b_tssi_cont_en_phyidx(rtwdev, false, RTW89_PHY_0);
154062306a36Sopenharmony_ci		rtw8851b_adc_en(rtwdev, false);
154162306a36Sopenharmony_ci		fsleep(40);
154262306a36Sopenharmony_ci		rtw8851b_bb_reset_en(rtwdev, chan->band_type, phy_idx, false);
154362306a36Sopenharmony_ci	} else {
154462306a36Sopenharmony_ci		rtw89_mac_cfg_ppdu_status(rtwdev, RTW89_MAC_0, true);
154562306a36Sopenharmony_ci		rtw8851b_adc_en(rtwdev, true);
154662306a36Sopenharmony_ci		rtw8851b_tssi_cont_en_phyidx(rtwdev, true, RTW89_PHY_0);
154762306a36Sopenharmony_ci		rtw8851b_bb_reset_en(rtwdev, chan->band_type, phy_idx, true);
154862306a36Sopenharmony_ci		rtw89_chip_resume_sch_tx(rtwdev, RTW89_MAC_0, p->tx_en);
154962306a36Sopenharmony_ci	}
155062306a36Sopenharmony_ci}
155162306a36Sopenharmony_ci
155262306a36Sopenharmony_cistatic void rtw8851b_rfk_init(struct rtw89_dev *rtwdev)
155362306a36Sopenharmony_ci{
155462306a36Sopenharmony_ci	rtwdev->is_tssi_mode[RF_PATH_A] = false;
155562306a36Sopenharmony_ci	rtwdev->is_tssi_mode[RF_PATH_B] = false;
155662306a36Sopenharmony_ci	rtw8851b_lck_init(rtwdev);
155762306a36Sopenharmony_ci
155862306a36Sopenharmony_ci	rtw8851b_dpk_init(rtwdev);
155962306a36Sopenharmony_ci	rtw8851b_aack(rtwdev);
156062306a36Sopenharmony_ci	rtw8851b_rck(rtwdev);
156162306a36Sopenharmony_ci	rtw8851b_dack(rtwdev);
156262306a36Sopenharmony_ci	rtw8851b_rx_dck(rtwdev, RTW89_PHY_0);
156362306a36Sopenharmony_ci}
156462306a36Sopenharmony_ci
156562306a36Sopenharmony_cistatic void rtw8851b_rfk_channel(struct rtw89_dev *rtwdev)
156662306a36Sopenharmony_ci{
156762306a36Sopenharmony_ci	enum rtw89_phy_idx phy_idx = RTW89_PHY_0;
156862306a36Sopenharmony_ci
156962306a36Sopenharmony_ci	rtw8851b_rx_dck(rtwdev, phy_idx);
157062306a36Sopenharmony_ci	rtw8851b_iqk(rtwdev, phy_idx);
157162306a36Sopenharmony_ci	rtw8851b_tssi(rtwdev, phy_idx, true);
157262306a36Sopenharmony_ci	rtw8851b_dpk(rtwdev, phy_idx);
157362306a36Sopenharmony_ci}
157462306a36Sopenharmony_ci
157562306a36Sopenharmony_cistatic void rtw8851b_rfk_band_changed(struct rtw89_dev *rtwdev,
157662306a36Sopenharmony_ci				      enum rtw89_phy_idx phy_idx)
157762306a36Sopenharmony_ci{
157862306a36Sopenharmony_ci	rtw8851b_tssi_scan(rtwdev, phy_idx);
157962306a36Sopenharmony_ci}
158062306a36Sopenharmony_ci
158162306a36Sopenharmony_cistatic void rtw8851b_rfk_scan(struct rtw89_dev *rtwdev, bool start)
158262306a36Sopenharmony_ci{
158362306a36Sopenharmony_ci	rtw8851b_wifi_scan_notify(rtwdev, start, RTW89_PHY_0);
158462306a36Sopenharmony_ci}
158562306a36Sopenharmony_ci
158662306a36Sopenharmony_cistatic void rtw8851b_rfk_track(struct rtw89_dev *rtwdev)
158762306a36Sopenharmony_ci{
158862306a36Sopenharmony_ci	rtw8851b_dpk_track(rtwdev);
158962306a36Sopenharmony_ci	rtw8851b_lck_track(rtwdev);
159062306a36Sopenharmony_ci}
159162306a36Sopenharmony_ci
159262306a36Sopenharmony_cistatic u32 rtw8851b_bb_cal_txpwr_ref(struct rtw89_dev *rtwdev,
159362306a36Sopenharmony_ci				     enum rtw89_phy_idx phy_idx, s16 ref)
159462306a36Sopenharmony_ci{
159562306a36Sopenharmony_ci	const u16 tssi_16dbm_cw = 0x12c;
159662306a36Sopenharmony_ci	const u8 base_cw_0db = 0x27;
159762306a36Sopenharmony_ci	const s8 ofst_int = 0;
159862306a36Sopenharmony_ci	s16 pwr_s10_3;
159962306a36Sopenharmony_ci	s16 rf_pwr_cw;
160062306a36Sopenharmony_ci	u16 bb_pwr_cw;
160162306a36Sopenharmony_ci	u32 pwr_cw;
160262306a36Sopenharmony_ci	u32 tssi_ofst_cw;
160362306a36Sopenharmony_ci
160462306a36Sopenharmony_ci	pwr_s10_3 = (ref << 1) + (s16)(ofst_int) + (s16)(base_cw_0db << 3);
160562306a36Sopenharmony_ci	bb_pwr_cw = u16_get_bits(pwr_s10_3, GENMASK(2, 0));
160662306a36Sopenharmony_ci	rf_pwr_cw = u16_get_bits(pwr_s10_3, GENMASK(8, 3));
160762306a36Sopenharmony_ci	rf_pwr_cw = clamp_t(s16, rf_pwr_cw, 15, 63);
160862306a36Sopenharmony_ci	pwr_cw = (rf_pwr_cw << 3) | bb_pwr_cw;
160962306a36Sopenharmony_ci
161062306a36Sopenharmony_ci	tssi_ofst_cw = (u32)((s16)tssi_16dbm_cw + (ref << 1) - (16 << 3));
161162306a36Sopenharmony_ci	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
161262306a36Sopenharmony_ci		    "[TXPWR] tssi_ofst_cw=%d rf_cw=0x%x bb_cw=0x%x\n",
161362306a36Sopenharmony_ci		    tssi_ofst_cw, rf_pwr_cw, bb_pwr_cw);
161462306a36Sopenharmony_ci
161562306a36Sopenharmony_ci	return u32_encode_bits(tssi_ofst_cw, B_DPD_TSSI_CW) |
161662306a36Sopenharmony_ci	       u32_encode_bits(pwr_cw, B_DPD_PWR_CW) |
161762306a36Sopenharmony_ci	       u32_encode_bits(ref, B_DPD_REF);
161862306a36Sopenharmony_ci}
161962306a36Sopenharmony_ci
162062306a36Sopenharmony_cistatic void rtw8851b_set_txpwr_ref(struct rtw89_dev *rtwdev,
162162306a36Sopenharmony_ci				   enum rtw89_phy_idx phy_idx)
162262306a36Sopenharmony_ci{
162362306a36Sopenharmony_ci	static const u32 addr[RF_PATH_NUM_8851B] = {0x5800};
162462306a36Sopenharmony_ci	const u32 mask = B_DPD_TSSI_CW | B_DPD_PWR_CW | B_DPD_REF;
162562306a36Sopenharmony_ci	const u8 ofst_ofdm = 0x4;
162662306a36Sopenharmony_ci	const u8 ofst_cck = 0x8;
162762306a36Sopenharmony_ci	const s16 ref_ofdm = 0;
162862306a36Sopenharmony_ci	const s16 ref_cck = 0;
162962306a36Sopenharmony_ci	u32 val;
163062306a36Sopenharmony_ci	u8 i;
163162306a36Sopenharmony_ci
163262306a36Sopenharmony_ci	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set txpwr reference\n");
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_ci	rtw89_mac_txpwr_write32_mask(rtwdev, phy_idx, R_AX_PWR_RATE_CTRL,
163562306a36Sopenharmony_ci				     B_AX_PWR_REF, 0x0);
163662306a36Sopenharmony_ci
163762306a36Sopenharmony_ci	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb ofdm txpwr ref\n");
163862306a36Sopenharmony_ci	val = rtw8851b_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_ofdm);
163962306a36Sopenharmony_ci
164062306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++)
164162306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_ofdm, mask, val,
164262306a36Sopenharmony_ci				      phy_idx);
164362306a36Sopenharmony_ci
164462306a36Sopenharmony_ci	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb cck txpwr ref\n");
164562306a36Sopenharmony_ci	val = rtw8851b_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_cck);
164662306a36Sopenharmony_ci
164762306a36Sopenharmony_ci	for (i = 0; i < RF_PATH_NUM_8851B; i++)
164862306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_cck, mask, val,
164962306a36Sopenharmony_ci				      phy_idx);
165062306a36Sopenharmony_ci}
165162306a36Sopenharmony_ci
165262306a36Sopenharmony_cistatic void rtw8851b_bb_set_tx_shape_dfir(struct rtw89_dev *rtwdev,
165362306a36Sopenharmony_ci					  const struct rtw89_chan *chan,
165462306a36Sopenharmony_ci					  u8 tx_shape_idx,
165562306a36Sopenharmony_ci					  enum rtw89_phy_idx phy_idx)
165662306a36Sopenharmony_ci{
165762306a36Sopenharmony_ci#define __DFIR_CFG_ADDR(i) (R_TXFIR0 + ((i) << 2))
165862306a36Sopenharmony_ci#define __DFIR_CFG_MASK 0xffffffff
165962306a36Sopenharmony_ci#define __DFIR_CFG_NR 8
166062306a36Sopenharmony_ci#define __DECL_DFIR_PARAM(_name, _val...) \
166162306a36Sopenharmony_ci	static const u32 param_ ## _name[] = {_val}; \
166262306a36Sopenharmony_ci	static_assert(ARRAY_SIZE(param_ ## _name) == __DFIR_CFG_NR)
166362306a36Sopenharmony_ci
166462306a36Sopenharmony_ci	__DECL_DFIR_PARAM(flat,
166562306a36Sopenharmony_ci			  0x023D23FF, 0x0029B354, 0x000FC1C8, 0x00FDB053,
166662306a36Sopenharmony_ci			  0x00F86F9A, 0x06FAEF92, 0x00FE5FCC, 0x00FFDFF5);
166762306a36Sopenharmony_ci	__DECL_DFIR_PARAM(sharp,
166862306a36Sopenharmony_ci			  0x023D83FF, 0x002C636A, 0x0013F204, 0x00008090,
166962306a36Sopenharmony_ci			  0x00F87FB0, 0x06F99F83, 0x00FDBFBA, 0x00003FF5);
167062306a36Sopenharmony_ci	__DECL_DFIR_PARAM(sharp_14,
167162306a36Sopenharmony_ci			  0x023B13FF, 0x001C42DE, 0x00FDB0AD, 0x00F60F6E,
167262306a36Sopenharmony_ci			  0x00FD8F92, 0x0602D011, 0x0001C02C, 0x00FFF00A);
167362306a36Sopenharmony_ci	u8 ch = chan->channel;
167462306a36Sopenharmony_ci	const u32 *param;
167562306a36Sopenharmony_ci	u32 addr;
167662306a36Sopenharmony_ci	int i;
167762306a36Sopenharmony_ci
167862306a36Sopenharmony_ci	if (ch > 14) {
167962306a36Sopenharmony_ci		rtw89_warn(rtwdev,
168062306a36Sopenharmony_ci			   "set tx shape dfir by unknown ch: %d on 2G\n", ch);
168162306a36Sopenharmony_ci		return;
168262306a36Sopenharmony_ci	}
168362306a36Sopenharmony_ci
168462306a36Sopenharmony_ci	if (ch == 14)
168562306a36Sopenharmony_ci		param = param_sharp_14;
168662306a36Sopenharmony_ci	else
168762306a36Sopenharmony_ci		param = tx_shape_idx == 0 ? param_flat : param_sharp;
168862306a36Sopenharmony_ci
168962306a36Sopenharmony_ci	for (i = 0; i < __DFIR_CFG_NR; i++) {
169062306a36Sopenharmony_ci		addr = __DFIR_CFG_ADDR(i);
169162306a36Sopenharmony_ci		rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
169262306a36Sopenharmony_ci			    "set tx shape dfir: 0x%x: 0x%x\n", addr, param[i]);
169362306a36Sopenharmony_ci		rtw89_phy_write32_idx(rtwdev, addr, __DFIR_CFG_MASK, param[i],
169462306a36Sopenharmony_ci				      phy_idx);
169562306a36Sopenharmony_ci	}
169662306a36Sopenharmony_ci
169762306a36Sopenharmony_ci#undef __DECL_DFIR_PARAM
169862306a36Sopenharmony_ci#undef __DFIR_CFG_NR
169962306a36Sopenharmony_ci#undef __DFIR_CFG_MASK
170062306a36Sopenharmony_ci#undef __DECL_CFG_ADDR
170162306a36Sopenharmony_ci}
170262306a36Sopenharmony_ci
170362306a36Sopenharmony_cistatic void rtw8851b_set_tx_shape(struct rtw89_dev *rtwdev,
170462306a36Sopenharmony_ci				  const struct rtw89_chan *chan,
170562306a36Sopenharmony_ci				  enum rtw89_phy_idx phy_idx)
170662306a36Sopenharmony_ci{
170762306a36Sopenharmony_ci	u8 band = chan->band_type;
170862306a36Sopenharmony_ci	u8 regd = rtw89_regd_get(rtwdev, band);
170962306a36Sopenharmony_ci	u8 tx_shape_cck = rtw89_8851b_tx_shape[band][RTW89_RS_CCK][regd];
171062306a36Sopenharmony_ci	u8 tx_shape_ofdm = rtw89_8851b_tx_shape[band][RTW89_RS_OFDM][regd];
171162306a36Sopenharmony_ci
171262306a36Sopenharmony_ci	if (band == RTW89_BAND_2G)
171362306a36Sopenharmony_ci		rtw8851b_bb_set_tx_shape_dfir(rtwdev, chan, tx_shape_cck, phy_idx);
171462306a36Sopenharmony_ci
171562306a36Sopenharmony_ci	rtw89_phy_write32_mask(rtwdev, R_DCFO_OPT, B_TXSHAPE_TRIANGULAR_CFG,
171662306a36Sopenharmony_ci			       tx_shape_ofdm);
171762306a36Sopenharmony_ci}
171862306a36Sopenharmony_ci
171962306a36Sopenharmony_cistatic void rtw8851b_set_txpwr(struct rtw89_dev *rtwdev,
172062306a36Sopenharmony_ci			       const struct rtw89_chan *chan,
172162306a36Sopenharmony_ci			       enum rtw89_phy_idx phy_idx)
172262306a36Sopenharmony_ci{
172362306a36Sopenharmony_ci	rtw89_phy_set_txpwr_byrate(rtwdev, chan, phy_idx);
172462306a36Sopenharmony_ci	rtw89_phy_set_txpwr_offset(rtwdev, chan, phy_idx);
172562306a36Sopenharmony_ci	rtw8851b_set_tx_shape(rtwdev, chan, phy_idx);
172662306a36Sopenharmony_ci	rtw89_phy_set_txpwr_limit(rtwdev, chan, phy_idx);
172762306a36Sopenharmony_ci	rtw89_phy_set_txpwr_limit_ru(rtwdev, chan, phy_idx);
172862306a36Sopenharmony_ci}
172962306a36Sopenharmony_ci
173062306a36Sopenharmony_cistatic void rtw8851b_set_txpwr_ctrl(struct rtw89_dev *rtwdev,
173162306a36Sopenharmony_ci				    enum rtw89_phy_idx phy_idx)
173262306a36Sopenharmony_ci{
173362306a36Sopenharmony_ci	rtw8851b_set_txpwr_ref(rtwdev, phy_idx);
173462306a36Sopenharmony_ci}
173562306a36Sopenharmony_ci
173662306a36Sopenharmony_cistatic
173762306a36Sopenharmony_civoid rtw8851b_set_txpwr_ul_tb_offset(struct rtw89_dev *rtwdev,
173862306a36Sopenharmony_ci				     s8 pw_ofst, enum rtw89_mac_idx mac_idx)
173962306a36Sopenharmony_ci{
174062306a36Sopenharmony_ci	u32 reg;
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_ci	if (pw_ofst < -16 || pw_ofst > 15) {
174362306a36Sopenharmony_ci		rtw89_warn(rtwdev, "[ULTB] Err pwr_offset=%d\n", pw_ofst);
174462306a36Sopenharmony_ci		return;
174562306a36Sopenharmony_ci	}
174662306a36Sopenharmony_ci
174762306a36Sopenharmony_ci	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_CTRL, mac_idx);
174862306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, reg, B_AX_PWR_UL_TB_CTRL_EN);
174962306a36Sopenharmony_ci
175062306a36Sopenharmony_ci	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_1T, mac_idx);
175162306a36Sopenharmony_ci	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_1T_MASK, pw_ofst);
175262306a36Sopenharmony_ci
175362306a36Sopenharmony_ci	pw_ofst = max_t(s8, pw_ofst - 3, -16);
175462306a36Sopenharmony_ci	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_2T, mac_idx);
175562306a36Sopenharmony_ci	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_2T_MASK, pw_ofst);
175662306a36Sopenharmony_ci}
175762306a36Sopenharmony_ci
175862306a36Sopenharmony_cistatic int
175962306a36Sopenharmony_cirtw8851b_init_txpwr_unit(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
176062306a36Sopenharmony_ci{
176162306a36Sopenharmony_ci	int ret;
176262306a36Sopenharmony_ci
176362306a36Sopenharmony_ci	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL2, 0x07763333);
176462306a36Sopenharmony_ci	if (ret)
176562306a36Sopenharmony_ci		return ret;
176662306a36Sopenharmony_ci
176762306a36Sopenharmony_ci	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_COEXT_CTRL, 0x01ebf000);
176862306a36Sopenharmony_ci	if (ret)
176962306a36Sopenharmony_ci		return ret;
177062306a36Sopenharmony_ci
177162306a36Sopenharmony_ci	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL0, 0x0002f8ff);
177262306a36Sopenharmony_ci	if (ret)
177362306a36Sopenharmony_ci		return ret;
177462306a36Sopenharmony_ci
177562306a36Sopenharmony_ci	rtw8851b_set_txpwr_ul_tb_offset(rtwdev, 0, phy_idx == RTW89_PHY_1 ?
177662306a36Sopenharmony_ci						   RTW89_MAC_1 : RTW89_MAC_0);
177762306a36Sopenharmony_ci
177862306a36Sopenharmony_ci	return 0;
177962306a36Sopenharmony_ci}
178062306a36Sopenharmony_ci
178162306a36Sopenharmony_cistatic void rtw8851b_bb_ctrl_btc_preagc(struct rtw89_dev *rtwdev, bool bt_en)
178262306a36Sopenharmony_ci{
178362306a36Sopenharmony_ci	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
178462306a36Sopenharmony_ci
178562306a36Sopenharmony_ci	rtw89_phy_write_reg3_tbl(rtwdev, bt_en ? &rtw8851b_btc_preagc_en_defs_tbl :
178662306a36Sopenharmony_ci						 &rtw8851b_btc_preagc_dis_defs_tbl);
178762306a36Sopenharmony_ci
178862306a36Sopenharmony_ci	if (!bt_en) {
178962306a36Sopenharmony_ci		if (chan->band_type == RTW89_BAND_2G) {
179062306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
179162306a36Sopenharmony_ci					       B_PATH0_G_LNA6_OP1DB_V1, 0x20);
179262306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
179362306a36Sopenharmony_ci					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x30);
179462306a36Sopenharmony_ci		} else {
179562306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
179662306a36Sopenharmony_ci					       B_PATH0_G_LNA6_OP1DB_V1, 0x1a);
179762306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
179862306a36Sopenharmony_ci					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x2a);
179962306a36Sopenharmony_ci		}
180062306a36Sopenharmony_ci	}
180162306a36Sopenharmony_ci}
180262306a36Sopenharmony_ci
180362306a36Sopenharmony_cistatic void rtw8851b_ctrl_btg(struct rtw89_dev *rtwdev, bool btg)
180462306a36Sopenharmony_ci{
180562306a36Sopenharmony_ci	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
180662306a36Sopenharmony_ci
180762306a36Sopenharmony_ci	if (btg) {
180862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
180962306a36Sopenharmony_ci				       B_PATH0_BT_SHARE_V1, 0x1);
181062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
181162306a36Sopenharmony_ci				       B_PATH0_BTG_PATH_V1, 0x1);
181262306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
181362306a36Sopenharmony_ci				       B_PATH0_G_LNA6_OP1DB_V1, 0x20);
181462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
181562306a36Sopenharmony_ci				       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x30);
181662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0x0);
181762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x1);
181862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x1);
181962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
182062306a36Sopenharmony_ci				       B_BT_DYN_DC_EST_EN_MSK, 0x1);
182162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x1);
182262306a36Sopenharmony_ci	} else {
182362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
182462306a36Sopenharmony_ci				       B_PATH0_BT_SHARE_V1, 0x0);
182562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
182662306a36Sopenharmony_ci				       B_PATH0_BTG_PATH_V1, 0x0);
182762306a36Sopenharmony_ci		if (chan->band_type == RTW89_BAND_2G) {
182862306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
182962306a36Sopenharmony_ci					       B_PATH0_G_LNA6_OP1DB_V1, 0x80);
183062306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
183162306a36Sopenharmony_ci					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x80);
183262306a36Sopenharmony_ci		} else {
183362306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
183462306a36Sopenharmony_ci					       B_PATH0_G_LNA6_OP1DB_V1, 0x1a);
183562306a36Sopenharmony_ci			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
183662306a36Sopenharmony_ci					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x2a);
183762306a36Sopenharmony_ci		}
183862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0xc);
183962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x0);
184062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x0);
184162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
184262306a36Sopenharmony_ci				       B_BT_DYN_DC_EST_EN_MSK, 0x1);
184362306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x0);
184462306a36Sopenharmony_ci	}
184562306a36Sopenharmony_ci}
184662306a36Sopenharmony_ci
184762306a36Sopenharmony_cistatic void rtw8851b_bb_ctrl_rx_path(struct rtw89_dev *rtwdev,
184862306a36Sopenharmony_ci				     enum rtw89_rf_path_bit rx_path)
184962306a36Sopenharmony_ci{
185062306a36Sopenharmony_ci	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
185162306a36Sopenharmony_ci	u32 rst_mask0;
185262306a36Sopenharmony_ci
185362306a36Sopenharmony_ci	if (rx_path == RF_A) {
185462306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0, 1);
185562306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG0, 1);
185662306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG1, 1);
185762306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 0);
185862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 0);
185962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_USER_MAX, 4);
186062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 0);
186162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 0);
186262306a36Sopenharmony_ci	}
186362306a36Sopenharmony_ci
186462306a36Sopenharmony_ci	rtw8851b_set_gain_offset(rtwdev, chan->subband_type, RTW89_PHY_0);
186562306a36Sopenharmony_ci
186662306a36Sopenharmony_ci	rst_mask0 = B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI;
186762306a36Sopenharmony_ci	if (rx_path == RF_A) {
186862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 1);
186962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 3);
187062306a36Sopenharmony_ci	}
187162306a36Sopenharmony_ci}
187262306a36Sopenharmony_ci
187362306a36Sopenharmony_cistatic void rtw8851b_bb_cfg_txrx_path(struct rtw89_dev *rtwdev)
187462306a36Sopenharmony_ci{
187562306a36Sopenharmony_ci	rtw8851b_bb_ctrl_rx_path(rtwdev, RF_A);
187662306a36Sopenharmony_ci
187762306a36Sopenharmony_ci	if (rtwdev->hal.rx_nss == 1) {
187862306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 0);
187962306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 0);
188062306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 0);
188162306a36Sopenharmony_ci		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 0);
188262306a36Sopenharmony_ci	}
188362306a36Sopenharmony_ci
188462306a36Sopenharmony_ci	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_0);
188562306a36Sopenharmony_ci}
188662306a36Sopenharmony_ci
188762306a36Sopenharmony_cistatic u8 rtw8851b_get_thermal(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path)
188862306a36Sopenharmony_ci{
188962306a36Sopenharmony_ci	if (rtwdev->is_tssi_mode[rf_path]) {
189062306a36Sopenharmony_ci		u32 addr = R_TSSI_THER + (rf_path << 13);
189162306a36Sopenharmony_ci
189262306a36Sopenharmony_ci		return rtw89_phy_read32_mask(rtwdev, addr, B_TSSI_THER);
189362306a36Sopenharmony_ci	}
189462306a36Sopenharmony_ci
189562306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
189662306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x0);
189762306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
189862306a36Sopenharmony_ci
189962306a36Sopenharmony_ci	fsleep(200);
190062306a36Sopenharmony_ci
190162306a36Sopenharmony_ci	return rtw89_read_rf(rtwdev, rf_path, RR_TM, RR_TM_VAL);
190262306a36Sopenharmony_ci}
190362306a36Sopenharmony_ci
190462306a36Sopenharmony_cistatic void rtw8851b_btc_set_rfe(struct rtw89_dev *rtwdev)
190562306a36Sopenharmony_ci{
190662306a36Sopenharmony_ci	struct rtw89_btc *btc = &rtwdev->btc;
190762306a36Sopenharmony_ci	struct rtw89_btc_module *module = &btc->mdinfo;
190862306a36Sopenharmony_ci
190962306a36Sopenharmony_ci	module->rfe_type = rtwdev->efuse.rfe_type;
191062306a36Sopenharmony_ci	module->cv = rtwdev->hal.cv;
191162306a36Sopenharmony_ci	module->bt_solo = 0;
191262306a36Sopenharmony_ci	module->switch_type = BTC_SWITCH_INTERNAL;
191362306a36Sopenharmony_ci	module->ant.isolation = 10;
191462306a36Sopenharmony_ci	module->kt_ver_adie = rtwdev->hal.acv;
191562306a36Sopenharmony_ci
191662306a36Sopenharmony_ci	if (module->rfe_type == 0)
191762306a36Sopenharmony_ci		return;
191862306a36Sopenharmony_ci
191962306a36Sopenharmony_ci	/* rfe_type 3*n+1: 1-Ant(shared),
192062306a36Sopenharmony_ci	 *	    3*n+2: 2-Ant+Div(non-shared),
192162306a36Sopenharmony_ci	 *	    3*n+3: 2-Ant+no-Div(non-shared)
192262306a36Sopenharmony_ci	 */
192362306a36Sopenharmony_ci	module->ant.num = (module->rfe_type % 3 == 1) ? 1 : 2;
192462306a36Sopenharmony_ci	/* WL-1ss at S0, btg at s0 (On 1 WL RF) */
192562306a36Sopenharmony_ci	module->ant.single_pos = RF_PATH_A;
192662306a36Sopenharmony_ci	module->ant.btg_pos = RF_PATH_A;
192762306a36Sopenharmony_ci	module->ant.stream_cnt = 1;
192862306a36Sopenharmony_ci
192962306a36Sopenharmony_ci	if (module->ant.num == 1) {
193062306a36Sopenharmony_ci		module->ant.type = BTC_ANT_SHARED;
193162306a36Sopenharmony_ci		module->bt_pos = BTC_BT_BTG;
193262306a36Sopenharmony_ci		module->wa_type = 1;
193362306a36Sopenharmony_ci		module->ant.diversity = 0;
193462306a36Sopenharmony_ci	} else { /* ant.num == 2 */
193562306a36Sopenharmony_ci		module->ant.type = BTC_ANT_DEDICATED;
193662306a36Sopenharmony_ci		module->bt_pos = BTC_BT_ALONE;
193762306a36Sopenharmony_ci		module->switch_type = BTC_SWITCH_EXTERNAL;
193862306a36Sopenharmony_ci		module->wa_type = 0;
193962306a36Sopenharmony_ci		if (module->rfe_type % 3 == 2)
194062306a36Sopenharmony_ci			module->ant.diversity = 1;
194162306a36Sopenharmony_ci	}
194262306a36Sopenharmony_ci}
194362306a36Sopenharmony_ci
194462306a36Sopenharmony_cistatic
194562306a36Sopenharmony_civoid rtw8851b_set_trx_mask(struct rtw89_dev *rtwdev, u8 path, u8 group, u32 val)
194662306a36Sopenharmony_ci{
194762306a36Sopenharmony_ci	if (group > BTC_BT_SS_GROUP)
194862306a36Sopenharmony_ci		group--; /* Tx-group=1, Rx-group=2 */
194962306a36Sopenharmony_ci
195062306a36Sopenharmony_ci	if (rtwdev->btc.mdinfo.ant.type == BTC_ANT_SHARED) /* 1-Ant */
195162306a36Sopenharmony_ci		group += 3;
195262306a36Sopenharmony_ci
195362306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, path, RR_LUTWA, RFREG_MASK, group);
195462306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, path, RR_LUTWD0, RFREG_MASK, val);
195562306a36Sopenharmony_ci}
195662306a36Sopenharmony_ci
195762306a36Sopenharmony_cistatic void rtw8851b_btc_init_cfg(struct rtw89_dev *rtwdev)
195862306a36Sopenharmony_ci{
195962306a36Sopenharmony_ci	static const struct rtw89_mac_ax_coex coex_params = {
196062306a36Sopenharmony_ci		.pta_mode = RTW89_MAC_AX_COEX_RTK_MODE,
196162306a36Sopenharmony_ci		.direction = RTW89_MAC_AX_COEX_INNER,
196262306a36Sopenharmony_ci	};
196362306a36Sopenharmony_ci	const struct rtw89_chip_info *chip = rtwdev->chip;
196462306a36Sopenharmony_ci	struct rtw89_btc *btc = &rtwdev->btc;
196562306a36Sopenharmony_ci	struct rtw89_btc_module *module = &btc->mdinfo;
196662306a36Sopenharmony_ci	struct rtw89_btc_ant_info *ant = &module->ant;
196762306a36Sopenharmony_ci	u8 path, path_min, path_max;
196862306a36Sopenharmony_ci
196962306a36Sopenharmony_ci	/* PTA init  */
197062306a36Sopenharmony_ci	rtw89_mac_coex_init(rtwdev, &coex_params);
197162306a36Sopenharmony_ci
197262306a36Sopenharmony_ci	/* set WL Tx response = Hi-Pri */
197362306a36Sopenharmony_ci	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_TX_RESP, true);
197462306a36Sopenharmony_ci	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_BEACON, true);
197562306a36Sopenharmony_ci
197662306a36Sopenharmony_ci	/* for 1-Ant && 1-ss case: only 1-path */
197762306a36Sopenharmony_ci	if (ant->stream_cnt == 1) {
197862306a36Sopenharmony_ci		path_min = ant->single_pos;
197962306a36Sopenharmony_ci		path_max = path_min;
198062306a36Sopenharmony_ci	} else {
198162306a36Sopenharmony_ci		path_min = RF_PATH_A;
198262306a36Sopenharmony_ci		path_max = RF_PATH_B;
198362306a36Sopenharmony_ci	}
198462306a36Sopenharmony_ci
198562306a36Sopenharmony_ci	for (path = path_min; path <= path_max; path++) {
198662306a36Sopenharmony_ci		/* set rf gnt-debug off */
198762306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, path, RR_WLSEL, RFREG_MASK, 0x0);
198862306a36Sopenharmony_ci
198962306a36Sopenharmony_ci		/* set DEBUG_LUT_RFMODE_MASK = 1 to start trx-mask-setup */
199062306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, path, RR_LUTWE, RFREG_MASK, BIT(17));
199162306a36Sopenharmony_ci
199262306a36Sopenharmony_ci		/* if GNT_WL=0 && BT=SS_group --> WL Tx/Rx = THRU  */
199362306a36Sopenharmony_ci		rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_SS_GROUP, 0x5ff);
199462306a36Sopenharmony_ci
199562306a36Sopenharmony_ci		/* if GNT_WL=0 && BT=Rx_group --> WL-Rx = THRU + WL-Tx = MASK */
199662306a36Sopenharmony_ci		rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_RX_GROUP, 0x5df);
199762306a36Sopenharmony_ci
199862306a36Sopenharmony_ci		/* if GNT_WL = 0 && BT = Tx_group -->
199962306a36Sopenharmony_ci		 * Shared-Ant && BTG-path:WL mask(0x55f), others:WL THRU(0x5ff)
200062306a36Sopenharmony_ci		 */
200162306a36Sopenharmony_ci		if (ant->type == BTC_ANT_SHARED && ant->btg_pos == path)
200262306a36Sopenharmony_ci			rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_TX_GROUP, 0x55f);
200362306a36Sopenharmony_ci		else
200462306a36Sopenharmony_ci			rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_TX_GROUP, 0x5ff);
200562306a36Sopenharmony_ci
200662306a36Sopenharmony_ci		/* set DEBUG_LUT_RFMODE_MASK = 0 to stop trx-mask-setup */
200762306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, path, RR_LUTWE, RFREG_MASK, 0);
200862306a36Sopenharmony_ci	}
200962306a36Sopenharmony_ci
201062306a36Sopenharmony_ci	/* set PTA break table */
201162306a36Sopenharmony_ci	rtw89_write32(rtwdev, R_BTC_BREAK_TABLE, BTC_BREAK_PARAM);
201262306a36Sopenharmony_ci
201362306a36Sopenharmony_ci	/* enable BT counter 0xda40[16,2] = 2b'11 */
201462306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST | B_AX_STATIS_BT_EN);
201562306a36Sopenharmony_ci
201662306a36Sopenharmony_ci	btc->cx.wl.status.map.init_ok = true;
201762306a36Sopenharmony_ci}
201862306a36Sopenharmony_ci
201962306a36Sopenharmony_cistatic
202062306a36Sopenharmony_civoid rtw8851b_btc_set_wl_pri(struct rtw89_dev *rtwdev, u8 map, bool state)
202162306a36Sopenharmony_ci{
202262306a36Sopenharmony_ci	u32 bitmap;
202362306a36Sopenharmony_ci	u32 reg;
202462306a36Sopenharmony_ci
202562306a36Sopenharmony_ci	switch (map) {
202662306a36Sopenharmony_ci	case BTC_PRI_MASK_TX_RESP:
202762306a36Sopenharmony_ci		reg = R_BTC_BT_COEX_MSK_TABLE;
202862306a36Sopenharmony_ci		bitmap = B_BTC_PRI_MASK_TX_RESP_V1;
202962306a36Sopenharmony_ci		break;
203062306a36Sopenharmony_ci	case BTC_PRI_MASK_BEACON:
203162306a36Sopenharmony_ci		reg = R_AX_WL_PRI_MSK;
203262306a36Sopenharmony_ci		bitmap = B_AX_PTA_WL_PRI_MASK_BCNQ;
203362306a36Sopenharmony_ci		break;
203462306a36Sopenharmony_ci	case BTC_PRI_MASK_RX_CCK:
203562306a36Sopenharmony_ci		reg = R_BTC_BT_COEX_MSK_TABLE;
203662306a36Sopenharmony_ci		bitmap = B_BTC_PRI_MASK_RXCCK_V1;
203762306a36Sopenharmony_ci		break;
203862306a36Sopenharmony_ci	default:
203962306a36Sopenharmony_ci		return;
204062306a36Sopenharmony_ci	}
204162306a36Sopenharmony_ci
204262306a36Sopenharmony_ci	if (state)
204362306a36Sopenharmony_ci		rtw89_write32_set(rtwdev, reg, bitmap);
204462306a36Sopenharmony_ci	else
204562306a36Sopenharmony_ci		rtw89_write32_clr(rtwdev, reg, bitmap);
204662306a36Sopenharmony_ci}
204762306a36Sopenharmony_ci
204862306a36Sopenharmony_ciunion rtw8851b_btc_wl_txpwr_ctrl {
204962306a36Sopenharmony_ci	u32 txpwr_val;
205062306a36Sopenharmony_ci	struct {
205162306a36Sopenharmony_ci		union {
205262306a36Sopenharmony_ci			u16 ctrl_all_time;
205362306a36Sopenharmony_ci			struct {
205462306a36Sopenharmony_ci				s16 data:9;
205562306a36Sopenharmony_ci				u16 rsvd:6;
205662306a36Sopenharmony_ci				u16 flag:1;
205762306a36Sopenharmony_ci			} all_time;
205862306a36Sopenharmony_ci		};
205962306a36Sopenharmony_ci		union {
206062306a36Sopenharmony_ci			u16 ctrl_gnt_bt;
206162306a36Sopenharmony_ci			struct {
206262306a36Sopenharmony_ci				s16 data:9;
206362306a36Sopenharmony_ci				u16 rsvd:7;
206462306a36Sopenharmony_ci			} gnt_bt;
206562306a36Sopenharmony_ci		};
206662306a36Sopenharmony_ci	};
206762306a36Sopenharmony_ci} __packed;
206862306a36Sopenharmony_ci
206962306a36Sopenharmony_cistatic void
207062306a36Sopenharmony_cirtw8851b_btc_set_wl_txpwr_ctrl(struct rtw89_dev *rtwdev, u32 txpwr_val)
207162306a36Sopenharmony_ci{
207262306a36Sopenharmony_ci	union rtw8851b_btc_wl_txpwr_ctrl arg = { .txpwr_val = txpwr_val };
207362306a36Sopenharmony_ci	s32 val;
207462306a36Sopenharmony_ci
207562306a36Sopenharmony_ci#define __write_ctrl(_reg, _msk, _val, _en, _cond)		\
207662306a36Sopenharmony_cido {								\
207762306a36Sopenharmony_ci	u32 _wrt = FIELD_PREP(_msk, _val);			\
207862306a36Sopenharmony_ci	BUILD_BUG_ON(!!(_msk & _en));				\
207962306a36Sopenharmony_ci	if (_cond)						\
208062306a36Sopenharmony_ci		_wrt |= _en;					\
208162306a36Sopenharmony_ci	else							\
208262306a36Sopenharmony_ci		_wrt &= ~_en;					\
208362306a36Sopenharmony_ci	rtw89_mac_txpwr_write32_mask(rtwdev, RTW89_PHY_0, _reg,	\
208462306a36Sopenharmony_ci				     _msk | _en, _wrt);		\
208562306a36Sopenharmony_ci} while (0)
208662306a36Sopenharmony_ci
208762306a36Sopenharmony_ci	switch (arg.ctrl_all_time) {
208862306a36Sopenharmony_ci	case 0xffff:
208962306a36Sopenharmony_ci		val = 0;
209062306a36Sopenharmony_ci		break;
209162306a36Sopenharmony_ci	default:
209262306a36Sopenharmony_ci		val = arg.all_time.data;
209362306a36Sopenharmony_ci		break;
209462306a36Sopenharmony_ci	}
209562306a36Sopenharmony_ci
209662306a36Sopenharmony_ci	__write_ctrl(R_AX_PWR_RATE_CTRL, B_AX_FORCE_PWR_BY_RATE_VALUE_MASK,
209762306a36Sopenharmony_ci		     val, B_AX_FORCE_PWR_BY_RATE_EN,
209862306a36Sopenharmony_ci		     arg.ctrl_all_time != 0xffff);
209962306a36Sopenharmony_ci
210062306a36Sopenharmony_ci	switch (arg.ctrl_gnt_bt) {
210162306a36Sopenharmony_ci	case 0xffff:
210262306a36Sopenharmony_ci		val = 0;
210362306a36Sopenharmony_ci		break;
210462306a36Sopenharmony_ci	default:
210562306a36Sopenharmony_ci		val = arg.gnt_bt.data;
210662306a36Sopenharmony_ci		break;
210762306a36Sopenharmony_ci	}
210862306a36Sopenharmony_ci
210962306a36Sopenharmony_ci	__write_ctrl(R_AX_PWR_COEXT_CTRL, B_AX_TXAGC_BT_MASK, val,
211062306a36Sopenharmony_ci		     B_AX_TXAGC_BT_EN, arg.ctrl_gnt_bt != 0xffff);
211162306a36Sopenharmony_ci
211262306a36Sopenharmony_ci#undef __write_ctrl
211362306a36Sopenharmony_ci}
211462306a36Sopenharmony_ci
211562306a36Sopenharmony_cistatic
211662306a36Sopenharmony_cis8 rtw8851b_btc_get_bt_rssi(struct rtw89_dev *rtwdev, s8 val)
211762306a36Sopenharmony_ci{
211862306a36Sopenharmony_ci	val = clamp_t(s8, val, -100, 0) + 100;
211962306a36Sopenharmony_ci	val = min(val + 6, 100); /* compensate offset */
212062306a36Sopenharmony_ci
212162306a36Sopenharmony_ci	return val;
212262306a36Sopenharmony_ci}
212362306a36Sopenharmony_ci
212462306a36Sopenharmony_cistatic
212562306a36Sopenharmony_civoid rtw8851b_btc_update_bt_cnt(struct rtw89_dev *rtwdev)
212662306a36Sopenharmony_ci{
212762306a36Sopenharmony_ci	/* Feature move to firmware */
212862306a36Sopenharmony_ci}
212962306a36Sopenharmony_ci
213062306a36Sopenharmony_cistatic void rtw8851b_btc_wl_s1_standby(struct rtw89_dev *rtwdev, bool state)
213162306a36Sopenharmony_ci{
213262306a36Sopenharmony_ci	struct rtw89_btc *btc = &rtwdev->btc;
213362306a36Sopenharmony_ci	struct rtw89_btc_ant_info *ant = &btc->mdinfo.ant;
213462306a36Sopenharmony_ci
213562306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, ant->btg_pos, RR_LUTWE, RFREG_MASK, 0x80000);
213662306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, ant->btg_pos, RR_LUTWA, RFREG_MASK, 0x1);
213762306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, ant->btg_pos, RR_LUTWD1, RFREG_MASK, 0x110);
213862306a36Sopenharmony_ci
213962306a36Sopenharmony_ci	/* set WL standby = Rx for GNT_BT_Tx = 1->0 settle issue */
214062306a36Sopenharmony_ci	if (state)
214162306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, ant->btg_pos, RR_LUTWD0, RFREG_MASK, 0x179c);
214262306a36Sopenharmony_ci	else
214362306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, ant->btg_pos, RR_LUTWD0, RFREG_MASK, 0x208);
214462306a36Sopenharmony_ci
214562306a36Sopenharmony_ci	rtw89_write_rf(rtwdev, ant->btg_pos, RR_LUTWE, RFREG_MASK, 0x0);
214662306a36Sopenharmony_ci}
214762306a36Sopenharmony_ci
214862306a36Sopenharmony_ci#define LNA2_51B_MA 0x700
214962306a36Sopenharmony_ci
215062306a36Sopenharmony_cistatic const struct rtw89_reg2_def btc_8851b_rf_0[] = {{0x2, 0x0}};
215162306a36Sopenharmony_cistatic const struct rtw89_reg2_def btc_8851b_rf_1[] = {{0x2, 0x1}};
215262306a36Sopenharmony_ci
215362306a36Sopenharmony_cistatic void rtw8851b_btc_set_wl_rx_gain(struct rtw89_dev *rtwdev, u32 level)
215462306a36Sopenharmony_ci{
215562306a36Sopenharmony_ci	/* To improve BT ACI in co-rx
215662306a36Sopenharmony_ci	 * level=0 Default: TIA 1/0= (LNA2,TIAN6) = (7,1)/(5,1) = 21dB/12dB
215762306a36Sopenharmony_ci	 * level=1 Fix LNA2=5: TIA 1/0= (LNA2,TIAN6) = (5,0)/(5,1) = 18dB/12dB
215862306a36Sopenharmony_ci	 */
215962306a36Sopenharmony_ci	struct rtw89_btc *btc = &rtwdev->btc;
216062306a36Sopenharmony_ci	struct rtw89_btc_ant_info *ant = &btc->mdinfo.ant;
216162306a36Sopenharmony_ci	const struct rtw89_reg2_def *rf;
216262306a36Sopenharmony_ci	u32 n, i, val;
216362306a36Sopenharmony_ci
216462306a36Sopenharmony_ci	switch (level) {
216562306a36Sopenharmony_ci	case 0: /* original */
216662306a36Sopenharmony_ci	default:
216762306a36Sopenharmony_ci		btc->dm.wl_lna2 = 0;
216862306a36Sopenharmony_ci		break;
216962306a36Sopenharmony_ci	case 1: /* for FDD free-run */
217062306a36Sopenharmony_ci		btc->dm.wl_lna2 = 0;
217162306a36Sopenharmony_ci		break;
217262306a36Sopenharmony_ci	case 2: /* for BTG Co-Rx*/
217362306a36Sopenharmony_ci		btc->dm.wl_lna2 = 1;
217462306a36Sopenharmony_ci		break;
217562306a36Sopenharmony_ci	}
217662306a36Sopenharmony_ci
217762306a36Sopenharmony_ci	if (btc->dm.wl_lna2 == 0) {
217862306a36Sopenharmony_ci		rf = btc_8851b_rf_0;
217962306a36Sopenharmony_ci		n = ARRAY_SIZE(btc_8851b_rf_0);
218062306a36Sopenharmony_ci	} else {
218162306a36Sopenharmony_ci		rf = btc_8851b_rf_1;
218262306a36Sopenharmony_ci		n = ARRAY_SIZE(btc_8851b_rf_1);
218362306a36Sopenharmony_ci	}
218462306a36Sopenharmony_ci
218562306a36Sopenharmony_ci	for (i = 0; i < n; i++, rf++) {
218662306a36Sopenharmony_ci		val = rf->data;
218762306a36Sopenharmony_ci		/* bit[10] = 1 if non-shared-ant for 8851b */
218862306a36Sopenharmony_ci		if (btc->mdinfo.ant.type == BTC_ANT_DEDICATED)
218962306a36Sopenharmony_ci			val |= 0x4;
219062306a36Sopenharmony_ci
219162306a36Sopenharmony_ci		rtw89_write_rf(rtwdev, ant->btg_pos, rf->addr, LNA2_51B_MA, val);
219262306a36Sopenharmony_ci	}
219362306a36Sopenharmony_ci}
219462306a36Sopenharmony_ci
219562306a36Sopenharmony_cistatic void rtw8851b_fill_freq_with_ppdu(struct rtw89_dev *rtwdev,
219662306a36Sopenharmony_ci					 struct rtw89_rx_phy_ppdu *phy_ppdu,
219762306a36Sopenharmony_ci					 struct ieee80211_rx_status *status)
219862306a36Sopenharmony_ci{
219962306a36Sopenharmony_ci	u16 chan = phy_ppdu->chan_idx;
220062306a36Sopenharmony_ci	enum nl80211_band band;
220162306a36Sopenharmony_ci	u8 ch;
220262306a36Sopenharmony_ci
220362306a36Sopenharmony_ci	if (chan == 0)
220462306a36Sopenharmony_ci		return;
220562306a36Sopenharmony_ci
220662306a36Sopenharmony_ci	rtw89_decode_chan_idx(rtwdev, chan, &ch, &band);
220762306a36Sopenharmony_ci	status->freq = ieee80211_channel_to_frequency(ch, band);
220862306a36Sopenharmony_ci	status->band = band;
220962306a36Sopenharmony_ci}
221062306a36Sopenharmony_ci
221162306a36Sopenharmony_cistatic void rtw8851b_query_ppdu(struct rtw89_dev *rtwdev,
221262306a36Sopenharmony_ci				struct rtw89_rx_phy_ppdu *phy_ppdu,
221362306a36Sopenharmony_ci				struct ieee80211_rx_status *status)
221462306a36Sopenharmony_ci{
221562306a36Sopenharmony_ci	u8 path;
221662306a36Sopenharmony_ci	u8 *rx_power = phy_ppdu->rssi;
221762306a36Sopenharmony_ci
221862306a36Sopenharmony_ci	status->signal = RTW89_RSSI_RAW_TO_DBM(rx_power[RF_PATH_A]);
221962306a36Sopenharmony_ci
222062306a36Sopenharmony_ci	for (path = 0; path < rtwdev->chip->rf_path_num; path++) {
222162306a36Sopenharmony_ci		status->chains |= BIT(path);
222262306a36Sopenharmony_ci		status->chain_signal[path] = RTW89_RSSI_RAW_TO_DBM(rx_power[path]);
222362306a36Sopenharmony_ci	}
222462306a36Sopenharmony_ci	if (phy_ppdu->valid)
222562306a36Sopenharmony_ci		rtw8851b_fill_freq_with_ppdu(rtwdev, phy_ppdu, status);
222662306a36Sopenharmony_ci}
222762306a36Sopenharmony_ci
222862306a36Sopenharmony_cistatic int rtw8851b_mac_enable_bb_rf(struct rtw89_dev *rtwdev)
222962306a36Sopenharmony_ci{
223062306a36Sopenharmony_ci	int ret;
223162306a36Sopenharmony_ci
223262306a36Sopenharmony_ci	rtw89_write8_set(rtwdev, R_AX_SYS_FUNC_EN,
223362306a36Sopenharmony_ci			 B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
223462306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
223562306a36Sopenharmony_ci	rtw89_write32_clr(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
223662306a36Sopenharmony_ci	rtw89_write32_set(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
223762306a36Sopenharmony_ci
223862306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, 0xC7,
223962306a36Sopenharmony_ci				      FULL_BIT_MASK);
224062306a36Sopenharmony_ci	if (ret)
224162306a36Sopenharmony_ci		return ret;
224262306a36Sopenharmony_ci
224362306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, 0xC7,
224462306a36Sopenharmony_ci				      FULL_BIT_MASK);
224562306a36Sopenharmony_ci	if (ret)
224662306a36Sopenharmony_ci		return ret;
224762306a36Sopenharmony_ci
224862306a36Sopenharmony_ci	rtw89_write8(rtwdev, R_AX_PHYREG_SET, PHYREG_SET_XYN_CYCLE);
224962306a36Sopenharmony_ci
225062306a36Sopenharmony_ci	return 0;
225162306a36Sopenharmony_ci}
225262306a36Sopenharmony_ci
225362306a36Sopenharmony_cistatic int rtw8851b_mac_disable_bb_rf(struct rtw89_dev *rtwdev)
225462306a36Sopenharmony_ci{
225562306a36Sopenharmony_ci	u8 wl_rfc_s0;
225662306a36Sopenharmony_ci	u8 wl_rfc_s1;
225762306a36Sopenharmony_ci	int ret;
225862306a36Sopenharmony_ci
225962306a36Sopenharmony_ci	rtw89_write8_clr(rtwdev, R_AX_SYS_FUNC_EN,
226062306a36Sopenharmony_ci			 B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
226162306a36Sopenharmony_ci
226262306a36Sopenharmony_ci	ret = rtw89_mac_read_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, &wl_rfc_s0);
226362306a36Sopenharmony_ci	if (ret)
226462306a36Sopenharmony_ci		return ret;
226562306a36Sopenharmony_ci	wl_rfc_s0 &= ~XTAL_SI_RF00S_EN;
226662306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, wl_rfc_s0,
226762306a36Sopenharmony_ci				      FULL_BIT_MASK);
226862306a36Sopenharmony_ci	if (ret)
226962306a36Sopenharmony_ci		return ret;
227062306a36Sopenharmony_ci
227162306a36Sopenharmony_ci	ret = rtw89_mac_read_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, &wl_rfc_s1);
227262306a36Sopenharmony_ci	if (ret)
227362306a36Sopenharmony_ci		return ret;
227462306a36Sopenharmony_ci	wl_rfc_s1 &= ~XTAL_SI_RF10S_EN;
227562306a36Sopenharmony_ci	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, wl_rfc_s1,
227662306a36Sopenharmony_ci				      FULL_BIT_MASK);
227762306a36Sopenharmony_ci	return ret;
227862306a36Sopenharmony_ci}
227962306a36Sopenharmony_ci
228062306a36Sopenharmony_cistatic const struct rtw89_chip_ops rtw8851b_chip_ops = {
228162306a36Sopenharmony_ci	.enable_bb_rf		= rtw8851b_mac_enable_bb_rf,
228262306a36Sopenharmony_ci	.disable_bb_rf		= rtw8851b_mac_disable_bb_rf,
228362306a36Sopenharmony_ci	.bb_reset		= rtw8851b_bb_reset,
228462306a36Sopenharmony_ci	.bb_sethw		= rtw8851b_bb_sethw,
228562306a36Sopenharmony_ci	.read_rf		= rtw89_phy_read_rf_v1,
228662306a36Sopenharmony_ci	.write_rf		= rtw89_phy_write_rf_v1,
228762306a36Sopenharmony_ci	.set_channel		= rtw8851b_set_channel,
228862306a36Sopenharmony_ci	.set_channel_help	= rtw8851b_set_channel_help,
228962306a36Sopenharmony_ci	.read_efuse		= rtw8851b_read_efuse,
229062306a36Sopenharmony_ci	.read_phycap		= rtw8851b_read_phycap,
229162306a36Sopenharmony_ci	.fem_setup		= NULL,
229262306a36Sopenharmony_ci	.rfe_gpio		= rtw8851b_rfe_gpio,
229362306a36Sopenharmony_ci	.rfk_init		= rtw8851b_rfk_init,
229462306a36Sopenharmony_ci	.rfk_channel		= rtw8851b_rfk_channel,
229562306a36Sopenharmony_ci	.rfk_band_changed	= rtw8851b_rfk_band_changed,
229662306a36Sopenharmony_ci	.rfk_scan		= rtw8851b_rfk_scan,
229762306a36Sopenharmony_ci	.rfk_track		= rtw8851b_rfk_track,
229862306a36Sopenharmony_ci	.power_trim		= rtw8851b_power_trim,
229962306a36Sopenharmony_ci	.set_txpwr		= rtw8851b_set_txpwr,
230062306a36Sopenharmony_ci	.set_txpwr_ctrl		= rtw8851b_set_txpwr_ctrl,
230162306a36Sopenharmony_ci	.init_txpwr_unit	= rtw8851b_init_txpwr_unit,
230262306a36Sopenharmony_ci	.get_thermal		= rtw8851b_get_thermal,
230362306a36Sopenharmony_ci	.ctrl_btg		= rtw8851b_ctrl_btg,
230462306a36Sopenharmony_ci	.query_ppdu		= rtw8851b_query_ppdu,
230562306a36Sopenharmony_ci	.bb_ctrl_btc_preagc	= rtw8851b_bb_ctrl_btc_preagc,
230662306a36Sopenharmony_ci	.cfg_txrx_path		= rtw8851b_bb_cfg_txrx_path,
230762306a36Sopenharmony_ci	.set_txpwr_ul_tb_offset	= rtw8851b_set_txpwr_ul_tb_offset,
230862306a36Sopenharmony_ci	.pwr_on_func		= rtw8851b_pwr_on_func,
230962306a36Sopenharmony_ci	.pwr_off_func		= rtw8851b_pwr_off_func,
231062306a36Sopenharmony_ci	.query_rxdesc		= rtw89_core_query_rxdesc,
231162306a36Sopenharmony_ci	.fill_txdesc		= rtw89_core_fill_txdesc,
231262306a36Sopenharmony_ci	.fill_txdesc_fwcmd	= rtw89_core_fill_txdesc,
231362306a36Sopenharmony_ci	.cfg_ctrl_path		= rtw89_mac_cfg_ctrl_path,
231462306a36Sopenharmony_ci	.mac_cfg_gnt		= rtw89_mac_cfg_gnt,
231562306a36Sopenharmony_ci	.stop_sch_tx		= rtw89_mac_stop_sch_tx,
231662306a36Sopenharmony_ci	.resume_sch_tx		= rtw89_mac_resume_sch_tx,
231762306a36Sopenharmony_ci	.h2c_dctl_sec_cam	= NULL,
231862306a36Sopenharmony_ci
231962306a36Sopenharmony_ci	.btc_set_rfe		= rtw8851b_btc_set_rfe,
232062306a36Sopenharmony_ci	.btc_init_cfg		= rtw8851b_btc_init_cfg,
232162306a36Sopenharmony_ci	.btc_set_wl_pri		= rtw8851b_btc_set_wl_pri,
232262306a36Sopenharmony_ci	.btc_set_wl_txpwr_ctrl	= rtw8851b_btc_set_wl_txpwr_ctrl,
232362306a36Sopenharmony_ci	.btc_get_bt_rssi	= rtw8851b_btc_get_bt_rssi,
232462306a36Sopenharmony_ci	.btc_update_bt_cnt	= rtw8851b_btc_update_bt_cnt,
232562306a36Sopenharmony_ci	.btc_wl_s1_standby	= rtw8851b_btc_wl_s1_standby,
232662306a36Sopenharmony_ci	.btc_set_wl_rx_gain	= rtw8851b_btc_set_wl_rx_gain,
232762306a36Sopenharmony_ci	.btc_set_policy		= rtw89_btc_set_policy_v1,
232862306a36Sopenharmony_ci};
232962306a36Sopenharmony_ci
233062306a36Sopenharmony_ci#ifdef CONFIG_PM
233162306a36Sopenharmony_cistatic const struct wiphy_wowlan_support rtw_wowlan_stub_8851b = {
233262306a36Sopenharmony_ci	.flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT,
233362306a36Sopenharmony_ci	.n_patterns = RTW89_MAX_PATTERN_NUM,
233462306a36Sopenharmony_ci	.pattern_max_len = RTW89_MAX_PATTERN_SIZE,
233562306a36Sopenharmony_ci	.pattern_min_len = 1,
233662306a36Sopenharmony_ci};
233762306a36Sopenharmony_ci#endif
233862306a36Sopenharmony_ci
233962306a36Sopenharmony_ciconst struct rtw89_chip_info rtw8851b_chip_info = {
234062306a36Sopenharmony_ci	.chip_id		= RTL8851B,
234162306a36Sopenharmony_ci	.chip_gen		= RTW89_CHIP_AX,
234262306a36Sopenharmony_ci	.ops			= &rtw8851b_chip_ops,
234362306a36Sopenharmony_ci	.mac_def		= &rtw89_mac_gen_ax,
234462306a36Sopenharmony_ci	.phy_def		= &rtw89_phy_gen_ax,
234562306a36Sopenharmony_ci	.fw_basename		= RTW8851B_FW_BASENAME,
234662306a36Sopenharmony_ci	.fw_format_max		= RTW8851B_FW_FORMAT_MAX,
234762306a36Sopenharmony_ci	.try_ce_fw		= true,
234862306a36Sopenharmony_ci	.needed_fw_elms		= 0,
234962306a36Sopenharmony_ci	.fifo_size		= 196608,
235062306a36Sopenharmony_ci	.small_fifo_size	= true,
235162306a36Sopenharmony_ci	.dle_scc_rsvd_size	= 98304,
235262306a36Sopenharmony_ci	.max_amsdu_limit	= 3500,
235362306a36Sopenharmony_ci	.dis_2g_40m_ul_ofdma	= true,
235462306a36Sopenharmony_ci	.rsvd_ple_ofst		= 0x2f800,
235562306a36Sopenharmony_ci	.hfc_param_ini		= rtw8851b_hfc_param_ini_pcie,
235662306a36Sopenharmony_ci	.dle_mem		= rtw8851b_dle_mem_pcie,
235762306a36Sopenharmony_ci	.wde_qempty_acq_num     = 4,
235862306a36Sopenharmony_ci	.wde_qempty_mgq_sel     = 4,
235962306a36Sopenharmony_ci	.rf_base_addr		= {0xe000},
236062306a36Sopenharmony_ci	.pwr_on_seq		= NULL,
236162306a36Sopenharmony_ci	.pwr_off_seq		= NULL,
236262306a36Sopenharmony_ci	.bb_table		= &rtw89_8851b_phy_bb_table,
236362306a36Sopenharmony_ci	.bb_gain_table		= &rtw89_8851b_phy_bb_gain_table,
236462306a36Sopenharmony_ci	.rf_table		= {&rtw89_8851b_phy_radioa_table,},
236562306a36Sopenharmony_ci	.nctl_table		= &rtw89_8851b_phy_nctl_table,
236662306a36Sopenharmony_ci	.nctl_post_table	= &rtw8851b_nctl_post_defs_tbl,
236762306a36Sopenharmony_ci	.byr_table		= &rtw89_8851b_byr_table,
236862306a36Sopenharmony_ci	.dflt_parms		= &rtw89_8851b_dflt_parms,
236962306a36Sopenharmony_ci	.rfe_parms_conf		= rtw89_8851b_rfe_parms_conf,
237062306a36Sopenharmony_ci	.txpwr_factor_rf	= 2,
237162306a36Sopenharmony_ci	.txpwr_factor_mac	= 1,
237262306a36Sopenharmony_ci	.dig_table		= NULL,
237362306a36Sopenharmony_ci	.dig_regs		= &rtw8851b_dig_regs,
237462306a36Sopenharmony_ci	.tssi_dbw_table		= NULL,
237562306a36Sopenharmony_ci	.support_chanctx_num	= 0,
237662306a36Sopenharmony_ci	.support_bands		= BIT(NL80211_BAND_2GHZ) |
237762306a36Sopenharmony_ci				  BIT(NL80211_BAND_5GHZ),
237862306a36Sopenharmony_ci	.support_bw160		= false,
237962306a36Sopenharmony_ci	.support_unii4		= true,
238062306a36Sopenharmony_ci	.support_ul_tb_ctrl	= true,
238162306a36Sopenharmony_ci	.hw_sec_hdr		= false,
238262306a36Sopenharmony_ci	.rf_path_num		= 1,
238362306a36Sopenharmony_ci	.tx_nss			= 1,
238462306a36Sopenharmony_ci	.rx_nss			= 1,
238562306a36Sopenharmony_ci	.acam_num		= 32,
238662306a36Sopenharmony_ci	.bcam_num		= 20,
238762306a36Sopenharmony_ci	.scam_num		= 128,
238862306a36Sopenharmony_ci	.bacam_num		= 2,
238962306a36Sopenharmony_ci	.bacam_dynamic_num	= 4,
239062306a36Sopenharmony_ci	.bacam_ver		= RTW89_BACAM_V0,
239162306a36Sopenharmony_ci	.sec_ctrl_efuse_size	= 4,
239262306a36Sopenharmony_ci	.physical_efuse_size	= 1216,
239362306a36Sopenharmony_ci	.logical_efuse_size	= 2048,
239462306a36Sopenharmony_ci	.limit_efuse_size	= 1280,
239562306a36Sopenharmony_ci	.dav_phy_efuse_size	= 0,
239662306a36Sopenharmony_ci	.dav_log_efuse_size	= 0,
239762306a36Sopenharmony_ci	.phycap_addr		= 0x580,
239862306a36Sopenharmony_ci	.phycap_size		= 128,
239962306a36Sopenharmony_ci	.para_ver		= 0,
240062306a36Sopenharmony_ci	.wlcx_desired		= 0x06000000,
240162306a36Sopenharmony_ci	.btcx_desired		= 0x7,
240262306a36Sopenharmony_ci	.scbd			= 0x1,
240362306a36Sopenharmony_ci	.mailbox		= 0x1,
240462306a36Sopenharmony_ci
240562306a36Sopenharmony_ci	.afh_guard_ch		= 6,
240662306a36Sopenharmony_ci	.wl_rssi_thres		= rtw89_btc_8851b_wl_rssi_thres,
240762306a36Sopenharmony_ci	.bt_rssi_thres		= rtw89_btc_8851b_bt_rssi_thres,
240862306a36Sopenharmony_ci	.rssi_tol		= 2,
240962306a36Sopenharmony_ci	.mon_reg_num		= ARRAY_SIZE(rtw89_btc_8851b_mon_reg),
241062306a36Sopenharmony_ci	.mon_reg		= rtw89_btc_8851b_mon_reg,
241162306a36Sopenharmony_ci	.rf_para_ulink_num	= ARRAY_SIZE(rtw89_btc_8851b_rf_ul),
241262306a36Sopenharmony_ci	.rf_para_ulink		= rtw89_btc_8851b_rf_ul,
241362306a36Sopenharmony_ci	.rf_para_dlink_num	= ARRAY_SIZE(rtw89_btc_8851b_rf_dl),
241462306a36Sopenharmony_ci	.rf_para_dlink		= rtw89_btc_8851b_rf_dl,
241562306a36Sopenharmony_ci	.ps_mode_supported	= BIT(RTW89_PS_MODE_RFOFF) |
241662306a36Sopenharmony_ci				  BIT(RTW89_PS_MODE_CLK_GATED),
241762306a36Sopenharmony_ci	.low_power_hci_modes	= 0,
241862306a36Sopenharmony_ci	.h2c_cctl_func_id	= H2C_FUNC_MAC_CCTLINFO_UD,
241962306a36Sopenharmony_ci	.hci_func_en_addr	= R_AX_HCI_FUNC_EN,
242062306a36Sopenharmony_ci	.h2c_desc_size		= sizeof(struct rtw89_txwd_body),
242162306a36Sopenharmony_ci	.txwd_body_size		= sizeof(struct rtw89_txwd_body),
242262306a36Sopenharmony_ci	.h2c_ctrl_reg		= R_AX_H2CREG_CTRL,
242362306a36Sopenharmony_ci	.h2c_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_H2C_DEQ_CNT_MASK >> 8},
242462306a36Sopenharmony_ci	.h2c_regs		= rtw8851b_h2c_regs,
242562306a36Sopenharmony_ci	.c2h_ctrl_reg		= R_AX_C2HREG_CTRL,
242662306a36Sopenharmony_ci	.c2h_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_C2H_ENQ_CNT_MASK >> 8},
242762306a36Sopenharmony_ci	.c2h_regs		= rtw8851b_c2h_regs,
242862306a36Sopenharmony_ci	.page_regs		= &rtw8851b_page_regs,
242962306a36Sopenharmony_ci	.cfo_src_fd		= true,
243062306a36Sopenharmony_ci	.cfo_hw_comp		= true,
243162306a36Sopenharmony_ci	.dcfo_comp		= &rtw8851b_dcfo_comp,
243262306a36Sopenharmony_ci	.dcfo_comp_sft		= 12,
243362306a36Sopenharmony_ci	.imr_info		= &rtw8851b_imr_info,
243462306a36Sopenharmony_ci	.rrsr_cfgs		= &rtw8851b_rrsr_cfgs,
243562306a36Sopenharmony_ci	.bss_clr_map_reg	= R_BSS_CLR_MAP_V1,
243662306a36Sopenharmony_ci	.dma_ch_mask		= BIT(RTW89_DMA_ACH4) | BIT(RTW89_DMA_ACH5) |
243762306a36Sopenharmony_ci				  BIT(RTW89_DMA_ACH6) | BIT(RTW89_DMA_ACH7) |
243862306a36Sopenharmony_ci				  BIT(RTW89_DMA_B1MG) | BIT(RTW89_DMA_B1HI),
243962306a36Sopenharmony_ci	.edcca_lvl_reg		= R_SEG0R_EDCCA_LVL_V1,
244062306a36Sopenharmony_ci#ifdef CONFIG_PM
244162306a36Sopenharmony_ci	.wowlan_stub		= &rtw_wowlan_stub_8851b,
244262306a36Sopenharmony_ci#endif
244362306a36Sopenharmony_ci	.xtal_info		= &rtw8851b_xtal_info,
244462306a36Sopenharmony_ci};
244562306a36Sopenharmony_ciEXPORT_SYMBOL(rtw8851b_chip_info);
244662306a36Sopenharmony_ci
244762306a36Sopenharmony_ciMODULE_FIRMWARE(RTW8851B_MODULE_FIRMWARE);
244862306a36Sopenharmony_ciMODULE_AUTHOR("Realtek Corporation");
244962306a36Sopenharmony_ciMODULE_DESCRIPTION("Realtek 802.11ax wireless 8851B driver");
245062306a36Sopenharmony_ciMODULE_LICENSE("Dual BSD/GPL");
2451