162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 262306a36Sopenharmony_ci/* Copyright(c) 2018-2019 Realtek Corporation 362306a36Sopenharmony_ci */ 462306a36Sopenharmony_ci 562306a36Sopenharmony_ci#include "main.h" 662306a36Sopenharmony_ci#include "coex.h" 762306a36Sopenharmony_ci#include "fw.h" 862306a36Sopenharmony_ci#include "tx.h" 962306a36Sopenharmony_ci#include "rx.h" 1062306a36Sopenharmony_ci#include "phy.h" 1162306a36Sopenharmony_ci#include "rtw8821c.h" 1262306a36Sopenharmony_ci#include "rtw8821c_table.h" 1362306a36Sopenharmony_ci#include "mac.h" 1462306a36Sopenharmony_ci#include "reg.h" 1562306a36Sopenharmony_ci#include "debug.h" 1662306a36Sopenharmony_ci#include "bf.h" 1762306a36Sopenharmony_ci#include "regd.h" 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_cistatic const s8 lna_gain_table_0[8] = {22, 8, -6, -22, -31, -40, -46, -52}; 2062306a36Sopenharmony_cistatic const s8 lna_gain_table_1[16] = {10, 6, 2, -2, -6, -10, -14, -17, 2162306a36Sopenharmony_ci -20, -24, -28, -31, -34, -37, -40, -44}; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic void rtw8821ce_efuse_parsing(struct rtw_efuse *efuse, 2462306a36Sopenharmony_ci struct rtw8821c_efuse *map) 2562306a36Sopenharmony_ci{ 2662306a36Sopenharmony_ci ether_addr_copy(efuse->addr, map->e.mac_addr); 2762306a36Sopenharmony_ci} 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistatic void rtw8821cu_efuse_parsing(struct rtw_efuse *efuse, 3062306a36Sopenharmony_ci struct rtw8821c_efuse *map) 3162306a36Sopenharmony_ci{ 3262306a36Sopenharmony_ci ether_addr_copy(efuse->addr, map->u.mac_addr); 3362306a36Sopenharmony_ci} 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic void rtw8821cs_efuse_parsing(struct rtw_efuse *efuse, 3662306a36Sopenharmony_ci struct rtw8821c_efuse *map) 3762306a36Sopenharmony_ci{ 3862306a36Sopenharmony_ci ether_addr_copy(efuse->addr, map->s.mac_addr); 3962306a36Sopenharmony_ci} 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cienum rtw8821ce_rf_set { 4262306a36Sopenharmony_ci SWITCH_TO_BTG, 4362306a36Sopenharmony_ci SWITCH_TO_WLG, 4462306a36Sopenharmony_ci SWITCH_TO_WLA, 4562306a36Sopenharmony_ci SWITCH_TO_BT, 4662306a36Sopenharmony_ci}; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic int rtw8821c_read_efuse(struct rtw_dev *rtwdev, u8 *log_map) 4962306a36Sopenharmony_ci{ 5062306a36Sopenharmony_ci struct rtw_hal *hal = &rtwdev->hal; 5162306a36Sopenharmony_ci struct rtw_efuse *efuse = &rtwdev->efuse; 5262306a36Sopenharmony_ci struct rtw8821c_efuse *map; 5362306a36Sopenharmony_ci int i; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci map = (struct rtw8821c_efuse *)log_map; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci efuse->rfe_option = map->rfe_option & 0x1f; 5862306a36Sopenharmony_ci efuse->rf_board_option = map->rf_board_option; 5962306a36Sopenharmony_ci efuse->crystal_cap = map->xtal_k; 6062306a36Sopenharmony_ci efuse->pa_type_2g = map->pa_type; 6162306a36Sopenharmony_ci efuse->pa_type_5g = map->pa_type; 6262306a36Sopenharmony_ci efuse->lna_type_2g = map->lna_type_2g[0]; 6362306a36Sopenharmony_ci efuse->lna_type_5g = map->lna_type_5g[0]; 6462306a36Sopenharmony_ci efuse->channel_plan = map->channel_plan; 6562306a36Sopenharmony_ci efuse->country_code[0] = map->country_code[0]; 6662306a36Sopenharmony_ci efuse->country_code[1] = map->country_code[1]; 6762306a36Sopenharmony_ci efuse->bt_setting = map->rf_bt_setting; 6862306a36Sopenharmony_ci efuse->regd = map->rf_board_option & 0x7; 6962306a36Sopenharmony_ci efuse->thermal_meter[0] = map->thermal_meter; 7062306a36Sopenharmony_ci efuse->thermal_meter_k = map->thermal_meter; 7162306a36Sopenharmony_ci efuse->tx_bb_swing_setting_2g = map->tx_bb_swing_setting_2g; 7262306a36Sopenharmony_ci efuse->tx_bb_swing_setting_5g = map->tx_bb_swing_setting_5g; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci hal->pkg_type = map->rfe_option & BIT(5) ? 1 : 0; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci switch (efuse->rfe_option) { 7762306a36Sopenharmony_ci case 0x2: 7862306a36Sopenharmony_ci case 0x4: 7962306a36Sopenharmony_ci case 0x7: 8062306a36Sopenharmony_ci case 0xa: 8162306a36Sopenharmony_ci case 0xc: 8262306a36Sopenharmony_ci case 0xf: 8362306a36Sopenharmony_ci hal->rfe_btg = true; 8462306a36Sopenharmony_ci break; 8562306a36Sopenharmony_ci } 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci for (i = 0; i < 4; i++) 8862306a36Sopenharmony_ci efuse->txpwr_idx_table[i] = map->txpwr_idx_table[i]; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci if (rtwdev->efuse.rfe_option == 2 || rtwdev->efuse.rfe_option == 4) 9162306a36Sopenharmony_ci efuse->txpwr_idx_table[0].pwr_idx_2g = map->txpwr_idx_table[1].pwr_idx_2g; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci switch (rtw_hci_type(rtwdev)) { 9462306a36Sopenharmony_ci case RTW_HCI_TYPE_PCIE: 9562306a36Sopenharmony_ci rtw8821ce_efuse_parsing(efuse, map); 9662306a36Sopenharmony_ci break; 9762306a36Sopenharmony_ci case RTW_HCI_TYPE_USB: 9862306a36Sopenharmony_ci rtw8821cu_efuse_parsing(efuse, map); 9962306a36Sopenharmony_ci break; 10062306a36Sopenharmony_ci case RTW_HCI_TYPE_SDIO: 10162306a36Sopenharmony_ci rtw8821cs_efuse_parsing(efuse, map); 10262306a36Sopenharmony_ci break; 10362306a36Sopenharmony_ci default: 10462306a36Sopenharmony_ci /* unsupported now */ 10562306a36Sopenharmony_ci return -ENOTSUPP; 10662306a36Sopenharmony_ci } 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci return 0; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic const u32 rtw8821c_txscale_tbl[] = { 11262306a36Sopenharmony_ci 0x081, 0x088, 0x090, 0x099, 0x0a2, 0x0ac, 0x0b6, 0x0c0, 0x0cc, 0x0d8, 11362306a36Sopenharmony_ci 0x0e5, 0x0f2, 0x101, 0x110, 0x120, 0x131, 0x143, 0x156, 0x16a, 0x180, 11462306a36Sopenharmony_ci 0x197, 0x1af, 0x1c8, 0x1e3, 0x200, 0x21e, 0x23e, 0x261, 0x285, 0x2ab, 11562306a36Sopenharmony_ci 0x2d3, 0x2fe, 0x32b, 0x35c, 0x38e, 0x3c4, 0x3fe 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic u8 rtw8821c_get_swing_index(struct rtw_dev *rtwdev) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci u8 i = 0; 12162306a36Sopenharmony_ci u32 swing, table_value; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci swing = rtw_read32_mask(rtwdev, REG_TXSCALE_A, 0xffe00000); 12462306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(rtw8821c_txscale_tbl); i++) { 12562306a36Sopenharmony_ci table_value = rtw8821c_txscale_tbl[i]; 12662306a36Sopenharmony_ci if (swing == table_value) 12762306a36Sopenharmony_ci break; 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci return i; 13162306a36Sopenharmony_ci} 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic void rtw8821c_pwrtrack_init(struct rtw_dev *rtwdev) 13462306a36Sopenharmony_ci{ 13562306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 13662306a36Sopenharmony_ci u8 swing_idx = rtw8821c_get_swing_index(rtwdev); 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci if (swing_idx >= ARRAY_SIZE(rtw8821c_txscale_tbl)) 13962306a36Sopenharmony_ci dm_info->default_ofdm_index = 24; 14062306a36Sopenharmony_ci else 14162306a36Sopenharmony_ci dm_info->default_ofdm_index = swing_idx; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci ewma_thermal_init(&dm_info->avg_thermal[RF_PATH_A]); 14462306a36Sopenharmony_ci dm_info->delta_power_index[RF_PATH_A] = 0; 14562306a36Sopenharmony_ci dm_info->delta_power_index_last[RF_PATH_A] = 0; 14662306a36Sopenharmony_ci dm_info->pwr_trk_triggered = false; 14762306a36Sopenharmony_ci dm_info->pwr_trk_init_trigger = true; 14862306a36Sopenharmony_ci dm_info->thermal_meter_k = rtwdev->efuse.thermal_meter_k; 14962306a36Sopenharmony_ci} 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic void rtw8821c_phy_bf_init(struct rtw_dev *rtwdev) 15262306a36Sopenharmony_ci{ 15362306a36Sopenharmony_ci rtw_bf_phy_init(rtwdev); 15462306a36Sopenharmony_ci /* Grouping bitmap parameters */ 15562306a36Sopenharmony_ci rtw_write32(rtwdev, 0x1C94, 0xAFFFAFFF); 15662306a36Sopenharmony_ci} 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic void rtw8821c_phy_set_param(struct rtw_dev *rtwdev) 15962306a36Sopenharmony_ci{ 16062306a36Sopenharmony_ci struct rtw_hal *hal = &rtwdev->hal; 16162306a36Sopenharmony_ci u8 crystal_cap, val; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci /* power on BB/RF domain */ 16462306a36Sopenharmony_ci val = rtw_read8(rtwdev, REG_SYS_FUNC_EN); 16562306a36Sopenharmony_ci val |= BIT_FEN_PCIEA; 16662306a36Sopenharmony_ci rtw_write8(rtwdev, REG_SYS_FUNC_EN, val); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci /* toggle BB reset */ 16962306a36Sopenharmony_ci val |= BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST; 17062306a36Sopenharmony_ci rtw_write8(rtwdev, REG_SYS_FUNC_EN, val); 17162306a36Sopenharmony_ci val &= ~(BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST); 17262306a36Sopenharmony_ci rtw_write8(rtwdev, REG_SYS_FUNC_EN, val); 17362306a36Sopenharmony_ci val |= BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST; 17462306a36Sopenharmony_ci rtw_write8(rtwdev, REG_SYS_FUNC_EN, val); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci rtw_write8(rtwdev, REG_RF_CTRL, 17762306a36Sopenharmony_ci BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB); 17862306a36Sopenharmony_ci usleep_range(10, 11); 17962306a36Sopenharmony_ci rtw_write8(rtwdev, REG_WLRF1 + 3, 18062306a36Sopenharmony_ci BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB); 18162306a36Sopenharmony_ci usleep_range(10, 11); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci /* pre init before header files config */ 18462306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci rtw_phy_load_tables(rtwdev); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci crystal_cap = rtwdev->efuse.crystal_cap & 0x3F; 18962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_AFE_XTAL_CTRL, 0x7e000000, crystal_cap); 19062306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_AFE_PLL_CTRL, 0x7e, crystal_cap); 19162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CCK0_FAREPORT, BIT(18) | BIT(22), 0); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci /* post init after header files config */ 19462306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST); 19562306a36Sopenharmony_ci hal->ch_param[0] = rtw_read32_mask(rtwdev, REG_TXSF2, MASKDWORD); 19662306a36Sopenharmony_ci hal->ch_param[1] = rtw_read32_mask(rtwdev, REG_TXSF6, MASKDWORD); 19762306a36Sopenharmony_ci hal->ch_param[2] = rtw_read32_mask(rtwdev, REG_TXFILTER, MASKDWORD); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci rtw_phy_init(rtwdev); 20062306a36Sopenharmony_ci rtwdev->dm_info.cck_pd_default = rtw_read8(rtwdev, REG_CSRATIO) & 0x1f; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci rtw8821c_pwrtrack_init(rtwdev); 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci rtw8821c_phy_bf_init(rtwdev); 20562306a36Sopenharmony_ci} 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic int rtw8821c_mac_init(struct rtw_dev *rtwdev) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci u32 value32; 21062306a36Sopenharmony_ci u16 pre_txcnt; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci /* protocol configuration */ 21362306a36Sopenharmony_ci rtw_write8(rtwdev, REG_AMPDU_MAX_TIME_V1, WLAN_AMPDU_MAX_TIME); 21462306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_TX_HANG_CTRL, BIT_EN_EOF_V1); 21562306a36Sopenharmony_ci pre_txcnt = WLAN_PRE_TXCNT_TIME_TH | BIT_EN_PRECNT; 21662306a36Sopenharmony_ci rtw_write8(rtwdev, REG_PRECNT_CTRL, (u8)(pre_txcnt & 0xFF)); 21762306a36Sopenharmony_ci rtw_write8(rtwdev, REG_PRECNT_CTRL + 1, (u8)(pre_txcnt >> 8)); 21862306a36Sopenharmony_ci value32 = WLAN_RTS_LEN_TH | (WLAN_RTS_TX_TIME_TH << 8) | 21962306a36Sopenharmony_ci (WLAN_MAX_AGG_PKT_LIMIT << 16) | 22062306a36Sopenharmony_ci (WLAN_RTS_MAX_AGG_PKT_LIMIT << 24); 22162306a36Sopenharmony_ci rtw_write32(rtwdev, REG_PROT_MODE_CTRL, value32); 22262306a36Sopenharmony_ci rtw_write16(rtwdev, REG_BAR_MODE_CTRL + 2, 22362306a36Sopenharmony_ci WLAN_BAR_RETRY_LIMIT | WLAN_RA_TRY_RATE_AGG_LIMIT << 8); 22462306a36Sopenharmony_ci rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING, FAST_EDCA_VO_TH); 22562306a36Sopenharmony_ci rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING + 2, FAST_EDCA_VI_TH); 22662306a36Sopenharmony_ci rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING, FAST_EDCA_BE_TH); 22762306a36Sopenharmony_ci rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING + 2, FAST_EDCA_BK_TH); 22862306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_INIRTS_RATE_SEL, BIT(5)); 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci /* EDCA configuration */ 23162306a36Sopenharmony_ci rtw_write8_clr(rtwdev, REG_TIMER0_SRC_SEL, BIT_TSFT_SEL_TIMER0); 23262306a36Sopenharmony_ci rtw_write16(rtwdev, REG_TXPAUSE, 0); 23362306a36Sopenharmony_ci rtw_write8(rtwdev, REG_SLOT, WLAN_SLOT_TIME); 23462306a36Sopenharmony_ci rtw_write8(rtwdev, REG_PIFS, WLAN_PIFS_TIME); 23562306a36Sopenharmony_ci rtw_write32(rtwdev, REG_SIFS, WLAN_SIFS_CFG); 23662306a36Sopenharmony_ci rtw_write16(rtwdev, REG_EDCA_VO_PARAM + 2, WLAN_VO_TXOP_LIMIT); 23762306a36Sopenharmony_ci rtw_write16(rtwdev, REG_EDCA_VI_PARAM + 2, WLAN_VI_TXOP_LIMIT); 23862306a36Sopenharmony_ci rtw_write32(rtwdev, REG_RD_NAV_NXT, WLAN_NAV_CFG); 23962306a36Sopenharmony_ci rtw_write16(rtwdev, REG_RXTSF_OFFSET_CCK, WLAN_RX_TSF_CFG); 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci /* Set beacon cotnrol - enable TSF and other related functions */ 24262306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci /* Set send beacon related registers */ 24562306a36Sopenharmony_ci rtw_write32(rtwdev, REG_TBTT_PROHIBIT, WLAN_TBTT_TIME); 24662306a36Sopenharmony_ci rtw_write8(rtwdev, REG_DRVERLYINT, WLAN_DRV_EARLY_INT); 24762306a36Sopenharmony_ci rtw_write8(rtwdev, REG_BCNDMATIM, WLAN_BCN_DMA_TIME); 24862306a36Sopenharmony_ci rtw_write8_clr(rtwdev, REG_TX_PTCL_CTRL + 1, BIT_SIFS_BK_EN >> 8); 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* WMAC configuration */ 25162306a36Sopenharmony_ci rtw_write32(rtwdev, REG_RXFLTMAP0, WLAN_RX_FILTER0); 25262306a36Sopenharmony_ci rtw_write16(rtwdev, REG_RXFLTMAP2, WLAN_RX_FILTER2); 25362306a36Sopenharmony_ci rtw_write32(rtwdev, REG_RCR, WLAN_RCR_CFG); 25462306a36Sopenharmony_ci rtw_write8(rtwdev, REG_RX_PKT_LIMIT, WLAN_RXPKT_MAX_SZ_512); 25562306a36Sopenharmony_ci rtw_write8(rtwdev, REG_TCR + 2, WLAN_TX_FUNC_CFG2); 25662306a36Sopenharmony_ci rtw_write8(rtwdev, REG_TCR + 1, WLAN_TX_FUNC_CFG1); 25762306a36Sopenharmony_ci rtw_write8(rtwdev, REG_ACKTO_CCK, 0x40); 25862306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_WMAC_TRXPTCL_CTL_H, BIT(1)); 25962306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_SND_PTCL_CTRL, 26062306a36Sopenharmony_ci BIT_DIS_CHK_VHTSIGB_CRC); 26162306a36Sopenharmony_ci rtw_write32(rtwdev, REG_WMAC_OPTION_FUNCTION + 8, WLAN_MAC_OPT_FUNC2); 26262306a36Sopenharmony_ci rtw_write8(rtwdev, REG_WMAC_OPTION_FUNCTION + 4, WLAN_MAC_OPT_NORM_FUNC1); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci return 0; 26562306a36Sopenharmony_ci} 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic void rtw8821c_cfg_ldo25(struct rtw_dev *rtwdev, bool enable) 26862306a36Sopenharmony_ci{ 26962306a36Sopenharmony_ci u8 ldo_pwr; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci ldo_pwr = rtw_read8(rtwdev, REG_LDO_EFUSE_CTRL + 3); 27262306a36Sopenharmony_ci ldo_pwr = enable ? ldo_pwr | BIT(7) : ldo_pwr & ~BIT(7); 27362306a36Sopenharmony_ci rtw_write8(rtwdev, REG_LDO_EFUSE_CTRL + 3, ldo_pwr); 27462306a36Sopenharmony_ci} 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_cistatic void rtw8821c_switch_rf_set(struct rtw_dev *rtwdev, u8 rf_set) 27762306a36Sopenharmony_ci{ 27862306a36Sopenharmony_ci u32 reg; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_DMEM_CTRL, BIT_WL_RST); 28162306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_SYS_CTRL, BIT_FEN_EN); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci reg = rtw_read32(rtwdev, REG_RFECTL); 28462306a36Sopenharmony_ci switch (rf_set) { 28562306a36Sopenharmony_ci case SWITCH_TO_BTG: 28662306a36Sopenharmony_ci reg |= B_BTG_SWITCH; 28762306a36Sopenharmony_ci reg &= ~(B_CTRL_SWITCH | B_WL_SWITCH | B_WLG_SWITCH | 28862306a36Sopenharmony_ci B_WLA_SWITCH); 28962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ENRXCCA, MASKBYTE2, BTG_CCA); 29062306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ENTXCCK, MASKLWORD, BTG_LNA); 29162306a36Sopenharmony_ci break; 29262306a36Sopenharmony_ci case SWITCH_TO_WLG: 29362306a36Sopenharmony_ci reg |= B_WL_SWITCH | B_WLG_SWITCH; 29462306a36Sopenharmony_ci reg &= ~(B_BTG_SWITCH | B_CTRL_SWITCH | B_WLA_SWITCH); 29562306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ENRXCCA, MASKBYTE2, WLG_CCA); 29662306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ENTXCCK, MASKLWORD, WLG_LNA); 29762306a36Sopenharmony_ci break; 29862306a36Sopenharmony_ci case SWITCH_TO_WLA: 29962306a36Sopenharmony_ci reg |= B_WL_SWITCH | B_WLA_SWITCH; 30062306a36Sopenharmony_ci reg &= ~(B_BTG_SWITCH | B_CTRL_SWITCH | B_WLG_SWITCH); 30162306a36Sopenharmony_ci break; 30262306a36Sopenharmony_ci case SWITCH_TO_BT: 30362306a36Sopenharmony_ci default: 30462306a36Sopenharmony_ci break; 30562306a36Sopenharmony_ci } 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci rtw_write32(rtwdev, REG_RFECTL, reg); 30862306a36Sopenharmony_ci} 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic void rtw8821c_set_channel_rf(struct rtw_dev *rtwdev, u8 channel, u8 bw) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci struct rtw_hal *hal = &rtwdev->hal; 31362306a36Sopenharmony_ci u32 rf_reg18; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci rf_reg18 = rtw_read_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci rf_reg18 &= ~(RF18_BAND_MASK | RF18_CHANNEL_MASK | RF18_RFSI_MASK | 31862306a36Sopenharmony_ci RF18_BW_MASK); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci rf_reg18 |= (channel <= 14 ? RF18_BAND_2G : RF18_BAND_5G); 32162306a36Sopenharmony_ci rf_reg18 |= (channel & RF18_CHANNEL_MASK); 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci if (channel >= 100 && channel <= 140) 32462306a36Sopenharmony_ci rf_reg18 |= RF18_RFSI_GE; 32562306a36Sopenharmony_ci else if (channel > 140) 32662306a36Sopenharmony_ci rf_reg18 |= RF18_RFSI_GT; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci switch (bw) { 32962306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_5: 33062306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_10: 33162306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_20: 33262306a36Sopenharmony_ci default: 33362306a36Sopenharmony_ci rf_reg18 |= RF18_BW_20M; 33462306a36Sopenharmony_ci break; 33562306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_40: 33662306a36Sopenharmony_ci rf_reg18 |= RF18_BW_40M; 33762306a36Sopenharmony_ci break; 33862306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_80: 33962306a36Sopenharmony_ci rf_reg18 |= RF18_BW_80M; 34062306a36Sopenharmony_ci break; 34162306a36Sopenharmony_ci } 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci if (channel <= 14) { 34462306a36Sopenharmony_ci if (hal->rfe_btg) 34562306a36Sopenharmony_ci rtw8821c_switch_rf_set(rtwdev, SWITCH_TO_BTG); 34662306a36Sopenharmony_ci else 34762306a36Sopenharmony_ci rtw8821c_switch_rf_set(rtwdev, SWITCH_TO_WLG); 34862306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(6), 0x1); 34962306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, 0x64, 0xf, 0xf); 35062306a36Sopenharmony_ci } else { 35162306a36Sopenharmony_ci rtw8821c_switch_rf_set(rtwdev, SWITCH_TO_WLA); 35262306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(6), 0x0); 35362306a36Sopenharmony_ci } 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK, rf_reg18); 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 0); 35862306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 1); 35962306a36Sopenharmony_ci} 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_cistatic void rtw8821c_set_channel_rxdfir(struct rtw_dev *rtwdev, u8 bw) 36262306a36Sopenharmony_ci{ 36362306a36Sopenharmony_ci if (bw == RTW_CHANNEL_WIDTH_40) { 36462306a36Sopenharmony_ci /* RX DFIR for BW40 */ 36562306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2); 36662306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x2); 36762306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0); 36862306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CHFIR, BIT(31), 0x0); 36962306a36Sopenharmony_ci } else if (bw == RTW_CHANNEL_WIDTH_80) { 37062306a36Sopenharmony_ci /* RX DFIR for BW80 */ 37162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2); 37262306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x1); 37362306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0); 37462306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CHFIR, BIT(31), 0x1); 37562306a36Sopenharmony_ci } else { 37662306a36Sopenharmony_ci /* RX DFIR for BW20, BW10 and BW5 */ 37762306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2); 37862306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x2); 37962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXDFIR, BIT(31), 0x1); 38062306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CHFIR, BIT(31), 0x0); 38162306a36Sopenharmony_ci } 38262306a36Sopenharmony_ci} 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_cistatic void rtw8821c_set_channel_bb(struct rtw_dev *rtwdev, u8 channel, u8 bw, 38562306a36Sopenharmony_ci u8 primary_ch_idx) 38662306a36Sopenharmony_ci{ 38762306a36Sopenharmony_ci struct rtw_hal *hal = &rtwdev->hal; 38862306a36Sopenharmony_ci u32 val32; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci if (channel <= 14) { 39162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x1); 39262306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x0); 39362306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x0); 39462306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 15); 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x0); 39762306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x96a); 39862306a36Sopenharmony_ci if (channel == 14) { 39962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x0000b81c); 40062306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x0000); 40162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXFILTER, MASKDWORD, 0x00003667); 40262306a36Sopenharmony_ci } else { 40362306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 40462306a36Sopenharmony_ci hal->ch_param[0]); 40562306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 40662306a36Sopenharmony_ci hal->ch_param[1] & MASKLWORD); 40762306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXFILTER, MASKDWORD, 40862306a36Sopenharmony_ci hal->ch_param[2]); 40962306a36Sopenharmony_ci } 41062306a36Sopenharmony_ci } else if (channel > 35) { 41162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x1); 41262306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x1); 41362306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x0); 41462306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 15); 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci if (channel >= 36 && channel <= 64) 41762306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x1); 41862306a36Sopenharmony_ci else if (channel >= 100 && channel <= 144) 41962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x2); 42062306a36Sopenharmony_ci else if (channel >= 149) 42162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x3); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci if (channel >= 36 && channel <= 48) 42462306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x494); 42562306a36Sopenharmony_ci else if (channel >= 52 && channel <= 64) 42662306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x453); 42762306a36Sopenharmony_ci else if (channel >= 100 && channel <= 116) 42862306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x452); 42962306a36Sopenharmony_ci else if (channel >= 118 && channel <= 177) 43062306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x412); 43162306a36Sopenharmony_ci } 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci switch (bw) { 43462306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_20: 43562306a36Sopenharmony_ci default: 43662306a36Sopenharmony_ci val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD); 43762306a36Sopenharmony_ci val32 &= 0xffcffc00; 43862306a36Sopenharmony_ci val32 |= 0x10010000; 43962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32); 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1); 44262306a36Sopenharmony_ci break; 44362306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_40: 44462306a36Sopenharmony_ci if (primary_ch_idx == 1) 44562306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_RXSB, BIT(4)); 44662306a36Sopenharmony_ci else 44762306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_RXSB, BIT(4)); 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD); 45062306a36Sopenharmony_ci val32 &= 0xff3ff300; 45162306a36Sopenharmony_ci val32 |= 0x20020000 | ((primary_ch_idx & 0xf) << 2) | 45262306a36Sopenharmony_ci RTW_CHANNEL_WIDTH_40; 45362306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1); 45662306a36Sopenharmony_ci break; 45762306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_80: 45862306a36Sopenharmony_ci val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD); 45962306a36Sopenharmony_ci val32 &= 0xfcffcf00; 46062306a36Sopenharmony_ci val32 |= 0x40040000 | ((primary_ch_idx & 0xf) << 2) | 46162306a36Sopenharmony_ci RTW_CHANNEL_WIDTH_80; 46262306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32); 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1); 46562306a36Sopenharmony_ci break; 46662306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_5: 46762306a36Sopenharmony_ci val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD); 46862306a36Sopenharmony_ci val32 &= 0xefcefc00; 46962306a36Sopenharmony_ci val32 |= 0x200240; 47062306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32); 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0); 47362306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1); 47462306a36Sopenharmony_ci break; 47562306a36Sopenharmony_ci case RTW_CHANNEL_WIDTH_10: 47662306a36Sopenharmony_ci val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD); 47762306a36Sopenharmony_ci val32 &= 0xefcefc00; 47862306a36Sopenharmony_ci val32 |= 0x300380; 47962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32); 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0); 48262306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1); 48362306a36Sopenharmony_ci break; 48462306a36Sopenharmony_ci } 48562306a36Sopenharmony_ci} 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_cistatic u32 rtw8821c_get_bb_swing(struct rtw_dev *rtwdev, u8 channel) 48862306a36Sopenharmony_ci{ 48962306a36Sopenharmony_ci struct rtw_efuse efuse = rtwdev->efuse; 49062306a36Sopenharmony_ci u8 tx_bb_swing; 49162306a36Sopenharmony_ci u32 swing2setting[4] = {0x200, 0x16a, 0x101, 0x0b6}; 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_ci tx_bb_swing = channel <= 14 ? efuse.tx_bb_swing_setting_2g : 49462306a36Sopenharmony_ci efuse.tx_bb_swing_setting_5g; 49562306a36Sopenharmony_ci if (tx_bb_swing > 9) 49662306a36Sopenharmony_ci tx_bb_swing = 0; 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci return swing2setting[(tx_bb_swing / 3)]; 49962306a36Sopenharmony_ci} 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic void rtw8821c_set_channel_bb_swing(struct rtw_dev *rtwdev, u8 channel, 50262306a36Sopenharmony_ci u8 bw, u8 primary_ch_idx) 50362306a36Sopenharmony_ci{ 50462306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSCALE_A, GENMASK(31, 21), 50562306a36Sopenharmony_ci rtw8821c_get_bb_swing(rtwdev, channel)); 50662306a36Sopenharmony_ci rtw8821c_pwrtrack_init(rtwdev); 50762306a36Sopenharmony_ci} 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_cistatic void rtw8821c_set_channel(struct rtw_dev *rtwdev, u8 channel, u8 bw, 51062306a36Sopenharmony_ci u8 primary_chan_idx) 51162306a36Sopenharmony_ci{ 51262306a36Sopenharmony_ci rtw8821c_set_channel_bb(rtwdev, channel, bw, primary_chan_idx); 51362306a36Sopenharmony_ci rtw8821c_set_channel_bb_swing(rtwdev, channel, bw, primary_chan_idx); 51462306a36Sopenharmony_ci rtw_set_channel_mac(rtwdev, channel, bw, primary_chan_idx); 51562306a36Sopenharmony_ci rtw8821c_set_channel_rf(rtwdev, channel, bw); 51662306a36Sopenharmony_ci rtw8821c_set_channel_rxdfir(rtwdev, bw); 51762306a36Sopenharmony_ci} 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic s8 get_cck_rx_pwr(struct rtw_dev *rtwdev, u8 lna_idx, u8 vga_idx) 52062306a36Sopenharmony_ci{ 52162306a36Sopenharmony_ci struct rtw_efuse *efuse = &rtwdev->efuse; 52262306a36Sopenharmony_ci const s8 *lna_gain_table; 52362306a36Sopenharmony_ci int lna_gain_table_size; 52462306a36Sopenharmony_ci s8 rx_pwr_all = 0; 52562306a36Sopenharmony_ci s8 lna_gain = 0; 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_ci if (efuse->rfe_option == 0) { 52862306a36Sopenharmony_ci lna_gain_table = lna_gain_table_0; 52962306a36Sopenharmony_ci lna_gain_table_size = ARRAY_SIZE(lna_gain_table_0); 53062306a36Sopenharmony_ci } else { 53162306a36Sopenharmony_ci lna_gain_table = lna_gain_table_1; 53262306a36Sopenharmony_ci lna_gain_table_size = ARRAY_SIZE(lna_gain_table_1); 53362306a36Sopenharmony_ci } 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci if (lna_idx >= lna_gain_table_size) { 53662306a36Sopenharmony_ci rtw_warn(rtwdev, "incorrect lna index (%d)\n", lna_idx); 53762306a36Sopenharmony_ci return -120; 53862306a36Sopenharmony_ci } 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci lna_gain = lna_gain_table[lna_idx]; 54162306a36Sopenharmony_ci rx_pwr_all = lna_gain - 2 * vga_idx; 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_ci return rx_pwr_all; 54462306a36Sopenharmony_ci} 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_cistatic void query_phy_status_page0(struct rtw_dev *rtwdev, u8 *phy_status, 54762306a36Sopenharmony_ci struct rtw_rx_pkt_stat *pkt_stat) 54862306a36Sopenharmony_ci{ 54962306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 55062306a36Sopenharmony_ci s8 rx_power; 55162306a36Sopenharmony_ci u8 lna_idx = 0; 55262306a36Sopenharmony_ci u8 vga_idx = 0; 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci vga_idx = GET_PHY_STAT_P0_VGA(phy_status); 55562306a36Sopenharmony_ci lna_idx = FIELD_PREP(BIT_LNA_H_MASK, GET_PHY_STAT_P0_LNA_H(phy_status)) | 55662306a36Sopenharmony_ci FIELD_PREP(BIT_LNA_L_MASK, GET_PHY_STAT_P0_LNA_L(phy_status)); 55762306a36Sopenharmony_ci rx_power = get_cck_rx_pwr(rtwdev, lna_idx, vga_idx); 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci pkt_stat->rx_power[RF_PATH_A] = rx_power; 56062306a36Sopenharmony_ci pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1); 56162306a36Sopenharmony_ci dm_info->rssi[RF_PATH_A] = pkt_stat->rssi; 56262306a36Sopenharmony_ci pkt_stat->bw = RTW_CHANNEL_WIDTH_20; 56362306a36Sopenharmony_ci pkt_stat->signal_power = rx_power; 56462306a36Sopenharmony_ci} 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_cistatic void query_phy_status_page1(struct rtw_dev *rtwdev, u8 *phy_status, 56762306a36Sopenharmony_ci struct rtw_rx_pkt_stat *pkt_stat) 56862306a36Sopenharmony_ci{ 56962306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 57062306a36Sopenharmony_ci u8 rxsc, bw; 57162306a36Sopenharmony_ci s8 min_rx_power = -120; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci if (pkt_stat->rate > DESC_RATE11M && pkt_stat->rate < DESC_RATEMCS0) 57462306a36Sopenharmony_ci rxsc = GET_PHY_STAT_P1_L_RXSC(phy_status); 57562306a36Sopenharmony_ci else 57662306a36Sopenharmony_ci rxsc = GET_PHY_STAT_P1_HT_RXSC(phy_status); 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci if (rxsc >= 1 && rxsc <= 8) 57962306a36Sopenharmony_ci bw = RTW_CHANNEL_WIDTH_20; 58062306a36Sopenharmony_ci else if (rxsc >= 9 && rxsc <= 12) 58162306a36Sopenharmony_ci bw = RTW_CHANNEL_WIDTH_40; 58262306a36Sopenharmony_ci else if (rxsc >= 13) 58362306a36Sopenharmony_ci bw = RTW_CHANNEL_WIDTH_80; 58462306a36Sopenharmony_ci else 58562306a36Sopenharmony_ci bw = GET_PHY_STAT_P1_RF_MODE(phy_status); 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci pkt_stat->rx_power[RF_PATH_A] = GET_PHY_STAT_P1_PWDB_A(phy_status) - 110; 58862306a36Sopenharmony_ci pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1); 58962306a36Sopenharmony_ci dm_info->rssi[RF_PATH_A] = pkt_stat->rssi; 59062306a36Sopenharmony_ci pkt_stat->bw = bw; 59162306a36Sopenharmony_ci pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A], 59262306a36Sopenharmony_ci min_rx_power); 59362306a36Sopenharmony_ci} 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_cistatic void query_phy_status(struct rtw_dev *rtwdev, u8 *phy_status, 59662306a36Sopenharmony_ci struct rtw_rx_pkt_stat *pkt_stat) 59762306a36Sopenharmony_ci{ 59862306a36Sopenharmony_ci u8 page; 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_ci page = *phy_status & 0xf; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci switch (page) { 60362306a36Sopenharmony_ci case 0: 60462306a36Sopenharmony_ci query_phy_status_page0(rtwdev, phy_status, pkt_stat); 60562306a36Sopenharmony_ci break; 60662306a36Sopenharmony_ci case 1: 60762306a36Sopenharmony_ci query_phy_status_page1(rtwdev, phy_status, pkt_stat); 60862306a36Sopenharmony_ci break; 60962306a36Sopenharmony_ci default: 61062306a36Sopenharmony_ci rtw_warn(rtwdev, "unused phy status page (%d)\n", page); 61162306a36Sopenharmony_ci return; 61262306a36Sopenharmony_ci } 61362306a36Sopenharmony_ci} 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_cistatic void rtw8821c_query_rx_desc(struct rtw_dev *rtwdev, u8 *rx_desc, 61662306a36Sopenharmony_ci struct rtw_rx_pkt_stat *pkt_stat, 61762306a36Sopenharmony_ci struct ieee80211_rx_status *rx_status) 61862306a36Sopenharmony_ci{ 61962306a36Sopenharmony_ci struct ieee80211_hdr *hdr; 62062306a36Sopenharmony_ci u32 desc_sz = rtwdev->chip->rx_pkt_desc_sz; 62162306a36Sopenharmony_ci u8 *phy_status = NULL; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci memset(pkt_stat, 0, sizeof(*pkt_stat)); 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_ci pkt_stat->phy_status = GET_RX_DESC_PHYST(rx_desc); 62662306a36Sopenharmony_ci pkt_stat->icv_err = GET_RX_DESC_ICV_ERR(rx_desc); 62762306a36Sopenharmony_ci pkt_stat->crc_err = GET_RX_DESC_CRC32(rx_desc); 62862306a36Sopenharmony_ci pkt_stat->decrypted = !GET_RX_DESC_SWDEC(rx_desc) && 62962306a36Sopenharmony_ci GET_RX_DESC_ENC_TYPE(rx_desc) != RX_DESC_ENC_NONE; 63062306a36Sopenharmony_ci pkt_stat->is_c2h = GET_RX_DESC_C2H(rx_desc); 63162306a36Sopenharmony_ci pkt_stat->pkt_len = GET_RX_DESC_PKT_LEN(rx_desc); 63262306a36Sopenharmony_ci pkt_stat->drv_info_sz = GET_RX_DESC_DRV_INFO_SIZE(rx_desc); 63362306a36Sopenharmony_ci pkt_stat->shift = GET_RX_DESC_SHIFT(rx_desc); 63462306a36Sopenharmony_ci pkt_stat->rate = GET_RX_DESC_RX_RATE(rx_desc); 63562306a36Sopenharmony_ci pkt_stat->cam_id = GET_RX_DESC_MACID(rx_desc); 63662306a36Sopenharmony_ci pkt_stat->ppdu_cnt = GET_RX_DESC_PPDU_CNT(rx_desc); 63762306a36Sopenharmony_ci pkt_stat->tsf_low = GET_RX_DESC_TSFL(rx_desc); 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci /* drv_info_sz is in unit of 8-bytes */ 64062306a36Sopenharmony_ci pkt_stat->drv_info_sz *= 8; 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_ci /* c2h cmd pkt's rx/phy status is not interested */ 64362306a36Sopenharmony_ci if (pkt_stat->is_c2h) 64462306a36Sopenharmony_ci return; 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci hdr = (struct ieee80211_hdr *)(rx_desc + desc_sz + pkt_stat->shift + 64762306a36Sopenharmony_ci pkt_stat->drv_info_sz); 64862306a36Sopenharmony_ci if (pkt_stat->phy_status) { 64962306a36Sopenharmony_ci phy_status = rx_desc + desc_sz + pkt_stat->shift; 65062306a36Sopenharmony_ci query_phy_status(rtwdev, phy_status, pkt_stat); 65162306a36Sopenharmony_ci } 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci rtw_rx_fill_rx_status(rtwdev, pkt_stat, hdr, rx_status, phy_status); 65462306a36Sopenharmony_ci} 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_cistatic void 65762306a36Sopenharmony_cirtw8821c_set_tx_power_index_by_rate(struct rtw_dev *rtwdev, u8 path, u8 rs) 65862306a36Sopenharmony_ci{ 65962306a36Sopenharmony_ci struct rtw_hal *hal = &rtwdev->hal; 66062306a36Sopenharmony_ci static const u32 offset_txagc[2] = {0x1d00, 0x1d80}; 66162306a36Sopenharmony_ci static u32 phy_pwr_idx; 66262306a36Sopenharmony_ci u8 rate, rate_idx, pwr_index, shift; 66362306a36Sopenharmony_ci int j; 66462306a36Sopenharmony_ci 66562306a36Sopenharmony_ci for (j = 0; j < rtw_rate_size[rs]; j++) { 66662306a36Sopenharmony_ci rate = rtw_rate_section[rs][j]; 66762306a36Sopenharmony_ci pwr_index = hal->tx_pwr_tbl[path][rate]; 66862306a36Sopenharmony_ci shift = rate & 0x3; 66962306a36Sopenharmony_ci phy_pwr_idx |= ((u32)pwr_index << (shift * 8)); 67062306a36Sopenharmony_ci if (shift == 0x3 || rate == DESC_RATEVHT1SS_MCS9) { 67162306a36Sopenharmony_ci rate_idx = rate & 0xfc; 67262306a36Sopenharmony_ci rtw_write32(rtwdev, offset_txagc[path] + rate_idx, 67362306a36Sopenharmony_ci phy_pwr_idx); 67462306a36Sopenharmony_ci phy_pwr_idx = 0; 67562306a36Sopenharmony_ci } 67662306a36Sopenharmony_ci } 67762306a36Sopenharmony_ci} 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_cistatic void rtw8821c_set_tx_power_index(struct rtw_dev *rtwdev) 68062306a36Sopenharmony_ci{ 68162306a36Sopenharmony_ci struct rtw_hal *hal = &rtwdev->hal; 68262306a36Sopenharmony_ci int rs, path; 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci for (path = 0; path < hal->rf_path_num; path++) { 68562306a36Sopenharmony_ci for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) { 68662306a36Sopenharmony_ci if (rs == RTW_RATE_SECTION_HT_2S || 68762306a36Sopenharmony_ci rs == RTW_RATE_SECTION_VHT_2S) 68862306a36Sopenharmony_ci continue; 68962306a36Sopenharmony_ci rtw8821c_set_tx_power_index_by_rate(rtwdev, path, rs); 69062306a36Sopenharmony_ci } 69162306a36Sopenharmony_ci } 69262306a36Sopenharmony_ci} 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_cistatic void rtw8821c_false_alarm_statistics(struct rtw_dev *rtwdev) 69562306a36Sopenharmony_ci{ 69662306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 69762306a36Sopenharmony_ci u32 cck_enable; 69862306a36Sopenharmony_ci u32 cck_fa_cnt; 69962306a36Sopenharmony_ci u32 ofdm_fa_cnt; 70062306a36Sopenharmony_ci u32 crc32_cnt; 70162306a36Sopenharmony_ci u32 cca32_cnt; 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_ci cck_enable = rtw_read32(rtwdev, REG_RXPSEL) & BIT(28); 70462306a36Sopenharmony_ci cck_fa_cnt = rtw_read16(rtwdev, REG_FA_CCK); 70562306a36Sopenharmony_ci ofdm_fa_cnt = rtw_read16(rtwdev, REG_FA_OFDM); 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci dm_info->cck_fa_cnt = cck_fa_cnt; 70862306a36Sopenharmony_ci dm_info->ofdm_fa_cnt = ofdm_fa_cnt; 70962306a36Sopenharmony_ci dm_info->total_fa_cnt = ofdm_fa_cnt; 71062306a36Sopenharmony_ci if (cck_enable) 71162306a36Sopenharmony_ci dm_info->total_fa_cnt += cck_fa_cnt; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci crc32_cnt = rtw_read32(rtwdev, REG_CRC_CCK); 71462306a36Sopenharmony_ci dm_info->cck_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt); 71562306a36Sopenharmony_ci dm_info->cck_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt); 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci crc32_cnt = rtw_read32(rtwdev, REG_CRC_OFDM); 71862306a36Sopenharmony_ci dm_info->ofdm_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt); 71962306a36Sopenharmony_ci dm_info->ofdm_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt); 72062306a36Sopenharmony_ci 72162306a36Sopenharmony_ci crc32_cnt = rtw_read32(rtwdev, REG_CRC_HT); 72262306a36Sopenharmony_ci dm_info->ht_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt); 72362306a36Sopenharmony_ci dm_info->ht_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt); 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci crc32_cnt = rtw_read32(rtwdev, REG_CRC_VHT); 72662306a36Sopenharmony_ci dm_info->vht_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt); 72762306a36Sopenharmony_ci dm_info->vht_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt); 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci cca32_cnt = rtw_read32(rtwdev, REG_CCA_OFDM); 73062306a36Sopenharmony_ci dm_info->ofdm_cca_cnt = FIELD_GET(GENMASK(31, 16), cca32_cnt); 73162306a36Sopenharmony_ci dm_info->total_cca_cnt = dm_info->ofdm_cca_cnt; 73262306a36Sopenharmony_ci if (cck_enable) { 73362306a36Sopenharmony_ci cca32_cnt = rtw_read32(rtwdev, REG_CCA_CCK); 73462306a36Sopenharmony_ci dm_info->cck_cca_cnt = FIELD_GET(GENMASK(15, 0), cca32_cnt); 73562306a36Sopenharmony_ci dm_info->total_cca_cnt += dm_info->cck_cca_cnt; 73662306a36Sopenharmony_ci } 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_FAS, BIT(17)); 73962306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_FAS, BIT(17)); 74062306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_RXDESC, BIT(15)); 74162306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_RXDESC, BIT(15)); 74262306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_CNTRST, BIT(0)); 74362306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_CNTRST, BIT(0)); 74462306a36Sopenharmony_ci} 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_cistatic void rtw8821c_do_iqk(struct rtw_dev *rtwdev) 74762306a36Sopenharmony_ci{ 74862306a36Sopenharmony_ci static int do_iqk_cnt; 74962306a36Sopenharmony_ci struct rtw_iqk_para para = {.clear = 0, .segment_iqk = 0}; 75062306a36Sopenharmony_ci u32 rf_reg, iqk_fail_mask; 75162306a36Sopenharmony_ci int counter; 75262306a36Sopenharmony_ci bool reload; 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_ci if (rtw_is_assoc(rtwdev)) 75562306a36Sopenharmony_ci para.segment_iqk = 1; 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci rtw_fw_do_iqk(rtwdev, ¶); 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_ci for (counter = 0; counter < 300; counter++) { 76062306a36Sopenharmony_ci rf_reg = rtw_read_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK); 76162306a36Sopenharmony_ci if (rf_reg == 0xabcde) 76262306a36Sopenharmony_ci break; 76362306a36Sopenharmony_ci msleep(20); 76462306a36Sopenharmony_ci } 76562306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK, 0x0); 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci reload = !!rtw_read32_mask(rtwdev, REG_IQKFAILMSK, BIT(16)); 76862306a36Sopenharmony_ci iqk_fail_mask = rtw_read32_mask(rtwdev, REG_IQKFAILMSK, GENMASK(7, 0)); 76962306a36Sopenharmony_ci rtw_dbg(rtwdev, RTW_DBG_PHY, 77062306a36Sopenharmony_ci "iqk counter=%d reload=%d do_iqk_cnt=%d n_iqk_fail(mask)=0x%02x\n", 77162306a36Sopenharmony_ci counter, reload, ++do_iqk_cnt, iqk_fail_mask); 77262306a36Sopenharmony_ci} 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_cistatic void rtw8821c_phy_calibration(struct rtw_dev *rtwdev) 77562306a36Sopenharmony_ci{ 77662306a36Sopenharmony_ci rtw8821c_do_iqk(rtwdev); 77762306a36Sopenharmony_ci} 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ci/* for coex */ 78062306a36Sopenharmony_cistatic void rtw8821c_coex_cfg_init(struct rtw_dev *rtwdev) 78162306a36Sopenharmony_ci{ 78262306a36Sopenharmony_ci /* enable TBTT nterrupt */ 78362306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION); 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci /* BT report packet sample rate */ 78662306a36Sopenharmony_ci rtw_write8_mask(rtwdev, REG_BT_TDMA_TIME, BIT_MASK_SAMPLE_RATE, 0x5); 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_ci /* enable BT counter statistics */ 78962306a36Sopenharmony_ci rtw_write8(rtwdev, REG_BT_STAT_CTRL, BT_CNT_ENABLE); 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci /* enable PTA (3-wire function form BT side) */ 79262306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_PTA_EN); 79362306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_PO_BT_PTA_PINS); 79462306a36Sopenharmony_ci 79562306a36Sopenharmony_ci /* enable PTA (tx/rx signal form WiFi side) */ 79662306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_QUEUE_CTRL, BIT_PTA_WL_TX_EN); 79762306a36Sopenharmony_ci /* wl tx signal to PTA not case EDCCA */ 79862306a36Sopenharmony_ci rtw_write8_clr(rtwdev, REG_QUEUE_CTRL, BIT_PTA_EDCCA_EN); 79962306a36Sopenharmony_ci /* GNT_BT=1 while select both */ 80062306a36Sopenharmony_ci rtw_write16_set(rtwdev, REG_BT_COEX_V2, BIT_GNT_BT_POLARITY); 80162306a36Sopenharmony_ci 80262306a36Sopenharmony_ci /* beacon queue always hi-pri */ 80362306a36Sopenharmony_ci rtw_write8_mask(rtwdev, REG_BT_COEX_TABLE_H + 3, BIT_BCN_QUEUE, 80462306a36Sopenharmony_ci BCN_PRI_EN); 80562306a36Sopenharmony_ci} 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_cistatic void rtw8821c_coex_cfg_ant_switch(struct rtw_dev *rtwdev, u8 ctrl_type, 80862306a36Sopenharmony_ci u8 pos_type) 80962306a36Sopenharmony_ci{ 81062306a36Sopenharmony_ci struct rtw_coex *coex = &rtwdev->coex; 81162306a36Sopenharmony_ci struct rtw_coex_dm *coex_dm = &coex->dm; 81262306a36Sopenharmony_ci struct rtw_coex_rfe *coex_rfe = &coex->rfe; 81362306a36Sopenharmony_ci u32 switch_status = FIELD_PREP(CTRL_TYPE_MASK, ctrl_type) | pos_type; 81462306a36Sopenharmony_ci bool polarity_inverse; 81562306a36Sopenharmony_ci u8 regval = 0; 81662306a36Sopenharmony_ci 81762306a36Sopenharmony_ci if (switch_status == coex_dm->cur_switch_status) 81862306a36Sopenharmony_ci return; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci if (coex_rfe->wlg_at_btg) { 82162306a36Sopenharmony_ci ctrl_type = COEX_SWITCH_CTRL_BY_BBSW; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci if (coex_rfe->ant_switch_polarity) 82462306a36Sopenharmony_ci pos_type = COEX_SWITCH_TO_WLA; 82562306a36Sopenharmony_ci else 82662306a36Sopenharmony_ci pos_type = COEX_SWITCH_TO_WLG_BT; 82762306a36Sopenharmony_ci } 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_ci coex_dm->cur_switch_status = switch_status; 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci if (coex_rfe->ant_switch_diversity && 83262306a36Sopenharmony_ci ctrl_type == COEX_SWITCH_CTRL_BY_BBSW) 83362306a36Sopenharmony_ci ctrl_type = COEX_SWITCH_CTRL_BY_ANTDIV; 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_ci polarity_inverse = (coex_rfe->ant_switch_polarity == 1); 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci switch (ctrl_type) { 83862306a36Sopenharmony_ci default: 83962306a36Sopenharmony_ci case COEX_SWITCH_CTRL_BY_BBSW: 84062306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN); 84162306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL); 84262306a36Sopenharmony_ci /* BB SW, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */ 84362306a36Sopenharmony_ci rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 84462306a36Sopenharmony_ci DPDT_CTRL_PIN); 84562306a36Sopenharmony_ci 84662306a36Sopenharmony_ci if (pos_type == COEX_SWITCH_TO_WLG_BT) { 84762306a36Sopenharmony_ci if (coex_rfe->rfe_module_type != 0x4 && 84862306a36Sopenharmony_ci coex_rfe->rfe_module_type != 0x2) 84962306a36Sopenharmony_ci regval = 0x3; 85062306a36Sopenharmony_ci else 85162306a36Sopenharmony_ci regval = (!polarity_inverse ? 0x2 : 0x1); 85262306a36Sopenharmony_ci } else if (pos_type == COEX_SWITCH_TO_WLG) { 85362306a36Sopenharmony_ci regval = (!polarity_inverse ? 0x2 : 0x1); 85462306a36Sopenharmony_ci } else { 85562306a36Sopenharmony_ci regval = (!polarity_inverse ? 0x1 : 0x2); 85662306a36Sopenharmony_ci } 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_R_RFE_SEL_15, 85962306a36Sopenharmony_ci regval); 86062306a36Sopenharmony_ci break; 86162306a36Sopenharmony_ci case COEX_SWITCH_CTRL_BY_PTA: 86262306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN); 86362306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL); 86462306a36Sopenharmony_ci /* PTA, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */ 86562306a36Sopenharmony_ci rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 86662306a36Sopenharmony_ci PTA_CTRL_PIN); 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci regval = (!polarity_inverse ? 0x2 : 0x1); 86962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_R_RFE_SEL_15, 87062306a36Sopenharmony_ci regval); 87162306a36Sopenharmony_ci break; 87262306a36Sopenharmony_ci case COEX_SWITCH_CTRL_BY_ANTDIV: 87362306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN); 87462306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL); 87562306a36Sopenharmony_ci rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 87662306a36Sopenharmony_ci ANTDIC_CTRL_PIN); 87762306a36Sopenharmony_ci break; 87862306a36Sopenharmony_ci case COEX_SWITCH_CTRL_BY_MAC: 87962306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN); 88062306a36Sopenharmony_ci 88162306a36Sopenharmony_ci regval = (!polarity_inverse ? 0x0 : 0x1); 88262306a36Sopenharmony_ci rtw_write8_mask(rtwdev, REG_PAD_CTRL1, BIT_SW_DPDT_SEL_DATA, 88362306a36Sopenharmony_ci regval); 88462306a36Sopenharmony_ci break; 88562306a36Sopenharmony_ci case COEX_SWITCH_CTRL_BY_FW: 88662306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN); 88762306a36Sopenharmony_ci rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL); 88862306a36Sopenharmony_ci break; 88962306a36Sopenharmony_ci case COEX_SWITCH_CTRL_BY_BT: 89062306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN); 89162306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL); 89262306a36Sopenharmony_ci break; 89362306a36Sopenharmony_ci } 89462306a36Sopenharmony_ci 89562306a36Sopenharmony_ci if (ctrl_type == COEX_SWITCH_CTRL_BY_BT) { 89662306a36Sopenharmony_ci rtw_write8_clr(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE1); 89762306a36Sopenharmony_ci rtw_write8_clr(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE2); 89862306a36Sopenharmony_ci } else { 89962306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE1); 90062306a36Sopenharmony_ci rtw_write8_set(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE2); 90162306a36Sopenharmony_ci } 90262306a36Sopenharmony_ci} 90362306a36Sopenharmony_ci 90462306a36Sopenharmony_cistatic void rtw8821c_coex_cfg_gnt_fix(struct rtw_dev *rtwdev) 90562306a36Sopenharmony_ci{} 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_cistatic void rtw8821c_coex_cfg_gnt_debug(struct rtw_dev *rtwdev) 90862306a36Sopenharmony_ci{ 90962306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_PAD_CTRL1, BIT_BTGP_SPI_EN); 91062306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_PAD_CTRL1, BIT_BTGP_JTAG_EN); 91162306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_GPIO_MUXCFG, BIT_FSPI_EN); 91262306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_PAD_CTRL1, BIT_LED1DIS); 91362306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_SYS_SDIO_CTRL, BIT_SDIO_INT); 91462306a36Sopenharmony_ci rtw_write32_clr(rtwdev, REG_SYS_SDIO_CTRL, BIT_DBG_GNT_WL_BT); 91562306a36Sopenharmony_ci} 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_cistatic void rtw8821c_coex_cfg_rfe_type(struct rtw_dev *rtwdev) 91862306a36Sopenharmony_ci{ 91962306a36Sopenharmony_ci struct rtw_coex *coex = &rtwdev->coex; 92062306a36Sopenharmony_ci struct rtw_coex_rfe *coex_rfe = &coex->rfe; 92162306a36Sopenharmony_ci struct rtw_efuse *efuse = &rtwdev->efuse; 92262306a36Sopenharmony_ci 92362306a36Sopenharmony_ci coex_rfe->rfe_module_type = efuse->rfe_option; 92462306a36Sopenharmony_ci coex_rfe->ant_switch_polarity = 0; 92562306a36Sopenharmony_ci coex_rfe->ant_switch_exist = true; 92662306a36Sopenharmony_ci coex_rfe->wlg_at_btg = false; 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ci switch (coex_rfe->rfe_module_type) { 92962306a36Sopenharmony_ci case 0: 93062306a36Sopenharmony_ci case 8: 93162306a36Sopenharmony_ci case 1: 93262306a36Sopenharmony_ci case 9: /* 1-Ant, Main, WLG */ 93362306a36Sopenharmony_ci default: /* 2-Ant, DPDT, WLG */ 93462306a36Sopenharmony_ci break; 93562306a36Sopenharmony_ci case 2: 93662306a36Sopenharmony_ci case 10: /* 1-Ant, Main, BTG */ 93762306a36Sopenharmony_ci case 7: 93862306a36Sopenharmony_ci case 15: /* 2-Ant, DPDT, BTG */ 93962306a36Sopenharmony_ci coex_rfe->wlg_at_btg = true; 94062306a36Sopenharmony_ci break; 94162306a36Sopenharmony_ci case 3: 94262306a36Sopenharmony_ci case 11: /* 1-Ant, Aux, WLG */ 94362306a36Sopenharmony_ci coex_rfe->ant_switch_polarity = 1; 94462306a36Sopenharmony_ci break; 94562306a36Sopenharmony_ci case 4: 94662306a36Sopenharmony_ci case 12: /* 1-Ant, Aux, BTG */ 94762306a36Sopenharmony_ci coex_rfe->wlg_at_btg = true; 94862306a36Sopenharmony_ci coex_rfe->ant_switch_polarity = 1; 94962306a36Sopenharmony_ci break; 95062306a36Sopenharmony_ci case 5: 95162306a36Sopenharmony_ci case 13: /* 2-Ant, no switch, WLG */ 95262306a36Sopenharmony_ci case 6: 95362306a36Sopenharmony_ci case 14: /* 2-Ant, no antenna switch, WLG */ 95462306a36Sopenharmony_ci coex_rfe->ant_switch_exist = false; 95562306a36Sopenharmony_ci break; 95662306a36Sopenharmony_ci } 95762306a36Sopenharmony_ci} 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_cistatic void rtw8821c_coex_cfg_wl_tx_power(struct rtw_dev *rtwdev, u8 wl_pwr) 96062306a36Sopenharmony_ci{ 96162306a36Sopenharmony_ci struct rtw_coex *coex = &rtwdev->coex; 96262306a36Sopenharmony_ci struct rtw_coex_dm *coex_dm = &coex->dm; 96362306a36Sopenharmony_ci struct rtw_efuse *efuse = &rtwdev->efuse; 96462306a36Sopenharmony_ci bool share_ant = efuse->share_ant; 96562306a36Sopenharmony_ci 96662306a36Sopenharmony_ci if (share_ant) 96762306a36Sopenharmony_ci return; 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci if (wl_pwr == coex_dm->cur_wl_pwr_lvl) 97062306a36Sopenharmony_ci return; 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_ci coex_dm->cur_wl_pwr_lvl = wl_pwr; 97362306a36Sopenharmony_ci} 97462306a36Sopenharmony_ci 97562306a36Sopenharmony_cistatic void rtw8821c_coex_cfg_wl_rx_gain(struct rtw_dev *rtwdev, bool low_gain) 97662306a36Sopenharmony_ci{} 97762306a36Sopenharmony_ci 97862306a36Sopenharmony_cistatic void 97962306a36Sopenharmony_cirtw8821c_txagc_swing_offset(struct rtw_dev *rtwdev, u8 pwr_idx_offset, 98062306a36Sopenharmony_ci s8 pwr_idx_offset_lower, 98162306a36Sopenharmony_ci s8 *txagc_idx, u8 *swing_idx) 98262306a36Sopenharmony_ci{ 98362306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 98462306a36Sopenharmony_ci s8 delta_pwr_idx = dm_info->delta_power_index[RF_PATH_A]; 98562306a36Sopenharmony_ci u8 swing_upper_bound = dm_info->default_ofdm_index + 10; 98662306a36Sopenharmony_ci u8 swing_lower_bound = 0; 98762306a36Sopenharmony_ci u8 max_pwr_idx_offset = 0xf; 98862306a36Sopenharmony_ci s8 agc_index = 0; 98962306a36Sopenharmony_ci u8 swing_index = dm_info->default_ofdm_index; 99062306a36Sopenharmony_ci 99162306a36Sopenharmony_ci pwr_idx_offset = min_t(u8, pwr_idx_offset, max_pwr_idx_offset); 99262306a36Sopenharmony_ci pwr_idx_offset_lower = max_t(s8, pwr_idx_offset_lower, -15); 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ci if (delta_pwr_idx >= 0) { 99562306a36Sopenharmony_ci if (delta_pwr_idx <= pwr_idx_offset) { 99662306a36Sopenharmony_ci agc_index = delta_pwr_idx; 99762306a36Sopenharmony_ci swing_index = dm_info->default_ofdm_index; 99862306a36Sopenharmony_ci } else if (delta_pwr_idx > pwr_idx_offset) { 99962306a36Sopenharmony_ci agc_index = pwr_idx_offset; 100062306a36Sopenharmony_ci swing_index = dm_info->default_ofdm_index + 100162306a36Sopenharmony_ci delta_pwr_idx - pwr_idx_offset; 100262306a36Sopenharmony_ci swing_index = min_t(u8, swing_index, swing_upper_bound); 100362306a36Sopenharmony_ci } 100462306a36Sopenharmony_ci } else if (delta_pwr_idx < 0) { 100562306a36Sopenharmony_ci if (delta_pwr_idx >= pwr_idx_offset_lower) { 100662306a36Sopenharmony_ci agc_index = delta_pwr_idx; 100762306a36Sopenharmony_ci swing_index = dm_info->default_ofdm_index; 100862306a36Sopenharmony_ci } else if (delta_pwr_idx < pwr_idx_offset_lower) { 100962306a36Sopenharmony_ci if (dm_info->default_ofdm_index > 101062306a36Sopenharmony_ci (pwr_idx_offset_lower - delta_pwr_idx)) 101162306a36Sopenharmony_ci swing_index = dm_info->default_ofdm_index + 101262306a36Sopenharmony_ci delta_pwr_idx - pwr_idx_offset_lower; 101362306a36Sopenharmony_ci else 101462306a36Sopenharmony_ci swing_index = swing_lower_bound; 101562306a36Sopenharmony_ci 101662306a36Sopenharmony_ci agc_index = pwr_idx_offset_lower; 101762306a36Sopenharmony_ci } 101862306a36Sopenharmony_ci } 101962306a36Sopenharmony_ci 102062306a36Sopenharmony_ci if (swing_index >= ARRAY_SIZE(rtw8821c_txscale_tbl)) { 102162306a36Sopenharmony_ci rtw_warn(rtwdev, "swing index overflow\n"); 102262306a36Sopenharmony_ci swing_index = ARRAY_SIZE(rtw8821c_txscale_tbl) - 1; 102362306a36Sopenharmony_ci } 102462306a36Sopenharmony_ci 102562306a36Sopenharmony_ci *txagc_idx = agc_index; 102662306a36Sopenharmony_ci *swing_idx = swing_index; 102762306a36Sopenharmony_ci} 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_cistatic void rtw8821c_pwrtrack_set_pwr(struct rtw_dev *rtwdev, u8 pwr_idx_offset, 103062306a36Sopenharmony_ci s8 pwr_idx_offset_lower) 103162306a36Sopenharmony_ci{ 103262306a36Sopenharmony_ci s8 txagc_idx; 103362306a36Sopenharmony_ci u8 swing_idx; 103462306a36Sopenharmony_ci 103562306a36Sopenharmony_ci rtw8821c_txagc_swing_offset(rtwdev, pwr_idx_offset, pwr_idx_offset_lower, 103662306a36Sopenharmony_ci &txagc_idx, &swing_idx); 103762306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXAGCIDX, GENMASK(6, 1), txagc_idx); 103862306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_TXSCALE_A, GENMASK(31, 21), 103962306a36Sopenharmony_ci rtw8821c_txscale_tbl[swing_idx]); 104062306a36Sopenharmony_ci} 104162306a36Sopenharmony_ci 104262306a36Sopenharmony_cistatic void rtw8821c_pwrtrack_set(struct rtw_dev *rtwdev) 104362306a36Sopenharmony_ci{ 104462306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 104562306a36Sopenharmony_ci u8 pwr_idx_offset, tx_pwr_idx; 104662306a36Sopenharmony_ci s8 pwr_idx_offset_lower; 104762306a36Sopenharmony_ci u8 channel = rtwdev->hal.current_channel; 104862306a36Sopenharmony_ci u8 band_width = rtwdev->hal.current_band_width; 104962306a36Sopenharmony_ci u8 regd = rtw_regd_get(rtwdev); 105062306a36Sopenharmony_ci u8 tx_rate = dm_info->tx_rate; 105162306a36Sopenharmony_ci u8 max_pwr_idx = rtwdev->chip->max_power_index; 105262306a36Sopenharmony_ci 105362306a36Sopenharmony_ci tx_pwr_idx = rtw_phy_get_tx_power_index(rtwdev, RF_PATH_A, tx_rate, 105462306a36Sopenharmony_ci band_width, channel, regd); 105562306a36Sopenharmony_ci 105662306a36Sopenharmony_ci tx_pwr_idx = min_t(u8, tx_pwr_idx, max_pwr_idx); 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_ci pwr_idx_offset = max_pwr_idx - tx_pwr_idx; 105962306a36Sopenharmony_ci pwr_idx_offset_lower = 0 - tx_pwr_idx; 106062306a36Sopenharmony_ci 106162306a36Sopenharmony_ci rtw8821c_pwrtrack_set_pwr(rtwdev, pwr_idx_offset, pwr_idx_offset_lower); 106262306a36Sopenharmony_ci} 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_cistatic void rtw8821c_phy_pwrtrack(struct rtw_dev *rtwdev) 106562306a36Sopenharmony_ci{ 106662306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 106762306a36Sopenharmony_ci struct rtw_swing_table swing_table; 106862306a36Sopenharmony_ci u8 thermal_value, delta; 106962306a36Sopenharmony_ci 107062306a36Sopenharmony_ci rtw_phy_config_swing_table(rtwdev, &swing_table); 107162306a36Sopenharmony_ci 107262306a36Sopenharmony_ci if (rtwdev->efuse.thermal_meter[0] == 0xff) 107362306a36Sopenharmony_ci return; 107462306a36Sopenharmony_ci 107562306a36Sopenharmony_ci thermal_value = rtw_read_rf(rtwdev, RF_PATH_A, RF_T_METER, 0xfc00); 107662306a36Sopenharmony_ci 107762306a36Sopenharmony_ci rtw_phy_pwrtrack_avg(rtwdev, thermal_value, RF_PATH_A); 107862306a36Sopenharmony_ci 107962306a36Sopenharmony_ci if (dm_info->pwr_trk_init_trigger) 108062306a36Sopenharmony_ci dm_info->pwr_trk_init_trigger = false; 108162306a36Sopenharmony_ci else if (!rtw_phy_pwrtrack_thermal_changed(rtwdev, thermal_value, 108262306a36Sopenharmony_ci RF_PATH_A)) 108362306a36Sopenharmony_ci goto iqk; 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_ci delta = rtw_phy_pwrtrack_get_delta(rtwdev, RF_PATH_A); 108662306a36Sopenharmony_ci 108762306a36Sopenharmony_ci delta = min_t(u8, delta, RTW_PWR_TRK_TBL_SZ - 1); 108862306a36Sopenharmony_ci 108962306a36Sopenharmony_ci dm_info->delta_power_index[RF_PATH_A] = 109062306a36Sopenharmony_ci rtw_phy_pwrtrack_get_pwridx(rtwdev, &swing_table, RF_PATH_A, 109162306a36Sopenharmony_ci RF_PATH_A, delta); 109262306a36Sopenharmony_ci if (dm_info->delta_power_index[RF_PATH_A] == 109362306a36Sopenharmony_ci dm_info->delta_power_index_last[RF_PATH_A]) 109462306a36Sopenharmony_ci goto iqk; 109562306a36Sopenharmony_ci else 109662306a36Sopenharmony_ci dm_info->delta_power_index_last[RF_PATH_A] = 109762306a36Sopenharmony_ci dm_info->delta_power_index[RF_PATH_A]; 109862306a36Sopenharmony_ci rtw8821c_pwrtrack_set(rtwdev); 109962306a36Sopenharmony_ci 110062306a36Sopenharmony_ciiqk: 110162306a36Sopenharmony_ci if (rtw_phy_pwrtrack_need_iqk(rtwdev)) 110262306a36Sopenharmony_ci rtw8821c_do_iqk(rtwdev); 110362306a36Sopenharmony_ci} 110462306a36Sopenharmony_ci 110562306a36Sopenharmony_cistatic void rtw8821c_pwr_track(struct rtw_dev *rtwdev) 110662306a36Sopenharmony_ci{ 110762306a36Sopenharmony_ci struct rtw_efuse *efuse = &rtwdev->efuse; 110862306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 110962306a36Sopenharmony_ci 111062306a36Sopenharmony_ci if (efuse->power_track_type != 0) 111162306a36Sopenharmony_ci return; 111262306a36Sopenharmony_ci 111362306a36Sopenharmony_ci if (!dm_info->pwr_trk_triggered) { 111462306a36Sopenharmony_ci rtw_write_rf(rtwdev, RF_PATH_A, RF_T_METER, 111562306a36Sopenharmony_ci GENMASK(17, 16), 0x03); 111662306a36Sopenharmony_ci dm_info->pwr_trk_triggered = true; 111762306a36Sopenharmony_ci return; 111862306a36Sopenharmony_ci } 111962306a36Sopenharmony_ci 112062306a36Sopenharmony_ci rtw8821c_phy_pwrtrack(rtwdev); 112162306a36Sopenharmony_ci dm_info->pwr_trk_triggered = false; 112262306a36Sopenharmony_ci} 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_cistatic void rtw8821c_bf_config_bfee_su(struct rtw_dev *rtwdev, 112562306a36Sopenharmony_ci struct rtw_vif *vif, 112662306a36Sopenharmony_ci struct rtw_bfee *bfee, bool enable) 112762306a36Sopenharmony_ci{ 112862306a36Sopenharmony_ci if (enable) 112962306a36Sopenharmony_ci rtw_bf_enable_bfee_su(rtwdev, vif, bfee); 113062306a36Sopenharmony_ci else 113162306a36Sopenharmony_ci rtw_bf_remove_bfee_su(rtwdev, bfee); 113262306a36Sopenharmony_ci} 113362306a36Sopenharmony_ci 113462306a36Sopenharmony_cistatic void rtw8821c_bf_config_bfee_mu(struct rtw_dev *rtwdev, 113562306a36Sopenharmony_ci struct rtw_vif *vif, 113662306a36Sopenharmony_ci struct rtw_bfee *bfee, bool enable) 113762306a36Sopenharmony_ci{ 113862306a36Sopenharmony_ci if (enable) 113962306a36Sopenharmony_ci rtw_bf_enable_bfee_mu(rtwdev, vif, bfee); 114062306a36Sopenharmony_ci else 114162306a36Sopenharmony_ci rtw_bf_remove_bfee_mu(rtwdev, bfee); 114262306a36Sopenharmony_ci} 114362306a36Sopenharmony_ci 114462306a36Sopenharmony_cistatic void rtw8821c_bf_config_bfee(struct rtw_dev *rtwdev, struct rtw_vif *vif, 114562306a36Sopenharmony_ci struct rtw_bfee *bfee, bool enable) 114662306a36Sopenharmony_ci{ 114762306a36Sopenharmony_ci if (bfee->role == RTW_BFEE_SU) 114862306a36Sopenharmony_ci rtw8821c_bf_config_bfee_su(rtwdev, vif, bfee, enable); 114962306a36Sopenharmony_ci else if (bfee->role == RTW_BFEE_MU) 115062306a36Sopenharmony_ci rtw8821c_bf_config_bfee_mu(rtwdev, vif, bfee, enable); 115162306a36Sopenharmony_ci else 115262306a36Sopenharmony_ci rtw_warn(rtwdev, "wrong bfee role\n"); 115362306a36Sopenharmony_ci} 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_cistatic void rtw8821c_phy_cck_pd_set(struct rtw_dev *rtwdev, u8 new_lvl) 115662306a36Sopenharmony_ci{ 115762306a36Sopenharmony_ci struct rtw_dm_info *dm_info = &rtwdev->dm_info; 115862306a36Sopenharmony_ci u8 pd[CCK_PD_LV_MAX] = {3, 7, 13, 13, 13}; 115962306a36Sopenharmony_ci u8 cck_n_rx; 116062306a36Sopenharmony_ci 116162306a36Sopenharmony_ci rtw_dbg(rtwdev, RTW_DBG_PHY, "lv: (%d) -> (%d)\n", 116262306a36Sopenharmony_ci dm_info->cck_pd_lv[RTW_CHANNEL_WIDTH_20][RF_PATH_A], new_lvl); 116362306a36Sopenharmony_ci 116462306a36Sopenharmony_ci if (dm_info->cck_pd_lv[RTW_CHANNEL_WIDTH_20][RF_PATH_A] == new_lvl) 116562306a36Sopenharmony_ci return; 116662306a36Sopenharmony_ci 116762306a36Sopenharmony_ci cck_n_rx = (rtw_read8_mask(rtwdev, REG_CCK0_FAREPORT, BIT_CCK0_2RX) && 116862306a36Sopenharmony_ci rtw_read8_mask(rtwdev, REG_CCK0_FAREPORT, BIT_CCK0_MRC)) ? 2 : 1; 116962306a36Sopenharmony_ci rtw_dbg(rtwdev, RTW_DBG_PHY, 117062306a36Sopenharmony_ci "is_linked=%d, lv=%d, n_rx=%d, cs_ratio=0x%x, pd_th=0x%x, cck_fa_avg=%d\n", 117162306a36Sopenharmony_ci rtw_is_assoc(rtwdev), new_lvl, cck_n_rx, 117262306a36Sopenharmony_ci dm_info->cck_pd_default + new_lvl * 2, 117362306a36Sopenharmony_ci pd[new_lvl], dm_info->cck_fa_avg); 117462306a36Sopenharmony_ci 117562306a36Sopenharmony_ci dm_info->cck_fa_avg = CCK_FA_AVG_RESET; 117662306a36Sopenharmony_ci 117762306a36Sopenharmony_ci dm_info->cck_pd_lv[RTW_CHANNEL_WIDTH_20][RF_PATH_A] = new_lvl; 117862306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_PWRTH, 0x3f0000, pd[new_lvl]); 117962306a36Sopenharmony_ci rtw_write32_mask(rtwdev, REG_PWRTH2, 0x1f0000, 118062306a36Sopenharmony_ci dm_info->cck_pd_default + new_lvl * 2); 118162306a36Sopenharmony_ci} 118262306a36Sopenharmony_ci 118362306a36Sopenharmony_cistatic void rtw8821c_fill_txdesc_checksum(struct rtw_dev *rtwdev, 118462306a36Sopenharmony_ci struct rtw_tx_pkt_info *pkt_info, 118562306a36Sopenharmony_ci u8 *txdesc) 118662306a36Sopenharmony_ci{ 118762306a36Sopenharmony_ci fill_txdesc_checksum_common(txdesc, 16); 118862306a36Sopenharmony_ci} 118962306a36Sopenharmony_ci 119062306a36Sopenharmony_cistatic struct rtw_pwr_seq_cmd trans_carddis_to_cardemu_8821c[] = { 119162306a36Sopenharmony_ci {0x0086, 119262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 119362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 119462306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 119562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), 0}, 119662306a36Sopenharmony_ci {0x0086, 119762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 119862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 119962306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 120062306a36Sopenharmony_ci RTW_PWR_CMD_POLLING, BIT(1), BIT(1)}, 120162306a36Sopenharmony_ci {0x004A, 120262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 120362306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK, 120462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 120562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), 0}, 120662306a36Sopenharmony_ci {0x0005, 120762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 120862306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 120962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 121062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(3) | BIT(4) | BIT(7), 0}, 121162306a36Sopenharmony_ci {0x0300, 121262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 121362306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 121462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 121562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0}, 121662306a36Sopenharmony_ci {0x0301, 121762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 121862306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 121962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 122062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0}, 122162306a36Sopenharmony_ci {0xFFFF, 122262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 122362306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 122462306a36Sopenharmony_ci 0, 122562306a36Sopenharmony_ci RTW_PWR_CMD_END, 0, 0}, 122662306a36Sopenharmony_ci}; 122762306a36Sopenharmony_ci 122862306a36Sopenharmony_cistatic struct rtw_pwr_seq_cmd trans_cardemu_to_act_8821c[] = { 122962306a36Sopenharmony_ci {0x0020, 123062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 123162306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK, 123262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 123362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), BIT(0)}, 123462306a36Sopenharmony_ci {0x0001, 123562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 123662306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK, 123762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 123862306a36Sopenharmony_ci RTW_PWR_CMD_DELAY, 1, RTW_PWR_DELAY_MS}, 123962306a36Sopenharmony_ci {0x0000, 124062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 124162306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK, 124262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 124362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(5), 0}, 124462306a36Sopenharmony_ci {0x0005, 124562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 124662306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 124762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 124862306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3) | BIT(2)), 0}, 124962306a36Sopenharmony_ci {0x0075, 125062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 125162306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 125262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 125362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), BIT(0)}, 125462306a36Sopenharmony_ci {0x0006, 125562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 125662306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 125762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 125862306a36Sopenharmony_ci RTW_PWR_CMD_POLLING, BIT(1), BIT(1)}, 125962306a36Sopenharmony_ci {0x0075, 126062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 126162306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 126262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 126362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), 0}, 126462306a36Sopenharmony_ci {0x0006, 126562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 126662306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 126762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 126862306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), BIT(0)}, 126962306a36Sopenharmony_ci {0x0005, 127062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 127162306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 127262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 127362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(7), 0}, 127462306a36Sopenharmony_ci {0x0005, 127562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 127662306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 127762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 127862306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3)), 0}, 127962306a36Sopenharmony_ci {0x10C3, 128062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 128162306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK, 128262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 128362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), BIT(0)}, 128462306a36Sopenharmony_ci {0x0005, 128562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 128662306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 128762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 128862306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), BIT(0)}, 128962306a36Sopenharmony_ci {0x0005, 129062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 129162306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 129262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 129362306a36Sopenharmony_ci RTW_PWR_CMD_POLLING, BIT(0), 0}, 129462306a36Sopenharmony_ci {0x0020, 129562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 129662306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 129762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 129862306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(3), BIT(3)}, 129962306a36Sopenharmony_ci {0x0074, 130062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 130162306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 130262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 130362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(5), BIT(5)}, 130462306a36Sopenharmony_ci {0x0022, 130562306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 130662306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 130762306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 130862306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(1), 0}, 130962306a36Sopenharmony_ci {0x0062, 131062306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 131162306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 131262306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 131362306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, (BIT(7) | BIT(6) | BIT(5)), 131462306a36Sopenharmony_ci (BIT(7) | BIT(6) | BIT(5))}, 131562306a36Sopenharmony_ci {0x0061, 131662306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 131762306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 131862306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 131962306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, (BIT(7) | BIT(6) | BIT(5)), 0}, 132062306a36Sopenharmony_ci {0x007C, 132162306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 132262306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 132362306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 132462306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(1), 0}, 132562306a36Sopenharmony_ci {0xFFFF, 132662306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 132762306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 132862306a36Sopenharmony_ci 0, 132962306a36Sopenharmony_ci RTW_PWR_CMD_END, 0, 0}, 133062306a36Sopenharmony_ci}; 133162306a36Sopenharmony_ci 133262306a36Sopenharmony_cistatic struct rtw_pwr_seq_cmd trans_act_to_cardemu_8821c[] = { 133362306a36Sopenharmony_ci {0x0093, 133462306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 133562306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 133662306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 133762306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(3), 0}, 133862306a36Sopenharmony_ci {0x001F, 133962306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 134062306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 134162306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 134262306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0}, 134362306a36Sopenharmony_ci {0x0049, 134462306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 134562306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 134662306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 134762306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(1), 0}, 134862306a36Sopenharmony_ci {0x0006, 134962306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 135062306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 135162306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 135262306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), BIT(0)}, 135362306a36Sopenharmony_ci {0x0002, 135462306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 135562306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 135662306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 135762306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(1), 0}, 135862306a36Sopenharmony_ci {0x10C3, 135962306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 136062306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK, 136162306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 136262306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), 0}, 136362306a36Sopenharmony_ci {0x0005, 136462306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 136562306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 136662306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 136762306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(1), BIT(1)}, 136862306a36Sopenharmony_ci {0x0005, 136962306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 137062306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 137162306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 137262306a36Sopenharmony_ci RTW_PWR_CMD_POLLING, BIT(1), 0}, 137362306a36Sopenharmony_ci {0x0020, 137462306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 137562306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 137662306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 137762306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(3), 0}, 137862306a36Sopenharmony_ci {0x0000, 137962306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 138062306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK, 138162306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 138262306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(5), BIT(5)}, 138362306a36Sopenharmony_ci {0xFFFF, 138462306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 138562306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 138662306a36Sopenharmony_ci 0, 138762306a36Sopenharmony_ci RTW_PWR_CMD_END, 0, 0}, 138862306a36Sopenharmony_ci}; 138962306a36Sopenharmony_ci 139062306a36Sopenharmony_cistatic struct rtw_pwr_seq_cmd trans_cardemu_to_carddis_8821c[] = { 139162306a36Sopenharmony_ci {0x0007, 139262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 139362306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK, 139462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 139562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0x20}, 139662306a36Sopenharmony_ci {0x0067, 139762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 139862306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 139962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 140062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(5), 0}, 140162306a36Sopenharmony_ci {0x0005, 140262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 140362306a36Sopenharmony_ci RTW_PWR_INTF_PCI_MSK, 140462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 140562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(2), BIT(2)}, 140662306a36Sopenharmony_ci {0x004A, 140762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 140862306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK, 140962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 141062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), 0}, 141162306a36Sopenharmony_ci {0x0067, 141262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 141362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 141462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 141562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(5), 0}, 141662306a36Sopenharmony_ci {0x0067, 141762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 141862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 141962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 142062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(4), 0}, 142162306a36Sopenharmony_ci {0x004F, 142262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 142362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 142462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 142562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), 0}, 142662306a36Sopenharmony_ci {0x0067, 142762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 142862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 142962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 143062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(1), 0}, 143162306a36Sopenharmony_ci {0x0046, 143262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 143362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 143462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 143562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(6), BIT(6)}, 143662306a36Sopenharmony_ci {0x0067, 143762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 143862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 143962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 144062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(2), 0}, 144162306a36Sopenharmony_ci {0x0046, 144262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 144362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 144462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 144562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(7), BIT(7)}, 144662306a36Sopenharmony_ci {0x0062, 144762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 144862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 144962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 145062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(4), BIT(4)}, 145162306a36Sopenharmony_ci {0x0081, 145262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 145362306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 145462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 145562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(7) | BIT(6), 0}, 145662306a36Sopenharmony_ci {0x0005, 145762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 145862306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK, 145962306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 146062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)}, 146162306a36Sopenharmony_ci {0x0086, 146262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 146362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 146462306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 146562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(0), BIT(0)}, 146662306a36Sopenharmony_ci {0x0086, 146762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 146862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 146962306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 147062306a36Sopenharmony_ci RTW_PWR_CMD_POLLING, BIT(1), 0}, 147162306a36Sopenharmony_ci {0x0090, 147262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 147362306a36Sopenharmony_ci RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_PCI_MSK, 147462306a36Sopenharmony_ci RTW_PWR_ADDR_MAC, 147562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, BIT(1), 0}, 147662306a36Sopenharmony_ci {0x0044, 147762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 147862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 147962306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 148062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0}, 148162306a36Sopenharmony_ci {0x0040, 148262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 148362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 148462306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 148562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0x90}, 148662306a36Sopenharmony_ci {0x0041, 148762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 148862306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 148962306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 149062306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0x00}, 149162306a36Sopenharmony_ci {0x0042, 149262306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 149362306a36Sopenharmony_ci RTW_PWR_INTF_SDIO_MSK, 149462306a36Sopenharmony_ci RTW_PWR_ADDR_SDIO, 149562306a36Sopenharmony_ci RTW_PWR_CMD_WRITE, 0xFF, 0x04}, 149662306a36Sopenharmony_ci {0xFFFF, 149762306a36Sopenharmony_ci RTW_PWR_CUT_ALL_MSK, 149862306a36Sopenharmony_ci RTW_PWR_INTF_ALL_MSK, 149962306a36Sopenharmony_ci 0, 150062306a36Sopenharmony_ci RTW_PWR_CMD_END, 0, 0}, 150162306a36Sopenharmony_ci}; 150262306a36Sopenharmony_ci 150362306a36Sopenharmony_cistatic const struct rtw_pwr_seq_cmd *card_enable_flow_8821c[] = { 150462306a36Sopenharmony_ci trans_carddis_to_cardemu_8821c, 150562306a36Sopenharmony_ci trans_cardemu_to_act_8821c, 150662306a36Sopenharmony_ci NULL 150762306a36Sopenharmony_ci}; 150862306a36Sopenharmony_ci 150962306a36Sopenharmony_cistatic const struct rtw_pwr_seq_cmd *card_disable_flow_8821c[] = { 151062306a36Sopenharmony_ci trans_act_to_cardemu_8821c, 151162306a36Sopenharmony_ci trans_cardemu_to_carddis_8821c, 151262306a36Sopenharmony_ci NULL 151362306a36Sopenharmony_ci}; 151462306a36Sopenharmony_ci 151562306a36Sopenharmony_cistatic const struct rtw_intf_phy_para usb2_param_8821c[] = { 151662306a36Sopenharmony_ci {0xFFFF, 0x00, 151762306a36Sopenharmony_ci RTW_IP_SEL_PHY, 151862306a36Sopenharmony_ci RTW_INTF_PHY_CUT_ALL, 151962306a36Sopenharmony_ci RTW_INTF_PHY_PLATFORM_ALL}, 152062306a36Sopenharmony_ci}; 152162306a36Sopenharmony_ci 152262306a36Sopenharmony_cistatic const struct rtw_intf_phy_para usb3_param_8821c[] = { 152362306a36Sopenharmony_ci {0xFFFF, 0x0000, 152462306a36Sopenharmony_ci RTW_IP_SEL_PHY, 152562306a36Sopenharmony_ci RTW_INTF_PHY_CUT_ALL, 152662306a36Sopenharmony_ci RTW_INTF_PHY_PLATFORM_ALL}, 152762306a36Sopenharmony_ci}; 152862306a36Sopenharmony_ci 152962306a36Sopenharmony_cistatic const struct rtw_intf_phy_para pcie_gen1_param_8821c[] = { 153062306a36Sopenharmony_ci {0x0009, 0x6380, 153162306a36Sopenharmony_ci RTW_IP_SEL_PHY, 153262306a36Sopenharmony_ci RTW_INTF_PHY_CUT_ALL, 153362306a36Sopenharmony_ci RTW_INTF_PHY_PLATFORM_ALL}, 153462306a36Sopenharmony_ci {0xFFFF, 0x0000, 153562306a36Sopenharmony_ci RTW_IP_SEL_PHY, 153662306a36Sopenharmony_ci RTW_INTF_PHY_CUT_ALL, 153762306a36Sopenharmony_ci RTW_INTF_PHY_PLATFORM_ALL}, 153862306a36Sopenharmony_ci}; 153962306a36Sopenharmony_ci 154062306a36Sopenharmony_cistatic const struct rtw_intf_phy_para pcie_gen2_param_8821c[] = { 154162306a36Sopenharmony_ci {0xFFFF, 0x0000, 154262306a36Sopenharmony_ci RTW_IP_SEL_PHY, 154362306a36Sopenharmony_ci RTW_INTF_PHY_CUT_ALL, 154462306a36Sopenharmony_ci RTW_INTF_PHY_PLATFORM_ALL}, 154562306a36Sopenharmony_ci}; 154662306a36Sopenharmony_ci 154762306a36Sopenharmony_cistatic const struct rtw_intf_phy_para_table phy_para_table_8821c = { 154862306a36Sopenharmony_ci .usb2_para = usb2_param_8821c, 154962306a36Sopenharmony_ci .usb3_para = usb3_param_8821c, 155062306a36Sopenharmony_ci .gen1_para = pcie_gen1_param_8821c, 155162306a36Sopenharmony_ci .gen2_para = pcie_gen2_param_8821c, 155262306a36Sopenharmony_ci .n_usb2_para = ARRAY_SIZE(usb2_param_8821c), 155362306a36Sopenharmony_ci .n_usb3_para = ARRAY_SIZE(usb2_param_8821c), 155462306a36Sopenharmony_ci .n_gen1_para = ARRAY_SIZE(pcie_gen1_param_8821c), 155562306a36Sopenharmony_ci .n_gen2_para = ARRAY_SIZE(pcie_gen2_param_8821c), 155662306a36Sopenharmony_ci}; 155762306a36Sopenharmony_ci 155862306a36Sopenharmony_cistatic const struct rtw_rfe_def rtw8821c_rfe_defs[] = { 155962306a36Sopenharmony_ci [0] = RTW_DEF_RFE(8821c, 0, 0), 156062306a36Sopenharmony_ci [2] = RTW_DEF_RFE_EXT(8821c, 0, 0, 2), 156162306a36Sopenharmony_ci [4] = RTW_DEF_RFE_EXT(8821c, 0, 0, 2), 156262306a36Sopenharmony_ci [6] = RTW_DEF_RFE(8821c, 0, 0), 156362306a36Sopenharmony_ci}; 156462306a36Sopenharmony_ci 156562306a36Sopenharmony_cistatic struct rtw_hw_reg rtw8821c_dig[] = { 156662306a36Sopenharmony_ci [0] = { .addr = 0xc50, .mask = 0x7f }, 156762306a36Sopenharmony_ci}; 156862306a36Sopenharmony_ci 156962306a36Sopenharmony_cistatic const struct rtw_ltecoex_addr rtw8821c_ltecoex_addr = { 157062306a36Sopenharmony_ci .ctrl = LTECOEX_ACCESS_CTRL, 157162306a36Sopenharmony_ci .wdata = LTECOEX_WRITE_DATA, 157262306a36Sopenharmony_ci .rdata = LTECOEX_READ_DATA, 157362306a36Sopenharmony_ci}; 157462306a36Sopenharmony_ci 157562306a36Sopenharmony_cistatic struct rtw_page_table page_table_8821c[] = { 157662306a36Sopenharmony_ci /* not sure what [0] stands for */ 157762306a36Sopenharmony_ci {16, 16, 16, 14, 1}, 157862306a36Sopenharmony_ci {16, 16, 16, 14, 1}, 157962306a36Sopenharmony_ci {16, 16, 0, 0, 1}, 158062306a36Sopenharmony_ci {16, 16, 16, 0, 1}, 158162306a36Sopenharmony_ci {16, 16, 16, 14, 1}, 158262306a36Sopenharmony_ci}; 158362306a36Sopenharmony_ci 158462306a36Sopenharmony_cistatic struct rtw_rqpn rqpn_table_8821c[] = { 158562306a36Sopenharmony_ci /* not sure what [0] stands for */ 158662306a36Sopenharmony_ci {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL, 158762306a36Sopenharmony_ci RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW, 158862306a36Sopenharmony_ci RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH}, 158962306a36Sopenharmony_ci {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL, 159062306a36Sopenharmony_ci RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW, 159162306a36Sopenharmony_ci RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH}, 159262306a36Sopenharmony_ci {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL, 159362306a36Sopenharmony_ci RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_HIGH, 159462306a36Sopenharmony_ci RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH}, 159562306a36Sopenharmony_ci {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL, 159662306a36Sopenharmony_ci RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW, 159762306a36Sopenharmony_ci RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH}, 159862306a36Sopenharmony_ci {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL, 159962306a36Sopenharmony_ci RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW, 160062306a36Sopenharmony_ci RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH}, 160162306a36Sopenharmony_ci}; 160262306a36Sopenharmony_ci 160362306a36Sopenharmony_cistatic struct rtw_prioq_addrs prioq_addrs_8821c = { 160462306a36Sopenharmony_ci .prio[RTW_DMA_MAPPING_EXTRA] = { 160562306a36Sopenharmony_ci .rsvd = REG_FIFOPAGE_INFO_4, .avail = REG_FIFOPAGE_INFO_4 + 2, 160662306a36Sopenharmony_ci }, 160762306a36Sopenharmony_ci .prio[RTW_DMA_MAPPING_LOW] = { 160862306a36Sopenharmony_ci .rsvd = REG_FIFOPAGE_INFO_2, .avail = REG_FIFOPAGE_INFO_2 + 2, 160962306a36Sopenharmony_ci }, 161062306a36Sopenharmony_ci .prio[RTW_DMA_MAPPING_NORMAL] = { 161162306a36Sopenharmony_ci .rsvd = REG_FIFOPAGE_INFO_3, .avail = REG_FIFOPAGE_INFO_3 + 2, 161262306a36Sopenharmony_ci }, 161362306a36Sopenharmony_ci .prio[RTW_DMA_MAPPING_HIGH] = { 161462306a36Sopenharmony_ci .rsvd = REG_FIFOPAGE_INFO_1, .avail = REG_FIFOPAGE_INFO_1 + 2, 161562306a36Sopenharmony_ci }, 161662306a36Sopenharmony_ci .wsize = true, 161762306a36Sopenharmony_ci}; 161862306a36Sopenharmony_ci 161962306a36Sopenharmony_cistatic struct rtw_chip_ops rtw8821c_ops = { 162062306a36Sopenharmony_ci .phy_set_param = rtw8821c_phy_set_param, 162162306a36Sopenharmony_ci .read_efuse = rtw8821c_read_efuse, 162262306a36Sopenharmony_ci .query_rx_desc = rtw8821c_query_rx_desc, 162362306a36Sopenharmony_ci .set_channel = rtw8821c_set_channel, 162462306a36Sopenharmony_ci .mac_init = rtw8821c_mac_init, 162562306a36Sopenharmony_ci .read_rf = rtw_phy_read_rf, 162662306a36Sopenharmony_ci .write_rf = rtw_phy_write_rf_reg_sipi, 162762306a36Sopenharmony_ci .set_antenna = NULL, 162862306a36Sopenharmony_ci .set_tx_power_index = rtw8821c_set_tx_power_index, 162962306a36Sopenharmony_ci .cfg_ldo25 = rtw8821c_cfg_ldo25, 163062306a36Sopenharmony_ci .false_alarm_statistics = rtw8821c_false_alarm_statistics, 163162306a36Sopenharmony_ci .phy_calibration = rtw8821c_phy_calibration, 163262306a36Sopenharmony_ci .cck_pd_set = rtw8821c_phy_cck_pd_set, 163362306a36Sopenharmony_ci .pwr_track = rtw8821c_pwr_track, 163462306a36Sopenharmony_ci .config_bfee = rtw8821c_bf_config_bfee, 163562306a36Sopenharmony_ci .set_gid_table = rtw_bf_set_gid_table, 163662306a36Sopenharmony_ci .cfg_csi_rate = rtw_bf_cfg_csi_rate, 163762306a36Sopenharmony_ci .fill_txdesc_checksum = rtw8821c_fill_txdesc_checksum, 163862306a36Sopenharmony_ci 163962306a36Sopenharmony_ci .coex_set_init = rtw8821c_coex_cfg_init, 164062306a36Sopenharmony_ci .coex_set_ant_switch = rtw8821c_coex_cfg_ant_switch, 164162306a36Sopenharmony_ci .coex_set_gnt_fix = rtw8821c_coex_cfg_gnt_fix, 164262306a36Sopenharmony_ci .coex_set_gnt_debug = rtw8821c_coex_cfg_gnt_debug, 164362306a36Sopenharmony_ci .coex_set_rfe_type = rtw8821c_coex_cfg_rfe_type, 164462306a36Sopenharmony_ci .coex_set_wl_tx_power = rtw8821c_coex_cfg_wl_tx_power, 164562306a36Sopenharmony_ci .coex_set_wl_rx_gain = rtw8821c_coex_cfg_wl_rx_gain, 164662306a36Sopenharmony_ci}; 164762306a36Sopenharmony_ci 164862306a36Sopenharmony_ci/* rssi in percentage % (dbm = % - 100) */ 164962306a36Sopenharmony_cistatic const u8 wl_rssi_step_8821c[] = {101, 45, 101, 40}; 165062306a36Sopenharmony_cistatic const u8 bt_rssi_step_8821c[] = {101, 101, 101, 101}; 165162306a36Sopenharmony_ci 165262306a36Sopenharmony_ci/* Shared-Antenna Coex Table */ 165362306a36Sopenharmony_cistatic const struct coex_table_para table_sant_8821c[] = { 165462306a36Sopenharmony_ci {0x55555555, 0x55555555}, /* case-0 */ 165562306a36Sopenharmony_ci {0x55555555, 0x55555555}, 165662306a36Sopenharmony_ci {0x66555555, 0x66555555}, 165762306a36Sopenharmony_ci {0xaaaaaaaa, 0xaaaaaaaa}, 165862306a36Sopenharmony_ci {0x5a5a5a5a, 0x5a5a5a5a}, 165962306a36Sopenharmony_ci {0xfafafafa, 0xfafafafa}, /* case-5 */ 166062306a36Sopenharmony_ci {0x6a5a5555, 0xaaaaaaaa}, 166162306a36Sopenharmony_ci {0x6a5a56aa, 0x6a5a56aa}, 166262306a36Sopenharmony_ci {0x6a5a5a5a, 0x6a5a5a5a}, 166362306a36Sopenharmony_ci {0x66555555, 0x5a5a5a5a}, 166462306a36Sopenharmony_ci {0x66555555, 0x6a5a5a5a}, /* case-10 */ 166562306a36Sopenharmony_ci {0x66555555, 0xaaaaaaaa}, 166662306a36Sopenharmony_ci {0x66555555, 0x6a5a5aaa}, 166762306a36Sopenharmony_ci {0x66555555, 0x6aaa6aaa}, 166862306a36Sopenharmony_ci {0x66555555, 0x6a5a5aaa}, 166962306a36Sopenharmony_ci {0x66555555, 0xaaaaaaaa}, /* case-15 */ 167062306a36Sopenharmony_ci {0xffff55ff, 0xfafafafa}, 167162306a36Sopenharmony_ci {0xffff55ff, 0x6afa5afa}, 167262306a36Sopenharmony_ci {0xaaffffaa, 0xfafafafa}, 167362306a36Sopenharmony_ci {0xaa5555aa, 0x5a5a5a5a}, 167462306a36Sopenharmony_ci {0xaa5555aa, 0x6a5a5a5a}, /* case-20 */ 167562306a36Sopenharmony_ci {0xaa5555aa, 0xaaaaaaaa}, 167662306a36Sopenharmony_ci {0xffffffff, 0x55555555}, 167762306a36Sopenharmony_ci {0xffffffff, 0x5a5a5a5a}, 167862306a36Sopenharmony_ci {0xffffffff, 0x5a5a5a5a}, 167962306a36Sopenharmony_ci {0xffffffff, 0x5a5a5aaa}, /* case-25 */ 168062306a36Sopenharmony_ci {0x55555555, 0x5a5a5a5a}, 168162306a36Sopenharmony_ci {0x55555555, 0xaaaaaaaa}, 168262306a36Sopenharmony_ci {0x66555555, 0x6a5a6a5a}, 168362306a36Sopenharmony_ci {0x66556655, 0x66556655}, 168462306a36Sopenharmony_ci {0x66556aaa, 0x6a5a6aaa}, /* case-30 */ 168562306a36Sopenharmony_ci {0xffffffff, 0x5aaa5aaa}, 168662306a36Sopenharmony_ci {0x56555555, 0x5a5a5aaa} 168762306a36Sopenharmony_ci}; 168862306a36Sopenharmony_ci 168962306a36Sopenharmony_ci/* Non-Shared-Antenna Coex Table */ 169062306a36Sopenharmony_cistatic const struct coex_table_para table_nsant_8821c[] = { 169162306a36Sopenharmony_ci {0xffffffff, 0xffffffff}, /* case-100 */ 169262306a36Sopenharmony_ci {0xffff55ff, 0xfafafafa}, 169362306a36Sopenharmony_ci {0x66555555, 0x66555555}, 169462306a36Sopenharmony_ci {0xaaaaaaaa, 0xaaaaaaaa}, 169562306a36Sopenharmony_ci {0x5a5a5a5a, 0x5a5a5a5a}, 169662306a36Sopenharmony_ci {0xffffffff, 0xffffffff}, /* case-105 */ 169762306a36Sopenharmony_ci {0x5afa5afa, 0x5afa5afa}, 169862306a36Sopenharmony_ci {0x55555555, 0xfafafafa}, 169962306a36Sopenharmony_ci {0x66555555, 0xfafafafa}, 170062306a36Sopenharmony_ci {0x66555555, 0x5a5a5a5a}, 170162306a36Sopenharmony_ci {0x66555555, 0x6a5a5a5a}, /* case-110 */ 170262306a36Sopenharmony_ci {0x66555555, 0xaaaaaaaa}, 170362306a36Sopenharmony_ci {0xffff55ff, 0xfafafafa}, 170462306a36Sopenharmony_ci {0xffff55ff, 0x5afa5afa}, 170562306a36Sopenharmony_ci {0xffff55ff, 0xaaaaaaaa}, 170662306a36Sopenharmony_ci {0xffff55ff, 0xffff55ff}, /* case-115 */ 170762306a36Sopenharmony_ci {0xaaffffaa, 0x5afa5afa}, 170862306a36Sopenharmony_ci {0xaaffffaa, 0xaaaaaaaa}, 170962306a36Sopenharmony_ci {0xffffffff, 0xfafafafa}, 171062306a36Sopenharmony_ci {0xffff55ff, 0xfafafafa}, 171162306a36Sopenharmony_ci {0xffffffff, 0xaaaaaaaa}, /* case-120 */ 171262306a36Sopenharmony_ci {0xffff55ff, 0x5afa5afa}, 171362306a36Sopenharmony_ci {0xffff55ff, 0x5afa5afa}, 171462306a36Sopenharmony_ci {0x55ff55ff, 0x55ff55ff} 171562306a36Sopenharmony_ci}; 171662306a36Sopenharmony_ci 171762306a36Sopenharmony_ci/* Shared-Antenna TDMA */ 171862306a36Sopenharmony_cistatic const struct coex_tdma_para tdma_sant_8821c[] = { 171962306a36Sopenharmony_ci { {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-0 */ 172062306a36Sopenharmony_ci { {0x61, 0x45, 0x03, 0x11, 0x11} }, /* case-1 */ 172162306a36Sopenharmony_ci { {0x61, 0x3a, 0x03, 0x11, 0x11} }, 172262306a36Sopenharmony_ci { {0x61, 0x35, 0x03, 0x11, 0x11} }, 172362306a36Sopenharmony_ci { {0x61, 0x20, 0x03, 0x11, 0x11} }, 172462306a36Sopenharmony_ci { {0x61, 0x3a, 0x03, 0x11, 0x11} }, /* case-5 */ 172562306a36Sopenharmony_ci { {0x61, 0x45, 0x03, 0x11, 0x10} }, 172662306a36Sopenharmony_ci { {0x61, 0x35, 0x03, 0x11, 0x10} }, 172762306a36Sopenharmony_ci { {0x61, 0x30, 0x03, 0x11, 0x10} }, 172862306a36Sopenharmony_ci { {0x61, 0x20, 0x03, 0x11, 0x10} }, 172962306a36Sopenharmony_ci { {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-10 */ 173062306a36Sopenharmony_ci { {0x61, 0x08, 0x03, 0x11, 0x15} }, 173162306a36Sopenharmony_ci { {0x61, 0x08, 0x03, 0x10, 0x14} }, 173262306a36Sopenharmony_ci { {0x51, 0x08, 0x03, 0x10, 0x54} }, 173362306a36Sopenharmony_ci { {0x51, 0x08, 0x03, 0x10, 0x55} }, 173462306a36Sopenharmony_ci { {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-15 */ 173562306a36Sopenharmony_ci { {0x51, 0x45, 0x03, 0x10, 0x50} }, 173662306a36Sopenharmony_ci { {0x51, 0x3a, 0x03, 0x11, 0x50} }, 173762306a36Sopenharmony_ci { {0x51, 0x30, 0x03, 0x10, 0x50} }, 173862306a36Sopenharmony_ci { {0x51, 0x21, 0x03, 0x10, 0x50} }, 173962306a36Sopenharmony_ci { {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-20 */ 174062306a36Sopenharmony_ci { {0x51, 0x4a, 0x03, 0x10, 0x50} }, 174162306a36Sopenharmony_ci { {0x51, 0x08, 0x03, 0x30, 0x54} }, 174262306a36Sopenharmony_ci { {0x55, 0x08, 0x03, 0x10, 0x54} }, 174362306a36Sopenharmony_ci { {0x65, 0x10, 0x03, 0x11, 0x10} }, 174462306a36Sopenharmony_ci { {0x51, 0x10, 0x03, 0x10, 0x51} }, /* case-25 */ 174562306a36Sopenharmony_ci { {0x51, 0x21, 0x03, 0x10, 0x50} }, 174662306a36Sopenharmony_ci { {0x61, 0x08, 0x03, 0x11, 0x11} } 174762306a36Sopenharmony_ci}; 174862306a36Sopenharmony_ci 174962306a36Sopenharmony_ci/* Non-Shared-Antenna TDMA */ 175062306a36Sopenharmony_cistatic const struct coex_tdma_para tdma_nsant_8821c[] = { 175162306a36Sopenharmony_ci { {0x00, 0x00, 0x00, 0x40, 0x00} }, /* case-100 */ 175262306a36Sopenharmony_ci { {0x61, 0x45, 0x03, 0x11, 0x11} }, 175362306a36Sopenharmony_ci { {0x61, 0x25, 0x03, 0x11, 0x11} }, 175462306a36Sopenharmony_ci { {0x61, 0x35, 0x03, 0x11, 0x11} }, 175562306a36Sopenharmony_ci { {0x61, 0x20, 0x03, 0x11, 0x11} }, 175662306a36Sopenharmony_ci { {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-105 */ 175762306a36Sopenharmony_ci { {0x61, 0x45, 0x03, 0x11, 0x10} }, 175862306a36Sopenharmony_ci { {0x61, 0x30, 0x03, 0x11, 0x10} }, 175962306a36Sopenharmony_ci { {0x61, 0x30, 0x03, 0x11, 0x10} }, 176062306a36Sopenharmony_ci { {0x61, 0x20, 0x03, 0x11, 0x10} }, 176162306a36Sopenharmony_ci { {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-110 */ 176262306a36Sopenharmony_ci { {0x61, 0x10, 0x03, 0x11, 0x11} }, 176362306a36Sopenharmony_ci { {0x61, 0x08, 0x03, 0x10, 0x14} }, 176462306a36Sopenharmony_ci { {0x51, 0x08, 0x03, 0x10, 0x54} }, 176562306a36Sopenharmony_ci { {0x51, 0x08, 0x03, 0x10, 0x55} }, 176662306a36Sopenharmony_ci { {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-115 */ 176762306a36Sopenharmony_ci { {0x51, 0x45, 0x03, 0x10, 0x50} }, 176862306a36Sopenharmony_ci { {0x51, 0x3a, 0x03, 0x10, 0x50} }, 176962306a36Sopenharmony_ci { {0x51, 0x30, 0x03, 0x10, 0x50} }, 177062306a36Sopenharmony_ci { {0x51, 0x21, 0x03, 0x10, 0x50} }, 177162306a36Sopenharmony_ci { {0x51, 0x21, 0x03, 0x10, 0x50} }, /* case-120 */ 177262306a36Sopenharmony_ci { {0x51, 0x10, 0x03, 0x10, 0x50} } 177362306a36Sopenharmony_ci}; 177462306a36Sopenharmony_ci 177562306a36Sopenharmony_cistatic const struct coex_5g_afh_map afh_5g_8821c[] = { {0, 0, 0} }; 177662306a36Sopenharmony_ci 177762306a36Sopenharmony_ci/* wl_tx_dec_power, bt_tx_dec_power, wl_rx_gain, bt_rx_lna_constrain */ 177862306a36Sopenharmony_cistatic const struct coex_rf_para rf_para_tx_8821c[] = { 177962306a36Sopenharmony_ci {0, 0, false, 7}, /* for normal */ 178062306a36Sopenharmony_ci {0, 20, false, 7}, /* for WL-CPT */ 178162306a36Sopenharmony_ci {8, 17, true, 4}, 178262306a36Sopenharmony_ci {7, 18, true, 4}, 178362306a36Sopenharmony_ci {6, 19, true, 4}, 178462306a36Sopenharmony_ci {5, 20, true, 4} 178562306a36Sopenharmony_ci}; 178662306a36Sopenharmony_ci 178762306a36Sopenharmony_cistatic const struct coex_rf_para rf_para_rx_8821c[] = { 178862306a36Sopenharmony_ci {0, 0, false, 7}, /* for normal */ 178962306a36Sopenharmony_ci {0, 20, false, 7}, /* for WL-CPT */ 179062306a36Sopenharmony_ci {3, 24, true, 5}, 179162306a36Sopenharmony_ci {2, 26, true, 5}, 179262306a36Sopenharmony_ci {1, 27, true, 5}, 179362306a36Sopenharmony_ci {0, 28, true, 5} 179462306a36Sopenharmony_ci}; 179562306a36Sopenharmony_ci 179662306a36Sopenharmony_cistatic_assert(ARRAY_SIZE(rf_para_tx_8821c) == ARRAY_SIZE(rf_para_rx_8821c)); 179762306a36Sopenharmony_ci 179862306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_5gb_n[][RTW_PWR_TRK_TBL_SZ] = { 179962306a36Sopenharmony_ci {0, 1, 1, 2, 3, 3, 3, 4, 4, 5, 5, 6, 6, 6, 7, 8, 8, 8, 9, 9, 9, 10, 10, 180062306a36Sopenharmony_ci 11, 11, 12, 12, 12, 12, 12}, 180162306a36Sopenharmony_ci {0, 1, 1, 1, 2, 3, 3, 4, 4, 5, 5, 5, 6, 6, 7, 8, 8, 9, 9, 10, 10, 11, 180262306a36Sopenharmony_ci 11, 12, 12, 12, 12, 12, 12, 12}, 180362306a36Sopenharmony_ci {0, 1, 2, 2, 3, 4, 4, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9, 10, 10, 11, 180462306a36Sopenharmony_ci 11, 12, 12, 12, 12, 12, 12}, 180562306a36Sopenharmony_ci}; 180662306a36Sopenharmony_ci 180762306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_5gb_p[][RTW_PWR_TRK_TBL_SZ] = { 180862306a36Sopenharmony_ci {0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 10, 11, 11, 180962306a36Sopenharmony_ci 12, 12, 12, 12, 12, 12, 12}, 181062306a36Sopenharmony_ci {0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 5, 6, 7, 7, 8, 8, 9, 10, 10, 11, 11, 181162306a36Sopenharmony_ci 12, 12, 12, 12, 12, 12, 12, 12}, 181262306a36Sopenharmony_ci {0, 1, 1, 1, 2, 3, 3, 3, 4, 4, 4, 5, 6, 6, 7, 7, 8, 8, 9, 10, 10, 11, 181362306a36Sopenharmony_ci 11, 12, 12, 12, 12, 12, 12, 12}, 181462306a36Sopenharmony_ci}; 181562306a36Sopenharmony_ci 181662306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_5ga_n[][RTW_PWR_TRK_TBL_SZ] = { 181762306a36Sopenharmony_ci {0, 1, 1, 2, 3, 3, 3, 4, 4, 5, 5, 6, 6, 6, 7, 8, 8, 8, 9, 9, 9, 10, 10, 181862306a36Sopenharmony_ci 11, 11, 12, 12, 12, 12, 12}, 181962306a36Sopenharmony_ci {0, 1, 1, 1, 2, 3, 3, 4, 4, 5, 5, 5, 6, 6, 7, 8, 8, 9, 9, 10, 10, 11, 182062306a36Sopenharmony_ci 11, 12, 12, 12, 12, 12, 12, 12}, 182162306a36Sopenharmony_ci {0, 1, 2, 2, 3, 4, 4, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9, 10, 10, 11, 182262306a36Sopenharmony_ci 11, 12, 12, 12, 12, 12, 12}, 182362306a36Sopenharmony_ci}; 182462306a36Sopenharmony_ci 182562306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_5ga_p[][RTW_PWR_TRK_TBL_SZ] = { 182662306a36Sopenharmony_ci {0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 10, 11, 11, 182762306a36Sopenharmony_ci 12, 12, 12, 12, 12, 12, 12}, 182862306a36Sopenharmony_ci {0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 5, 6, 7, 7, 8, 8, 9, 10, 10, 11, 11, 182962306a36Sopenharmony_ci 12, 12, 12, 12, 12, 12, 12, 12}, 183062306a36Sopenharmony_ci {0, 1, 1, 1, 2, 3, 3, 3, 4, 4, 4, 5, 6, 6, 7, 7, 8, 8, 9, 10, 10, 11, 183162306a36Sopenharmony_ci 11, 12, 12, 12, 12, 12, 12, 12}, 183262306a36Sopenharmony_ci}; 183362306a36Sopenharmony_ci 183462306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2gb_n[] = { 183562306a36Sopenharmony_ci 0, 0, 0, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 3, 4, 4, 183662306a36Sopenharmony_ci 4, 4, 5, 5, 5, 5, 6, 6, 6, 7, 7, 8, 8, 9 183762306a36Sopenharmony_ci}; 183862306a36Sopenharmony_ci 183962306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2gb_p[] = { 184062306a36Sopenharmony_ci 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 4, 4, 5, 5, 184162306a36Sopenharmony_ci 5, 5, 6, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9 184262306a36Sopenharmony_ci}; 184362306a36Sopenharmony_ci 184462306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2ga_n[] = { 184562306a36Sopenharmony_ci 0, 0, 0, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 3, 4, 4, 184662306a36Sopenharmony_ci 4, 4, 5, 5, 5, 5, 6, 6, 6, 7, 7, 8, 8, 9 184762306a36Sopenharmony_ci}; 184862306a36Sopenharmony_ci 184962306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2ga_p[] = { 185062306a36Sopenharmony_ci 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 4, 4, 5, 5, 185162306a36Sopenharmony_ci 5, 5, 6, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9 185262306a36Sopenharmony_ci}; 185362306a36Sopenharmony_ci 185462306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2g_cck_b_n[] = { 185562306a36Sopenharmony_ci 0, 0, 1, 1, 1, 1, 2, 2, 2, 2, 3, 3, 3, 3, 4, 4, 185662306a36Sopenharmony_ci 4, 5, 5, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9 185762306a36Sopenharmony_ci}; 185862306a36Sopenharmony_ci 185962306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2g_cck_b_p[] = { 186062306a36Sopenharmony_ci 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 4, 4, 4, 5, 5, 186162306a36Sopenharmony_ci 5, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9, 9, 9 186262306a36Sopenharmony_ci}; 186362306a36Sopenharmony_ci 186462306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2g_cck_a_n[] = { 186562306a36Sopenharmony_ci 0, 0, 1, 1, 1, 1, 2, 2, 2, 2, 3, 3, 3, 3, 4, 4, 186662306a36Sopenharmony_ci 4, 5, 5, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9 186762306a36Sopenharmony_ci}; 186862306a36Sopenharmony_ci 186962306a36Sopenharmony_cistatic const u8 rtw8821c_pwrtrk_2g_cck_a_p[] = { 187062306a36Sopenharmony_ci 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 4, 4, 4, 5, 5, 187162306a36Sopenharmony_ci 5, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9, 9, 9 187262306a36Sopenharmony_ci}; 187362306a36Sopenharmony_ci 187462306a36Sopenharmony_cistatic const struct rtw_pwr_track_tbl rtw8821c_rtw_pwr_track_tbl = { 187562306a36Sopenharmony_ci .pwrtrk_5gb_n[0] = rtw8821c_pwrtrk_5gb_n[0], 187662306a36Sopenharmony_ci .pwrtrk_5gb_n[1] = rtw8821c_pwrtrk_5gb_n[1], 187762306a36Sopenharmony_ci .pwrtrk_5gb_n[2] = rtw8821c_pwrtrk_5gb_n[2], 187862306a36Sopenharmony_ci .pwrtrk_5gb_p[0] = rtw8821c_pwrtrk_5gb_p[0], 187962306a36Sopenharmony_ci .pwrtrk_5gb_p[1] = rtw8821c_pwrtrk_5gb_p[1], 188062306a36Sopenharmony_ci .pwrtrk_5gb_p[2] = rtw8821c_pwrtrk_5gb_p[2], 188162306a36Sopenharmony_ci .pwrtrk_5ga_n[0] = rtw8821c_pwrtrk_5ga_n[0], 188262306a36Sopenharmony_ci .pwrtrk_5ga_n[1] = rtw8821c_pwrtrk_5ga_n[1], 188362306a36Sopenharmony_ci .pwrtrk_5ga_n[2] = rtw8821c_pwrtrk_5ga_n[2], 188462306a36Sopenharmony_ci .pwrtrk_5ga_p[0] = rtw8821c_pwrtrk_5ga_p[0], 188562306a36Sopenharmony_ci .pwrtrk_5ga_p[1] = rtw8821c_pwrtrk_5ga_p[1], 188662306a36Sopenharmony_ci .pwrtrk_5ga_p[2] = rtw8821c_pwrtrk_5ga_p[2], 188762306a36Sopenharmony_ci .pwrtrk_2gb_n = rtw8821c_pwrtrk_2gb_n, 188862306a36Sopenharmony_ci .pwrtrk_2gb_p = rtw8821c_pwrtrk_2gb_p, 188962306a36Sopenharmony_ci .pwrtrk_2ga_n = rtw8821c_pwrtrk_2ga_n, 189062306a36Sopenharmony_ci .pwrtrk_2ga_p = rtw8821c_pwrtrk_2ga_p, 189162306a36Sopenharmony_ci .pwrtrk_2g_cckb_n = rtw8821c_pwrtrk_2g_cck_b_n, 189262306a36Sopenharmony_ci .pwrtrk_2g_cckb_p = rtw8821c_pwrtrk_2g_cck_b_p, 189362306a36Sopenharmony_ci .pwrtrk_2g_ccka_n = rtw8821c_pwrtrk_2g_cck_a_n, 189462306a36Sopenharmony_ci .pwrtrk_2g_ccka_p = rtw8821c_pwrtrk_2g_cck_a_p, 189562306a36Sopenharmony_ci}; 189662306a36Sopenharmony_ci 189762306a36Sopenharmony_cistatic const struct rtw_reg_domain coex_info_hw_regs_8821c[] = { 189862306a36Sopenharmony_ci {0xCB0, MASKDWORD, RTW_REG_DOMAIN_MAC32}, 189962306a36Sopenharmony_ci {0xCB4, MASKDWORD, RTW_REG_DOMAIN_MAC32}, 190062306a36Sopenharmony_ci {0xCBA, MASKBYTE0, RTW_REG_DOMAIN_MAC8}, 190162306a36Sopenharmony_ci {0, 0, RTW_REG_DOMAIN_NL}, 190262306a36Sopenharmony_ci {0x430, MASKDWORD, RTW_REG_DOMAIN_MAC32}, 190362306a36Sopenharmony_ci {0x434, MASKDWORD, RTW_REG_DOMAIN_MAC32}, 190462306a36Sopenharmony_ci {0x42a, MASKLWORD, RTW_REG_DOMAIN_MAC16}, 190562306a36Sopenharmony_ci {0x426, MASKBYTE0, RTW_REG_DOMAIN_MAC8}, 190662306a36Sopenharmony_ci {0x45e, BIT(3), RTW_REG_DOMAIN_MAC8}, 190762306a36Sopenharmony_ci {0x454, MASKLWORD, RTW_REG_DOMAIN_MAC16}, 190862306a36Sopenharmony_ci {0, 0, RTW_REG_DOMAIN_NL}, 190962306a36Sopenharmony_ci {0x4c, BIT(24) | BIT(23), RTW_REG_DOMAIN_MAC32}, 191062306a36Sopenharmony_ci {0x64, BIT(0), RTW_REG_DOMAIN_MAC8}, 191162306a36Sopenharmony_ci {0x4c6, BIT(4), RTW_REG_DOMAIN_MAC8}, 191262306a36Sopenharmony_ci {0x40, BIT(5), RTW_REG_DOMAIN_MAC8}, 191362306a36Sopenharmony_ci {0x1, RFREG_MASK, RTW_REG_DOMAIN_RF_A}, 191462306a36Sopenharmony_ci {0, 0, RTW_REG_DOMAIN_NL}, 191562306a36Sopenharmony_ci {0x550, MASKDWORD, RTW_REG_DOMAIN_MAC32}, 191662306a36Sopenharmony_ci {0x522, MASKBYTE0, RTW_REG_DOMAIN_MAC8}, 191762306a36Sopenharmony_ci {0x953, BIT(1), RTW_REG_DOMAIN_MAC8}, 191862306a36Sopenharmony_ci {0xc50, MASKBYTE0, RTW_REG_DOMAIN_MAC8}, 191962306a36Sopenharmony_ci {0x60A, MASKBYTE0, RTW_REG_DOMAIN_MAC8}, 192062306a36Sopenharmony_ci}; 192162306a36Sopenharmony_ci 192262306a36Sopenharmony_ciconst struct rtw_chip_info rtw8821c_hw_spec = { 192362306a36Sopenharmony_ci .ops = &rtw8821c_ops, 192462306a36Sopenharmony_ci .id = RTW_CHIP_TYPE_8821C, 192562306a36Sopenharmony_ci .fw_name = "rtw88/rtw8821c_fw.bin", 192662306a36Sopenharmony_ci .wlan_cpu = RTW_WCPU_11AC, 192762306a36Sopenharmony_ci .tx_pkt_desc_sz = 48, 192862306a36Sopenharmony_ci .tx_buf_desc_sz = 16, 192962306a36Sopenharmony_ci .rx_pkt_desc_sz = 24, 193062306a36Sopenharmony_ci .rx_buf_desc_sz = 8, 193162306a36Sopenharmony_ci .phy_efuse_size = 512, 193262306a36Sopenharmony_ci .log_efuse_size = 512, 193362306a36Sopenharmony_ci .ptct_efuse_size = 96, 193462306a36Sopenharmony_ci .txff_size = 65536, 193562306a36Sopenharmony_ci .rxff_size = 16384, 193662306a36Sopenharmony_ci .rsvd_drv_pg_num = 8, 193762306a36Sopenharmony_ci .txgi_factor = 1, 193862306a36Sopenharmony_ci .is_pwr_by_rate_dec = true, 193962306a36Sopenharmony_ci .max_power_index = 0x3f, 194062306a36Sopenharmony_ci .csi_buf_pg_num = 0, 194162306a36Sopenharmony_ci .band = RTW_BAND_2G | RTW_BAND_5G, 194262306a36Sopenharmony_ci .page_size = TX_PAGE_SIZE, 194362306a36Sopenharmony_ci .dig_min = 0x1c, 194462306a36Sopenharmony_ci .ht_supported = true, 194562306a36Sopenharmony_ci .vht_supported = true, 194662306a36Sopenharmony_ci .lps_deep_mode_supported = BIT(LPS_DEEP_MODE_LCLK), 194762306a36Sopenharmony_ci .sys_func_en = 0xD8, 194862306a36Sopenharmony_ci .pwr_on_seq = card_enable_flow_8821c, 194962306a36Sopenharmony_ci .pwr_off_seq = card_disable_flow_8821c, 195062306a36Sopenharmony_ci .page_table = page_table_8821c, 195162306a36Sopenharmony_ci .rqpn_table = rqpn_table_8821c, 195262306a36Sopenharmony_ci .prioq_addrs = &prioq_addrs_8821c, 195362306a36Sopenharmony_ci .intf_table = &phy_para_table_8821c, 195462306a36Sopenharmony_ci .dig = rtw8821c_dig, 195562306a36Sopenharmony_ci .rf_base_addr = {0x2800, 0x2c00}, 195662306a36Sopenharmony_ci .rf_sipi_addr = {0xc90, 0xe90}, 195762306a36Sopenharmony_ci .ltecoex_addr = &rtw8821c_ltecoex_addr, 195862306a36Sopenharmony_ci .mac_tbl = &rtw8821c_mac_tbl, 195962306a36Sopenharmony_ci .agc_tbl = &rtw8821c_agc_tbl, 196062306a36Sopenharmony_ci .bb_tbl = &rtw8821c_bb_tbl, 196162306a36Sopenharmony_ci .rf_tbl = {&rtw8821c_rf_a_tbl}, 196262306a36Sopenharmony_ci .rfe_defs = rtw8821c_rfe_defs, 196362306a36Sopenharmony_ci .rfe_defs_size = ARRAY_SIZE(rtw8821c_rfe_defs), 196462306a36Sopenharmony_ci .rx_ldpc = false, 196562306a36Sopenharmony_ci .pwr_track_tbl = &rtw8821c_rtw_pwr_track_tbl, 196662306a36Sopenharmony_ci .iqk_threshold = 8, 196762306a36Sopenharmony_ci .bfer_su_max_num = 2, 196862306a36Sopenharmony_ci .bfer_mu_max_num = 1, 196962306a36Sopenharmony_ci .ampdu_density = IEEE80211_HT_MPDU_DENSITY_2, 197062306a36Sopenharmony_ci .max_scan_ie_len = IEEE80211_MAX_DATA_LEN, 197162306a36Sopenharmony_ci 197262306a36Sopenharmony_ci .coex_para_ver = 0x19092746, 197362306a36Sopenharmony_ci .bt_desired_ver = 0x46, 197462306a36Sopenharmony_ci .scbd_support = true, 197562306a36Sopenharmony_ci .new_scbd10_def = false, 197662306a36Sopenharmony_ci .ble_hid_profile_support = false, 197762306a36Sopenharmony_ci .wl_mimo_ps_support = false, 197862306a36Sopenharmony_ci .pstdma_type = COEX_PSTDMA_FORCE_LPSOFF, 197962306a36Sopenharmony_ci .bt_rssi_type = COEX_BTRSSI_RATIO, 198062306a36Sopenharmony_ci .ant_isolation = 15, 198162306a36Sopenharmony_ci .rssi_tolerance = 2, 198262306a36Sopenharmony_ci .wl_rssi_step = wl_rssi_step_8821c, 198362306a36Sopenharmony_ci .bt_rssi_step = bt_rssi_step_8821c, 198462306a36Sopenharmony_ci .table_sant_num = ARRAY_SIZE(table_sant_8821c), 198562306a36Sopenharmony_ci .table_sant = table_sant_8821c, 198662306a36Sopenharmony_ci .table_nsant_num = ARRAY_SIZE(table_nsant_8821c), 198762306a36Sopenharmony_ci .table_nsant = table_nsant_8821c, 198862306a36Sopenharmony_ci .tdma_sant_num = ARRAY_SIZE(tdma_sant_8821c), 198962306a36Sopenharmony_ci .tdma_sant = tdma_sant_8821c, 199062306a36Sopenharmony_ci .tdma_nsant_num = ARRAY_SIZE(tdma_nsant_8821c), 199162306a36Sopenharmony_ci .tdma_nsant = tdma_nsant_8821c, 199262306a36Sopenharmony_ci .wl_rf_para_num = ARRAY_SIZE(rf_para_tx_8821c), 199362306a36Sopenharmony_ci .wl_rf_para_tx = rf_para_tx_8821c, 199462306a36Sopenharmony_ci .wl_rf_para_rx = rf_para_rx_8821c, 199562306a36Sopenharmony_ci .bt_afh_span_bw20 = 0x24, 199662306a36Sopenharmony_ci .bt_afh_span_bw40 = 0x36, 199762306a36Sopenharmony_ci .afh_5g_num = ARRAY_SIZE(afh_5g_8821c), 199862306a36Sopenharmony_ci .afh_5g = afh_5g_8821c, 199962306a36Sopenharmony_ci 200062306a36Sopenharmony_ci .coex_info_hw_regs_num = ARRAY_SIZE(coex_info_hw_regs_8821c), 200162306a36Sopenharmony_ci .coex_info_hw_regs = coex_info_hw_regs_8821c, 200262306a36Sopenharmony_ci}; 200362306a36Sopenharmony_ciEXPORT_SYMBOL(rtw8821c_hw_spec); 200462306a36Sopenharmony_ci 200562306a36Sopenharmony_ciMODULE_FIRMWARE("rtw88/rtw8821c_fw.bin"); 200662306a36Sopenharmony_ci 200762306a36Sopenharmony_ciMODULE_AUTHOR("Realtek Corporation"); 200862306a36Sopenharmony_ciMODULE_DESCRIPTION("Realtek 802.11ac wireless 8821c driver"); 200962306a36Sopenharmony_ciMODULE_LICENSE("Dual BSD/GPL"); 2010