162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/* Copyright(c) 2009-2012  Realtek Corporation.*/
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include "../wifi.h"
562306a36Sopenharmony_ci#include "reg.h"
662306a36Sopenharmony_ci#include "def.h"
762306a36Sopenharmony_ci#include "phy.h"
862306a36Sopenharmony_ci#include "rf.h"
962306a36Sopenharmony_ci#include "dm.h"
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cistatic void _rtl92s_get_powerbase(struct ieee80211_hw *hw, u8 *p_pwrlevel,
1362306a36Sopenharmony_ci				  u8 chnl, u32 *ofdmbase, u32 *mcsbase,
1462306a36Sopenharmony_ci				  u8 *p_final_pwridx)
1562306a36Sopenharmony_ci{
1662306a36Sopenharmony_ci	struct rtl_priv *rtlpriv = rtl_priv(hw);
1762306a36Sopenharmony_ci	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1862306a36Sopenharmony_ci	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1962306a36Sopenharmony_ci	u32 pwrbase0, pwrbase1;
2062306a36Sopenharmony_ci	u8 legacy_pwrdiff = 0, ht20_pwrdiff = 0;
2162306a36Sopenharmony_ci	u8 i, pwrlevel[4];
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	for (i = 0; i < 2; i++)
2462306a36Sopenharmony_ci		pwrlevel[i] = p_pwrlevel[i];
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci	/* We only care about the path A for legacy. */
2762306a36Sopenharmony_ci	if (rtlefuse->eeprom_version < 2) {
2862306a36Sopenharmony_ci		pwrbase0 = pwrlevel[0] + (rtlefuse->legacy_ht_txpowerdiff & 0xf);
2962306a36Sopenharmony_ci	} else {
3062306a36Sopenharmony_ci		legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff
3162306a36Sopenharmony_ci						[RF90_PATH_A][chnl - 1];
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci		/* For legacy OFDM, tx pwr always > HT OFDM pwr.
3462306a36Sopenharmony_ci		 * We do not care Path B
3562306a36Sopenharmony_ci		 * legacy OFDM pwr diff. NO BB register
3662306a36Sopenharmony_ci		 * to notify HW. */
3762306a36Sopenharmony_ci		pwrbase0 = pwrlevel[0] + legacy_pwrdiff;
3862306a36Sopenharmony_ci	}
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	pwrbase0 = (pwrbase0 << 24) | (pwrbase0 << 16) | (pwrbase0 << 8) |
4162306a36Sopenharmony_ci		    pwrbase0;
4262306a36Sopenharmony_ci	*ofdmbase = pwrbase0;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	/* MCS rates */
4562306a36Sopenharmony_ci	if (rtlefuse->eeprom_version >= 2) {
4662306a36Sopenharmony_ci		/* Check HT20 to HT40 diff	*/
4762306a36Sopenharmony_ci		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
4862306a36Sopenharmony_ci			for (i = 0; i < 2; i++) {
4962306a36Sopenharmony_ci				/* rf-A, rf-B */
5062306a36Sopenharmony_ci				/* HT 20<->40 pwr diff */
5162306a36Sopenharmony_ci				ht20_pwrdiff = rtlefuse->txpwr_ht20diff
5262306a36Sopenharmony_ci							[i][chnl - 1];
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci				if (ht20_pwrdiff < 8) /* 0~+7 */
5562306a36Sopenharmony_ci					pwrlevel[i] += ht20_pwrdiff;
5662306a36Sopenharmony_ci				else /* index8-15=-8~-1 */
5762306a36Sopenharmony_ci					pwrlevel[i] -= (16 - ht20_pwrdiff);
5862306a36Sopenharmony_ci			}
5962306a36Sopenharmony_ci		}
6062306a36Sopenharmony_ci	}
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	/* use index of rf-A */
6362306a36Sopenharmony_ci	pwrbase1 = pwrlevel[0];
6462306a36Sopenharmony_ci	pwrbase1 = (pwrbase1 << 24) | (pwrbase1 << 16) | (pwrbase1 << 8) |
6562306a36Sopenharmony_ci				pwrbase1;
6662306a36Sopenharmony_ci	*mcsbase = pwrbase1;
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	/* The following is for Antenna
6962306a36Sopenharmony_ci	 * diff from Ant-B to Ant-A */
7062306a36Sopenharmony_ci	p_final_pwridx[0] = pwrlevel[0];
7162306a36Sopenharmony_ci	p_final_pwridx[1] = pwrlevel[1];
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	switch (rtlefuse->eeprom_regulatory) {
7462306a36Sopenharmony_ci	case 3:
7562306a36Sopenharmony_ci		/* The following is for calculation
7662306a36Sopenharmony_ci		 * of the power diff for Ant-B to Ant-A. */
7762306a36Sopenharmony_ci		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
7862306a36Sopenharmony_ci			p_final_pwridx[0] += rtlefuse->pwrgroup_ht40
7962306a36Sopenharmony_ci						[RF90_PATH_A][
8062306a36Sopenharmony_ci						chnl - 1];
8162306a36Sopenharmony_ci			p_final_pwridx[1] += rtlefuse->pwrgroup_ht40
8262306a36Sopenharmony_ci						[RF90_PATH_B][
8362306a36Sopenharmony_ci						chnl - 1];
8462306a36Sopenharmony_ci		} else {
8562306a36Sopenharmony_ci			p_final_pwridx[0] += rtlefuse->pwrgroup_ht20
8662306a36Sopenharmony_ci						[RF90_PATH_A][
8762306a36Sopenharmony_ci						chnl - 1];
8862306a36Sopenharmony_ci			p_final_pwridx[1] += rtlefuse->pwrgroup_ht20
8962306a36Sopenharmony_ci						[RF90_PATH_B][
9062306a36Sopenharmony_ci						chnl - 1];
9162306a36Sopenharmony_ci		}
9262306a36Sopenharmony_ci		break;
9362306a36Sopenharmony_ci	default:
9462306a36Sopenharmony_ci		break;
9562306a36Sopenharmony_ci	}
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
9862306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
9962306a36Sopenharmony_ci			"40MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
10062306a36Sopenharmony_ci			p_final_pwridx[0], p_final_pwridx[1]);
10162306a36Sopenharmony_ci	} else {
10262306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
10362306a36Sopenharmony_ci			"20MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
10462306a36Sopenharmony_ci			p_final_pwridx[0], p_final_pwridx[1]);
10562306a36Sopenharmony_ci	}
10662306a36Sopenharmony_ci}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic void _rtl92s_set_antennadiff(struct ieee80211_hw *hw,
10962306a36Sopenharmony_ci				    u8 *p_final_pwridx)
11062306a36Sopenharmony_ci{
11162306a36Sopenharmony_ci	struct rtl_priv *rtlpriv = rtl_priv(hw);
11262306a36Sopenharmony_ci	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
11362306a36Sopenharmony_ci	struct rtl_phy *rtlphy = &(rtlpriv->phy);
11462306a36Sopenharmony_ci	s8 ant_pwr_diff = 0;
11562306a36Sopenharmony_ci	u32	u4reg_val = 0;
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	if (rtlphy->rf_type == RF_2T2R) {
11862306a36Sopenharmony_ci		ant_pwr_diff = p_final_pwridx[1] - p_final_pwridx[0];
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci		/* range is from 7~-8,
12162306a36Sopenharmony_ci		 * index = 0x0~0xf */
12262306a36Sopenharmony_ci		if (ant_pwr_diff > 7)
12362306a36Sopenharmony_ci			ant_pwr_diff = 7;
12462306a36Sopenharmony_ci		if (ant_pwr_diff < -8)
12562306a36Sopenharmony_ci			ant_pwr_diff = -8;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
12862306a36Sopenharmony_ci			"Antenna Diff from RF-B to RF-A = %d (0x%x)\n",
12962306a36Sopenharmony_ci			ant_pwr_diff, ant_pwr_diff & 0xf);
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci		ant_pwr_diff &= 0xf;
13262306a36Sopenharmony_ci	}
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	/* Antenna TX power difference */
13562306a36Sopenharmony_ci	rtlefuse->antenna_txpwdiff[2] = 0;/* RF-D, don't care */
13662306a36Sopenharmony_ci	rtlefuse->antenna_txpwdiff[1] = 0;/* RF-C, don't care */
13762306a36Sopenharmony_ci	rtlefuse->antenna_txpwdiff[0] = (u8)(ant_pwr_diff);	/* RF-B */
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	u4reg_val = rtlefuse->antenna_txpwdiff[2] << 8 |
14062306a36Sopenharmony_ci				rtlefuse->antenna_txpwdiff[1] << 4 |
14162306a36Sopenharmony_ci				rtlefuse->antenna_txpwdiff[0];
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	rtl_set_bbreg(hw, RFPGA0_TXGAINSTAGE, (BXBTXAGC | BXCTXAGC | BXDTXAGC),
14462306a36Sopenharmony_ci		      u4reg_val);
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "Write BCD-Diff(0x%x) = 0x%x\n",
14762306a36Sopenharmony_ci		RFPGA0_TXGAINSTAGE, u4reg_val);
14862306a36Sopenharmony_ci}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic void _rtl92s_get_txpower_writeval_byregulatory(struct ieee80211_hw *hw,
15162306a36Sopenharmony_ci						      u8 chnl, u8 index,
15262306a36Sopenharmony_ci						      u32 pwrbase0,
15362306a36Sopenharmony_ci						      u32 pwrbase1,
15462306a36Sopenharmony_ci						      u32 *p_outwrite_val)
15562306a36Sopenharmony_ci{
15662306a36Sopenharmony_ci	struct rtl_priv *rtlpriv = rtl_priv(hw);
15762306a36Sopenharmony_ci	struct rtl_phy *rtlphy = &(rtlpriv->phy);
15862306a36Sopenharmony_ci	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
15962306a36Sopenharmony_ci	u8 i, chnlgroup, pwrdiff_limit[4];
16062306a36Sopenharmony_ci	u32 writeval, customer_limit;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	/* Index 0 & 1= legacy OFDM, 2-5=HT_MCS rate */
16362306a36Sopenharmony_ci	switch (rtlefuse->eeprom_regulatory) {
16462306a36Sopenharmony_ci	case 0:
16562306a36Sopenharmony_ci		/* Realtek better performance increase power diff
16662306a36Sopenharmony_ci		 * defined by Realtek for large power */
16762306a36Sopenharmony_ci		chnlgroup = 0;
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci		writeval = rtlphy->mcs_offset[chnlgroup][index] +
17062306a36Sopenharmony_ci				((index < 2) ? pwrbase0 : pwrbase1);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
17362306a36Sopenharmony_ci			"RTK better performance, writeval = 0x%x\n", writeval);
17462306a36Sopenharmony_ci		break;
17562306a36Sopenharmony_ci	case 1:
17662306a36Sopenharmony_ci		/* Realtek regulatory increase power diff defined
17762306a36Sopenharmony_ci		 * by Realtek for regulatory */
17862306a36Sopenharmony_ci		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
17962306a36Sopenharmony_ci			writeval = ((index < 2) ? pwrbase0 : pwrbase1);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
18262306a36Sopenharmony_ci				"Realtek regulatory, 40MHz, writeval = 0x%x\n",
18362306a36Sopenharmony_ci				writeval);
18462306a36Sopenharmony_ci		} else {
18562306a36Sopenharmony_ci			chnlgroup = 0;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci			if (rtlphy->pwrgroup_cnt >= 3) {
18862306a36Sopenharmony_ci				if (chnl <= 3)
18962306a36Sopenharmony_ci					chnlgroup = 0;
19062306a36Sopenharmony_ci				else if (chnl >= 4 && chnl <= 8)
19162306a36Sopenharmony_ci					chnlgroup = 1;
19262306a36Sopenharmony_ci				else if (chnl > 8)
19362306a36Sopenharmony_ci					chnlgroup = 2;
19462306a36Sopenharmony_ci				if (rtlphy->pwrgroup_cnt == 4)
19562306a36Sopenharmony_ci					chnlgroup++;
19662306a36Sopenharmony_ci			}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci			writeval = rtlphy->mcs_offset[chnlgroup][index]
19962306a36Sopenharmony_ci					+ ((index < 2) ?
20062306a36Sopenharmony_ci					pwrbase0 : pwrbase1);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
20362306a36Sopenharmony_ci				"Realtek regulatory, 20MHz, writeval = 0x%x\n",
20462306a36Sopenharmony_ci				writeval);
20562306a36Sopenharmony_ci		}
20662306a36Sopenharmony_ci		break;
20762306a36Sopenharmony_ci	case 2:
20862306a36Sopenharmony_ci		/* Better regulatory don't increase any power diff */
20962306a36Sopenharmony_ci		writeval = ((index < 2) ? pwrbase0 : pwrbase1);
21062306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
21162306a36Sopenharmony_ci			"Better regulatory, writeval = 0x%x\n", writeval);
21262306a36Sopenharmony_ci		break;
21362306a36Sopenharmony_ci	case 3:
21462306a36Sopenharmony_ci		/* Customer defined power diff. increase power diff
21562306a36Sopenharmony_ci		  defined by customer. */
21662306a36Sopenharmony_ci		chnlgroup = 0;
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
21962306a36Sopenharmony_ci			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
22062306a36Sopenharmony_ci				"customer's limit, 40MHz = 0x%x\n",
22162306a36Sopenharmony_ci				rtlefuse->pwrgroup_ht40
22262306a36Sopenharmony_ci				[RF90_PATH_A][chnl - 1]);
22362306a36Sopenharmony_ci		} else {
22462306a36Sopenharmony_ci			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
22562306a36Sopenharmony_ci				"customer's limit, 20MHz = 0x%x\n",
22662306a36Sopenharmony_ci				rtlefuse->pwrgroup_ht20
22762306a36Sopenharmony_ci				[RF90_PATH_A][chnl - 1]);
22862306a36Sopenharmony_ci		}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci		for (i = 0; i < 4; i++) {
23162306a36Sopenharmony_ci			pwrdiff_limit[i] = (u8)((rtlphy->mcs_offset
23262306a36Sopenharmony_ci				[chnlgroup][index] & (0x7f << (i * 8)))
23362306a36Sopenharmony_ci				>> (i * 8));
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci			if (rtlphy->current_chan_bw ==
23662306a36Sopenharmony_ci			    HT_CHANNEL_WIDTH_20_40) {
23762306a36Sopenharmony_ci				if (pwrdiff_limit[i] >
23862306a36Sopenharmony_ci				    rtlefuse->pwrgroup_ht40
23962306a36Sopenharmony_ci				    [RF90_PATH_A][chnl - 1]) {
24062306a36Sopenharmony_ci					pwrdiff_limit[i] =
24162306a36Sopenharmony_ci					  rtlefuse->pwrgroup_ht40
24262306a36Sopenharmony_ci					  [RF90_PATH_A][chnl - 1];
24362306a36Sopenharmony_ci				}
24462306a36Sopenharmony_ci			} else {
24562306a36Sopenharmony_ci				if (pwrdiff_limit[i] >
24662306a36Sopenharmony_ci				    rtlefuse->pwrgroup_ht20
24762306a36Sopenharmony_ci				    [RF90_PATH_A][chnl - 1]) {
24862306a36Sopenharmony_ci					pwrdiff_limit[i] =
24962306a36Sopenharmony_ci					    rtlefuse->pwrgroup_ht20
25062306a36Sopenharmony_ci					    [RF90_PATH_A][chnl - 1];
25162306a36Sopenharmony_ci				}
25262306a36Sopenharmony_ci			}
25362306a36Sopenharmony_ci		}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci		customer_limit = (pwrdiff_limit[3] << 24) |
25662306a36Sopenharmony_ci				(pwrdiff_limit[2] << 16) |
25762306a36Sopenharmony_ci				(pwrdiff_limit[1] << 8) |
25862306a36Sopenharmony_ci				(pwrdiff_limit[0]);
25962306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
26062306a36Sopenharmony_ci			"Customer's limit = 0x%x\n", customer_limit);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci		writeval = customer_limit + ((index < 2) ?
26362306a36Sopenharmony_ci					     pwrbase0 : pwrbase1);
26462306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
26562306a36Sopenharmony_ci			"Customer, writeval = 0x%x\n", writeval);
26662306a36Sopenharmony_ci		break;
26762306a36Sopenharmony_ci	default:
26862306a36Sopenharmony_ci		chnlgroup = 0;
26962306a36Sopenharmony_ci		writeval = rtlphy->mcs_offset[chnlgroup][index] +
27062306a36Sopenharmony_ci				((index < 2) ? pwrbase0 : pwrbase1);
27162306a36Sopenharmony_ci		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
27262306a36Sopenharmony_ci			"RTK better performance, writeval = 0x%x\n", writeval);
27362306a36Sopenharmony_ci		break;
27462306a36Sopenharmony_ci	}
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	if (rtlpriv->dm.dynamic_txhighpower_lvl == TX_HIGH_PWR_LEVEL_LEVEL1)
27762306a36Sopenharmony_ci		writeval = 0x10101010;
27862306a36Sopenharmony_ci	else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
27962306a36Sopenharmony_ci		 TX_HIGH_PWR_LEVEL_LEVEL2)
28062306a36Sopenharmony_ci		writeval = 0x0;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	*p_outwrite_val = writeval;
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci}
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic void _rtl92s_write_ofdm_powerreg(struct ieee80211_hw *hw,
28762306a36Sopenharmony_ci					u8 index, u32 val)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	struct rtl_priv *rtlpriv = rtl_priv(hw);
29062306a36Sopenharmony_ci	struct rtl_phy *rtlphy = &(rtlpriv->phy);
29162306a36Sopenharmony_ci	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
29262306a36Sopenharmony_ci	u16 regoffset[6] = {0xe00, 0xe04, 0xe10, 0xe14, 0xe18, 0xe1c};
29362306a36Sopenharmony_ci	u8 i, rfa_pwr[4];
29462306a36Sopenharmony_ci	u8 rfa_lower_bound = 0, rfa_upper_bound = 0, rf_pwr_diff = 0;
29562306a36Sopenharmony_ci	u32 writeval = val;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	/* If path A and Path B coexist, we must limit Path A tx power.
29862306a36Sopenharmony_ci	 * Protect Path B pwr over or under flow. We need to calculate
29962306a36Sopenharmony_ci	 * upper and lower bound of path A tx power. */
30062306a36Sopenharmony_ci	if (rtlphy->rf_type == RF_2T2R) {
30162306a36Sopenharmony_ci		rf_pwr_diff = rtlefuse->antenna_txpwdiff[0];
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci		/* Diff=-8~-1 */
30462306a36Sopenharmony_ci		if (rf_pwr_diff >= 8) {
30562306a36Sopenharmony_ci			/* Prevent underflow!! */
30662306a36Sopenharmony_ci			rfa_lower_bound = 0x10 - rf_pwr_diff;
30762306a36Sopenharmony_ci		/* if (rf_pwr_diff >= 0) Diff = 0-7 */
30862306a36Sopenharmony_ci		} else {
30962306a36Sopenharmony_ci			rfa_upper_bound = RF6052_MAX_TX_PWR - rf_pwr_diff;
31062306a36Sopenharmony_ci		}
31162306a36Sopenharmony_ci	}
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
31462306a36Sopenharmony_ci		rfa_pwr[i] = (u8)((writeval & (0x7f << (i * 8))) >> (i * 8));
31562306a36Sopenharmony_ci		if (rfa_pwr[i]  > RF6052_MAX_TX_PWR)
31662306a36Sopenharmony_ci			rfa_pwr[i]  = RF6052_MAX_TX_PWR;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci		/* If path A and Path B coexist, we must limit Path A tx power.
31962306a36Sopenharmony_ci		 * Protect Path B pwr over or under flow. We need to calculate
32062306a36Sopenharmony_ci		 * upper and lower bound of path A tx power. */
32162306a36Sopenharmony_ci		if (rtlphy->rf_type == RF_2T2R) {
32262306a36Sopenharmony_ci			/* Diff=-8~-1 */
32362306a36Sopenharmony_ci			if (rf_pwr_diff >= 8) {
32462306a36Sopenharmony_ci				/* Prevent underflow!! */
32562306a36Sopenharmony_ci				if (rfa_pwr[i] < rfa_lower_bound)
32662306a36Sopenharmony_ci					rfa_pwr[i] = rfa_lower_bound;
32762306a36Sopenharmony_ci			/* Diff = 0-7 */
32862306a36Sopenharmony_ci			} else if (rf_pwr_diff >= 1) {
32962306a36Sopenharmony_ci				/* Prevent overflow */
33062306a36Sopenharmony_ci				if (rfa_pwr[i] > rfa_upper_bound)
33162306a36Sopenharmony_ci					rfa_pwr[i] = rfa_upper_bound;
33262306a36Sopenharmony_ci			}
33362306a36Sopenharmony_ci		}
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	}
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	writeval = (rfa_pwr[3] << 24) | (rfa_pwr[2] << 16) | (rfa_pwr[1] << 8) |
33862306a36Sopenharmony_ci				rfa_pwr[0];
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	rtl_set_bbreg(hw, regoffset[index], 0x7f7f7f7f, writeval);
34162306a36Sopenharmony_ci}
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_civoid rtl92s_phy_rf6052_set_ofdmtxpower(struct ieee80211_hw *hw,
34462306a36Sopenharmony_ci				       u8 *p_pwrlevel, u8 chnl)
34562306a36Sopenharmony_ci{
34662306a36Sopenharmony_ci	u32 writeval, pwrbase0, pwrbase1;
34762306a36Sopenharmony_ci	u8 index = 0;
34862306a36Sopenharmony_ci	u8 finalpwr_idx[4];
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	_rtl92s_get_powerbase(hw, p_pwrlevel, chnl, &pwrbase0, &pwrbase1,
35162306a36Sopenharmony_ci			&finalpwr_idx[0]);
35262306a36Sopenharmony_ci	_rtl92s_set_antennadiff(hw, &finalpwr_idx[0]);
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	for (index = 0; index < 6; index++) {
35562306a36Sopenharmony_ci		_rtl92s_get_txpower_writeval_byregulatory(hw, chnl, index,
35662306a36Sopenharmony_ci				pwrbase0, pwrbase1, &writeval);
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci		_rtl92s_write_ofdm_powerreg(hw, index, writeval);
35962306a36Sopenharmony_ci	}
36062306a36Sopenharmony_ci}
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_civoid rtl92s_phy_rf6052_set_ccktxpower(struct ieee80211_hw *hw, u8 pwrlevel)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	struct rtl_priv *rtlpriv = rtl_priv(hw);
36562306a36Sopenharmony_ci	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
36662306a36Sopenharmony_ci	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
36762306a36Sopenharmony_ci	u32 txagc = 0;
36862306a36Sopenharmony_ci	bool dont_inc_cck_or_turboscanoff = false;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	if (((rtlefuse->eeprom_version >= 2) &&
37162306a36Sopenharmony_ci	      (rtlefuse->txpwr_safetyflag == 1)) ||
37262306a36Sopenharmony_ci	      ((rtlefuse->eeprom_version >= 2) &&
37362306a36Sopenharmony_ci	      (rtlefuse->eeprom_regulatory != 0)))
37462306a36Sopenharmony_ci		dont_inc_cck_or_turboscanoff = true;
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	if (mac->act_scanning) {
37762306a36Sopenharmony_ci		txagc = 0x3f;
37862306a36Sopenharmony_ci		if (dont_inc_cck_or_turboscanoff)
37962306a36Sopenharmony_ci			txagc = pwrlevel;
38062306a36Sopenharmony_ci	} else {
38162306a36Sopenharmony_ci		txagc = pwrlevel;
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci		if (rtlpriv->dm.dynamic_txhighpower_lvl ==
38462306a36Sopenharmony_ci		    TX_HIGH_PWR_LEVEL_LEVEL1)
38562306a36Sopenharmony_ci			txagc = 0x10;
38662306a36Sopenharmony_ci		else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
38762306a36Sopenharmony_ci			TX_HIGH_PWR_LEVEL_LEVEL2)
38862306a36Sopenharmony_ci			txagc = 0x0;
38962306a36Sopenharmony_ci	}
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	if (txagc > RF6052_MAX_TX_PWR)
39262306a36Sopenharmony_ci		txagc = RF6052_MAX_TX_PWR;
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci	rtl_set_bbreg(hw, RTXAGC_CCK_MCS32, BTX_AGCRATECCK, txagc);
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci}
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_cibool rtl92s_phy_rf6052_config(struct ieee80211_hw *hw)
39962306a36Sopenharmony_ci{
40062306a36Sopenharmony_ci	struct rtl_priv *rtlpriv = rtl_priv(hw);
40162306a36Sopenharmony_ci	struct rtl_phy *rtlphy = &(rtlpriv->phy);
40262306a36Sopenharmony_ci	u32 u4reg_val = 0;
40362306a36Sopenharmony_ci	u8 rfpath;
40462306a36Sopenharmony_ci	bool rtstatus = true;
40562306a36Sopenharmony_ci	struct bb_reg_def *pphyreg;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	/* Initialize RF */
40862306a36Sopenharmony_ci	for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci		pphyreg = &rtlphy->phyreg_def[rfpath];
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci		/* Store original RFENV control type */
41362306a36Sopenharmony_ci		switch (rfpath) {
41462306a36Sopenharmony_ci		case RF90_PATH_A:
41562306a36Sopenharmony_ci		case RF90_PATH_C:
41662306a36Sopenharmony_ci			u4reg_val = rtl92s_phy_query_bb_reg(hw,
41762306a36Sopenharmony_ci							    pphyreg->rfintfs,
41862306a36Sopenharmony_ci							    BRFSI_RFENV);
41962306a36Sopenharmony_ci			break;
42062306a36Sopenharmony_ci		case RF90_PATH_B:
42162306a36Sopenharmony_ci		case RF90_PATH_D:
42262306a36Sopenharmony_ci			u4reg_val = rtl92s_phy_query_bb_reg(hw,
42362306a36Sopenharmony_ci							    pphyreg->rfintfs,
42462306a36Sopenharmony_ci							    BRFSI_RFENV << 16);
42562306a36Sopenharmony_ci			break;
42662306a36Sopenharmony_ci		}
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci		/* Set RF_ENV enable */
42962306a36Sopenharmony_ci		rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfe,
43062306a36Sopenharmony_ci				      BRFSI_RFENV << 16, 0x1);
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci		/* Set RF_ENV output high */
43362306a36Sopenharmony_ci		rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci		/* Set bit number of Address and Data for RF register */
43662306a36Sopenharmony_ci		rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
43762306a36Sopenharmony_ci				B3WIRE_ADDRESSLENGTH, 0x0);
43862306a36Sopenharmony_ci		rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
43962306a36Sopenharmony_ci				B3WIRE_DATALENGTH, 0x0);
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci		/* Initialize RF fom connfiguration file */
44262306a36Sopenharmony_ci		switch (rfpath) {
44362306a36Sopenharmony_ci		case RF90_PATH_A:
44462306a36Sopenharmony_ci			rtstatus = rtl92s_phy_config_rf(hw,
44562306a36Sopenharmony_ci						(enum radio_path)rfpath);
44662306a36Sopenharmony_ci			break;
44762306a36Sopenharmony_ci		case RF90_PATH_B:
44862306a36Sopenharmony_ci			rtstatus = rtl92s_phy_config_rf(hw,
44962306a36Sopenharmony_ci						(enum radio_path)rfpath);
45062306a36Sopenharmony_ci			break;
45162306a36Sopenharmony_ci		case RF90_PATH_C:
45262306a36Sopenharmony_ci			break;
45362306a36Sopenharmony_ci		case RF90_PATH_D:
45462306a36Sopenharmony_ci			break;
45562306a36Sopenharmony_ci		}
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci		/* Restore RFENV control type */
45862306a36Sopenharmony_ci		switch (rfpath) {
45962306a36Sopenharmony_ci		case RF90_PATH_A:
46062306a36Sopenharmony_ci		case RF90_PATH_C:
46162306a36Sopenharmony_ci			rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs, BRFSI_RFENV,
46262306a36Sopenharmony_ci					      u4reg_val);
46362306a36Sopenharmony_ci			break;
46462306a36Sopenharmony_ci		case RF90_PATH_B:
46562306a36Sopenharmony_ci		case RF90_PATH_D:
46662306a36Sopenharmony_ci			rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs,
46762306a36Sopenharmony_ci					      BRFSI_RFENV << 16,
46862306a36Sopenharmony_ci					      u4reg_val);
46962306a36Sopenharmony_ci			break;
47062306a36Sopenharmony_ci		}
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci		if (!rtstatus) {
47362306a36Sopenharmony_ci			pr_err("Radio[%d] Fail!!\n", rfpath);
47462306a36Sopenharmony_ci			goto fail;
47562306a36Sopenharmony_ci		}
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	}
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci	return rtstatus;
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_cifail:
48262306a36Sopenharmony_ci	return rtstatus;
48362306a36Sopenharmony_ci}
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_civoid rtl92s_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
48662306a36Sopenharmony_ci{
48762306a36Sopenharmony_ci	struct rtl_priv *rtlpriv = rtl_priv(hw);
48862306a36Sopenharmony_ci	struct rtl_phy *rtlphy = &(rtlpriv->phy);
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	switch (bandwidth) {
49162306a36Sopenharmony_ci	case HT_CHANNEL_WIDTH_20:
49262306a36Sopenharmony_ci		rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
49362306a36Sopenharmony_ci					   0xfffff3ff) | 0x0400);
49462306a36Sopenharmony_ci		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
49562306a36Sopenharmony_ci					rtlphy->rfreg_chnlval[0]);
49662306a36Sopenharmony_ci		break;
49762306a36Sopenharmony_ci	case HT_CHANNEL_WIDTH_20_40:
49862306a36Sopenharmony_ci		rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
49962306a36Sopenharmony_ci					    0xfffff3ff));
50062306a36Sopenharmony_ci		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
50162306a36Sopenharmony_ci					rtlphy->rfreg_chnlval[0]);
50262306a36Sopenharmony_ci		break;
50362306a36Sopenharmony_ci	default:
50462306a36Sopenharmony_ci		pr_err("unknown bandwidth: %#X\n", bandwidth);
50562306a36Sopenharmony_ci		break;
50662306a36Sopenharmony_ci	}
50762306a36Sopenharmony_ci}
508