162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* Copyright(c) 2009-2012 Realtek Corporation.*/ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#include "../wifi.h" 562306a36Sopenharmony_ci#include "../efuse.h" 662306a36Sopenharmony_ci#include "../base.h" 762306a36Sopenharmony_ci#include "../regd.h" 862306a36Sopenharmony_ci#include "../cam.h" 962306a36Sopenharmony_ci#include "../ps.h" 1062306a36Sopenharmony_ci#include "../pci.h" 1162306a36Sopenharmony_ci#include "reg.h" 1262306a36Sopenharmony_ci#include "def.h" 1362306a36Sopenharmony_ci#include "phy.h" 1462306a36Sopenharmony_ci#include "dm.h" 1562306a36Sopenharmony_ci#include "fw.h" 1662306a36Sopenharmony_ci#include "led.h" 1762306a36Sopenharmony_ci#include "sw.h" 1862306a36Sopenharmony_ci#include "hw.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ciu32 rtl92de_read_dword_dbi(struct ieee80211_hw *hw, u16 offset, u8 direct) 2162306a36Sopenharmony_ci{ 2262306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 2362306a36Sopenharmony_ci u32 value; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_DBI_CTRL, (offset & 0xFFC)); 2662306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(1) | direct); 2762306a36Sopenharmony_ci udelay(10); 2862306a36Sopenharmony_ci value = rtl_read_dword(rtlpriv, REG_DBI_RDATA); 2962306a36Sopenharmony_ci return value; 3062306a36Sopenharmony_ci} 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_civoid rtl92de_write_dword_dbi(struct ieee80211_hw *hw, 3362306a36Sopenharmony_ci u16 offset, u32 value, u8 direct) 3462306a36Sopenharmony_ci{ 3562306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_DBI_CTRL, ((offset & 0xFFC) | 0xF000)); 3862306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_DBI_WDATA, value); 3962306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(0) | direct); 4062306a36Sopenharmony_ci} 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic void _rtl92de_set_bcn_ctrl_reg(struct ieee80211_hw *hw, 4362306a36Sopenharmony_ci u8 set_bits, u8 clear_bits) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 4662306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci rtlpci->reg_bcn_ctrl_val |= set_bits; 4962306a36Sopenharmony_ci rtlpci->reg_bcn_ctrl_val &= ~clear_bits; 5062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val); 5162306a36Sopenharmony_ci} 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic void _rtl92de_stop_tx_beacon(struct ieee80211_hw *hw) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 5662306a36Sopenharmony_ci u8 tmp1byte; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2); 5962306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6))); 6062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff); 6162306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64); 6262306a36Sopenharmony_ci tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2); 6362306a36Sopenharmony_ci tmp1byte &= ~(BIT(0)); 6462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte); 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic void _rtl92de_resume_tx_beacon(struct ieee80211_hw *hw) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 7062306a36Sopenharmony_ci u8 tmp1byte; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2); 7362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6)); 7462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a); 7562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff); 7662306a36Sopenharmony_ci tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2); 7762306a36Sopenharmony_ci tmp1byte |= BIT(0); 7862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte); 7962306a36Sopenharmony_ci} 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic void _rtl92de_enable_bcn_sub_func(struct ieee80211_hw *hw) 8262306a36Sopenharmony_ci{ 8362306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(1)); 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic void _rtl92de_disable_bcn_sub_func(struct ieee80211_hw *hw) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, BIT(1), 0); 8962306a36Sopenharmony_ci} 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_civoid rtl92de_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val) 9262306a36Sopenharmony_ci{ 9362306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 9462306a36Sopenharmony_ci struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw)); 9562306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci switch (variable) { 9862306a36Sopenharmony_ci case HW_VAR_RCR: 9962306a36Sopenharmony_ci *((u32 *) (val)) = rtlpci->receive_config; 10062306a36Sopenharmony_ci break; 10162306a36Sopenharmony_ci case HW_VAR_RF_STATE: 10262306a36Sopenharmony_ci *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state; 10362306a36Sopenharmony_ci break; 10462306a36Sopenharmony_ci case HW_VAR_FWLPS_RF_ON:{ 10562306a36Sopenharmony_ci enum rf_pwrstate rfstate; 10662306a36Sopenharmony_ci u32 val_rcr; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, 10962306a36Sopenharmony_ci (u8 *)(&rfstate)); 11062306a36Sopenharmony_ci if (rfstate == ERFOFF) { 11162306a36Sopenharmony_ci *((bool *) (val)) = true; 11262306a36Sopenharmony_ci } else { 11362306a36Sopenharmony_ci val_rcr = rtl_read_dword(rtlpriv, REG_RCR); 11462306a36Sopenharmony_ci val_rcr &= 0x00070000; 11562306a36Sopenharmony_ci if (val_rcr) 11662306a36Sopenharmony_ci *((bool *) (val)) = false; 11762306a36Sopenharmony_ci else 11862306a36Sopenharmony_ci *((bool *) (val)) = true; 11962306a36Sopenharmony_ci } 12062306a36Sopenharmony_ci break; 12162306a36Sopenharmony_ci } 12262306a36Sopenharmony_ci case HW_VAR_FW_PSMODE_STATUS: 12362306a36Sopenharmony_ci *((bool *) (val)) = ppsc->fw_current_inpsmode; 12462306a36Sopenharmony_ci break; 12562306a36Sopenharmony_ci case HW_VAR_CORRECT_TSF:{ 12662306a36Sopenharmony_ci u64 tsf; 12762306a36Sopenharmony_ci u32 *ptsf_low = (u32 *)&tsf; 12862306a36Sopenharmony_ci u32 *ptsf_high = ((u32 *)&tsf) + 1; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4)); 13162306a36Sopenharmony_ci *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR); 13262306a36Sopenharmony_ci *((u64 *) (val)) = tsf; 13362306a36Sopenharmony_ci break; 13462306a36Sopenharmony_ci } 13562306a36Sopenharmony_ci case HW_VAR_INT_MIGRATION: 13662306a36Sopenharmony_ci *((bool *)(val)) = rtlpriv->dm.interrupt_migration; 13762306a36Sopenharmony_ci break; 13862306a36Sopenharmony_ci case HW_VAR_INT_AC: 13962306a36Sopenharmony_ci *((bool *)(val)) = rtlpriv->dm.disable_tx_int; 14062306a36Sopenharmony_ci break; 14162306a36Sopenharmony_ci case HAL_DEF_WOWLAN: 14262306a36Sopenharmony_ci break; 14362306a36Sopenharmony_ci default: 14462306a36Sopenharmony_ci pr_err("switch case %#x not processed\n", variable); 14562306a36Sopenharmony_ci break; 14662306a36Sopenharmony_ci } 14762306a36Sopenharmony_ci} 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_civoid rtl92de_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val) 15062306a36Sopenharmony_ci{ 15162306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 15262306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 15362306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 15462306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 15562306a36Sopenharmony_ci struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); 15662306a36Sopenharmony_ci struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw)); 15762306a36Sopenharmony_ci u8 idx; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci switch (variable) { 16062306a36Sopenharmony_ci case HW_VAR_ETHER_ADDR: 16162306a36Sopenharmony_ci for (idx = 0; idx < ETH_ALEN; idx++) { 16262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, (REG_MACID + idx), 16362306a36Sopenharmony_ci val[idx]); 16462306a36Sopenharmony_ci } 16562306a36Sopenharmony_ci break; 16662306a36Sopenharmony_ci case HW_VAR_BASIC_RATE: { 16762306a36Sopenharmony_ci u16 rate_cfg = ((u16 *) val)[0]; 16862306a36Sopenharmony_ci u8 rate_index = 0; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci rate_cfg = rate_cfg & 0x15f; 17162306a36Sopenharmony_ci if (mac->vendor == PEER_CISCO && 17262306a36Sopenharmony_ci ((rate_cfg & 0x150) == 0)) 17362306a36Sopenharmony_ci rate_cfg |= 0x01; 17462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff); 17562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RRSR + 1, 17662306a36Sopenharmony_ci (rate_cfg >> 8) & 0xff); 17762306a36Sopenharmony_ci while (rate_cfg > 0x1) { 17862306a36Sopenharmony_ci rate_cfg = (rate_cfg >> 1); 17962306a36Sopenharmony_ci rate_index++; 18062306a36Sopenharmony_ci } 18162306a36Sopenharmony_ci if (rtlhal->fw_version > 0xe) 18262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 18362306a36Sopenharmony_ci rate_index); 18462306a36Sopenharmony_ci break; 18562306a36Sopenharmony_ci } 18662306a36Sopenharmony_ci case HW_VAR_BSSID: 18762306a36Sopenharmony_ci for (idx = 0; idx < ETH_ALEN; idx++) { 18862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, (REG_BSSID + idx), 18962306a36Sopenharmony_ci val[idx]); 19062306a36Sopenharmony_ci } 19162306a36Sopenharmony_ci break; 19262306a36Sopenharmony_ci case HW_VAR_SIFS: 19362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]); 19462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]); 19562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]); 19662306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]); 19762306a36Sopenharmony_ci if (!mac->ht_enable) 19862306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 19962306a36Sopenharmony_ci 0x0e0e); 20062306a36Sopenharmony_ci else 20162306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 20262306a36Sopenharmony_ci *((u16 *) val)); 20362306a36Sopenharmony_ci break; 20462306a36Sopenharmony_ci case HW_VAR_SLOT_TIME: { 20562306a36Sopenharmony_ci u8 e_aci; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD, 20862306a36Sopenharmony_ci "HW_VAR_SLOT_TIME %x\n", val[0]); 20962306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SLOT, val[0]); 21062306a36Sopenharmony_ci for (e_aci = 0; e_aci < AC_MAX; e_aci++) 21162306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, 21262306a36Sopenharmony_ci HW_VAR_AC_PARAM, 21362306a36Sopenharmony_ci (&e_aci)); 21462306a36Sopenharmony_ci break; 21562306a36Sopenharmony_ci } 21662306a36Sopenharmony_ci case HW_VAR_ACK_PREAMBLE: { 21762306a36Sopenharmony_ci u8 reg_tmp; 21862306a36Sopenharmony_ci u8 short_preamble = (bool) (*val); 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci reg_tmp = (mac->cur_40_prime_sc) << 5; 22162306a36Sopenharmony_ci if (short_preamble) 22262306a36Sopenharmony_ci reg_tmp |= 0x80; 22362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp); 22462306a36Sopenharmony_ci break; 22562306a36Sopenharmony_ci } 22662306a36Sopenharmony_ci case HW_VAR_AMPDU_MIN_SPACE: { 22762306a36Sopenharmony_ci u8 min_spacing_to_set; 22862306a36Sopenharmony_ci u8 sec_min_space; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci min_spacing_to_set = *val; 23162306a36Sopenharmony_ci if (min_spacing_to_set <= 7) { 23262306a36Sopenharmony_ci sec_min_space = 0; 23362306a36Sopenharmony_ci if (min_spacing_to_set < sec_min_space) 23462306a36Sopenharmony_ci min_spacing_to_set = sec_min_space; 23562306a36Sopenharmony_ci mac->min_space_cfg = ((mac->min_space_cfg & 0xf8) | 23662306a36Sopenharmony_ci min_spacing_to_set); 23762306a36Sopenharmony_ci *val = min_spacing_to_set; 23862306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD, 23962306a36Sopenharmony_ci "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n", 24062306a36Sopenharmony_ci mac->min_space_cfg); 24162306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 24262306a36Sopenharmony_ci mac->min_space_cfg); 24362306a36Sopenharmony_ci } 24462306a36Sopenharmony_ci break; 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci case HW_VAR_SHORTGI_DENSITY: { 24762306a36Sopenharmony_ci u8 density_to_set; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci density_to_set = *val; 25062306a36Sopenharmony_ci mac->min_space_cfg = rtlpriv->rtlhal.minspace_cfg; 25162306a36Sopenharmony_ci mac->min_space_cfg |= (density_to_set << 3); 25262306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD, 25362306a36Sopenharmony_ci "Set HW_VAR_SHORTGI_DENSITY: %#x\n", 25462306a36Sopenharmony_ci mac->min_space_cfg); 25562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 25662306a36Sopenharmony_ci mac->min_space_cfg); 25762306a36Sopenharmony_ci break; 25862306a36Sopenharmony_ci } 25962306a36Sopenharmony_ci case HW_VAR_AMPDU_FACTOR: { 26062306a36Sopenharmony_ci u8 factor_toset; 26162306a36Sopenharmony_ci u32 regtoset; 26262306a36Sopenharmony_ci u8 *ptmp_byte = NULL; 26362306a36Sopenharmony_ci u8 index; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci if (rtlhal->macphymode == DUALMAC_DUALPHY) 26662306a36Sopenharmony_ci regtoset = 0xb9726641; 26762306a36Sopenharmony_ci else if (rtlhal->macphymode == DUALMAC_SINGLEPHY) 26862306a36Sopenharmony_ci regtoset = 0x66626641; 26962306a36Sopenharmony_ci else 27062306a36Sopenharmony_ci regtoset = 0xb972a841; 27162306a36Sopenharmony_ci factor_toset = *val; 27262306a36Sopenharmony_ci if (factor_toset <= 3) { 27362306a36Sopenharmony_ci factor_toset = (1 << (factor_toset + 2)); 27462306a36Sopenharmony_ci if (factor_toset > 0xf) 27562306a36Sopenharmony_ci factor_toset = 0xf; 27662306a36Sopenharmony_ci for (index = 0; index < 4; index++) { 27762306a36Sopenharmony_ci ptmp_byte = (u8 *)(®toset) + index; 27862306a36Sopenharmony_ci if ((*ptmp_byte & 0xf0) > 27962306a36Sopenharmony_ci (factor_toset << 4)) 28062306a36Sopenharmony_ci *ptmp_byte = (*ptmp_byte & 0x0f) 28162306a36Sopenharmony_ci | (factor_toset << 4); 28262306a36Sopenharmony_ci if ((*ptmp_byte & 0x0f) > factor_toset) 28362306a36Sopenharmony_ci *ptmp_byte = (*ptmp_byte & 0xf0) 28462306a36Sopenharmony_ci | (factor_toset); 28562306a36Sopenharmony_ci } 28662306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, regtoset); 28762306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD, 28862306a36Sopenharmony_ci "Set HW_VAR_AMPDU_FACTOR: %#x\n", 28962306a36Sopenharmony_ci factor_toset); 29062306a36Sopenharmony_ci } 29162306a36Sopenharmony_ci break; 29262306a36Sopenharmony_ci } 29362306a36Sopenharmony_ci case HW_VAR_AC_PARAM: { 29462306a36Sopenharmony_ci u8 e_aci = *val; 29562306a36Sopenharmony_ci rtl92d_dm_init_edca_turbo(hw); 29662306a36Sopenharmony_ci if (rtlpci->acm_method != EACMWAY2_SW) 29762306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL, 29862306a36Sopenharmony_ci &e_aci); 29962306a36Sopenharmony_ci break; 30062306a36Sopenharmony_ci } 30162306a36Sopenharmony_ci case HW_VAR_ACM_CTRL: { 30262306a36Sopenharmony_ci u8 e_aci = *val; 30362306a36Sopenharmony_ci union aci_aifsn *p_aci_aifsn = 30462306a36Sopenharmony_ci (union aci_aifsn *)(&(mac->ac[0].aifs)); 30562306a36Sopenharmony_ci u8 acm = p_aci_aifsn->f.acm; 30662306a36Sopenharmony_ci u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL); 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1); 30962306a36Sopenharmony_ci if (acm) { 31062306a36Sopenharmony_ci switch (e_aci) { 31162306a36Sopenharmony_ci case AC0_BE: 31262306a36Sopenharmony_ci acm_ctrl |= ACMHW_BEQEN; 31362306a36Sopenharmony_ci break; 31462306a36Sopenharmony_ci case AC2_VI: 31562306a36Sopenharmony_ci acm_ctrl |= ACMHW_VIQEN; 31662306a36Sopenharmony_ci break; 31762306a36Sopenharmony_ci case AC3_VO: 31862306a36Sopenharmony_ci acm_ctrl |= ACMHW_VOQEN; 31962306a36Sopenharmony_ci break; 32062306a36Sopenharmony_ci default: 32162306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING, 32262306a36Sopenharmony_ci "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n", 32362306a36Sopenharmony_ci acm); 32462306a36Sopenharmony_ci break; 32562306a36Sopenharmony_ci } 32662306a36Sopenharmony_ci } else { 32762306a36Sopenharmony_ci switch (e_aci) { 32862306a36Sopenharmony_ci case AC0_BE: 32962306a36Sopenharmony_ci acm_ctrl &= (~ACMHW_BEQEN); 33062306a36Sopenharmony_ci break; 33162306a36Sopenharmony_ci case AC2_VI: 33262306a36Sopenharmony_ci acm_ctrl &= (~ACMHW_VIQEN); 33362306a36Sopenharmony_ci break; 33462306a36Sopenharmony_ci case AC3_VO: 33562306a36Sopenharmony_ci acm_ctrl &= (~ACMHW_VOQEN); 33662306a36Sopenharmony_ci break; 33762306a36Sopenharmony_ci default: 33862306a36Sopenharmony_ci pr_err("switch case %#x not processed\n", 33962306a36Sopenharmony_ci e_aci); 34062306a36Sopenharmony_ci break; 34162306a36Sopenharmony_ci } 34262306a36Sopenharmony_ci } 34362306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE, 34462306a36Sopenharmony_ci "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n", 34562306a36Sopenharmony_ci acm_ctrl); 34662306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl); 34762306a36Sopenharmony_ci break; 34862306a36Sopenharmony_ci } 34962306a36Sopenharmony_ci case HW_VAR_RCR: 35062306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]); 35162306a36Sopenharmony_ci rtlpci->receive_config = ((u32 *) (val))[0]; 35262306a36Sopenharmony_ci break; 35362306a36Sopenharmony_ci case HW_VAR_RETRY_LIMIT: { 35462306a36Sopenharmony_ci u8 retry_limit = val[0]; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_RL, 35762306a36Sopenharmony_ci retry_limit << RETRY_LIMIT_SHORT_SHIFT | 35862306a36Sopenharmony_ci retry_limit << RETRY_LIMIT_LONG_SHIFT); 35962306a36Sopenharmony_ci break; 36062306a36Sopenharmony_ci } 36162306a36Sopenharmony_ci case HW_VAR_DUAL_TSF_RST: 36262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1))); 36362306a36Sopenharmony_ci break; 36462306a36Sopenharmony_ci case HW_VAR_EFUSE_BYTES: 36562306a36Sopenharmony_ci rtlefuse->efuse_usedbytes = *((u16 *) val); 36662306a36Sopenharmony_ci break; 36762306a36Sopenharmony_ci case HW_VAR_EFUSE_USAGE: 36862306a36Sopenharmony_ci rtlefuse->efuse_usedpercentage = *val; 36962306a36Sopenharmony_ci break; 37062306a36Sopenharmony_ci case HW_VAR_IO_CMD: 37162306a36Sopenharmony_ci rtl92d_phy_set_io_cmd(hw, (*(enum io_type *)val)); 37262306a36Sopenharmony_ci break; 37362306a36Sopenharmony_ci case HW_VAR_WPA_CONFIG: 37462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SECCFG, *val); 37562306a36Sopenharmony_ci break; 37662306a36Sopenharmony_ci case HW_VAR_SET_RPWM: 37762306a36Sopenharmony_ci rtl92d_fill_h2c_cmd(hw, H2C_PWRM, 1, (val)); 37862306a36Sopenharmony_ci break; 37962306a36Sopenharmony_ci case HW_VAR_H2C_FW_PWRMODE: 38062306a36Sopenharmony_ci break; 38162306a36Sopenharmony_ci case HW_VAR_FW_PSMODE_STATUS: 38262306a36Sopenharmony_ci ppsc->fw_current_inpsmode = *((bool *) val); 38362306a36Sopenharmony_ci break; 38462306a36Sopenharmony_ci case HW_VAR_H2C_FW_JOINBSSRPT: { 38562306a36Sopenharmony_ci u8 mstatus = (*val); 38662306a36Sopenharmony_ci u8 tmp_regcr, tmp_reg422; 38762306a36Sopenharmony_ci bool recover = false; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci if (mstatus == RT_MEDIA_CONNECT) { 39062306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, 39162306a36Sopenharmony_ci HW_VAR_AID, NULL); 39262306a36Sopenharmony_ci tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1); 39362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_CR + 1, 39462306a36Sopenharmony_ci (tmp_regcr | BIT(0))); 39562306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3)); 39662306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0); 39762306a36Sopenharmony_ci tmp_reg422 = rtl_read_byte(rtlpriv, 39862306a36Sopenharmony_ci REG_FWHW_TXQ_CTRL + 2); 39962306a36Sopenharmony_ci if (tmp_reg422 & BIT(6)) 40062306a36Sopenharmony_ci recover = true; 40162306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, 40262306a36Sopenharmony_ci tmp_reg422 & (~BIT(6))); 40362306a36Sopenharmony_ci rtl92d_set_fw_rsvdpagepkt(hw, 0); 40462306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0); 40562306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4)); 40662306a36Sopenharmony_ci if (recover) 40762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 40862306a36Sopenharmony_ci REG_FWHW_TXQ_CTRL + 2, 40962306a36Sopenharmony_ci tmp_reg422); 41062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_CR + 1, 41162306a36Sopenharmony_ci (tmp_regcr & ~(BIT(0)))); 41262306a36Sopenharmony_ci } 41362306a36Sopenharmony_ci rtl92d_set_fw_joinbss_report_cmd(hw, (*val)); 41462306a36Sopenharmony_ci break; 41562306a36Sopenharmony_ci } 41662306a36Sopenharmony_ci case HW_VAR_AID: { 41762306a36Sopenharmony_ci u16 u2btmp; 41862306a36Sopenharmony_ci u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT); 41962306a36Sopenharmony_ci u2btmp &= 0xC000; 42062306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp | 42162306a36Sopenharmony_ci mac->assoc_id)); 42262306a36Sopenharmony_ci break; 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci case HW_VAR_CORRECT_TSF: { 42562306a36Sopenharmony_ci u8 btype_ibss = val[0]; 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci if (btype_ibss) 42862306a36Sopenharmony_ci _rtl92de_stop_tx_beacon(hw); 42962306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3)); 43062306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_TSFTR, 43162306a36Sopenharmony_ci (u32) (mac->tsf & 0xffffffff)); 43262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_TSFTR + 4, 43362306a36Sopenharmony_ci (u32) ((mac->tsf >> 32) & 0xffffffff)); 43462306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0); 43562306a36Sopenharmony_ci if (btype_ibss) 43662306a36Sopenharmony_ci _rtl92de_resume_tx_beacon(hw); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci break; 43962306a36Sopenharmony_ci } 44062306a36Sopenharmony_ci case HW_VAR_INT_MIGRATION: { 44162306a36Sopenharmony_ci bool int_migration = *(bool *) (val); 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci if (int_migration) { 44462306a36Sopenharmony_ci /* Set interrupt migration timer and 44562306a36Sopenharmony_ci * corresponding Tx/Rx counter. 44662306a36Sopenharmony_ci * timer 25ns*0xfa0=100us for 0xf packets. 44762306a36Sopenharmony_ci * 0x306:Rx, 0x307:Tx */ 44862306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_INT_MIG, 0xfe000fa0); 44962306a36Sopenharmony_ci rtlpriv->dm.interrupt_migration = int_migration; 45062306a36Sopenharmony_ci } else { 45162306a36Sopenharmony_ci /* Reset all interrupt migration settings. */ 45262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_INT_MIG, 0); 45362306a36Sopenharmony_ci rtlpriv->dm.interrupt_migration = int_migration; 45462306a36Sopenharmony_ci } 45562306a36Sopenharmony_ci break; 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci case HW_VAR_INT_AC: { 45862306a36Sopenharmony_ci bool disable_ac_int = *((bool *) val); 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci /* Disable four ACs interrupts. */ 46162306a36Sopenharmony_ci if (disable_ac_int) { 46262306a36Sopenharmony_ci /* Disable VO, VI, BE and BK four AC interrupts 46362306a36Sopenharmony_ci * to gain more efficient CPU utilization. 46462306a36Sopenharmony_ci * When extremely highly Rx OK occurs, 46562306a36Sopenharmony_ci * we will disable Tx interrupts. 46662306a36Sopenharmony_ci */ 46762306a36Sopenharmony_ci rtlpriv->cfg->ops->update_interrupt_mask(hw, 0, 46862306a36Sopenharmony_ci RT_AC_INT_MASKS); 46962306a36Sopenharmony_ci rtlpriv->dm.disable_tx_int = disable_ac_int; 47062306a36Sopenharmony_ci /* Enable four ACs interrupts. */ 47162306a36Sopenharmony_ci } else { 47262306a36Sopenharmony_ci rtlpriv->cfg->ops->update_interrupt_mask(hw, 47362306a36Sopenharmony_ci RT_AC_INT_MASKS, 0); 47462306a36Sopenharmony_ci rtlpriv->dm.disable_tx_int = disable_ac_int; 47562306a36Sopenharmony_ci } 47662306a36Sopenharmony_ci break; 47762306a36Sopenharmony_ci } 47862306a36Sopenharmony_ci default: 47962306a36Sopenharmony_ci pr_err("switch case %#x not processed\n", variable); 48062306a36Sopenharmony_ci break; 48162306a36Sopenharmony_ci } 48262306a36Sopenharmony_ci} 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_cistatic bool _rtl92de_llt_write(struct ieee80211_hw *hw, u32 address, u32 data) 48562306a36Sopenharmony_ci{ 48662306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 48762306a36Sopenharmony_ci bool status = true; 48862306a36Sopenharmony_ci long count = 0; 48962306a36Sopenharmony_ci u32 value = _LLT_INIT_ADDR(address) | 49062306a36Sopenharmony_ci _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS); 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_LLT_INIT, value); 49362306a36Sopenharmony_ci do { 49462306a36Sopenharmony_ci value = rtl_read_dword(rtlpriv, REG_LLT_INIT); 49562306a36Sopenharmony_ci if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value)) 49662306a36Sopenharmony_ci break; 49762306a36Sopenharmony_ci if (count > POLLING_LLT_THRESHOLD) { 49862306a36Sopenharmony_ci pr_err("Failed to polling write LLT done at address %d!\n", 49962306a36Sopenharmony_ci address); 50062306a36Sopenharmony_ci status = false; 50162306a36Sopenharmony_ci break; 50262306a36Sopenharmony_ci } 50362306a36Sopenharmony_ci } while (++count); 50462306a36Sopenharmony_ci return status; 50562306a36Sopenharmony_ci} 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_cistatic bool _rtl92de_llt_table_init(struct ieee80211_hw *hw) 50862306a36Sopenharmony_ci{ 50962306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 51062306a36Sopenharmony_ci unsigned short i; 51162306a36Sopenharmony_ci u8 txpktbuf_bndy; 51262306a36Sopenharmony_ci u8 maxpage; 51362306a36Sopenharmony_ci bool status; 51462306a36Sopenharmony_ci u32 value32; /* High+low page number */ 51562306a36Sopenharmony_ci u8 value8; /* normal page number */ 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci if (rtlpriv->rtlhal.macphymode == SINGLEMAC_SINGLEPHY) { 51862306a36Sopenharmony_ci maxpage = 255; 51962306a36Sopenharmony_ci txpktbuf_bndy = 246; 52062306a36Sopenharmony_ci value8 = 0; 52162306a36Sopenharmony_ci value32 = 0x80bf0d29; 52262306a36Sopenharmony_ci } else { 52362306a36Sopenharmony_ci maxpage = 127; 52462306a36Sopenharmony_ci txpktbuf_bndy = 123; 52562306a36Sopenharmony_ci value8 = 0; 52662306a36Sopenharmony_ci value32 = 0x80750005; 52762306a36Sopenharmony_ci } 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci /* Set reserved page for each queue */ 53062306a36Sopenharmony_ci /* 11. RQPN 0x200[31:0] = 0x80BD1C1C */ 53162306a36Sopenharmony_ci /* load RQPN */ 53262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8); 53362306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_RQPN, value32); 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci /* 12. TXRKTBUG_PG_BNDY 0x114[31:0] = 0x27FF00F6 */ 53662306a36Sopenharmony_ci /* TXRKTBUG_PG_BNDY */ 53762306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, 53862306a36Sopenharmony_ci (rtl_read_word(rtlpriv, REG_TRXFF_BNDY + 2) << 16 | 53962306a36Sopenharmony_ci txpktbuf_bndy)); 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci /* 13. TDECTRL[15:8] 0x209[7:0] = 0xF6 */ 54262306a36Sopenharmony_ci /* Beacon Head for TXDMA */ 54362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy); 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci /* 14. BCNQ_PGBNDY 0x424[7:0] = 0xF6 */ 54662306a36Sopenharmony_ci /* BCNQ_PGBNDY */ 54762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy); 54862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy); 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci /* 15. WMAC_LBK_BF_HD 0x45D[7:0] = 0xF6 */ 55162306a36Sopenharmony_ci /* WMAC_LBK_BF_HD */ 55262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy); 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci /* Set Tx/Rx page size (Tx must be 128 Bytes, */ 55562306a36Sopenharmony_ci /* Rx can be 64,128,256,512,1024 bytes) */ 55662306a36Sopenharmony_ci /* 16. PBP [7:0] = 0x11 */ 55762306a36Sopenharmony_ci /* TRX page size */ 55862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_PBP, 0x11); 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci /* 17. DRV_INFO_SZ = 0x04 */ 56162306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4); 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci /* 18. LLT_table_init(Adapter); */ 56462306a36Sopenharmony_ci for (i = 0; i < (txpktbuf_bndy - 1); i++) { 56562306a36Sopenharmony_ci status = _rtl92de_llt_write(hw, i, i + 1); 56662306a36Sopenharmony_ci if (!status) 56762306a36Sopenharmony_ci return status; 56862306a36Sopenharmony_ci } 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_ci /* end of list */ 57162306a36Sopenharmony_ci status = _rtl92de_llt_write(hw, (txpktbuf_bndy - 1), 0xFF); 57262306a36Sopenharmony_ci if (!status) 57362306a36Sopenharmony_ci return status; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci /* Make the other pages as ring buffer */ 57662306a36Sopenharmony_ci /* This ring buffer is used as beacon buffer if we */ 57762306a36Sopenharmony_ci /* config this MAC as two MAC transfer. */ 57862306a36Sopenharmony_ci /* Otherwise used as local loopback buffer. */ 57962306a36Sopenharmony_ci for (i = txpktbuf_bndy; i < maxpage; i++) { 58062306a36Sopenharmony_ci status = _rtl92de_llt_write(hw, i, (i + 1)); 58162306a36Sopenharmony_ci if (!status) 58262306a36Sopenharmony_ci return status; 58362306a36Sopenharmony_ci } 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci /* Let last entry point to the start entry of ring buffer */ 58662306a36Sopenharmony_ci status = _rtl92de_llt_write(hw, maxpage, txpktbuf_bndy); 58762306a36Sopenharmony_ci if (!status) 58862306a36Sopenharmony_ci return status; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci return true; 59162306a36Sopenharmony_ci} 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_cistatic void _rtl92de_gen_refresh_led_state(struct ieee80211_hw *hw) 59462306a36Sopenharmony_ci{ 59562306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 59662306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 59762306a36Sopenharmony_ci struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw)); 59862306a36Sopenharmony_ci enum rtl_led_pin pin0 = rtlpriv->ledctl.sw_led0; 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_ci if (rtlpci->up_first_time) 60162306a36Sopenharmony_ci return; 60262306a36Sopenharmony_ci if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) 60362306a36Sopenharmony_ci rtl92de_sw_led_on(hw, pin0); 60462306a36Sopenharmony_ci else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT) 60562306a36Sopenharmony_ci rtl92de_sw_led_on(hw, pin0); 60662306a36Sopenharmony_ci else 60762306a36Sopenharmony_ci rtl92de_sw_led_off(hw, pin0); 60862306a36Sopenharmony_ci} 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_cistatic bool _rtl92de_init_mac(struct ieee80211_hw *hw) 61162306a36Sopenharmony_ci{ 61262306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 61362306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 61462306a36Sopenharmony_ci unsigned char bytetmp; 61562306a36Sopenharmony_ci unsigned short wordtmp; 61662306a36Sopenharmony_ci u16 retry; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci rtl92d_phy_set_poweron(hw); 61962306a36Sopenharmony_ci /* Add for resume sequence of power domain according 62062306a36Sopenharmony_ci * to power document V11. Chapter V.11.... */ 62162306a36Sopenharmony_ci /* 0. RSV_CTRL 0x1C[7:0] = 0x00 */ 62262306a36Sopenharmony_ci /* unlock ISO/CLK/Power control register */ 62362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00); 62462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x05); 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci /* 1. AFE_XTAL_CTRL [7:0] = 0x0F enable XTAL */ 62762306a36Sopenharmony_ci /* 2. SPS0_CTRL 0x11[7:0] = 0x2b enable SPS into PWM mode */ 62862306a36Sopenharmony_ci /* 3. delay (1ms) this is not necessary when initially power on */ 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci /* C. Resume Sequence */ 63162306a36Sopenharmony_ci /* a. SPS0_CTRL 0x11[7:0] = 0x2b */ 63262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b); 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci /* b. AFE_XTAL_CTRL [7:0] = 0x0F */ 63562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F); 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci /* c. DRV runs power on init flow */ 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci /* auto enable WLAN */ 64062306a36Sopenharmony_ci /* 4. APS_FSMCO 0x04[8] = 1; wait till 0x04[8] = 0 */ 64162306a36Sopenharmony_ci /* Power On Reset for MAC Block */ 64262306a36Sopenharmony_ci bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0); 64362306a36Sopenharmony_ci udelay(2); 64462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp); 64562306a36Sopenharmony_ci udelay(2); 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci /* 5. Wait while 0x04[8] == 0 goto 2, otherwise goto 1 */ 64862306a36Sopenharmony_ci bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1); 64962306a36Sopenharmony_ci udelay(50); 65062306a36Sopenharmony_ci retry = 0; 65162306a36Sopenharmony_ci while ((bytetmp & BIT(0)) && retry < 1000) { 65262306a36Sopenharmony_ci retry++; 65362306a36Sopenharmony_ci bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1); 65462306a36Sopenharmony_ci udelay(50); 65562306a36Sopenharmony_ci } 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci /* Enable Radio off, GPIO, and LED function */ 65862306a36Sopenharmony_ci /* 6. APS_FSMCO 0x04[15:0] = 0x0012 when enable HWPDN */ 65962306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012); 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci /* release RF digital isolation */ 66262306a36Sopenharmony_ci /* 7. SYS_ISO_CTRL 0x01[1] = 0x0; */ 66362306a36Sopenharmony_ci /*Set REG_SYS_ISO_CTRL 0x1=0x82 to prevent wake# problem. */ 66462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82); 66562306a36Sopenharmony_ci udelay(2); 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci /* make sure that BB reset OK. */ 66862306a36Sopenharmony_ci /* rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3); */ 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci /* Disable REG_CR before enable it to assure reset */ 67162306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_CR, 0x0); 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci /* Release MAC IO register reset */ 67462306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_CR, 0x2ff); 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_ci /* clear stopping tx/rx dma */ 67762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x0); 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci /* rtl_write_word(rtlpriv,REG_CR+2, 0x2); */ 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci /* System init */ 68262306a36Sopenharmony_ci /* 18. LLT_table_init(Adapter); */ 68362306a36Sopenharmony_ci if (!_rtl92de_llt_table_init(hw)) 68462306a36Sopenharmony_ci return false; 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_ci /* Clear interrupt and enable interrupt */ 68762306a36Sopenharmony_ci /* 19. HISR 0x124[31:0] = 0xffffffff; */ 68862306a36Sopenharmony_ci /* HISRE 0x12C[7:0] = 0xFF */ 68962306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff); 69062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_HISRE, 0xff); 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci /* 20. HIMR 0x120[31:0] |= [enable INT mask bit map]; */ 69362306a36Sopenharmony_ci /* 21. HIMRE 0x128[7:0] = [enable INT mask bit map] */ 69462306a36Sopenharmony_ci /* The IMR should be enabled later after all init sequence 69562306a36Sopenharmony_ci * is finished. */ 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ci /* 22. PCIE configuration space configuration */ 69862306a36Sopenharmony_ci /* 23. Ensure PCIe Device 0x80[15:0] = 0x0143 (ASPM+CLKREQ), */ 69962306a36Sopenharmony_ci /* and PCIe gated clock function is enabled. */ 70062306a36Sopenharmony_ci /* PCIE configuration space will be written after 70162306a36Sopenharmony_ci * all init sequence.(Or by BIOS) */ 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_ci rtl92d_phy_config_maccoexist_rfpage(hw); 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci /* THe below section is not related to power document Vxx . */ 70662306a36Sopenharmony_ci /* This is only useful for driver and OS setting. */ 70762306a36Sopenharmony_ci /* -------------------Software Relative Setting---------------------- */ 70862306a36Sopenharmony_ci wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL); 70962306a36Sopenharmony_ci wordtmp &= 0xf; 71062306a36Sopenharmony_ci wordtmp |= 0xF771; 71162306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp); 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci /* Reported Tx status from HW for rate adaptive. */ 71462306a36Sopenharmony_ci /* This should be realtive to power on step 14. But in document V11 */ 71562306a36Sopenharmony_ci /* still not contain the description.!!! */ 71662306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F); 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci /* Set Tx/Rx page size (Tx must be 128 Bytes, 71962306a36Sopenharmony_ci * Rx can be 64,128,256,512,1024 bytes) */ 72062306a36Sopenharmony_ci /* rtl_write_byte(rtlpriv,REG_PBP, 0x11); */ 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_ci /* Set RCR register */ 72362306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config); 72462306a36Sopenharmony_ci /* rtl_write_byte(rtlpriv,REG_RX_DRVINFO_SZ, 4); */ 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci /* Set TCR register */ 72762306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config); 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci /* disable earlymode */ 73062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x4d0, 0x0); 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_ci /* Set TX/RX descriptor physical address(from OS API). */ 73362306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_BCNQ_DESA, 73462306a36Sopenharmony_ci rtlpci->tx_ring[BEACON_QUEUE].dma); 73562306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_MGQ_DESA, rtlpci->tx_ring[MGNT_QUEUE].dma); 73662306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_VOQ_DESA, rtlpci->tx_ring[VO_QUEUE].dma); 73762306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_VIQ_DESA, rtlpci->tx_ring[VI_QUEUE].dma); 73862306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_BEQ_DESA, rtlpci->tx_ring[BE_QUEUE].dma); 73962306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_BKQ_DESA, rtlpci->tx_ring[BK_QUEUE].dma); 74062306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_HQ_DESA, rtlpci->tx_ring[HIGH_QUEUE].dma); 74162306a36Sopenharmony_ci /* Set RX Desc Address */ 74262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_RX_DESA, 74362306a36Sopenharmony_ci rtlpci->rx_ring[RX_MPDU_QUEUE].dma); 74462306a36Sopenharmony_ci 74562306a36Sopenharmony_ci /* if we want to support 64 bit DMA, we should set it here, 74662306a36Sopenharmony_ci * but now we do not support 64 bit DMA*/ 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x33); 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci /* Reset interrupt migration setting when initialization */ 75162306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_INT_MIG, 0); 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_ci /* Reconsider when to do this operation after asking HWSD. */ 75462306a36Sopenharmony_ci bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL); 75562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6)); 75662306a36Sopenharmony_ci do { 75762306a36Sopenharmony_ci retry++; 75862306a36Sopenharmony_ci bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL); 75962306a36Sopenharmony_ci } while ((retry < 200) && !(bytetmp & BIT(7))); 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_ci /* After MACIO reset,we must refresh LED state. */ 76262306a36Sopenharmony_ci _rtl92de_gen_refresh_led_state(hw); 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci /* Reset H2C protection register */ 76562306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0); 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci return true; 76862306a36Sopenharmony_ci} 76962306a36Sopenharmony_ci 77062306a36Sopenharmony_cistatic void _rtl92de_hw_configure(struct ieee80211_hw *hw) 77162306a36Sopenharmony_ci{ 77262306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 77362306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 77462306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 77562306a36Sopenharmony_ci u8 reg_bw_opmode = BW_OPMODE_20MHZ; 77662306a36Sopenharmony_ci u32 reg_rrsr; 77762306a36Sopenharmony_ci 77862306a36Sopenharmony_ci reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG; 77962306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8); 78062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode); 78162306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr); 78262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SLOT, 0x09); 78362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0); 78462306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80); 78562306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_RL, 0x0707); 78662306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802); 78762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF); 78862306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000); 78962306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504); 79062306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000); 79162306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504); 79262306a36Sopenharmony_ci /* Aggregation threshold */ 79362306a36Sopenharmony_ci if (rtlhal->macphymode == DUALMAC_DUALPHY) 79462306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb9726641); 79562306a36Sopenharmony_ci else if (rtlhal->macphymode == DUALMAC_SINGLEPHY) 79662306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x66626641); 79762306a36Sopenharmony_ci else 79862306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841); 79962306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2); 80062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a); 80162306a36Sopenharmony_ci rtlpci->reg_bcn_ctrl_val = 0x1f; 80262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val); 80362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff); 80462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_PIFS, 0x1C); 80562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16); 80662306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020); 80762306a36Sopenharmony_ci /* For throughput */ 80862306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_FAST_EDCA_CTRL, 0x6666); 80962306a36Sopenharmony_ci /* ACKTO for IOT issue. */ 81062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_ACKTO, 0x40); 81162306a36Sopenharmony_ci /* Set Spec SIFS (used in NAV) */ 81262306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010); 81362306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010); 81462306a36Sopenharmony_ci /* Set SIFS for CCK */ 81562306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010); 81662306a36Sopenharmony_ci /* Set SIFS for OFDM */ 81762306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010); 81862306a36Sopenharmony_ci /* Set Multicast Address. */ 81962306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff); 82062306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff); 82162306a36Sopenharmony_ci switch (rtlpriv->phy.rf_type) { 82262306a36Sopenharmony_ci case RF_1T2R: 82362306a36Sopenharmony_ci case RF_1T1R: 82462306a36Sopenharmony_ci rtlhal->minspace_cfg = (MAX_MSS_DENSITY_1T << 3); 82562306a36Sopenharmony_ci break; 82662306a36Sopenharmony_ci case RF_2T2R: 82762306a36Sopenharmony_ci case RF_2T2R_GREEN: 82862306a36Sopenharmony_ci rtlhal->minspace_cfg = (MAX_MSS_DENSITY_2T << 3); 82962306a36Sopenharmony_ci break; 83062306a36Sopenharmony_ci } 83162306a36Sopenharmony_ci} 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_cistatic void _rtl92de_enable_aspm_back_door(struct ieee80211_hw *hw) 83462306a36Sopenharmony_ci{ 83562306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 83662306a36Sopenharmony_ci struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw)); 83762306a36Sopenharmony_ci 83862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x34b, 0x93); 83962306a36Sopenharmony_ci rtl_write_word(rtlpriv, 0x350, 0x870c); 84062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x352, 0x1); 84162306a36Sopenharmony_ci if (ppsc->support_backdoor) 84262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x349, 0x1b); 84362306a36Sopenharmony_ci else 84462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x349, 0x03); 84562306a36Sopenharmony_ci rtl_write_word(rtlpriv, 0x350, 0x2718); 84662306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x352, 0x1); 84762306a36Sopenharmony_ci} 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_civoid rtl92de_enable_hw_security_config(struct ieee80211_hw *hw) 85062306a36Sopenharmony_ci{ 85162306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 85262306a36Sopenharmony_ci u8 sec_reg_value; 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, 85562306a36Sopenharmony_ci "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n", 85662306a36Sopenharmony_ci rtlpriv->sec.pairwise_enc_algorithm, 85762306a36Sopenharmony_ci rtlpriv->sec.group_enc_algorithm); 85862306a36Sopenharmony_ci if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) { 85962306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, 86062306a36Sopenharmony_ci "not open hw encryption\n"); 86162306a36Sopenharmony_ci return; 86262306a36Sopenharmony_ci } 86362306a36Sopenharmony_ci sec_reg_value = SCR_TXENCENABLE | SCR_RXENCENABLE; 86462306a36Sopenharmony_ci if (rtlpriv->sec.use_defaultkey) { 86562306a36Sopenharmony_ci sec_reg_value |= SCR_TXUSEDK; 86662306a36Sopenharmony_ci sec_reg_value |= SCR_RXUSEDK; 86762306a36Sopenharmony_ci } 86862306a36Sopenharmony_ci sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK); 86962306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_CR + 1, 0x02); 87062306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD, 87162306a36Sopenharmony_ci "The SECR-value %x\n", sec_reg_value); 87262306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value); 87362306a36Sopenharmony_ci} 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_ciint rtl92de_hw_init(struct ieee80211_hw *hw) 87662306a36Sopenharmony_ci{ 87762306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 87862306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 87962306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 88062306a36Sopenharmony_ci struct rtl_phy *rtlphy = &(rtlpriv->phy); 88162306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 88262306a36Sopenharmony_ci struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw)); 88362306a36Sopenharmony_ci bool rtstatus = true; 88462306a36Sopenharmony_ci u8 tmp_u1b; 88562306a36Sopenharmony_ci int i; 88662306a36Sopenharmony_ci int err; 88762306a36Sopenharmony_ci unsigned long flags; 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci rtlpci->being_init_adapter = true; 89062306a36Sopenharmony_ci rtlpci->init_ready = false; 89162306a36Sopenharmony_ci spin_lock_irqsave(&globalmutex_for_power_and_efuse, flags); 89262306a36Sopenharmony_ci /* we should do iqk after disable/enable */ 89362306a36Sopenharmony_ci rtl92d_phy_reset_iqk_result(hw); 89462306a36Sopenharmony_ci /* rtlpriv->intf_ops->disable_aspm(hw); */ 89562306a36Sopenharmony_ci rtstatus = _rtl92de_init_mac(hw); 89662306a36Sopenharmony_ci if (!rtstatus) { 89762306a36Sopenharmony_ci pr_err("Init MAC failed\n"); 89862306a36Sopenharmony_ci err = 1; 89962306a36Sopenharmony_ci spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags); 90062306a36Sopenharmony_ci return err; 90162306a36Sopenharmony_ci } 90262306a36Sopenharmony_ci err = rtl92d_download_fw(hw); 90362306a36Sopenharmony_ci spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags); 90462306a36Sopenharmony_ci if (err) { 90562306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING, 90662306a36Sopenharmony_ci "Failed to download FW. Init HW without FW..\n"); 90762306a36Sopenharmony_ci return 1; 90862306a36Sopenharmony_ci } 90962306a36Sopenharmony_ci rtlhal->last_hmeboxnum = 0; 91062306a36Sopenharmony_ci rtlpriv->psc.fw_current_inpsmode = false; 91162306a36Sopenharmony_ci 91262306a36Sopenharmony_ci tmp_u1b = rtl_read_byte(rtlpriv, 0x605); 91362306a36Sopenharmony_ci tmp_u1b = tmp_u1b | 0x30; 91462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x605, tmp_u1b); 91562306a36Sopenharmony_ci 91662306a36Sopenharmony_ci if (rtlhal->earlymode_enable) { 91762306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, 91862306a36Sopenharmony_ci "EarlyMode Enabled!!!\n"); 91962306a36Sopenharmony_ci 92062306a36Sopenharmony_ci tmp_u1b = rtl_read_byte(rtlpriv, 0x4d0); 92162306a36Sopenharmony_ci tmp_u1b = tmp_u1b | 0x1f; 92262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x4d0, tmp_u1b); 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x4d3, 0x80); 92562306a36Sopenharmony_ci 92662306a36Sopenharmony_ci tmp_u1b = rtl_read_byte(rtlpriv, 0x605); 92762306a36Sopenharmony_ci tmp_u1b = tmp_u1b | 0x40; 92862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x605, tmp_u1b); 92962306a36Sopenharmony_ci } 93062306a36Sopenharmony_ci 93162306a36Sopenharmony_ci if (mac->rdg_en) { 93262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RD_CTRL, 0xff); 93362306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_RD_NAV_NXT, 0x200); 93462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RD_RESP_PKT_TH, 0x05); 93562306a36Sopenharmony_ci } 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci rtl92d_phy_mac_config(hw); 93862306a36Sopenharmony_ci /* because last function modify RCR, so we update 93962306a36Sopenharmony_ci * rcr var here, or TP will unstable for receive_config 94062306a36Sopenharmony_ci * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx 94162306a36Sopenharmony_ci * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/ 94262306a36Sopenharmony_ci rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR); 94362306a36Sopenharmony_ci rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV); 94462306a36Sopenharmony_ci 94562306a36Sopenharmony_ci rtl92d_phy_bb_config(hw); 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci rtlphy->rf_mode = RF_OP_BY_SW_3WIRE; 94862306a36Sopenharmony_ci /* set before initialize RF */ 94962306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf); 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci /* config RF */ 95262306a36Sopenharmony_ci rtl92d_phy_rf_config(hw); 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_ci /* After read predefined TXT, we must set BB/MAC/RF 95562306a36Sopenharmony_ci * register as our requirement */ 95662306a36Sopenharmony_ci /* After load BB,RF params,we need do more for 92D. */ 95762306a36Sopenharmony_ci rtl92d_update_bbrf_configuration(hw); 95862306a36Sopenharmony_ci /* set default value after initialize RF, */ 95962306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0); 96062306a36Sopenharmony_ci rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0, 96162306a36Sopenharmony_ci RF_CHNLBW, RFREG_OFFSET_MASK); 96262306a36Sopenharmony_ci rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1, 96362306a36Sopenharmony_ci RF_CHNLBW, RFREG_OFFSET_MASK); 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci /*---- Set CCK and OFDM Block "ON"----*/ 96662306a36Sopenharmony_ci if (rtlhal->current_bandtype == BAND_ON_2_4G) 96762306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1); 96862306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1); 96962306a36Sopenharmony_ci if (rtlhal->interfaceindex == 0) { 97062306a36Sopenharmony_ci /* RFPGA0_ANALOGPARAMETER2: cck clock select, 97162306a36Sopenharmony_ci * set to 20MHz by default */ 97262306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10) | 97362306a36Sopenharmony_ci BIT(11), 3); 97462306a36Sopenharmony_ci } else { 97562306a36Sopenharmony_ci /* Mac1 */ 97662306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(11) | 97762306a36Sopenharmony_ci BIT(10), 3); 97862306a36Sopenharmony_ci } 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_ci _rtl92de_hw_configure(hw); 98162306a36Sopenharmony_ci 98262306a36Sopenharmony_ci /* reset hw sec */ 98362306a36Sopenharmony_ci rtl_cam_reset_all_entry(hw); 98462306a36Sopenharmony_ci rtl92de_enable_hw_security_config(hw); 98562306a36Sopenharmony_ci 98662306a36Sopenharmony_ci /* Read EEPROM TX power index and PHY_REG_PG.txt to capture correct */ 98762306a36Sopenharmony_ci /* TX power index for different rate set. */ 98862306a36Sopenharmony_ci rtl92d_phy_get_hw_reg_originalvalue(hw); 98962306a36Sopenharmony_ci rtl92d_phy_set_txpower_level(hw, rtlphy->current_channel); 99062306a36Sopenharmony_ci 99162306a36Sopenharmony_ci ppsc->rfpwr_state = ERFON; 99262306a36Sopenharmony_ci 99362306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr); 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_ci _rtl92de_enable_aspm_back_door(hw); 99662306a36Sopenharmony_ci /* rtlpriv->intf_ops->enable_aspm(hw); */ 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_ci rtl92d_dm_init(hw); 99962306a36Sopenharmony_ci rtlpci->being_init_adapter = false; 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_ci if (ppsc->rfpwr_state == ERFON) { 100262306a36Sopenharmony_ci rtl92d_phy_lc_calibrate(hw); 100362306a36Sopenharmony_ci /* 5G and 2.4G must wait sometime to let RF LO ready */ 100462306a36Sopenharmony_ci if (rtlhal->macphymode == DUALMAC_DUALPHY) { 100562306a36Sopenharmony_ci u32 tmp_rega; 100662306a36Sopenharmony_ci for (i = 0; i < 10000; i++) { 100762306a36Sopenharmony_ci udelay(MAX_STALL_TIME); 100862306a36Sopenharmony_ci 100962306a36Sopenharmony_ci tmp_rega = rtl_get_rfreg(hw, 101062306a36Sopenharmony_ci (enum radio_path)RF90_PATH_A, 101162306a36Sopenharmony_ci 0x2a, MASKDWORD); 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_ci if (((tmp_rega & BIT(11)) == BIT(11))) 101462306a36Sopenharmony_ci break; 101562306a36Sopenharmony_ci } 101662306a36Sopenharmony_ci /* check that loop was successful. If not, exit now */ 101762306a36Sopenharmony_ci if (i == 10000) { 101862306a36Sopenharmony_ci rtlpci->init_ready = false; 101962306a36Sopenharmony_ci return 1; 102062306a36Sopenharmony_ci } 102162306a36Sopenharmony_ci } 102262306a36Sopenharmony_ci } 102362306a36Sopenharmony_ci rtlpci->init_ready = true; 102462306a36Sopenharmony_ci return err; 102562306a36Sopenharmony_ci} 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_cistatic enum version_8192d _rtl92de_read_chip_version(struct ieee80211_hw *hw) 102862306a36Sopenharmony_ci{ 102962306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 103062306a36Sopenharmony_ci enum version_8192d version = VERSION_NORMAL_CHIP_92D_SINGLEPHY; 103162306a36Sopenharmony_ci u32 value32; 103262306a36Sopenharmony_ci 103362306a36Sopenharmony_ci value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG); 103462306a36Sopenharmony_ci if (!(value32 & 0x000f0000)) { 103562306a36Sopenharmony_ci version = VERSION_TEST_CHIP_92D_SINGLEPHY; 103662306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "TEST CHIP!!!\n"); 103762306a36Sopenharmony_ci } else { 103862306a36Sopenharmony_ci version = VERSION_NORMAL_CHIP_92D_SINGLEPHY; 103962306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Normal CHIP!!!\n"); 104062306a36Sopenharmony_ci } 104162306a36Sopenharmony_ci return version; 104262306a36Sopenharmony_ci} 104362306a36Sopenharmony_ci 104462306a36Sopenharmony_cistatic int _rtl92de_set_media_status(struct ieee80211_hw *hw, 104562306a36Sopenharmony_ci enum nl80211_iftype type) 104662306a36Sopenharmony_ci{ 104762306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 104862306a36Sopenharmony_ci u8 bt_msr = rtl_read_byte(rtlpriv, MSR); 104962306a36Sopenharmony_ci enum led_ctl_mode ledaction = LED_CTL_NO_LINK; 105062306a36Sopenharmony_ci 105162306a36Sopenharmony_ci bt_msr &= 0xfc; 105262306a36Sopenharmony_ci 105362306a36Sopenharmony_ci if (type == NL80211_IFTYPE_UNSPECIFIED || 105462306a36Sopenharmony_ci type == NL80211_IFTYPE_STATION) { 105562306a36Sopenharmony_ci _rtl92de_stop_tx_beacon(hw); 105662306a36Sopenharmony_ci _rtl92de_enable_bcn_sub_func(hw); 105762306a36Sopenharmony_ci } else if (type == NL80211_IFTYPE_ADHOC || 105862306a36Sopenharmony_ci type == NL80211_IFTYPE_AP) { 105962306a36Sopenharmony_ci _rtl92de_resume_tx_beacon(hw); 106062306a36Sopenharmony_ci _rtl92de_disable_bcn_sub_func(hw); 106162306a36Sopenharmony_ci } else { 106262306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING, 106362306a36Sopenharmony_ci "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n", 106462306a36Sopenharmony_ci type); 106562306a36Sopenharmony_ci } 106662306a36Sopenharmony_ci switch (type) { 106762306a36Sopenharmony_ci case NL80211_IFTYPE_UNSPECIFIED: 106862306a36Sopenharmony_ci bt_msr |= MSR_NOLINK; 106962306a36Sopenharmony_ci ledaction = LED_CTL_LINK; 107062306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, 107162306a36Sopenharmony_ci "Set Network type to NO LINK!\n"); 107262306a36Sopenharmony_ci break; 107362306a36Sopenharmony_ci case NL80211_IFTYPE_ADHOC: 107462306a36Sopenharmony_ci bt_msr |= MSR_ADHOC; 107562306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, 107662306a36Sopenharmony_ci "Set Network type to Ad Hoc!\n"); 107762306a36Sopenharmony_ci break; 107862306a36Sopenharmony_ci case NL80211_IFTYPE_STATION: 107962306a36Sopenharmony_ci bt_msr |= MSR_INFRA; 108062306a36Sopenharmony_ci ledaction = LED_CTL_LINK; 108162306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, 108262306a36Sopenharmony_ci "Set Network type to STA!\n"); 108362306a36Sopenharmony_ci break; 108462306a36Sopenharmony_ci case NL80211_IFTYPE_AP: 108562306a36Sopenharmony_ci bt_msr |= MSR_AP; 108662306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, 108762306a36Sopenharmony_ci "Set Network type to AP!\n"); 108862306a36Sopenharmony_ci break; 108962306a36Sopenharmony_ci default: 109062306a36Sopenharmony_ci pr_err("Network type %d not supported!\n", type); 109162306a36Sopenharmony_ci return 1; 109262306a36Sopenharmony_ci } 109362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, MSR, bt_msr); 109462306a36Sopenharmony_ci rtlpriv->cfg->ops->led_control(hw, ledaction); 109562306a36Sopenharmony_ci if ((bt_msr & MSR_MASK) == MSR_AP) 109662306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00); 109762306a36Sopenharmony_ci else 109862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66); 109962306a36Sopenharmony_ci return 0; 110062306a36Sopenharmony_ci} 110162306a36Sopenharmony_ci 110262306a36Sopenharmony_civoid rtl92de_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid) 110362306a36Sopenharmony_ci{ 110462306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 110562306a36Sopenharmony_ci u32 reg_rcr; 110662306a36Sopenharmony_ci 110762306a36Sopenharmony_ci if (rtlpriv->psc.rfpwr_state != ERFON) 110862306a36Sopenharmony_ci return; 110962306a36Sopenharmony_ci 111062306a36Sopenharmony_ci rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(®_rcr)); 111162306a36Sopenharmony_ci 111262306a36Sopenharmony_ci if (check_bssid) { 111362306a36Sopenharmony_ci reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN); 111462306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(®_rcr)); 111562306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4)); 111662306a36Sopenharmony_ci } else if (!check_bssid) { 111762306a36Sopenharmony_ci reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN)); 111862306a36Sopenharmony_ci _rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0); 111962306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(®_rcr)); 112062306a36Sopenharmony_ci } 112162306a36Sopenharmony_ci} 112262306a36Sopenharmony_ci 112362306a36Sopenharmony_ciint rtl92de_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type) 112462306a36Sopenharmony_ci{ 112562306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 112662306a36Sopenharmony_ci 112762306a36Sopenharmony_ci if (_rtl92de_set_media_status(hw, type)) 112862306a36Sopenharmony_ci return -EOPNOTSUPP; 112962306a36Sopenharmony_ci 113062306a36Sopenharmony_ci /* check bssid */ 113162306a36Sopenharmony_ci if (rtlpriv->mac80211.link_state == MAC80211_LINKED) { 113262306a36Sopenharmony_ci if (type != NL80211_IFTYPE_AP) 113362306a36Sopenharmony_ci rtl92de_set_check_bssid(hw, true); 113462306a36Sopenharmony_ci } else { 113562306a36Sopenharmony_ci rtl92de_set_check_bssid(hw, false); 113662306a36Sopenharmony_ci } 113762306a36Sopenharmony_ci return 0; 113862306a36Sopenharmony_ci} 113962306a36Sopenharmony_ci 114062306a36Sopenharmony_ci/* do iqk or reload iqk */ 114162306a36Sopenharmony_ci/* windows just rtl92d_phy_reload_iqk_setting in set channel, 114262306a36Sopenharmony_ci * but it's very strict for time sequence so we add 114362306a36Sopenharmony_ci * rtl92d_phy_reload_iqk_setting here */ 114462306a36Sopenharmony_civoid rtl92d_linked_set_reg(struct ieee80211_hw *hw) 114562306a36Sopenharmony_ci{ 114662306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 114762306a36Sopenharmony_ci struct rtl_phy *rtlphy = &(rtlpriv->phy); 114862306a36Sopenharmony_ci u8 indexforchannel; 114962306a36Sopenharmony_ci u8 channel = rtlphy->current_channel; 115062306a36Sopenharmony_ci 115162306a36Sopenharmony_ci indexforchannel = rtl92d_get_rightchnlplace_for_iqk(channel); 115262306a36Sopenharmony_ci if (!rtlphy->iqk_matrix[indexforchannel].iqk_done) { 115362306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SCAN | COMP_INIT, DBG_DMESG, 115462306a36Sopenharmony_ci "Do IQK for channel:%d\n", channel); 115562306a36Sopenharmony_ci rtl92d_phy_iq_calibrate(hw); 115662306a36Sopenharmony_ci } 115762306a36Sopenharmony_ci} 115862306a36Sopenharmony_ci 115962306a36Sopenharmony_ci/* don't set REG_EDCA_BE_PARAM here because 116062306a36Sopenharmony_ci * mac80211 will send pkt when scan */ 116162306a36Sopenharmony_civoid rtl92de_set_qos(struct ieee80211_hw *hw, int aci) 116262306a36Sopenharmony_ci{ 116362306a36Sopenharmony_ci rtl92d_dm_init_edca_turbo(hw); 116462306a36Sopenharmony_ci} 116562306a36Sopenharmony_ci 116662306a36Sopenharmony_civoid rtl92de_enable_interrupt(struct ieee80211_hw *hw) 116762306a36Sopenharmony_ci{ 116862306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 116962306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF); 117262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF); 117362306a36Sopenharmony_ci rtlpci->irq_enabled = true; 117462306a36Sopenharmony_ci} 117562306a36Sopenharmony_ci 117662306a36Sopenharmony_civoid rtl92de_disable_interrupt(struct ieee80211_hw *hw) 117762306a36Sopenharmony_ci{ 117862306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 117962306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 118062306a36Sopenharmony_ci 118162306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED); 118262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED); 118362306a36Sopenharmony_ci rtlpci->irq_enabled = false; 118462306a36Sopenharmony_ci} 118562306a36Sopenharmony_ci 118662306a36Sopenharmony_cistatic void _rtl92de_poweroff_adapter(struct ieee80211_hw *hw) 118762306a36Sopenharmony_ci{ 118862306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 118962306a36Sopenharmony_ci u8 u1b_tmp; 119062306a36Sopenharmony_ci unsigned long flags; 119162306a36Sopenharmony_ci 119262306a36Sopenharmony_ci rtlpriv->intf_ops->enable_aspm(hw); 119362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00); 119462306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(3), 0); 119562306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(15), 0); 119662306a36Sopenharmony_ci 119762306a36Sopenharmony_ci /* 0x20:value 05-->04 */ 119862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04); 119962306a36Sopenharmony_ci 120062306a36Sopenharmony_ci /* ==== Reset digital sequence ====== */ 120162306a36Sopenharmony_ci rtl92d_firmware_selfreset(hw); 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_ci /* f. SYS_FUNC_EN 0x03[7:0]=0x51 reset MCU, MAC register, DCORE */ 120462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51); 120562306a36Sopenharmony_ci 120662306a36Sopenharmony_ci /* g. MCUFWDL 0x80[1:0]=0 reset MCU ready status */ 120762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00); 120862306a36Sopenharmony_ci 120962306a36Sopenharmony_ci /* ==== Pull GPIO PIN to balance level and LED control ====== */ 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_ci /* h. GPIO_PIN_CTRL 0x44[31:0]=0x000 */ 121262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000); 121362306a36Sopenharmony_ci 121462306a36Sopenharmony_ci /* i. Value = GPIO_PIN_CTRL[7:0] */ 121562306a36Sopenharmony_ci u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL); 121662306a36Sopenharmony_ci 121762306a36Sopenharmony_ci /* j. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); */ 121862306a36Sopenharmony_ci /* write external PIN level */ 121962306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 122062306a36Sopenharmony_ci 0x00FF0000 | (u1b_tmp << 8)); 122162306a36Sopenharmony_ci 122262306a36Sopenharmony_ci /* k. GPIO_MUXCFG 0x42 [15:0] = 0x0780 */ 122362306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790); 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_ci /* l. LEDCFG 0x4C[15:0] = 0x8080 */ 122662306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080); 122762306a36Sopenharmony_ci 122862306a36Sopenharmony_ci /* ==== Disable analog sequence === */ 122962306a36Sopenharmony_ci 123062306a36Sopenharmony_ci /* m. AFE_PLL_CTRL[7:0] = 0x80 disable PLL */ 123162306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80); 123262306a36Sopenharmony_ci 123362306a36Sopenharmony_ci /* n. SPS0_CTRL 0x11[7:0] = 0x22 enter PFM mode */ 123462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23); 123562306a36Sopenharmony_ci 123662306a36Sopenharmony_ci /* o. AFE_XTAL_CTRL 0x24[7:0] = 0x0E disable XTAL, if No BT COEX */ 123762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e); 123862306a36Sopenharmony_ci 123962306a36Sopenharmony_ci /* p. RSV_CTRL 0x1C[7:0] = 0x0E lock ISO/CLK/Power control register */ 124062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e); 124162306a36Sopenharmony_ci 124262306a36Sopenharmony_ci /* ==== interface into suspend === */ 124362306a36Sopenharmony_ci 124462306a36Sopenharmony_ci /* q. APS_FSMCO[15:8] = 0x58 PCIe suspend mode */ 124562306a36Sopenharmony_ci /* According to power document V11, we need to set this */ 124662306a36Sopenharmony_ci /* value as 0x18. Otherwise, we may not L0s sometimes. */ 124762306a36Sopenharmony_ci /* This indluences power consumption. Bases on SD1's test, */ 124862306a36Sopenharmony_ci /* set as 0x00 do not affect power current. And if it */ 124962306a36Sopenharmony_ci /* is set as 0x18, they had ever met auto load fail problem. */ 125062306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10); 125162306a36Sopenharmony_ci 125262306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, 125362306a36Sopenharmony_ci "In PowerOff,reg0x%x=%X\n", 125462306a36Sopenharmony_ci REG_SPS0_CTRL, rtl_read_byte(rtlpriv, REG_SPS0_CTRL)); 125562306a36Sopenharmony_ci /* r. Note: for PCIe interface, PON will not turn */ 125662306a36Sopenharmony_ci /* off m-bias and BandGap in PCIe suspend mode. */ 125762306a36Sopenharmony_ci 125862306a36Sopenharmony_ci /* 0x17[7] 1b': power off in process 0b' : power off over */ 125962306a36Sopenharmony_ci if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) { 126062306a36Sopenharmony_ci spin_lock_irqsave(&globalmutex_power, flags); 126162306a36Sopenharmony_ci u1b_tmp = rtl_read_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS); 126262306a36Sopenharmony_ci u1b_tmp &= (~BIT(7)); 126362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS, u1b_tmp); 126462306a36Sopenharmony_ci spin_unlock_irqrestore(&globalmutex_power, flags); 126562306a36Sopenharmony_ci } 126662306a36Sopenharmony_ci 126762306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "<=======\n"); 126862306a36Sopenharmony_ci} 126962306a36Sopenharmony_ci 127062306a36Sopenharmony_civoid rtl92de_card_disable(struct ieee80211_hw *hw) 127162306a36Sopenharmony_ci{ 127262306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 127362306a36Sopenharmony_ci struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw)); 127462306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 127562306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 127662306a36Sopenharmony_ci enum nl80211_iftype opmode; 127762306a36Sopenharmony_ci 127862306a36Sopenharmony_ci mac->link_state = MAC80211_NOLINK; 127962306a36Sopenharmony_ci opmode = NL80211_IFTYPE_UNSPECIFIED; 128062306a36Sopenharmony_ci _rtl92de_set_media_status(hw, opmode); 128162306a36Sopenharmony_ci 128262306a36Sopenharmony_ci if (rtlpci->driver_is_goingto_unload || 128362306a36Sopenharmony_ci ppsc->rfoff_reason > RF_CHANGE_BY_PS) 128462306a36Sopenharmony_ci rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF); 128562306a36Sopenharmony_ci RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC); 128662306a36Sopenharmony_ci /* Power sequence for each MAC. */ 128762306a36Sopenharmony_ci /* a. stop tx DMA */ 128862306a36Sopenharmony_ci /* b. close RF */ 128962306a36Sopenharmony_ci /* c. clear rx buf */ 129062306a36Sopenharmony_ci /* d. stop rx DMA */ 129162306a36Sopenharmony_ci /* e. reset MAC */ 129262306a36Sopenharmony_ci 129362306a36Sopenharmony_ci /* a. stop tx DMA */ 129462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE); 129562306a36Sopenharmony_ci udelay(50); 129662306a36Sopenharmony_ci 129762306a36Sopenharmony_ci /* b. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue */ 129862306a36Sopenharmony_ci 129962306a36Sopenharmony_ci /* c. ========RF OFF sequence========== */ 130062306a36Sopenharmony_ci /* 0x88c[23:20] = 0xf. */ 130162306a36Sopenharmony_ci rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf); 130262306a36Sopenharmony_ci rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00); 130362306a36Sopenharmony_ci 130462306a36Sopenharmony_ci /* APSD_CTRL 0x600[7:0] = 0x40 */ 130562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40); 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_ci /* Close antenna 0,0xc04,0xd04 */ 130862306a36Sopenharmony_ci rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0); 130962306a36Sopenharmony_ci rtl_set_bbreg(hw, ROFDM1_TRXPATHENABLE, BDWORD, 0); 131062306a36Sopenharmony_ci 131162306a36Sopenharmony_ci /* SYS_FUNC_EN 0x02[7:0] = 0xE2 reset BB state machine */ 131262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2); 131362306a36Sopenharmony_ci 131462306a36Sopenharmony_ci /* Mac0 can not do Global reset. Mac1 can do. */ 131562306a36Sopenharmony_ci /* SYS_FUNC_EN 0x02[7:0] = 0xE0 reset BB state machine */ 131662306a36Sopenharmony_ci if (rtlpriv->rtlhal.interfaceindex == 1) 131762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0); 131862306a36Sopenharmony_ci udelay(50); 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_ci /* d. stop tx/rx dma before disable REG_CR (0x100) to fix */ 132162306a36Sopenharmony_ci /* dma hang issue when disable/enable device. */ 132262306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xff); 132362306a36Sopenharmony_ci udelay(50); 132462306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_CR, 0x0); 132562306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "==> Do power off.......\n"); 132662306a36Sopenharmony_ci if (rtl92d_phy_check_poweroff(hw)) 132762306a36Sopenharmony_ci _rtl92de_poweroff_adapter(hw); 132862306a36Sopenharmony_ci return; 132962306a36Sopenharmony_ci} 133062306a36Sopenharmony_ci 133162306a36Sopenharmony_civoid rtl92de_interrupt_recognized(struct ieee80211_hw *hw, 133262306a36Sopenharmony_ci struct rtl_int *intvec) 133362306a36Sopenharmony_ci{ 133462306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 133562306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 133662306a36Sopenharmony_ci 133762306a36Sopenharmony_ci intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0]; 133862306a36Sopenharmony_ci rtl_write_dword(rtlpriv, ISR, intvec->inta); 133962306a36Sopenharmony_ci} 134062306a36Sopenharmony_ci 134162306a36Sopenharmony_civoid rtl92de_set_beacon_related_registers(struct ieee80211_hw *hw) 134262306a36Sopenharmony_ci{ 134362306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 134462306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 134562306a36Sopenharmony_ci u16 bcn_interval, atim_window; 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_ci bcn_interval = mac->beacon_interval; 134862306a36Sopenharmony_ci atim_window = 2; 134962306a36Sopenharmony_ci rtl92de_disable_interrupt(hw); 135062306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_ATIMWND, atim_window); 135162306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval); 135262306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f); 135362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x20); 135462306a36Sopenharmony_ci if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G) 135562306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x30); 135662306a36Sopenharmony_ci else 135762306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x20); 135862306a36Sopenharmony_ci rtl_write_byte(rtlpriv, 0x606, 0x30); 135962306a36Sopenharmony_ci} 136062306a36Sopenharmony_ci 136162306a36Sopenharmony_civoid rtl92de_set_beacon_interval(struct ieee80211_hw *hw) 136262306a36Sopenharmony_ci{ 136362306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 136462306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 136562306a36Sopenharmony_ci u16 bcn_interval = mac->beacon_interval; 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG, 136862306a36Sopenharmony_ci "beacon_interval:%d\n", bcn_interval); 136962306a36Sopenharmony_ci rtl92de_disable_interrupt(hw); 137062306a36Sopenharmony_ci rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval); 137162306a36Sopenharmony_ci rtl92de_enable_interrupt(hw); 137262306a36Sopenharmony_ci} 137362306a36Sopenharmony_ci 137462306a36Sopenharmony_civoid rtl92de_update_interrupt_mask(struct ieee80211_hw *hw, 137562306a36Sopenharmony_ci u32 add_msr, u32 rm_msr) 137662306a36Sopenharmony_ci{ 137762306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 137862306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 137962306a36Sopenharmony_ci 138062306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n", 138162306a36Sopenharmony_ci add_msr, rm_msr); 138262306a36Sopenharmony_ci if (add_msr) 138362306a36Sopenharmony_ci rtlpci->irq_mask[0] |= add_msr; 138462306a36Sopenharmony_ci if (rm_msr) 138562306a36Sopenharmony_ci rtlpci->irq_mask[0] &= (~rm_msr); 138662306a36Sopenharmony_ci rtl92de_disable_interrupt(hw); 138762306a36Sopenharmony_ci rtl92de_enable_interrupt(hw); 138862306a36Sopenharmony_ci} 138962306a36Sopenharmony_ci 139062306a36Sopenharmony_cistatic void _rtl92de_readpowervalue_fromprom(struct txpower_info *pwrinfo, 139162306a36Sopenharmony_ci u8 *rom_content, bool autoloadfail) 139262306a36Sopenharmony_ci{ 139362306a36Sopenharmony_ci u32 rfpath, eeaddr, group, offset1, offset2; 139462306a36Sopenharmony_ci u8 i; 139562306a36Sopenharmony_ci 139662306a36Sopenharmony_ci memset(pwrinfo, 0, sizeof(struct txpower_info)); 139762306a36Sopenharmony_ci if (autoloadfail) { 139862306a36Sopenharmony_ci for (group = 0; group < CHANNEL_GROUP_MAX; group++) { 139962306a36Sopenharmony_ci for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) { 140062306a36Sopenharmony_ci if (group < CHANNEL_GROUP_MAX_2G) { 140162306a36Sopenharmony_ci pwrinfo->cck_index[rfpath][group] = 140262306a36Sopenharmony_ci EEPROM_DEFAULT_TXPOWERLEVEL_2G; 140362306a36Sopenharmony_ci pwrinfo->ht40_1sindex[rfpath][group] = 140462306a36Sopenharmony_ci EEPROM_DEFAULT_TXPOWERLEVEL_2G; 140562306a36Sopenharmony_ci } else { 140662306a36Sopenharmony_ci pwrinfo->ht40_1sindex[rfpath][group] = 140762306a36Sopenharmony_ci EEPROM_DEFAULT_TXPOWERLEVEL_5G; 140862306a36Sopenharmony_ci } 140962306a36Sopenharmony_ci pwrinfo->ht40_2sindexdiff[rfpath][group] = 141062306a36Sopenharmony_ci EEPROM_DEFAULT_HT40_2SDIFF; 141162306a36Sopenharmony_ci pwrinfo->ht20indexdiff[rfpath][group] = 141262306a36Sopenharmony_ci EEPROM_DEFAULT_HT20_DIFF; 141362306a36Sopenharmony_ci pwrinfo->ofdmindexdiff[rfpath][group] = 141462306a36Sopenharmony_ci EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF; 141562306a36Sopenharmony_ci pwrinfo->ht40maxoffset[rfpath][group] = 141662306a36Sopenharmony_ci EEPROM_DEFAULT_HT40_PWRMAXOFFSET; 141762306a36Sopenharmony_ci pwrinfo->ht20maxoffset[rfpath][group] = 141862306a36Sopenharmony_ci EEPROM_DEFAULT_HT20_PWRMAXOFFSET; 141962306a36Sopenharmony_ci } 142062306a36Sopenharmony_ci } 142162306a36Sopenharmony_ci for (i = 0; i < 3; i++) { 142262306a36Sopenharmony_ci pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI; 142362306a36Sopenharmony_ci pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI; 142462306a36Sopenharmony_ci } 142562306a36Sopenharmony_ci return; 142662306a36Sopenharmony_ci } 142762306a36Sopenharmony_ci 142862306a36Sopenharmony_ci /* Maybe autoload OK,buf the tx power index value is not filled. 142962306a36Sopenharmony_ci * If we find it, we set it to default value. */ 143062306a36Sopenharmony_ci for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) { 143162306a36Sopenharmony_ci for (group = 0; group < CHANNEL_GROUP_MAX_2G; group++) { 143262306a36Sopenharmony_ci eeaddr = EEPROM_CCK_TX_PWR_INX_2G + (rfpath * 3) 143362306a36Sopenharmony_ci + group; 143462306a36Sopenharmony_ci pwrinfo->cck_index[rfpath][group] = 143562306a36Sopenharmony_ci (rom_content[eeaddr] == 0xFF) ? 143662306a36Sopenharmony_ci (eeaddr > 0x7B ? 143762306a36Sopenharmony_ci EEPROM_DEFAULT_TXPOWERLEVEL_5G : 143862306a36Sopenharmony_ci EEPROM_DEFAULT_TXPOWERLEVEL_2G) : 143962306a36Sopenharmony_ci rom_content[eeaddr]; 144062306a36Sopenharmony_ci } 144162306a36Sopenharmony_ci } 144262306a36Sopenharmony_ci for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) { 144362306a36Sopenharmony_ci for (group = 0; group < CHANNEL_GROUP_MAX; group++) { 144462306a36Sopenharmony_ci offset1 = group / 3; 144562306a36Sopenharmony_ci offset2 = group % 3; 144662306a36Sopenharmony_ci eeaddr = EEPROM_HT40_1S_TX_PWR_INX_2G + (rfpath * 3) + 144762306a36Sopenharmony_ci offset2 + offset1 * 21; 144862306a36Sopenharmony_ci pwrinfo->ht40_1sindex[rfpath][group] = 144962306a36Sopenharmony_ci (rom_content[eeaddr] == 0xFF) ? (eeaddr > 0x7B ? 145062306a36Sopenharmony_ci EEPROM_DEFAULT_TXPOWERLEVEL_5G : 145162306a36Sopenharmony_ci EEPROM_DEFAULT_TXPOWERLEVEL_2G) : 145262306a36Sopenharmony_ci rom_content[eeaddr]; 145362306a36Sopenharmony_ci } 145462306a36Sopenharmony_ci } 145562306a36Sopenharmony_ci /* These just for 92D efuse offset. */ 145662306a36Sopenharmony_ci for (group = 0; group < CHANNEL_GROUP_MAX; group++) { 145762306a36Sopenharmony_ci for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) { 145862306a36Sopenharmony_ci int base1 = EEPROM_HT40_2S_TX_PWR_INX_DIFF_2G; 145962306a36Sopenharmony_ci 146062306a36Sopenharmony_ci offset1 = group / 3; 146162306a36Sopenharmony_ci offset2 = group % 3; 146262306a36Sopenharmony_ci 146362306a36Sopenharmony_ci if (rom_content[base1 + offset2 + offset1 * 21] != 0xFF) 146462306a36Sopenharmony_ci pwrinfo->ht40_2sindexdiff[rfpath][group] = 146562306a36Sopenharmony_ci (rom_content[base1 + 146662306a36Sopenharmony_ci offset2 + offset1 * 21] >> (rfpath * 4)) 146762306a36Sopenharmony_ci & 0xF; 146862306a36Sopenharmony_ci else 146962306a36Sopenharmony_ci pwrinfo->ht40_2sindexdiff[rfpath][group] = 147062306a36Sopenharmony_ci EEPROM_DEFAULT_HT40_2SDIFF; 147162306a36Sopenharmony_ci if (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G + offset2 147262306a36Sopenharmony_ci + offset1 * 21] != 0xFF) 147362306a36Sopenharmony_ci pwrinfo->ht20indexdiff[rfpath][group] = 147462306a36Sopenharmony_ci (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G 147562306a36Sopenharmony_ci + offset2 + offset1 * 21] >> (rfpath * 4)) 147662306a36Sopenharmony_ci & 0xF; 147762306a36Sopenharmony_ci else 147862306a36Sopenharmony_ci pwrinfo->ht20indexdiff[rfpath][group] = 147962306a36Sopenharmony_ci EEPROM_DEFAULT_HT20_DIFF; 148062306a36Sopenharmony_ci if (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G + offset2 148162306a36Sopenharmony_ci + offset1 * 21] != 0xFF) 148262306a36Sopenharmony_ci pwrinfo->ofdmindexdiff[rfpath][group] = 148362306a36Sopenharmony_ci (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G 148462306a36Sopenharmony_ci + offset2 + offset1 * 21] >> (rfpath * 4)) 148562306a36Sopenharmony_ci & 0xF; 148662306a36Sopenharmony_ci else 148762306a36Sopenharmony_ci pwrinfo->ofdmindexdiff[rfpath][group] = 148862306a36Sopenharmony_ci EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF; 148962306a36Sopenharmony_ci if (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G + offset2 149062306a36Sopenharmony_ci + offset1 * 21] != 0xFF) 149162306a36Sopenharmony_ci pwrinfo->ht40maxoffset[rfpath][group] = 149262306a36Sopenharmony_ci (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G 149362306a36Sopenharmony_ci + offset2 + offset1 * 21] >> (rfpath * 4)) 149462306a36Sopenharmony_ci & 0xF; 149562306a36Sopenharmony_ci else 149662306a36Sopenharmony_ci pwrinfo->ht40maxoffset[rfpath][group] = 149762306a36Sopenharmony_ci EEPROM_DEFAULT_HT40_PWRMAXOFFSET; 149862306a36Sopenharmony_ci if (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G + offset2 149962306a36Sopenharmony_ci + offset1 * 21] != 0xFF) 150062306a36Sopenharmony_ci pwrinfo->ht20maxoffset[rfpath][group] = 150162306a36Sopenharmony_ci (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G + 150262306a36Sopenharmony_ci offset2 + offset1 * 21] >> (rfpath * 4)) & 150362306a36Sopenharmony_ci 0xF; 150462306a36Sopenharmony_ci else 150562306a36Sopenharmony_ci pwrinfo->ht20maxoffset[rfpath][group] = 150662306a36Sopenharmony_ci EEPROM_DEFAULT_HT20_PWRMAXOFFSET; 150762306a36Sopenharmony_ci } 150862306a36Sopenharmony_ci } 150962306a36Sopenharmony_ci if (rom_content[EEPROM_TSSI_A_5G] != 0xFF) { 151062306a36Sopenharmony_ci /* 5GL */ 151162306a36Sopenharmony_ci pwrinfo->tssi_a[0] = rom_content[EEPROM_TSSI_A_5G] & 0x3F; 151262306a36Sopenharmony_ci pwrinfo->tssi_b[0] = rom_content[EEPROM_TSSI_B_5G] & 0x3F; 151362306a36Sopenharmony_ci /* 5GM */ 151462306a36Sopenharmony_ci pwrinfo->tssi_a[1] = rom_content[EEPROM_TSSI_AB_5G] & 0x3F; 151562306a36Sopenharmony_ci pwrinfo->tssi_b[1] = 151662306a36Sopenharmony_ci (rom_content[EEPROM_TSSI_AB_5G] & 0xC0) >> 6 | 151762306a36Sopenharmony_ci (rom_content[EEPROM_TSSI_AB_5G + 1] & 0x0F) << 2; 151862306a36Sopenharmony_ci /* 5GH */ 151962306a36Sopenharmony_ci pwrinfo->tssi_a[2] = (rom_content[EEPROM_TSSI_AB_5G + 1] & 152062306a36Sopenharmony_ci 0xF0) >> 4 | 152162306a36Sopenharmony_ci (rom_content[EEPROM_TSSI_AB_5G + 2] & 0x03) << 4; 152262306a36Sopenharmony_ci pwrinfo->tssi_b[2] = (rom_content[EEPROM_TSSI_AB_5G + 2] & 152362306a36Sopenharmony_ci 0xFC) >> 2; 152462306a36Sopenharmony_ci } else { 152562306a36Sopenharmony_ci for (i = 0; i < 3; i++) { 152662306a36Sopenharmony_ci pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI; 152762306a36Sopenharmony_ci pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI; 152862306a36Sopenharmony_ci } 152962306a36Sopenharmony_ci } 153062306a36Sopenharmony_ci} 153162306a36Sopenharmony_ci 153262306a36Sopenharmony_cistatic void _rtl92de_read_txpower_info(struct ieee80211_hw *hw, 153362306a36Sopenharmony_ci bool autoload_fail, u8 *hwinfo) 153462306a36Sopenharmony_ci{ 153562306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 153662306a36Sopenharmony_ci struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); 153762306a36Sopenharmony_ci struct txpower_info pwrinfo; 153862306a36Sopenharmony_ci u8 tempval[2], i, pwr, diff; 153962306a36Sopenharmony_ci u32 ch, rfpath, group; 154062306a36Sopenharmony_ci 154162306a36Sopenharmony_ci _rtl92de_readpowervalue_fromprom(&pwrinfo, hwinfo, autoload_fail); 154262306a36Sopenharmony_ci if (!autoload_fail) { 154362306a36Sopenharmony_ci /* bit0~2 */ 154462306a36Sopenharmony_ci rtlefuse->eeprom_regulatory = (hwinfo[EEPROM_RF_OPT1] & 0x7); 154562306a36Sopenharmony_ci rtlefuse->eeprom_thermalmeter = 154662306a36Sopenharmony_ci hwinfo[EEPROM_THERMAL_METER] & 0x1f; 154762306a36Sopenharmony_ci rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_K]; 154862306a36Sopenharmony_ci tempval[0] = hwinfo[EEPROM_IQK_DELTA] & 0x03; 154962306a36Sopenharmony_ci tempval[1] = (hwinfo[EEPROM_LCK_DELTA] & 0x0C) >> 2; 155062306a36Sopenharmony_ci rtlefuse->txpwr_fromeprom = true; 155162306a36Sopenharmony_ci if (IS_92D_D_CUT(rtlpriv->rtlhal.version) || 155262306a36Sopenharmony_ci IS_92D_E_CUT(rtlpriv->rtlhal.version)) { 155362306a36Sopenharmony_ci rtlefuse->internal_pa_5g[0] = 155462306a36Sopenharmony_ci !((hwinfo[EEPROM_TSSI_A_5G] & BIT(6)) >> 6); 155562306a36Sopenharmony_ci rtlefuse->internal_pa_5g[1] = 155662306a36Sopenharmony_ci !((hwinfo[EEPROM_TSSI_B_5G] & BIT(6)) >> 6); 155762306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, 155862306a36Sopenharmony_ci "Is D cut,Internal PA0 %d Internal PA1 %d\n", 155962306a36Sopenharmony_ci rtlefuse->internal_pa_5g[0], 156062306a36Sopenharmony_ci rtlefuse->internal_pa_5g[1]); 156162306a36Sopenharmony_ci } 156262306a36Sopenharmony_ci rtlefuse->eeprom_c9 = hwinfo[EEPROM_RF_OPT6]; 156362306a36Sopenharmony_ci rtlefuse->eeprom_cc = hwinfo[EEPROM_RF_OPT7]; 156462306a36Sopenharmony_ci } else { 156562306a36Sopenharmony_ci rtlefuse->eeprom_regulatory = 0; 156662306a36Sopenharmony_ci rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER; 156762306a36Sopenharmony_ci rtlefuse->crystalcap = EEPROM_DEFAULT_CRYSTALCAP; 156862306a36Sopenharmony_ci tempval[0] = tempval[1] = 3; 156962306a36Sopenharmony_ci } 157062306a36Sopenharmony_ci 157162306a36Sopenharmony_ci /* Use default value to fill parameters if 157262306a36Sopenharmony_ci * efuse is not filled on some place. */ 157362306a36Sopenharmony_ci 157462306a36Sopenharmony_ci /* ThermalMeter from EEPROM */ 157562306a36Sopenharmony_ci if (rtlefuse->eeprom_thermalmeter < 0x06 || 157662306a36Sopenharmony_ci rtlefuse->eeprom_thermalmeter > 0x1c) 157762306a36Sopenharmony_ci rtlefuse->eeprom_thermalmeter = 0x12; 157862306a36Sopenharmony_ci rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter; 157962306a36Sopenharmony_ci 158062306a36Sopenharmony_ci /* check XTAL_K */ 158162306a36Sopenharmony_ci if (rtlefuse->crystalcap == 0xFF) 158262306a36Sopenharmony_ci rtlefuse->crystalcap = 0; 158362306a36Sopenharmony_ci if (rtlefuse->eeprom_regulatory > 3) 158462306a36Sopenharmony_ci rtlefuse->eeprom_regulatory = 0; 158562306a36Sopenharmony_ci 158662306a36Sopenharmony_ci for (i = 0; i < 2; i++) { 158762306a36Sopenharmony_ci switch (tempval[i]) { 158862306a36Sopenharmony_ci case 0: 158962306a36Sopenharmony_ci tempval[i] = 5; 159062306a36Sopenharmony_ci break; 159162306a36Sopenharmony_ci case 1: 159262306a36Sopenharmony_ci tempval[i] = 4; 159362306a36Sopenharmony_ci break; 159462306a36Sopenharmony_ci case 2: 159562306a36Sopenharmony_ci tempval[i] = 3; 159662306a36Sopenharmony_ci break; 159762306a36Sopenharmony_ci case 3: 159862306a36Sopenharmony_ci default: 159962306a36Sopenharmony_ci tempval[i] = 0; 160062306a36Sopenharmony_ci break; 160162306a36Sopenharmony_ci } 160262306a36Sopenharmony_ci } 160362306a36Sopenharmony_ci 160462306a36Sopenharmony_ci rtlefuse->delta_iqk = tempval[0]; 160562306a36Sopenharmony_ci if (tempval[1] > 0) 160662306a36Sopenharmony_ci rtlefuse->delta_lck = tempval[1] - 1; 160762306a36Sopenharmony_ci if (rtlefuse->eeprom_c9 == 0xFF) 160862306a36Sopenharmony_ci rtlefuse->eeprom_c9 = 0x00; 160962306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, 161062306a36Sopenharmony_ci "EEPROMRegulatory = 0x%x\n", rtlefuse->eeprom_regulatory); 161162306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, 161262306a36Sopenharmony_ci "ThermalMeter = 0x%x\n", rtlefuse->eeprom_thermalmeter); 161362306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, 161462306a36Sopenharmony_ci "CrystalCap = 0x%x\n", rtlefuse->crystalcap); 161562306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, 161662306a36Sopenharmony_ci "Delta_IQK = 0x%x Delta_LCK = 0x%x\n", 161762306a36Sopenharmony_ci rtlefuse->delta_iqk, rtlefuse->delta_lck); 161862306a36Sopenharmony_ci 161962306a36Sopenharmony_ci for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) { 162062306a36Sopenharmony_ci for (ch = 0; ch < CHANNEL_MAX_NUMBER; ch++) { 162162306a36Sopenharmony_ci group = rtl92d_get_chnlgroup_fromarray((u8) ch); 162262306a36Sopenharmony_ci if (ch < CHANNEL_MAX_NUMBER_2G) 162362306a36Sopenharmony_ci rtlefuse->txpwrlevel_cck[rfpath][ch] = 162462306a36Sopenharmony_ci pwrinfo.cck_index[rfpath][group]; 162562306a36Sopenharmony_ci rtlefuse->txpwrlevel_ht40_1s[rfpath][ch] = 162662306a36Sopenharmony_ci pwrinfo.ht40_1sindex[rfpath][group]; 162762306a36Sopenharmony_ci rtlefuse->txpwr_ht20diff[rfpath][ch] = 162862306a36Sopenharmony_ci pwrinfo.ht20indexdiff[rfpath][group]; 162962306a36Sopenharmony_ci rtlefuse->txpwr_legacyhtdiff[rfpath][ch] = 163062306a36Sopenharmony_ci pwrinfo.ofdmindexdiff[rfpath][group]; 163162306a36Sopenharmony_ci rtlefuse->pwrgroup_ht20[rfpath][ch] = 163262306a36Sopenharmony_ci pwrinfo.ht20maxoffset[rfpath][group]; 163362306a36Sopenharmony_ci rtlefuse->pwrgroup_ht40[rfpath][ch] = 163462306a36Sopenharmony_ci pwrinfo.ht40maxoffset[rfpath][group]; 163562306a36Sopenharmony_ci pwr = pwrinfo.ht40_1sindex[rfpath][group]; 163662306a36Sopenharmony_ci diff = pwrinfo.ht40_2sindexdiff[rfpath][group]; 163762306a36Sopenharmony_ci rtlefuse->txpwrlevel_ht40_2s[rfpath][ch] = 163862306a36Sopenharmony_ci (pwr > diff) ? (pwr - diff) : 0; 163962306a36Sopenharmony_ci } 164062306a36Sopenharmony_ci } 164162306a36Sopenharmony_ci} 164262306a36Sopenharmony_ci 164362306a36Sopenharmony_cistatic void _rtl92de_read_macphymode_from_prom(struct ieee80211_hw *hw, 164462306a36Sopenharmony_ci u8 *content) 164562306a36Sopenharmony_ci{ 164662306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 164762306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 164862306a36Sopenharmony_ci u8 macphy_crvalue = content[EEPROM_MAC_FUNCTION]; 164962306a36Sopenharmony_ci 165062306a36Sopenharmony_ci if (macphy_crvalue & BIT(3)) { 165162306a36Sopenharmony_ci rtlhal->macphymode = SINGLEMAC_SINGLEPHY; 165262306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, 165362306a36Sopenharmony_ci "MacPhyMode SINGLEMAC_SINGLEPHY\n"); 165462306a36Sopenharmony_ci } else { 165562306a36Sopenharmony_ci rtlhal->macphymode = DUALMAC_DUALPHY; 165662306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, 165762306a36Sopenharmony_ci "MacPhyMode DUALMAC_DUALPHY\n"); 165862306a36Sopenharmony_ci } 165962306a36Sopenharmony_ci} 166062306a36Sopenharmony_ci 166162306a36Sopenharmony_cistatic void _rtl92de_read_macphymode_and_bandtype(struct ieee80211_hw *hw, 166262306a36Sopenharmony_ci u8 *content) 166362306a36Sopenharmony_ci{ 166462306a36Sopenharmony_ci _rtl92de_read_macphymode_from_prom(hw, content); 166562306a36Sopenharmony_ci rtl92d_phy_config_macphymode(hw); 166662306a36Sopenharmony_ci rtl92d_phy_config_macphymode_info(hw); 166762306a36Sopenharmony_ci} 166862306a36Sopenharmony_ci 166962306a36Sopenharmony_cistatic void _rtl92de_efuse_update_chip_version(struct ieee80211_hw *hw) 167062306a36Sopenharmony_ci{ 167162306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 167262306a36Sopenharmony_ci enum version_8192d chipver = rtlpriv->rtlhal.version; 167362306a36Sopenharmony_ci u8 cutvalue[2]; 167462306a36Sopenharmony_ci u16 chipvalue; 167562306a36Sopenharmony_ci 167662306a36Sopenharmony_ci rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_H, 167762306a36Sopenharmony_ci &cutvalue[1]); 167862306a36Sopenharmony_ci rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_L, 167962306a36Sopenharmony_ci &cutvalue[0]); 168062306a36Sopenharmony_ci chipvalue = (cutvalue[1] << 8) | cutvalue[0]; 168162306a36Sopenharmony_ci switch (chipvalue) { 168262306a36Sopenharmony_ci case 0xAA55: 168362306a36Sopenharmony_ci chipver |= CHIP_92D_C_CUT; 168462306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "C-CUT!!!\n"); 168562306a36Sopenharmony_ci break; 168662306a36Sopenharmony_ci case 0x9966: 168762306a36Sopenharmony_ci chipver |= CHIP_92D_D_CUT; 168862306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "D-CUT!!!\n"); 168962306a36Sopenharmony_ci break; 169062306a36Sopenharmony_ci case 0xCC33: 169162306a36Sopenharmony_ci chipver |= CHIP_92D_E_CUT; 169262306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "E-CUT!!!\n"); 169362306a36Sopenharmony_ci break; 169462306a36Sopenharmony_ci default: 169562306a36Sopenharmony_ci chipver |= CHIP_92D_D_CUT; 169662306a36Sopenharmony_ci pr_err("Unknown CUT!\n"); 169762306a36Sopenharmony_ci break; 169862306a36Sopenharmony_ci } 169962306a36Sopenharmony_ci rtlpriv->rtlhal.version = chipver; 170062306a36Sopenharmony_ci} 170162306a36Sopenharmony_ci 170262306a36Sopenharmony_cistatic void _rtl92de_read_adapter_info(struct ieee80211_hw *hw) 170362306a36Sopenharmony_ci{ 170462306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 170562306a36Sopenharmony_ci struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); 170662306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 170762306a36Sopenharmony_ci int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID, 170862306a36Sopenharmony_ci EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR_MAC0_92D, 170962306a36Sopenharmony_ci EEPROM_CHANNEL_PLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID, 171062306a36Sopenharmony_ci COUNTRY_CODE_WORLD_WIDE_13}; 171162306a36Sopenharmony_ci int i; 171262306a36Sopenharmony_ci u16 usvalue; 171362306a36Sopenharmony_ci u8 *hwinfo; 171462306a36Sopenharmony_ci 171562306a36Sopenharmony_ci hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL); 171662306a36Sopenharmony_ci if (!hwinfo) 171762306a36Sopenharmony_ci return; 171862306a36Sopenharmony_ci 171962306a36Sopenharmony_ci if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params)) 172062306a36Sopenharmony_ci goto exit; 172162306a36Sopenharmony_ci 172262306a36Sopenharmony_ci _rtl92de_efuse_update_chip_version(hw); 172362306a36Sopenharmony_ci _rtl92de_read_macphymode_and_bandtype(hw, hwinfo); 172462306a36Sopenharmony_ci 172562306a36Sopenharmony_ci /* Read Permanent MAC address for 2nd interface */ 172662306a36Sopenharmony_ci if (rtlhal->interfaceindex != 0) { 172762306a36Sopenharmony_ci for (i = 0; i < 6; i += 2) { 172862306a36Sopenharmony_ci usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR_MAC1_92D + i]; 172962306a36Sopenharmony_ci *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue; 173062306a36Sopenharmony_ci } 173162306a36Sopenharmony_ci } 173262306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, 173362306a36Sopenharmony_ci rtlefuse->dev_addr); 173462306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr); 173562306a36Sopenharmony_ci _rtl92de_read_txpower_info(hw, rtlefuse->autoload_failflag, hwinfo); 173662306a36Sopenharmony_ci 173762306a36Sopenharmony_ci /* Read Channel Plan */ 173862306a36Sopenharmony_ci switch (rtlhal->bandset) { 173962306a36Sopenharmony_ci case BAND_ON_2_4G: 174062306a36Sopenharmony_ci rtlefuse->channel_plan = COUNTRY_CODE_TELEC; 174162306a36Sopenharmony_ci break; 174262306a36Sopenharmony_ci case BAND_ON_5G: 174362306a36Sopenharmony_ci rtlefuse->channel_plan = COUNTRY_CODE_FCC; 174462306a36Sopenharmony_ci break; 174562306a36Sopenharmony_ci case BAND_ON_BOTH: 174662306a36Sopenharmony_ci rtlefuse->channel_plan = COUNTRY_CODE_FCC; 174762306a36Sopenharmony_ci break; 174862306a36Sopenharmony_ci default: 174962306a36Sopenharmony_ci rtlefuse->channel_plan = COUNTRY_CODE_FCC; 175062306a36Sopenharmony_ci break; 175162306a36Sopenharmony_ci } 175262306a36Sopenharmony_ci rtlefuse->txpwr_fromeprom = true; 175362306a36Sopenharmony_ciexit: 175462306a36Sopenharmony_ci kfree(hwinfo); 175562306a36Sopenharmony_ci} 175662306a36Sopenharmony_ci 175762306a36Sopenharmony_civoid rtl92de_read_eeprom_info(struct ieee80211_hw *hw) 175862306a36Sopenharmony_ci{ 175962306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 176062306a36Sopenharmony_ci struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); 176162306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 176262306a36Sopenharmony_ci u8 tmp_u1b; 176362306a36Sopenharmony_ci 176462306a36Sopenharmony_ci rtlhal->version = _rtl92de_read_chip_version(hw); 176562306a36Sopenharmony_ci tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR); 176662306a36Sopenharmony_ci rtlefuse->autoload_status = tmp_u1b; 176762306a36Sopenharmony_ci if (tmp_u1b & BIT(4)) { 176862306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n"); 176962306a36Sopenharmony_ci rtlefuse->epromtype = EEPROM_93C46; 177062306a36Sopenharmony_ci } else { 177162306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n"); 177262306a36Sopenharmony_ci rtlefuse->epromtype = EEPROM_BOOT_EFUSE; 177362306a36Sopenharmony_ci } 177462306a36Sopenharmony_ci if (tmp_u1b & BIT(5)) { 177562306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n"); 177662306a36Sopenharmony_ci 177762306a36Sopenharmony_ci rtlefuse->autoload_failflag = false; 177862306a36Sopenharmony_ci _rtl92de_read_adapter_info(hw); 177962306a36Sopenharmony_ci } else { 178062306a36Sopenharmony_ci pr_err("Autoload ERR!!\n"); 178162306a36Sopenharmony_ci } 178262306a36Sopenharmony_ci return; 178362306a36Sopenharmony_ci} 178462306a36Sopenharmony_ci 178562306a36Sopenharmony_cistatic void rtl92de_update_hal_rate_table(struct ieee80211_hw *hw, 178662306a36Sopenharmony_ci struct ieee80211_sta *sta) 178762306a36Sopenharmony_ci{ 178862306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 178962306a36Sopenharmony_ci struct rtl_phy *rtlphy = &(rtlpriv->phy); 179062306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 179162306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 179262306a36Sopenharmony_ci u32 ratr_value; 179362306a36Sopenharmony_ci u8 ratr_index = 0; 179462306a36Sopenharmony_ci u8 nmode = mac->ht_enable; 179562306a36Sopenharmony_ci u8 mimo_ps = IEEE80211_SMPS_OFF; 179662306a36Sopenharmony_ci u16 shortgi_rate; 179762306a36Sopenharmony_ci u32 tmp_ratr_value; 179862306a36Sopenharmony_ci u8 curtxbw_40mhz = mac->bw_40; 179962306a36Sopenharmony_ci u8 curshortgi_40mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ? 180062306a36Sopenharmony_ci 1 : 0; 180162306a36Sopenharmony_ci u8 curshortgi_20mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ? 180262306a36Sopenharmony_ci 1 : 0; 180362306a36Sopenharmony_ci enum wireless_mode wirelessmode = mac->mode; 180462306a36Sopenharmony_ci 180562306a36Sopenharmony_ci if (rtlhal->current_bandtype == BAND_ON_5G) 180662306a36Sopenharmony_ci ratr_value = sta->deflink.supp_rates[1] << 4; 180762306a36Sopenharmony_ci else 180862306a36Sopenharmony_ci ratr_value = sta->deflink.supp_rates[0]; 180962306a36Sopenharmony_ci ratr_value |= (sta->deflink.ht_cap.mcs.rx_mask[1] << 20 | 181062306a36Sopenharmony_ci sta->deflink.ht_cap.mcs.rx_mask[0] << 12); 181162306a36Sopenharmony_ci switch (wirelessmode) { 181262306a36Sopenharmony_ci case WIRELESS_MODE_A: 181362306a36Sopenharmony_ci ratr_value &= 0x00000FF0; 181462306a36Sopenharmony_ci break; 181562306a36Sopenharmony_ci case WIRELESS_MODE_B: 181662306a36Sopenharmony_ci if (ratr_value & 0x0000000c) 181762306a36Sopenharmony_ci ratr_value &= 0x0000000d; 181862306a36Sopenharmony_ci else 181962306a36Sopenharmony_ci ratr_value &= 0x0000000f; 182062306a36Sopenharmony_ci break; 182162306a36Sopenharmony_ci case WIRELESS_MODE_G: 182262306a36Sopenharmony_ci ratr_value &= 0x00000FF5; 182362306a36Sopenharmony_ci break; 182462306a36Sopenharmony_ci case WIRELESS_MODE_N_24G: 182562306a36Sopenharmony_ci case WIRELESS_MODE_N_5G: 182662306a36Sopenharmony_ci nmode = 1; 182762306a36Sopenharmony_ci if (mimo_ps == IEEE80211_SMPS_STATIC) { 182862306a36Sopenharmony_ci ratr_value &= 0x0007F005; 182962306a36Sopenharmony_ci } else { 183062306a36Sopenharmony_ci u32 ratr_mask; 183162306a36Sopenharmony_ci 183262306a36Sopenharmony_ci if (get_rf_type(rtlphy) == RF_1T2R || 183362306a36Sopenharmony_ci get_rf_type(rtlphy) == RF_1T1R) { 183462306a36Sopenharmony_ci ratr_mask = 0x000ff005; 183562306a36Sopenharmony_ci } else { 183662306a36Sopenharmony_ci ratr_mask = 0x0f0ff005; 183762306a36Sopenharmony_ci } 183862306a36Sopenharmony_ci 183962306a36Sopenharmony_ci ratr_value &= ratr_mask; 184062306a36Sopenharmony_ci } 184162306a36Sopenharmony_ci break; 184262306a36Sopenharmony_ci default: 184362306a36Sopenharmony_ci if (rtlphy->rf_type == RF_1T2R) 184462306a36Sopenharmony_ci ratr_value &= 0x000ff0ff; 184562306a36Sopenharmony_ci else 184662306a36Sopenharmony_ci ratr_value &= 0x0f0ff0ff; 184762306a36Sopenharmony_ci 184862306a36Sopenharmony_ci break; 184962306a36Sopenharmony_ci } 185062306a36Sopenharmony_ci ratr_value &= 0x0FFFFFFF; 185162306a36Sopenharmony_ci if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) || 185262306a36Sopenharmony_ci (!curtxbw_40mhz && curshortgi_20mhz))) { 185362306a36Sopenharmony_ci ratr_value |= 0x10000000; 185462306a36Sopenharmony_ci tmp_ratr_value = (ratr_value >> 12); 185562306a36Sopenharmony_ci for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) { 185662306a36Sopenharmony_ci if ((1 << shortgi_rate) & tmp_ratr_value) 185762306a36Sopenharmony_ci break; 185862306a36Sopenharmony_ci } 185962306a36Sopenharmony_ci shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) | 186062306a36Sopenharmony_ci (shortgi_rate << 4) | (shortgi_rate); 186162306a36Sopenharmony_ci } 186262306a36Sopenharmony_ci rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value); 186362306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n", 186462306a36Sopenharmony_ci rtl_read_dword(rtlpriv, REG_ARFR0)); 186562306a36Sopenharmony_ci} 186662306a36Sopenharmony_ci 186762306a36Sopenharmony_cistatic void rtl92de_update_hal_rate_mask(struct ieee80211_hw *hw, 186862306a36Sopenharmony_ci struct ieee80211_sta *sta, u8 rssi_level, bool update_bw) 186962306a36Sopenharmony_ci{ 187062306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 187162306a36Sopenharmony_ci struct rtl_phy *rtlphy = &(rtlpriv->phy); 187262306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 187362306a36Sopenharmony_ci struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); 187462306a36Sopenharmony_ci struct rtl_sta_info *sta_entry = NULL; 187562306a36Sopenharmony_ci u32 ratr_bitmap; 187662306a36Sopenharmony_ci u8 ratr_index; 187762306a36Sopenharmony_ci u8 curtxbw_40mhz = (sta->deflink.bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0; 187862306a36Sopenharmony_ci u8 curshortgi_40mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ? 187962306a36Sopenharmony_ci 1 : 0; 188062306a36Sopenharmony_ci u8 curshortgi_20mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ? 188162306a36Sopenharmony_ci 1 : 0; 188262306a36Sopenharmony_ci enum wireless_mode wirelessmode = 0; 188362306a36Sopenharmony_ci bool shortgi = false; 188462306a36Sopenharmony_ci u32 value[2]; 188562306a36Sopenharmony_ci u8 macid = 0; 188662306a36Sopenharmony_ci u8 mimo_ps = IEEE80211_SMPS_OFF; 188762306a36Sopenharmony_ci 188862306a36Sopenharmony_ci sta_entry = (struct rtl_sta_info *) sta->drv_priv; 188962306a36Sopenharmony_ci mimo_ps = sta_entry->mimo_ps; 189062306a36Sopenharmony_ci wirelessmode = sta_entry->wireless_mode; 189162306a36Sopenharmony_ci if (mac->opmode == NL80211_IFTYPE_STATION) 189262306a36Sopenharmony_ci curtxbw_40mhz = mac->bw_40; 189362306a36Sopenharmony_ci else if (mac->opmode == NL80211_IFTYPE_AP || 189462306a36Sopenharmony_ci mac->opmode == NL80211_IFTYPE_ADHOC) 189562306a36Sopenharmony_ci macid = sta->aid + 1; 189662306a36Sopenharmony_ci 189762306a36Sopenharmony_ci if (rtlhal->current_bandtype == BAND_ON_5G) 189862306a36Sopenharmony_ci ratr_bitmap = sta->deflink.supp_rates[1] << 4; 189962306a36Sopenharmony_ci else 190062306a36Sopenharmony_ci ratr_bitmap = sta->deflink.supp_rates[0]; 190162306a36Sopenharmony_ci ratr_bitmap |= (sta->deflink.ht_cap.mcs.rx_mask[1] << 20 | 190262306a36Sopenharmony_ci sta->deflink.ht_cap.mcs.rx_mask[0] << 12); 190362306a36Sopenharmony_ci switch (wirelessmode) { 190462306a36Sopenharmony_ci case WIRELESS_MODE_B: 190562306a36Sopenharmony_ci ratr_index = RATR_INX_WIRELESS_B; 190662306a36Sopenharmony_ci if (ratr_bitmap & 0x0000000c) 190762306a36Sopenharmony_ci ratr_bitmap &= 0x0000000d; 190862306a36Sopenharmony_ci else 190962306a36Sopenharmony_ci ratr_bitmap &= 0x0000000f; 191062306a36Sopenharmony_ci break; 191162306a36Sopenharmony_ci case WIRELESS_MODE_G: 191262306a36Sopenharmony_ci ratr_index = RATR_INX_WIRELESS_GB; 191362306a36Sopenharmony_ci 191462306a36Sopenharmony_ci if (rssi_level == 1) 191562306a36Sopenharmony_ci ratr_bitmap &= 0x00000f00; 191662306a36Sopenharmony_ci else if (rssi_level == 2) 191762306a36Sopenharmony_ci ratr_bitmap &= 0x00000ff0; 191862306a36Sopenharmony_ci else 191962306a36Sopenharmony_ci ratr_bitmap &= 0x00000ff5; 192062306a36Sopenharmony_ci break; 192162306a36Sopenharmony_ci case WIRELESS_MODE_A: 192262306a36Sopenharmony_ci ratr_index = RATR_INX_WIRELESS_G; 192362306a36Sopenharmony_ci ratr_bitmap &= 0x00000ff0; 192462306a36Sopenharmony_ci break; 192562306a36Sopenharmony_ci case WIRELESS_MODE_N_24G: 192662306a36Sopenharmony_ci case WIRELESS_MODE_N_5G: 192762306a36Sopenharmony_ci if (wirelessmode == WIRELESS_MODE_N_24G) 192862306a36Sopenharmony_ci ratr_index = RATR_INX_WIRELESS_NGB; 192962306a36Sopenharmony_ci else 193062306a36Sopenharmony_ci ratr_index = RATR_INX_WIRELESS_NG; 193162306a36Sopenharmony_ci if (mimo_ps == IEEE80211_SMPS_STATIC) { 193262306a36Sopenharmony_ci if (rssi_level == 1) 193362306a36Sopenharmony_ci ratr_bitmap &= 0x00070000; 193462306a36Sopenharmony_ci else if (rssi_level == 2) 193562306a36Sopenharmony_ci ratr_bitmap &= 0x0007f000; 193662306a36Sopenharmony_ci else 193762306a36Sopenharmony_ci ratr_bitmap &= 0x0007f005; 193862306a36Sopenharmony_ci } else { 193962306a36Sopenharmony_ci if (rtlphy->rf_type == RF_1T2R || 194062306a36Sopenharmony_ci rtlphy->rf_type == RF_1T1R) { 194162306a36Sopenharmony_ci if (curtxbw_40mhz) { 194262306a36Sopenharmony_ci if (rssi_level == 1) 194362306a36Sopenharmony_ci ratr_bitmap &= 0x000f0000; 194462306a36Sopenharmony_ci else if (rssi_level == 2) 194562306a36Sopenharmony_ci ratr_bitmap &= 0x000ff000; 194662306a36Sopenharmony_ci else 194762306a36Sopenharmony_ci ratr_bitmap &= 0x000ff015; 194862306a36Sopenharmony_ci } else { 194962306a36Sopenharmony_ci if (rssi_level == 1) 195062306a36Sopenharmony_ci ratr_bitmap &= 0x000f0000; 195162306a36Sopenharmony_ci else if (rssi_level == 2) 195262306a36Sopenharmony_ci ratr_bitmap &= 0x000ff000; 195362306a36Sopenharmony_ci else 195462306a36Sopenharmony_ci ratr_bitmap &= 0x000ff005; 195562306a36Sopenharmony_ci } 195662306a36Sopenharmony_ci } else { 195762306a36Sopenharmony_ci if (curtxbw_40mhz) { 195862306a36Sopenharmony_ci if (rssi_level == 1) 195962306a36Sopenharmony_ci ratr_bitmap &= 0x0f0f0000; 196062306a36Sopenharmony_ci else if (rssi_level == 2) 196162306a36Sopenharmony_ci ratr_bitmap &= 0x0f0ff000; 196262306a36Sopenharmony_ci else 196362306a36Sopenharmony_ci ratr_bitmap &= 0x0f0ff015; 196462306a36Sopenharmony_ci } else { 196562306a36Sopenharmony_ci if (rssi_level == 1) 196662306a36Sopenharmony_ci ratr_bitmap &= 0x0f0f0000; 196762306a36Sopenharmony_ci else if (rssi_level == 2) 196862306a36Sopenharmony_ci ratr_bitmap &= 0x0f0ff000; 196962306a36Sopenharmony_ci else 197062306a36Sopenharmony_ci ratr_bitmap &= 0x0f0ff005; 197162306a36Sopenharmony_ci } 197262306a36Sopenharmony_ci } 197362306a36Sopenharmony_ci } 197462306a36Sopenharmony_ci if ((curtxbw_40mhz && curshortgi_40mhz) || 197562306a36Sopenharmony_ci (!curtxbw_40mhz && curshortgi_20mhz)) { 197662306a36Sopenharmony_ci 197762306a36Sopenharmony_ci if (macid == 0) 197862306a36Sopenharmony_ci shortgi = true; 197962306a36Sopenharmony_ci else if (macid == 1) 198062306a36Sopenharmony_ci shortgi = false; 198162306a36Sopenharmony_ci } 198262306a36Sopenharmony_ci break; 198362306a36Sopenharmony_ci default: 198462306a36Sopenharmony_ci ratr_index = RATR_INX_WIRELESS_NGB; 198562306a36Sopenharmony_ci 198662306a36Sopenharmony_ci if (rtlphy->rf_type == RF_1T2R) 198762306a36Sopenharmony_ci ratr_bitmap &= 0x000ff0ff; 198862306a36Sopenharmony_ci else 198962306a36Sopenharmony_ci ratr_bitmap &= 0x0f0ff0ff; 199062306a36Sopenharmony_ci break; 199162306a36Sopenharmony_ci } 199262306a36Sopenharmony_ci 199362306a36Sopenharmony_ci value[0] = (ratr_bitmap & 0x0fffffff) | (ratr_index << 28); 199462306a36Sopenharmony_ci value[1] = macid | (shortgi ? 0x20 : 0x00) | 0x80; 199562306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG, 199662306a36Sopenharmony_ci "ratr_bitmap :%x value0:%x value1:%x\n", 199762306a36Sopenharmony_ci ratr_bitmap, value[0], value[1]); 199862306a36Sopenharmony_ci rtl92d_fill_h2c_cmd(hw, H2C_RA_MASK, 5, (u8 *) value); 199962306a36Sopenharmony_ci if (macid != 0) 200062306a36Sopenharmony_ci sta_entry->ratr_index = ratr_index; 200162306a36Sopenharmony_ci} 200262306a36Sopenharmony_ci 200362306a36Sopenharmony_civoid rtl92de_update_hal_rate_tbl(struct ieee80211_hw *hw, 200462306a36Sopenharmony_ci struct ieee80211_sta *sta, u8 rssi_level, bool update_bw) 200562306a36Sopenharmony_ci{ 200662306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 200762306a36Sopenharmony_ci 200862306a36Sopenharmony_ci if (rtlpriv->dm.useramask) 200962306a36Sopenharmony_ci rtl92de_update_hal_rate_mask(hw, sta, rssi_level, update_bw); 201062306a36Sopenharmony_ci else 201162306a36Sopenharmony_ci rtl92de_update_hal_rate_table(hw, sta); 201262306a36Sopenharmony_ci} 201362306a36Sopenharmony_ci 201462306a36Sopenharmony_civoid rtl92de_update_channel_access_setting(struct ieee80211_hw *hw) 201562306a36Sopenharmony_ci{ 201662306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 201762306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 201862306a36Sopenharmony_ci u16 sifs_timer; 201962306a36Sopenharmony_ci 202062306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, 202162306a36Sopenharmony_ci &mac->slot_time); 202262306a36Sopenharmony_ci if (!mac->ht_enable) 202362306a36Sopenharmony_ci sifs_timer = 0x0a0a; 202462306a36Sopenharmony_ci else 202562306a36Sopenharmony_ci sifs_timer = 0x1010; 202662306a36Sopenharmony_ci rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer); 202762306a36Sopenharmony_ci} 202862306a36Sopenharmony_ci 202962306a36Sopenharmony_cibool rtl92de_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid) 203062306a36Sopenharmony_ci{ 203162306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 203262306a36Sopenharmony_ci struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw)); 203362306a36Sopenharmony_ci struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw)); 203462306a36Sopenharmony_ci enum rf_pwrstate e_rfpowerstate_toset; 203562306a36Sopenharmony_ci u8 u1tmp; 203662306a36Sopenharmony_ci bool actuallyset = false; 203762306a36Sopenharmony_ci unsigned long flag; 203862306a36Sopenharmony_ci 203962306a36Sopenharmony_ci if (rtlpci->being_init_adapter) 204062306a36Sopenharmony_ci return false; 204162306a36Sopenharmony_ci if (ppsc->swrf_processing) 204262306a36Sopenharmony_ci return false; 204362306a36Sopenharmony_ci spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag); 204462306a36Sopenharmony_ci if (ppsc->rfchange_inprogress) { 204562306a36Sopenharmony_ci spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag); 204662306a36Sopenharmony_ci return false; 204762306a36Sopenharmony_ci } else { 204862306a36Sopenharmony_ci ppsc->rfchange_inprogress = true; 204962306a36Sopenharmony_ci spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag); 205062306a36Sopenharmony_ci } 205162306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv, 205262306a36Sopenharmony_ci REG_MAC_PINMUX_CFG) & ~(BIT(3))); 205362306a36Sopenharmony_ci u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL); 205462306a36Sopenharmony_ci e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF; 205562306a36Sopenharmony_ci if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) { 205662306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG, 205762306a36Sopenharmony_ci "GPIOChangeRF - HW Radio ON, RF ON\n"); 205862306a36Sopenharmony_ci e_rfpowerstate_toset = ERFON; 205962306a36Sopenharmony_ci ppsc->hwradiooff = false; 206062306a36Sopenharmony_ci actuallyset = true; 206162306a36Sopenharmony_ci } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) { 206262306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG, 206362306a36Sopenharmony_ci "GPIOChangeRF - HW Radio OFF, RF OFF\n"); 206462306a36Sopenharmony_ci e_rfpowerstate_toset = ERFOFF; 206562306a36Sopenharmony_ci ppsc->hwradiooff = true; 206662306a36Sopenharmony_ci actuallyset = true; 206762306a36Sopenharmony_ci } 206862306a36Sopenharmony_ci if (actuallyset) { 206962306a36Sopenharmony_ci spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag); 207062306a36Sopenharmony_ci ppsc->rfchange_inprogress = false; 207162306a36Sopenharmony_ci spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag); 207262306a36Sopenharmony_ci } else { 207362306a36Sopenharmony_ci if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) 207462306a36Sopenharmony_ci RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC); 207562306a36Sopenharmony_ci spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag); 207662306a36Sopenharmony_ci ppsc->rfchange_inprogress = false; 207762306a36Sopenharmony_ci spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag); 207862306a36Sopenharmony_ci } 207962306a36Sopenharmony_ci *valid = 1; 208062306a36Sopenharmony_ci return !ppsc->hwradiooff; 208162306a36Sopenharmony_ci} 208262306a36Sopenharmony_ci 208362306a36Sopenharmony_civoid rtl92de_set_key(struct ieee80211_hw *hw, u32 key_index, 208462306a36Sopenharmony_ci u8 *p_macaddr, bool is_group, u8 enc_algo, 208562306a36Sopenharmony_ci bool is_wepkey, bool clear_all) 208662306a36Sopenharmony_ci{ 208762306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 208862306a36Sopenharmony_ci struct rtl_mac *mac = rtl_mac(rtl_priv(hw)); 208962306a36Sopenharmony_ci struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); 209062306a36Sopenharmony_ci u8 *macaddr = p_macaddr; 209162306a36Sopenharmony_ci u32 entry_id; 209262306a36Sopenharmony_ci bool is_pairwise = false; 209362306a36Sopenharmony_ci static u8 cam_const_addr[4][6] = { 209462306a36Sopenharmony_ci {0x00, 0x00, 0x00, 0x00, 0x00, 0x00}, 209562306a36Sopenharmony_ci {0x00, 0x00, 0x00, 0x00, 0x00, 0x01}, 209662306a36Sopenharmony_ci {0x00, 0x00, 0x00, 0x00, 0x00, 0x02}, 209762306a36Sopenharmony_ci {0x00, 0x00, 0x00, 0x00, 0x00, 0x03} 209862306a36Sopenharmony_ci }; 209962306a36Sopenharmony_ci static u8 cam_const_broad[] = { 210062306a36Sopenharmony_ci 0xff, 0xff, 0xff, 0xff, 0xff, 0xff 210162306a36Sopenharmony_ci }; 210262306a36Sopenharmony_ci 210362306a36Sopenharmony_ci if (clear_all) { 210462306a36Sopenharmony_ci u8 idx; 210562306a36Sopenharmony_ci u8 cam_offset = 0; 210662306a36Sopenharmony_ci u8 clear_number = 5; 210762306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n"); 210862306a36Sopenharmony_ci for (idx = 0; idx < clear_number; idx++) { 210962306a36Sopenharmony_ci rtl_cam_mark_invalid(hw, cam_offset + idx); 211062306a36Sopenharmony_ci rtl_cam_empty_entry(hw, cam_offset + idx); 211162306a36Sopenharmony_ci 211262306a36Sopenharmony_ci if (idx < 5) { 211362306a36Sopenharmony_ci memset(rtlpriv->sec.key_buf[idx], 0, 211462306a36Sopenharmony_ci MAX_KEY_LEN); 211562306a36Sopenharmony_ci rtlpriv->sec.key_len[idx] = 0; 211662306a36Sopenharmony_ci } 211762306a36Sopenharmony_ci } 211862306a36Sopenharmony_ci } else { 211962306a36Sopenharmony_ci switch (enc_algo) { 212062306a36Sopenharmony_ci case WEP40_ENCRYPTION: 212162306a36Sopenharmony_ci enc_algo = CAM_WEP40; 212262306a36Sopenharmony_ci break; 212362306a36Sopenharmony_ci case WEP104_ENCRYPTION: 212462306a36Sopenharmony_ci enc_algo = CAM_WEP104; 212562306a36Sopenharmony_ci break; 212662306a36Sopenharmony_ci case TKIP_ENCRYPTION: 212762306a36Sopenharmony_ci enc_algo = CAM_TKIP; 212862306a36Sopenharmony_ci break; 212962306a36Sopenharmony_ci case AESCCMP_ENCRYPTION: 213062306a36Sopenharmony_ci enc_algo = CAM_AES; 213162306a36Sopenharmony_ci break; 213262306a36Sopenharmony_ci default: 213362306a36Sopenharmony_ci pr_err("switch case %#x not processed\n", 213462306a36Sopenharmony_ci enc_algo); 213562306a36Sopenharmony_ci enc_algo = CAM_TKIP; 213662306a36Sopenharmony_ci break; 213762306a36Sopenharmony_ci } 213862306a36Sopenharmony_ci if (is_wepkey || rtlpriv->sec.use_defaultkey) { 213962306a36Sopenharmony_ci macaddr = cam_const_addr[key_index]; 214062306a36Sopenharmony_ci entry_id = key_index; 214162306a36Sopenharmony_ci } else { 214262306a36Sopenharmony_ci if (is_group) { 214362306a36Sopenharmony_ci macaddr = cam_const_broad; 214462306a36Sopenharmony_ci entry_id = key_index; 214562306a36Sopenharmony_ci } else { 214662306a36Sopenharmony_ci if (mac->opmode == NL80211_IFTYPE_AP) { 214762306a36Sopenharmony_ci entry_id = rtl_cam_get_free_entry(hw, 214862306a36Sopenharmony_ci p_macaddr); 214962306a36Sopenharmony_ci if (entry_id >= TOTAL_CAM_ENTRY) { 215062306a36Sopenharmony_ci pr_err("Can not find free hw security cam entry\n"); 215162306a36Sopenharmony_ci return; 215262306a36Sopenharmony_ci } 215362306a36Sopenharmony_ci } else { 215462306a36Sopenharmony_ci entry_id = CAM_PAIRWISE_KEY_POSITION; 215562306a36Sopenharmony_ci } 215662306a36Sopenharmony_ci key_index = PAIRWISE_KEYIDX; 215762306a36Sopenharmony_ci is_pairwise = true; 215862306a36Sopenharmony_ci } 215962306a36Sopenharmony_ci } 216062306a36Sopenharmony_ci if (rtlpriv->sec.key_len[key_index] == 0) { 216162306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, 216262306a36Sopenharmony_ci "delete one entry, entry_id is %d\n", 216362306a36Sopenharmony_ci entry_id); 216462306a36Sopenharmony_ci if (mac->opmode == NL80211_IFTYPE_AP) 216562306a36Sopenharmony_ci rtl_cam_del_entry(hw, p_macaddr); 216662306a36Sopenharmony_ci rtl_cam_delete_one_entry(hw, p_macaddr, entry_id); 216762306a36Sopenharmony_ci } else { 216862306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD, 216962306a36Sopenharmony_ci "The insert KEY length is %d\n", 217062306a36Sopenharmony_ci rtlpriv->sec.key_len[PAIRWISE_KEYIDX]); 217162306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD, 217262306a36Sopenharmony_ci "The insert KEY is %x %x\n", 217362306a36Sopenharmony_ci rtlpriv->sec.key_buf[0][0], 217462306a36Sopenharmony_ci rtlpriv->sec.key_buf[0][1]); 217562306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, 217662306a36Sopenharmony_ci "add one entry\n"); 217762306a36Sopenharmony_ci if (is_pairwise) { 217862306a36Sopenharmony_ci RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD, 217962306a36Sopenharmony_ci "Pairwise Key content", 218062306a36Sopenharmony_ci rtlpriv->sec.pairwise_key, 218162306a36Sopenharmony_ci rtlpriv-> 218262306a36Sopenharmony_ci sec.key_len[PAIRWISE_KEYIDX]); 218362306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, 218462306a36Sopenharmony_ci "set Pairwise key\n"); 218562306a36Sopenharmony_ci rtl_cam_add_one_entry(hw, macaddr, key_index, 218662306a36Sopenharmony_ci entry_id, enc_algo, 218762306a36Sopenharmony_ci CAM_CONFIG_NO_USEDK, 218862306a36Sopenharmony_ci rtlpriv-> 218962306a36Sopenharmony_ci sec.key_buf[key_index]); 219062306a36Sopenharmony_ci } else { 219162306a36Sopenharmony_ci rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, 219262306a36Sopenharmony_ci "set group key\n"); 219362306a36Sopenharmony_ci if (mac->opmode == NL80211_IFTYPE_ADHOC) { 219462306a36Sopenharmony_ci rtl_cam_add_one_entry(hw, 219562306a36Sopenharmony_ci rtlefuse->dev_addr, 219662306a36Sopenharmony_ci PAIRWISE_KEYIDX, 219762306a36Sopenharmony_ci CAM_PAIRWISE_KEY_POSITION, 219862306a36Sopenharmony_ci enc_algo, CAM_CONFIG_NO_USEDK, 219962306a36Sopenharmony_ci rtlpriv->sec.key_buf[entry_id]); 220062306a36Sopenharmony_ci } 220162306a36Sopenharmony_ci rtl_cam_add_one_entry(hw, macaddr, key_index, 220262306a36Sopenharmony_ci entry_id, enc_algo, 220362306a36Sopenharmony_ci CAM_CONFIG_NO_USEDK, 220462306a36Sopenharmony_ci rtlpriv->sec.key_buf 220562306a36Sopenharmony_ci [entry_id]); 220662306a36Sopenharmony_ci } 220762306a36Sopenharmony_ci } 220862306a36Sopenharmony_ci } 220962306a36Sopenharmony_ci} 221062306a36Sopenharmony_ci 221162306a36Sopenharmony_civoid rtl92de_suspend(struct ieee80211_hw *hw) 221262306a36Sopenharmony_ci{ 221362306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 221462306a36Sopenharmony_ci 221562306a36Sopenharmony_ci rtlpriv->rtlhal.macphyctl_reg = rtl_read_byte(rtlpriv, 221662306a36Sopenharmony_ci REG_MAC_PHY_CTRL_NORMAL); 221762306a36Sopenharmony_ci} 221862306a36Sopenharmony_ci 221962306a36Sopenharmony_civoid rtl92de_resume(struct ieee80211_hw *hw) 222062306a36Sopenharmony_ci{ 222162306a36Sopenharmony_ci struct rtl_priv *rtlpriv = rtl_priv(hw); 222262306a36Sopenharmony_ci 222362306a36Sopenharmony_ci rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL, 222462306a36Sopenharmony_ci rtlpriv->rtlhal.macphyctl_reg); 222562306a36Sopenharmony_ci} 2226