1/* SPDX-License-Identifier: GPL-2.0-or-later */ 2/* 3 Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com> 4 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com> 5 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com> 6 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org> 7 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com> 8 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de> 9 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com> 10 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com> 11 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com> 12 <http://rt2x00.serialmonkey.com> 13 14 */ 15 16/* 17 Module: rt2800 18 Abstract: Data structures and registers for the rt2800 modules. 19 Supported chipsets: RT2800E, RT2800ED & RT2800U. 20 */ 21 22#ifndef RT2800_H 23#define RT2800_H 24 25/* 26 * RF chip defines. 27 * 28 * RF2820 2.4G 2T3R 29 * RF2850 2.4G/5G 2T3R 30 * RF2720 2.4G 1T2R 31 * RF2750 2.4G/5G 1T2R 32 * RF3020 2.4G 1T1R 33 * RF2020 2.4G B/G 34 * RF3021 2.4G 1T2R 35 * RF3022 2.4G 2T2R 36 * RF3052 2.4G/5G 2T2R 37 * RF2853 2.4G/5G 3T3R 38 * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390) 39 * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392) 40 * RF3053 2.4G/5G 3T3R(RT3563/RT3573/RT3593) 41 * RF3853 2.4G/5G 3T3R(RT3883/RT3662) 42 * RF5592 2.4G/5G 2T2R 43 * RF3070 2.4G 1T1R 44 * RF5360 2.4G 1T1R 45 * RF5362 2.4G 1T1R 46 * RF5370 2.4G 1T1R 47 * RF5390 2.4G 1T1R 48 */ 49#define RF2820 0x0001 50#define RF2850 0x0002 51#define RF2720 0x0003 52#define RF2750 0x0004 53#define RF3020 0x0005 54#define RF2020 0x0006 55#define RF3021 0x0007 56#define RF3022 0x0008 57#define RF3052 0x0009 58#define RF2853 0x000a 59#define RF3320 0x000b 60#define RF3322 0x000c 61#define RF3053 0x000d 62#define RF5592 0x000f 63#define RF3070 0x3070 64#define RF3290 0x3290 65#define RF3853 0x3853 66#define RF5350 0x5350 67#define RF5360 0x5360 68#define RF5362 0x5362 69#define RF5370 0x5370 70#define RF5372 0x5372 71#define RF5390 0x5390 72#define RF5392 0x5392 73#define RF7620 0x7620 74 75/* 76 * Chipset revisions. 77 */ 78#define REV_RT2860C 0x0100 79#define REV_RT2860D 0x0101 80#define REV_RT2872E 0x0200 81#define REV_RT3070E 0x0200 82#define REV_RT3070F 0x0201 83#define REV_RT3071E 0x0211 84#define REV_RT3090E 0x0211 85#define REV_RT3390E 0x0211 86#define REV_RT3593E 0x0211 87#define REV_RT5390F 0x0502 88#define REV_RT5370G 0x0503 89#define REV_RT5390R 0x1502 90#define REV_RT5592C 0x0221 91 92#define DEFAULT_RSSI_OFFSET 120 93 94/* 95 * Register layout information. 96 */ 97#define CSR_REG_BASE 0x1000 98#define CSR_REG_SIZE 0x0800 99#define EEPROM_BASE 0x0000 100#define EEPROM_SIZE 0x0200 101#define BBP_BASE 0x0000 102#define BBP_SIZE 0x00ff 103#define RF_BASE 0x0004 104#define RF_SIZE 0x0010 105#define RFCSR_BASE 0x0000 106#define RFCSR_SIZE 0x0040 107 108/* 109 * Number of TX queues. 110 */ 111#define NUM_TX_QUEUES 4 112 113/* 114 * Registers. 115 */ 116 117 118/* 119 * MAC_CSR0_3290: MAC_CSR0 for RT3290 to identity MAC version number. 120 */ 121#define MAC_CSR0_3290 0x0000 122 123/* 124 * E2PROM_CSR: PCI EEPROM control register. 125 * RELOAD: Write 1 to reload eeprom content. 126 * TYPE: 0: 93c46, 1:93c66. 127 * LOAD_STATUS: 1:loading, 0:done. 128 */ 129#define E2PROM_CSR 0x0004 130#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001) 131#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002) 132#define E2PROM_CSR_DATA_IN FIELD32(0x00000004) 133#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008) 134#define E2PROM_CSR_TYPE FIELD32(0x00000030) 135#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040) 136#define E2PROM_CSR_RELOAD FIELD32(0x00000080) 137 138/* 139 * CMB_CTRL_CFG 140 */ 141#define CMB_CTRL 0x0020 142#define AUX_OPT_BIT0 FIELD32(0x00000001) 143#define AUX_OPT_BIT1 FIELD32(0x00000002) 144#define AUX_OPT_BIT2 FIELD32(0x00000004) 145#define AUX_OPT_BIT3 FIELD32(0x00000008) 146#define AUX_OPT_BIT4 FIELD32(0x00000010) 147#define AUX_OPT_BIT5 FIELD32(0x00000020) 148#define AUX_OPT_BIT6 FIELD32(0x00000040) 149#define AUX_OPT_BIT7 FIELD32(0x00000080) 150#define AUX_OPT_BIT8 FIELD32(0x00000100) 151#define AUX_OPT_BIT9 FIELD32(0x00000200) 152#define AUX_OPT_BIT10 FIELD32(0x00000400) 153#define AUX_OPT_BIT11 FIELD32(0x00000800) 154#define AUX_OPT_BIT12 FIELD32(0x00001000) 155#define AUX_OPT_BIT13 FIELD32(0x00002000) 156#define AUX_OPT_BIT14 FIELD32(0x00004000) 157#define AUX_OPT_BIT15 FIELD32(0x00008000) 158#define LDO25_LEVEL FIELD32(0x00030000) 159#define LDO25_LARGEA FIELD32(0x00040000) 160#define LDO25_FRC_ON FIELD32(0x00080000) 161#define CMB_RSV FIELD32(0x00300000) 162#define XTAL_RDY FIELD32(0x00400000) 163#define PLL_LD FIELD32(0x00800000) 164#define LDO_CORE_LEVEL FIELD32(0x0F000000) 165#define LDO_BGSEL FIELD32(0x30000000) 166#define LDO3_EN FIELD32(0x40000000) 167#define LDO0_EN FIELD32(0x80000000) 168 169/* 170 * EFUSE_CSR_3290: RT3290 EEPROM 171 */ 172#define EFUSE_CTRL_3290 0x0024 173 174/* 175 * EFUSE_DATA3 of 3290 176 */ 177#define EFUSE_DATA3_3290 0x0028 178 179/* 180 * EFUSE_DATA2 of 3290 181 */ 182#define EFUSE_DATA2_3290 0x002c 183 184/* 185 * EFUSE_DATA1 of 3290 186 */ 187#define EFUSE_DATA1_3290 0x0030 188 189/* 190 * EFUSE_DATA0 of 3290 191 */ 192#define EFUSE_DATA0_3290 0x0034 193 194/* 195 * OSC_CTRL_CFG 196 * Ring oscillator configuration 197 */ 198#define OSC_CTRL 0x0038 199#define OSC_REF_CYCLE FIELD32(0x00001fff) 200#define OSC_RSV FIELD32(0x0000e000) 201#define OSC_CAL_CNT FIELD32(0x0fff0000) 202#define OSC_CAL_ACK FIELD32(0x10000000) 203#define OSC_CLK_32K_VLD FIELD32(0x20000000) 204#define OSC_CAL_REQ FIELD32(0x40000000) 205#define OSC_ROSC_EN FIELD32(0x80000000) 206 207/* 208 * COEX_CFG_0 209 */ 210#define COEX_CFG0 0x0040 211#define COEX_CFG_ANT FIELD32(0xff000000) 212/* 213 * COEX_CFG_1 214 */ 215#define COEX_CFG1 0x0044 216 217/* 218 * COEX_CFG_2 219 */ 220#define COEX_CFG2 0x0048 221#define BT_COEX_CFG1 FIELD32(0xff000000) 222#define BT_COEX_CFG0 FIELD32(0x00ff0000) 223#define WL_COEX_CFG1 FIELD32(0x0000ff00) 224#define WL_COEX_CFG0 FIELD32(0x000000ff) 225/* 226 * PLL_CTRL_CFG 227 * PLL configuration register 228 */ 229#define PLL_CTRL 0x0050 230#define PLL_RESERVED_INPUT1 FIELD32(0x000000ff) 231#define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00) 232#define PLL_CONTROL FIELD32(0x00070000) 233#define PLL_LPF_R1 FIELD32(0x00080000) 234#define PLL_LPF_C1_CTRL FIELD32(0x00300000) 235#define PLL_LPF_C2_CTRL FIELD32(0x00c00000) 236#define PLL_CP_CURRENT_CTRL FIELD32(0x03000000) 237#define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000) 238#define PLL_LOCK_CTRL FIELD32(0x70000000) 239#define PLL_VBGBK_EN FIELD32(0x80000000) 240 241 242/* 243 * WLAN_CTRL_CFG 244 * RT3290 wlan configuration 245 */ 246#define WLAN_FUN_CTRL 0x0080 247#define WLAN_EN FIELD32(0x00000001) 248#define WLAN_CLK_EN FIELD32(0x00000002) 249#define WLAN_RSV1 FIELD32(0x00000004) 250#define WLAN_RESET FIELD32(0x00000008) 251#define PCIE_APP0_CLK_REQ FIELD32(0x00000010) 252#define FRC_WL_ANT_SET FIELD32(0x00000020) 253#define INV_TR_SW0 FIELD32(0x00000040) 254#define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100) 255#define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200) 256#define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400) 257#define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800) 258#define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000) 259#define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000) 260#define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000) 261#define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000) 262#define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00) 263#define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000) 264#define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000) 265#define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000) 266#define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000) 267#define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000) 268#define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000) 269#define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000) 270#define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000) 271#define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000) 272#define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000) 273#define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000) 274#define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000) 275#define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000) 276#define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000) 277#define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000) 278#define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000) 279#define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000) 280#define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000) 281 282/* 283 * AUX_CTRL: Aux/PCI-E related configuration 284 */ 285#define AUX_CTRL 0x10c 286#define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002) 287#define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400) 288 289/* 290 * OPT_14: Unknown register used by rt3xxx devices. 291 */ 292#define OPT_14_CSR 0x0114 293#define OPT_14_CSR_BIT0 FIELD32(0x00000001) 294 295/* 296 * INT_SOURCE_CSR: Interrupt source register. 297 * Write one to clear corresponding bit. 298 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO 299 */ 300#define INT_SOURCE_CSR 0x0200 301#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001) 302#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002) 303#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004) 304#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008) 305#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010) 306#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020) 307#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040) 308#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080) 309#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100) 310#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200) 311#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400) 312#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800) 313#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000) 314#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000) 315#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000) 316#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000) 317#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000) 318#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000) 319 320/* 321 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF. 322 */ 323#define INT_MASK_CSR 0x0204 324#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001) 325#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002) 326#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004) 327#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008) 328#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010) 329#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020) 330#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040) 331#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080) 332#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100) 333#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200) 334#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400) 335#define INT_MASK_CSR_TBTT FIELD32(0x00000800) 336#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000) 337#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000) 338#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000) 339#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000) 340#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000) 341#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000) 342 343/* 344 * WPDMA_GLO_CFG 345 */ 346#define WPDMA_GLO_CFG 0x0208 347#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001) 348#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002) 349#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004) 350#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008) 351#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030) 352#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040) 353#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080) 354#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00) 355#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000) 356 357/* 358 * WPDMA_RST_IDX 359 */ 360#define WPDMA_RST_IDX 0x020c 361#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001) 362#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002) 363#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004) 364#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008) 365#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010) 366#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020) 367#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000) 368 369/* 370 * DELAY_INT_CFG 371 */ 372#define DELAY_INT_CFG 0x0210 373#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff) 374#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00) 375#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000) 376#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000) 377#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000) 378#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000) 379 380/* 381 * WMM_AIFSN_CFG: Aifsn for each EDCA AC 382 * AIFSN0: AC_VO 383 * AIFSN1: AC_VI 384 * AIFSN2: AC_BE 385 * AIFSN3: AC_BK 386 */ 387#define WMM_AIFSN_CFG 0x0214 388#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f) 389#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0) 390#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00) 391#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000) 392 393/* 394 * WMM_CWMIN_CSR: CWmin for each EDCA AC 395 * CWMIN0: AC_VO 396 * CWMIN1: AC_VI 397 * CWMIN2: AC_BE 398 * CWMIN3: AC_BK 399 */ 400#define WMM_CWMIN_CFG 0x0218 401#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f) 402#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0) 403#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00) 404#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000) 405 406/* 407 * WMM_CWMAX_CSR: CWmax for each EDCA AC 408 * CWMAX0: AC_VO 409 * CWMAX1: AC_VI 410 * CWMAX2: AC_BE 411 * CWMAX3: AC_BK 412 */ 413#define WMM_CWMAX_CFG 0x021c 414#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f) 415#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0) 416#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00) 417#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000) 418 419/* 420 * AC_TXOP0: AC_VO/AC_VI TXOP register 421 * AC0TXOP: AC_VO in unit of 32us 422 * AC1TXOP: AC_VI in unit of 32us 423 */ 424#define WMM_TXOP0_CFG 0x0220 425#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff) 426#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000) 427 428/* 429 * AC_TXOP1: AC_BE/AC_BK TXOP register 430 * AC2TXOP: AC_BE in unit of 32us 431 * AC3TXOP: AC_BK in unit of 32us 432 */ 433#define WMM_TXOP1_CFG 0x0224 434#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff) 435#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000) 436 437/* 438 * GPIO_CTRL: 439 * GPIO_CTRL_VALx: GPIO value 440 * GPIO_CTRL_DIRx: GPIO direction: 0 = output; 1 = input 441 */ 442#define GPIO_CTRL 0x0228 443#define GPIO_CTRL_VAL0 FIELD32(0x00000001) 444#define GPIO_CTRL_VAL1 FIELD32(0x00000002) 445#define GPIO_CTRL_VAL2 FIELD32(0x00000004) 446#define GPIO_CTRL_VAL3 FIELD32(0x00000008) 447#define GPIO_CTRL_VAL4 FIELD32(0x00000010) 448#define GPIO_CTRL_VAL5 FIELD32(0x00000020) 449#define GPIO_CTRL_VAL6 FIELD32(0x00000040) 450#define GPIO_CTRL_VAL7 FIELD32(0x00000080) 451#define GPIO_CTRL_DIR0 FIELD32(0x00000100) 452#define GPIO_CTRL_DIR1 FIELD32(0x00000200) 453#define GPIO_CTRL_DIR2 FIELD32(0x00000400) 454#define GPIO_CTRL_DIR3 FIELD32(0x00000800) 455#define GPIO_CTRL_DIR4 FIELD32(0x00001000) 456#define GPIO_CTRL_DIR5 FIELD32(0x00002000) 457#define GPIO_CTRL_DIR6 FIELD32(0x00004000) 458#define GPIO_CTRL_DIR7 FIELD32(0x00008000) 459#define GPIO_CTRL_VAL8 FIELD32(0x00010000) 460#define GPIO_CTRL_VAL9 FIELD32(0x00020000) 461#define GPIO_CTRL_VAL10 FIELD32(0x00040000) 462#define GPIO_CTRL_DIR8 FIELD32(0x01000000) 463#define GPIO_CTRL_DIR9 FIELD32(0x02000000) 464#define GPIO_CTRL_DIR10 FIELD32(0x04000000) 465 466/* 467 * MCU_CMD_CFG 468 */ 469#define MCU_CMD_CFG 0x022c 470 471/* 472 * AC_VO register offsets 473 */ 474#define TX_BASE_PTR0 0x0230 475#define TX_MAX_CNT0 0x0234 476#define TX_CTX_IDX0 0x0238 477#define TX_DTX_IDX0 0x023c 478 479/* 480 * AC_VI register offsets 481 */ 482#define TX_BASE_PTR1 0x0240 483#define TX_MAX_CNT1 0x0244 484#define TX_CTX_IDX1 0x0248 485#define TX_DTX_IDX1 0x024c 486 487/* 488 * AC_BE register offsets 489 */ 490#define TX_BASE_PTR2 0x0250 491#define TX_MAX_CNT2 0x0254 492#define TX_CTX_IDX2 0x0258 493#define TX_DTX_IDX2 0x025c 494 495/* 496 * AC_BK register offsets 497 */ 498#define TX_BASE_PTR3 0x0260 499#define TX_MAX_CNT3 0x0264 500#define TX_CTX_IDX3 0x0268 501#define TX_DTX_IDX3 0x026c 502 503/* 504 * HCCA register offsets 505 */ 506#define TX_BASE_PTR4 0x0270 507#define TX_MAX_CNT4 0x0274 508#define TX_CTX_IDX4 0x0278 509#define TX_DTX_IDX4 0x027c 510 511/* 512 * MGMT register offsets 513 */ 514#define TX_BASE_PTR5 0x0280 515#define TX_MAX_CNT5 0x0284 516#define TX_CTX_IDX5 0x0288 517#define TX_DTX_IDX5 0x028c 518 519/* 520 * RX register offsets 521 */ 522#define RX_BASE_PTR 0x0290 523#define RX_MAX_CNT 0x0294 524#define RX_CRX_IDX 0x0298 525#define RX_DRX_IDX 0x029c 526 527/* 528 * USB_DMA_CFG 529 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns. 530 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes. 531 * PHY_CLEAR: phy watch dog enable. 532 * TX_CLEAR: Clear USB DMA TX path. 533 * TXOP_HALT: Halt TXOP count down when TX buffer is full. 534 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation. 535 * RX_BULK_EN: Enable USB DMA Rx. 536 * TX_BULK_EN: Enable USB DMA Tx. 537 * EP_OUT_VALID: OUT endpoint data valid. 538 * RX_BUSY: USB DMA RX FSM busy. 539 * TX_BUSY: USB DMA TX FSM busy. 540 */ 541#define USB_DMA_CFG 0x02a0 542#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff) 543#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00) 544#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000) 545#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000) 546#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000) 547#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000) 548#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000) 549#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000) 550#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000) 551#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000) 552#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000) 553 554/* 555 * US_CYC_CNT 556 * BT_MODE_EN: Bluetooth mode enable 557 * CLOCK CYCLE: Clock cycle count in 1us. 558 * PCI:0x21, PCIE:0x7d, USB:0x1e 559 */ 560#define US_CYC_CNT 0x02a4 561#define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100) 562#define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff) 563 564/* 565 * PBF_SYS_CTRL 566 * HOST_RAM_WRITE: enable Host program ram write selection 567 */ 568#define PBF_SYS_CTRL 0x0400 569#define PBF_SYS_CTRL_READY FIELD32(0x00000080) 570#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000) 571 572/* 573 * HOST-MCU shared memory 574 */ 575#define HOST_CMD_CSR 0x0404 576#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff) 577 578/* 579 * PBF registers 580 * Most are for debug. Driver doesn't touch PBF register. 581 */ 582#define PBF_CFG 0x0408 583#define PBF_MAX_PCNT 0x040c 584#define PBF_CTRL 0x0410 585#define PBF_INT_STA 0x0414 586#define PBF_INT_ENA 0x0418 587 588/* 589 * BCN_OFFSET0: 590 */ 591#define BCN_OFFSET0 0x042c 592#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff) 593#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00) 594#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000) 595#define BCN_OFFSET0_BCN3 FIELD32(0xff000000) 596 597/* 598 * BCN_OFFSET1: 599 */ 600#define BCN_OFFSET1 0x0430 601#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff) 602#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00) 603#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000) 604#define BCN_OFFSET1_BCN7 FIELD32(0xff000000) 605 606/* 607 * TXRXQ_PCNT: PBF register 608 * PCNT_TX0Q: Page count for TX hardware queue 0 609 * PCNT_TX1Q: Page count for TX hardware queue 1 610 * PCNT_TX2Q: Page count for TX hardware queue 2 611 * PCNT_RX0Q: Page count for RX hardware queue 612 */ 613#define TXRXQ_PCNT 0x0438 614#define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff) 615#define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00) 616#define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000) 617#define TXRXQ_PCNT_RX0Q FIELD32(0xff000000) 618 619/* 620 * PBF register 621 * Debug. Driver doesn't touch PBF register. 622 */ 623#define PBF_DBG 0x043c 624 625/* 626 * RF registers 627 */ 628#define RF_CSR_CFG 0x0500 629#define RF_CSR_CFG_DATA FIELD32(0x000000ff) 630#define RF_CSR_CFG_REGNUM FIELD32(0x00003f00) 631#define RF_CSR_CFG_WRITE FIELD32(0x00010000) 632#define RF_CSR_CFG_BUSY FIELD32(0x00020000) 633 634/* 635 * MT7620 RF registers (reversed order) 636 */ 637#define RF_CSR_CFG_DATA_MT7620 FIELD32(0x0000ff00) 638#define RF_CSR_CFG_REGNUM_MT7620 FIELD32(0x03ff0000) 639#define RF_CSR_CFG_WRITE_MT7620 FIELD32(0x00000010) 640#define RF_CSR_CFG_BUSY_MT7620 FIELD32(0x00000001) 641 642/* undocumented registers for calibration of new MAC */ 643#define RF_CONTROL0 0x0518 644#define RF_BYPASS0 0x051c 645#define RF_CONTROL1 0x0520 646#define RF_BYPASS1 0x0524 647#define RF_CONTROL2 0x0528 648#define RF_BYPASS2 0x052c 649#define RF_CONTROL3 0x0530 650#define RF_BYPASS3 0x0534 651 652/* 653 * EFUSE_CSR: RT30x0 EEPROM 654 */ 655#define EFUSE_CTRL 0x0580 656#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000) 657#define EFUSE_CTRL_MODE FIELD32(0x000000c0) 658#define EFUSE_CTRL_KICK FIELD32(0x40000000) 659#define EFUSE_CTRL_PRESENT FIELD32(0x80000000) 660 661/* 662 * EFUSE_DATA0 663 */ 664#define EFUSE_DATA0 0x0590 665 666/* 667 * EFUSE_DATA1 668 */ 669#define EFUSE_DATA1 0x0594 670 671/* 672 * EFUSE_DATA2 673 */ 674#define EFUSE_DATA2 0x0598 675 676/* 677 * EFUSE_DATA3 678 */ 679#define EFUSE_DATA3 0x059c 680 681/* 682 * LDO_CFG0 683 */ 684#define LDO_CFG0 0x05d4 685#define LDO_CFG0_DELAY3 FIELD32(0x000000ff) 686#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00) 687#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000) 688#define LDO_CFG0_BGSEL FIELD32(0x03000000) 689#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000) 690#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000) 691#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000) 692 693/* 694 * GPIO_SWITCH 695 */ 696#define GPIO_SWITCH 0x05dc 697#define GPIO_SWITCH_0 FIELD32(0x00000001) 698#define GPIO_SWITCH_1 FIELD32(0x00000002) 699#define GPIO_SWITCH_2 FIELD32(0x00000004) 700#define GPIO_SWITCH_3 FIELD32(0x00000008) 701#define GPIO_SWITCH_4 FIELD32(0x00000010) 702#define GPIO_SWITCH_5 FIELD32(0x00000020) 703#define GPIO_SWITCH_6 FIELD32(0x00000040) 704#define GPIO_SWITCH_7 FIELD32(0x00000080) 705 706/* 707 * FIXME: where the DEBUG_INDEX name come from? 708 */ 709#define MAC_DEBUG_INDEX 0x05e8 710#define MAC_DEBUG_INDEX_XTAL FIELD32(0x80000000) 711 712/* 713 * MAC Control/Status Registers(CSR). 714 * Some values are set in TU, whereas 1 TU == 1024 us. 715 */ 716 717/* 718 * MAC_CSR0: ASIC revision number. 719 * ASIC_REV: 0 720 * ASIC_VER: 2860 or 2870 721 */ 722#define MAC_CSR0 0x1000 723#define MAC_CSR0_REVISION FIELD32(0x0000ffff) 724#define MAC_CSR0_CHIPSET FIELD32(0xffff0000) 725 726/* 727 * MAC_SYS_CTRL: 728 */ 729#define MAC_SYS_CTRL 0x1004 730#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001) 731#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002) 732#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004) 733#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008) 734#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010) 735#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020) 736#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040) 737#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080) 738 739/* 740 * MAC_ADDR_DW0: STA MAC register 0 741 */ 742#define MAC_ADDR_DW0 0x1008 743#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff) 744#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00) 745#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000) 746#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000) 747 748/* 749 * MAC_ADDR_DW1: STA MAC register 1 750 * UNICAST_TO_ME_MASK: 751 * Used to mask off bits from byte 5 of the MAC address 752 * to determine the UNICAST_TO_ME bit for RX frames. 753 * The full mask is complemented by BSS_ID_MASK: 754 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK 755 */ 756#define MAC_ADDR_DW1 0x100c 757#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff) 758#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00) 759#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000) 760 761/* 762 * MAC_BSSID_DW0: BSSID register 0 763 */ 764#define MAC_BSSID_DW0 0x1010 765#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff) 766#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00) 767#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000) 768#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000) 769 770/* 771 * MAC_BSSID_DW1: BSSID register 1 772 * BSS_ID_MASK: 773 * 0: 1-BSSID mode (BSS index = 0) 774 * 1: 2-BSSID mode (BSS index: Byte5, bit 0) 775 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1) 776 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2) 777 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the 778 * BSSID. This will make sure that those bits will be ignored 779 * when determining the MY_BSS of RX frames. 780 */ 781#define MAC_BSSID_DW1 0x1014 782#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff) 783#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00) 784#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000) 785#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000) 786 787/* 788 * MAX_LEN_CFG: Maximum frame length register. 789 * MAX_MPDU: rt2860b max 16k bytes 790 * MAX_PSDU: Maximum PSDU length 791 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16 792 */ 793#define MAX_LEN_CFG 0x1018 794#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff) 795#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000) 796#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000) 797#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000) 798 799/* 800 * BBP_CSR_CFG: BBP serial control register 801 * VALUE: Register value to program into BBP 802 * REG_NUM: Selected BBP register 803 * READ_CONTROL: 0 write BBP, 1 read BBP 804 * BUSY: ASIC is busy executing BBP commands 805 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks 806 * BBP_RW_MODE: 0 serial, 1 parallel 807 */ 808#define BBP_CSR_CFG 0x101c 809#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff) 810#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00) 811#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000) 812#define BBP_CSR_CFG_BUSY FIELD32(0x00020000) 813#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000) 814#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000) 815 816/* 817 * RF_CSR_CFG0: RF control register 818 * REGID_AND_VALUE: Register value to program into RF 819 * BITWIDTH: Selected RF register 820 * STANDBYMODE: 0 high when standby, 1 low when standby 821 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate 822 * BUSY: ASIC is busy executing RF commands 823 */ 824#define RF_CSR_CFG0 0x1020 825#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff) 826#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000) 827#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff) 828#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000) 829#define RF_CSR_CFG0_SEL FIELD32(0x40000000) 830#define RF_CSR_CFG0_BUSY FIELD32(0x80000000) 831 832/* 833 * RF_CSR_CFG1: RF control register 834 * REGID_AND_VALUE: Register value to program into RF 835 * RFGAP: Gap between BB_CONTROL_RF and RF_LE 836 * 0: 3 system clock cycle (37.5usec) 837 * 1: 5 system clock cycle (62.5usec) 838 */ 839#define RF_CSR_CFG1 0x1024 840#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff) 841#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000) 842 843/* 844 * RF_CSR_CFG2: RF control register 845 * VALUE: Register value to program into RF 846 */ 847#define RF_CSR_CFG2 0x1028 848#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff) 849 850/* 851 * LED_CFG: LED control 852 * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1) 853 * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1) 854 * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2) 855 * color LED's: 856 * 0: off 857 * 1: blinking upon TX2 858 * 2: periodic slow blinking 859 * 3: always on 860 * LED polarity: 861 * 0: active low 862 * 1: active high 863 */ 864#define LED_CFG 0x102c 865#define LED_CFG_ON_PERIOD FIELD32(0x000000ff) 866#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00) 867#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000) 868#define LED_CFG_R_LED_MODE FIELD32(0x03000000) 869#define LED_CFG_G_LED_MODE FIELD32(0x0c000000) 870#define LED_CFG_Y_LED_MODE FIELD32(0x30000000) 871#define LED_CFG_LED_POLAR FIELD32(0x40000000) 872 873/* 874 * AMPDU_BA_WINSIZE: Force BlockAck window size 875 * FORCE_WINSIZE_ENABLE: 876 * 0: Disable forcing of BlockAck window size 877 * 1: Enable forcing of BlockAck window size, overwrites values BlockAck 878 * window size values in the TXWI 879 * FORCE_WINSIZE: BlockAck window size 880 */ 881#define AMPDU_BA_WINSIZE 0x1040 882#define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020) 883#define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f) 884 885/* 886 * XIFS_TIME_CFG: MAC timing 887 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX 888 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX 889 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX 890 * when MAC doesn't reference BBP signal BBRXEND 891 * EIFS: unit 1us 892 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer 893 * 894 */ 895#define XIFS_TIME_CFG 0x1100 896#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff) 897#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00) 898#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000) 899#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000) 900#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000) 901 902/* 903 * BKOFF_SLOT_CFG: 904 */ 905#define BKOFF_SLOT_CFG 0x1104 906#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff) 907#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00) 908 909/* 910 * NAV_TIME_CFG: 911 */ 912#define NAV_TIME_CFG 0x1108 913#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff) 914#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00) 915#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000) 916#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000) 917 918/* 919 * CH_TIME_CFG: count as channel busy 920 * EIFS_BUSY: Count EIFS as channel busy 921 * NAV_BUSY: Count NAS as channel busy 922 * RX_BUSY: Count RX as channel busy 923 * TX_BUSY: Count TX as channel busy 924 * TMR_EN: Enable channel statistics timer 925 */ 926#define CH_TIME_CFG 0x110c 927#define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010) 928#define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008) 929#define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004) 930#define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002) 931#define CH_TIME_CFG_TMR_EN FIELD32(0x00000001) 932 933/* 934 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us 935 */ 936#define PBF_LIFE_TIMER 0x1110 937 938/* 939 * BCN_TIME_CFG: 940 * BEACON_INTERVAL: in unit of 1/16 TU 941 * TSF_TICKING: Enable TSF auto counting 942 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode 943 * BEACON_GEN: Enable beacon generator 944 */ 945#define BCN_TIME_CFG 0x1114 946#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff) 947#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000) 948#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000) 949#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000) 950#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000) 951#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000) 952 953/* 954 * TBTT_SYNC_CFG: 955 * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots 956 * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots 957 */ 958#define TBTT_SYNC_CFG 0x1118 959#define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff) 960#define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00) 961#define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000) 962#define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000) 963 964/* 965 * TSF_TIMER_DW0: Local lsb TSF timer, read-only 966 */ 967#define TSF_TIMER_DW0 0x111c 968#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff) 969 970/* 971 * TSF_TIMER_DW1: Local msb TSF timer, read-only 972 */ 973#define TSF_TIMER_DW1 0x1120 974#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff) 975 976/* 977 * TBTT_TIMER: TImer remains till next TBTT, read-only 978 */ 979#define TBTT_TIMER 0x1124 980 981/* 982 * INT_TIMER_CFG: timer configuration 983 * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU 984 * GP_TIMER: period of general purpose timer in units of 1/16 TU 985 */ 986#define INT_TIMER_CFG 0x1128 987#define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff) 988#define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000) 989 990/* 991 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable 992 */ 993#define INT_TIMER_EN 0x112c 994#define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001) 995#define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002) 996 997/* 998 * CH_IDLE_STA: channel idle time (in us) 999 */ 1000#define CH_IDLE_STA 0x1130 1001 1002/* 1003 * CH_BUSY_STA: channel busy time on primary channel (in us) 1004 */ 1005#define CH_BUSY_STA 0x1134 1006 1007/* 1008 * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us) 1009 */ 1010#define CH_BUSY_STA_SEC 0x1138 1011 1012/* 1013 * MAC_STATUS_CFG: 1014 * BBP_RF_BUSY: When set to 0, BBP and RF are stable. 1015 * if 1 or higher one of the 2 registers is busy. 1016 */ 1017#define MAC_STATUS_CFG 0x1200 1018#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003) 1019#define MAC_STATUS_CFG_BBP_RF_BUSY_TX FIELD32(0x00000001) 1020#define MAC_STATUS_CFG_BBP_RF_BUSY_RX FIELD32(0x00000002) 1021 1022/* 1023 * PWR_PIN_CFG: 1024 */ 1025#define PWR_PIN_CFG 0x1204 1026 1027/* 1028 * AUTOWAKEUP_CFG: Manual power control / status register 1029 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set 1030 * AUTOWAKE: 0:sleep, 1:awake 1031 */ 1032#define AUTOWAKEUP_CFG 0x1208 1033#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff) 1034#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00) 1035#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000) 1036 1037/* 1038 * MIMO_PS_CFG: MIMO Power-save Configuration 1039 */ 1040#define MIMO_PS_CFG 0x1210 1041#define MIMO_PS_CFG_MMPS_BB_EN FIELD32(0x00000001) 1042#define MIMO_PS_CFG_MMPS_RX_ANT_NUM FIELD32(0x00000006) 1043#define MIMO_PS_CFG_MMPS_RF_EN FIELD32(0x00000008) 1044#define MIMO_PS_CFG_RX_STBY_POL FIELD32(0x00000010) 1045#define MIMO_PS_CFG_RX_RX_STBY0 FIELD32(0x00000020) 1046 1047/* 1048 * EDCA_AC0_CFG: 1049 */ 1050#define EDCA_AC0_CFG 0x1300 1051#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff) 1052#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00) 1053#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000) 1054#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000) 1055 1056/* 1057 * EDCA_AC1_CFG: 1058 */ 1059#define EDCA_AC1_CFG 0x1304 1060#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff) 1061#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00) 1062#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000) 1063#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000) 1064 1065/* 1066 * EDCA_AC2_CFG: 1067 */ 1068#define EDCA_AC2_CFG 0x1308 1069#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff) 1070#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00) 1071#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000) 1072#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000) 1073 1074/* 1075 * EDCA_AC3_CFG: 1076 */ 1077#define EDCA_AC3_CFG 0x130c 1078#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff) 1079#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00) 1080#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000) 1081#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000) 1082 1083/* 1084 * EDCA_TID_AC_MAP: 1085 */ 1086#define EDCA_TID_AC_MAP 0x1310 1087 1088/* 1089 * TX_PWR_CFG: 1090 */ 1091#define TX_PWR_CFG_RATE0 FIELD32(0x0000000f) 1092#define TX_PWR_CFG_RATE1 FIELD32(0x000000f0) 1093#define TX_PWR_CFG_RATE2 FIELD32(0x00000f00) 1094#define TX_PWR_CFG_RATE3 FIELD32(0x0000f000) 1095#define TX_PWR_CFG_RATE4 FIELD32(0x000f0000) 1096#define TX_PWR_CFG_RATE5 FIELD32(0x00f00000) 1097#define TX_PWR_CFG_RATE6 FIELD32(0x0f000000) 1098#define TX_PWR_CFG_RATE7 FIELD32(0xf0000000) 1099 1100/* 1101 * TX_PWR_CFG_0: 1102 */ 1103#define TX_PWR_CFG_0 0x1314 1104#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f) 1105#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0) 1106#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00) 1107#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000) 1108#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000) 1109#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000) 1110#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000) 1111#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000) 1112/* bits for 3T devices */ 1113#define TX_PWR_CFG_0_CCK1_CH0 FIELD32(0x0000000f) 1114#define TX_PWR_CFG_0_CCK1_CH1 FIELD32(0x000000f0) 1115#define TX_PWR_CFG_0_CCK5_CH0 FIELD32(0x00000f00) 1116#define TX_PWR_CFG_0_CCK5_CH1 FIELD32(0x0000f000) 1117#define TX_PWR_CFG_0_OFDM6_CH0 FIELD32(0x000f0000) 1118#define TX_PWR_CFG_0_OFDM6_CH1 FIELD32(0x00f00000) 1119#define TX_PWR_CFG_0_OFDM12_CH0 FIELD32(0x0f000000) 1120#define TX_PWR_CFG_0_OFDM12_CH1 FIELD32(0xf0000000) 1121/* bits for new 2T devices */ 1122#define TX_PWR_CFG_0B_1MBS_2MBS FIELD32(0x000000ff) 1123#define TX_PWR_CFG_0B_5MBS_11MBS FIELD32(0x0000ff00) 1124#define TX_PWR_CFG_0B_6MBS_9MBS FIELD32(0x00ff0000) 1125#define TX_PWR_CFG_0B_12MBS_18MBS FIELD32(0xff000000) 1126 1127 1128/* 1129 * TX_PWR_CFG_1: 1130 */ 1131#define TX_PWR_CFG_1 0x1318 1132#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f) 1133#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0) 1134#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00) 1135#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000) 1136#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000) 1137#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000) 1138#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000) 1139#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000) 1140/* bits for 3T devices */ 1141#define TX_PWR_CFG_1_OFDM24_CH0 FIELD32(0x0000000f) 1142#define TX_PWR_CFG_1_OFDM24_CH1 FIELD32(0x000000f0) 1143#define TX_PWR_CFG_1_OFDM48_CH0 FIELD32(0x00000f00) 1144#define TX_PWR_CFG_1_OFDM48_CH1 FIELD32(0x0000f000) 1145#define TX_PWR_CFG_1_MCS0_CH0 FIELD32(0x000f0000) 1146#define TX_PWR_CFG_1_MCS0_CH1 FIELD32(0x00f00000) 1147#define TX_PWR_CFG_1_MCS2_CH0 FIELD32(0x0f000000) 1148#define TX_PWR_CFG_1_MCS2_CH1 FIELD32(0xf0000000) 1149/* bits for new 2T devices */ 1150#define TX_PWR_CFG_1B_24MBS_36MBS FIELD32(0x000000ff) 1151#define TX_PWR_CFG_1B_48MBS FIELD32(0x0000ff00) 1152#define TX_PWR_CFG_1B_MCS0_MCS1 FIELD32(0x00ff0000) 1153#define TX_PWR_CFG_1B_MCS2_MCS3 FIELD32(0xff000000) 1154 1155/* 1156 * TX_PWR_CFG_2: 1157 */ 1158#define TX_PWR_CFG_2 0x131c 1159#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f) 1160#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0) 1161#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00) 1162#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000) 1163#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000) 1164#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000) 1165#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000) 1166#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000) 1167/* bits for 3T devices */ 1168#define TX_PWR_CFG_2_MCS4_CH0 FIELD32(0x0000000f) 1169#define TX_PWR_CFG_2_MCS4_CH1 FIELD32(0x000000f0) 1170#define TX_PWR_CFG_2_MCS6_CH0 FIELD32(0x00000f00) 1171#define TX_PWR_CFG_2_MCS6_CH1 FIELD32(0x0000f000) 1172#define TX_PWR_CFG_2_MCS8_CH0 FIELD32(0x000f0000) 1173#define TX_PWR_CFG_2_MCS8_CH1 FIELD32(0x00f00000) 1174#define TX_PWR_CFG_2_MCS10_CH0 FIELD32(0x0f000000) 1175#define TX_PWR_CFG_2_MCS10_CH1 FIELD32(0xf0000000) 1176/* bits for new 2T devices */ 1177#define TX_PWR_CFG_2B_MCS4_MCS5 FIELD32(0x000000ff) 1178#define TX_PWR_CFG_2B_MCS6_MCS7 FIELD32(0x0000ff00) 1179#define TX_PWR_CFG_2B_MCS8_MCS9 FIELD32(0x00ff0000) 1180#define TX_PWR_CFG_2B_MCS10_MCS11 FIELD32(0xff000000) 1181 1182/* 1183 * TX_PWR_CFG_3: 1184 */ 1185#define TX_PWR_CFG_3 0x1320 1186#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f) 1187#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0) 1188#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00) 1189#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000) 1190#define TX_PWR_CFG_3_UNKNOWN1 FIELD32(0x000f0000) 1191#define TX_PWR_CFG_3_UNKNOWN2 FIELD32(0x00f00000) 1192#define TX_PWR_CFG_3_UNKNOWN3 FIELD32(0x0f000000) 1193#define TX_PWR_CFG_3_UNKNOWN4 FIELD32(0xf0000000) 1194/* bits for 3T devices */ 1195#define TX_PWR_CFG_3_MCS12_CH0 FIELD32(0x0000000f) 1196#define TX_PWR_CFG_3_MCS12_CH1 FIELD32(0x000000f0) 1197#define TX_PWR_CFG_3_MCS14_CH0 FIELD32(0x00000f00) 1198#define TX_PWR_CFG_3_MCS14_CH1 FIELD32(0x0000f000) 1199#define TX_PWR_CFG_3_STBC0_CH0 FIELD32(0x000f0000) 1200#define TX_PWR_CFG_3_STBC0_CH1 FIELD32(0x00f00000) 1201#define TX_PWR_CFG_3_STBC2_CH0 FIELD32(0x0f000000) 1202#define TX_PWR_CFG_3_STBC2_CH1 FIELD32(0xf0000000) 1203/* bits for new 2T devices */ 1204#define TX_PWR_CFG_3B_MCS12_MCS13 FIELD32(0x000000ff) 1205#define TX_PWR_CFG_3B_MCS14 FIELD32(0x0000ff00) 1206#define TX_PWR_CFG_3B_STBC_MCS0_MCS1 FIELD32(0x00ff0000) 1207#define TX_PWR_CFG_3B_STBC_MCS2_MSC3 FIELD32(0xff000000) 1208 1209/* 1210 * TX_PWR_CFG_4: 1211 */ 1212#define TX_PWR_CFG_4 0x1324 1213#define TX_PWR_CFG_4_UNKNOWN5 FIELD32(0x0000000f) 1214#define TX_PWR_CFG_4_UNKNOWN6 FIELD32(0x000000f0) 1215#define TX_PWR_CFG_4_UNKNOWN7 FIELD32(0x00000f00) 1216#define TX_PWR_CFG_4_UNKNOWN8 FIELD32(0x0000f000) 1217/* bits for 3T devices */ 1218#define TX_PWR_CFG_4_STBC4_CH0 FIELD32(0x0000000f) 1219#define TX_PWR_CFG_4_STBC4_CH1 FIELD32(0x000000f0) 1220#define TX_PWR_CFG_4_STBC6_CH0 FIELD32(0x00000f00) 1221#define TX_PWR_CFG_4_STBC6_CH1 FIELD32(0x0000f000) 1222/* bits for new 2T devices */ 1223#define TX_PWR_CFG_4B_STBC_MCS4_MCS5 FIELD32(0x000000ff) 1224#define TX_PWR_CFG_4B_STBC_MCS6 FIELD32(0x0000ff00) 1225 1226/* 1227 * TX_PIN_CFG: 1228 */ 1229#define TX_PIN_CFG 0x1328 1230#define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0 1231#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001) 1232#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002) 1233#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004) 1234#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008) 1235#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010) 1236#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020) 1237#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040) 1238#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080) 1239#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100) 1240#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200) 1241#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400) 1242#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800) 1243#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000) 1244#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000) 1245#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000) 1246#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000) 1247#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000) 1248#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000) 1249#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000) 1250#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000) 1251#define TX_PIN_CFG_RFRX_EN FIELD32(0x00100000) 1252#define TX_PIN_CFG_RFRX_POL FIELD32(0x00200000) 1253#define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000) 1254#define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000) 1255#define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000) 1256#define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000) 1257#define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000) 1258#define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000) 1259#define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000) 1260#define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000) 1261 1262/* 1263 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz 1264 */ 1265#define TX_BAND_CFG 0x132c 1266#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001) 1267#define TX_BAND_CFG_A FIELD32(0x00000002) 1268#define TX_BAND_CFG_BG FIELD32(0x00000004) 1269 1270/* 1271 * TX_SW_CFG0: 1272 */ 1273#define TX_SW_CFG0 0x1330 1274 1275/* 1276 * TX_SW_CFG1: 1277 */ 1278#define TX_SW_CFG1 0x1334 1279 1280/* 1281 * TX_SW_CFG2: 1282 */ 1283#define TX_SW_CFG2 0x1338 1284 1285/* 1286 * TXOP_THRES_CFG: 1287 */ 1288#define TXOP_THRES_CFG 0x133c 1289 1290/* 1291 * TXOP_CTRL_CFG: 1292 * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation 1293 * AC_TRUN_EN: Enable/Disable truncation for AC change 1294 * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change 1295 * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode 1296 * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS 1297 * RESERVED_TRUN_EN: Reserved 1298 * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection 1299 * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz 1300 * transmissions if extension CCA is clear). 1301 * EXT_CCA_DLY: Extension CCA signal delay time (unit: us) 1302 * EXT_CWMIN: CwMin for extension channel backoff 1303 * 0: Disabled 1304 * 1305 */ 1306#define TXOP_CTRL_CFG 0x1340 1307#define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001) 1308#define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002) 1309#define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004) 1310#define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008) 1311#define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010) 1312#define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020) 1313#define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040) 1314#define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080) 1315#define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00) 1316#define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000) 1317 1318/* 1319 * TX_RTS_CFG: 1320 * RTS_THRES: unit:byte 1321 * RTS_FBK_EN: enable rts rate fallback 1322 */ 1323#define TX_RTS_CFG 0x1344 1324#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff) 1325#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00) 1326#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000) 1327 1328/* 1329 * TX_TIMEOUT_CFG: 1330 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us 1331 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure 1332 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation. 1333 * it is recommended that: 1334 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT) 1335 */ 1336#define TX_TIMEOUT_CFG 0x1348 1337#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0) 1338#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00) 1339#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000) 1340 1341/* 1342 * TX_RTY_CFG: 1343 * SHORT_RTY_LIMIT: short retry limit 1344 * LONG_RTY_LIMIT: long retry limit 1345 * LONG_RTY_THRE: Long retry threshoold 1346 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode 1347 * 0:expired by retry limit, 1: expired by mpdu life timer 1348 * AGG_RTY_MODE: Aggregate MPDU retry mode 1349 * 0:expired by retry limit, 1: expired by mpdu life timer 1350 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable 1351 */ 1352#define TX_RTY_CFG 0x134c 1353#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff) 1354#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00) 1355#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000) 1356#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000) 1357#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000) 1358#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000) 1359 1360/* 1361 * TX_LINK_CFG: 1362 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us 1363 * MFB_ENABLE: TX apply remote MFB 1:enable 1364 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable 1365 * 0: not apply remote remote unsolicit (MFS=7) 1366 * TX_MRQ_EN: MCS request TX enable 1367 * TX_RDG_EN: RDG TX enable 1368 * TX_CF_ACK_EN: Piggyback CF-ACK enable 1369 * REMOTE_MFB: remote MCS feedback 1370 * REMOTE_MFS: remote MCS feedback sequence number 1371 */ 1372#define TX_LINK_CFG 0x1350 1373#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff) 1374#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100) 1375#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200) 1376#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400) 1377#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800) 1378#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000) 1379#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000) 1380#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000) 1381 1382/* 1383 * HT_FBK_CFG0: 1384 */ 1385#define HT_FBK_CFG0 0x1354 1386#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f) 1387#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0) 1388#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00) 1389#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000) 1390#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000) 1391#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000) 1392#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000) 1393#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000) 1394 1395/* 1396 * HT_FBK_CFG1: 1397 */ 1398#define HT_FBK_CFG1 0x1358 1399#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f) 1400#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0) 1401#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00) 1402#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000) 1403#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000) 1404#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000) 1405#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000) 1406#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000) 1407 1408/* 1409 * LG_FBK_CFG0: 1410 */ 1411#define LG_FBK_CFG0 0x135c 1412#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f) 1413#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0) 1414#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00) 1415#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000) 1416#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000) 1417#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000) 1418#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000) 1419#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000) 1420 1421/* 1422 * LG_FBK_CFG1: 1423 */ 1424#define LG_FBK_CFG1 0x1360 1425#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f) 1426#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0) 1427#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00) 1428#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000) 1429 1430/* 1431 * CCK_PROT_CFG: CCK Protection 1432 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd) 1433 * PROTECT_CTRL: Protection control frame type for CCK TX 1434 * 0:none, 1:RTS/CTS, 2:CTS-to-self 1435 * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV 1436 * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV 1437 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow 1438 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow 1439 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow 1440 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow 1441 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow 1442 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow 1443 * RTS_TH_EN: RTS threshold enable on CCK TX 1444 */ 1445#define CCK_PROT_CFG 0x1364 1446#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1447#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1448#define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1449#define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1450#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1451#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1452#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1453#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1454#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1455#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1456#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1457 1458/* 1459 * OFDM_PROT_CFG: OFDM Protection 1460 */ 1461#define OFDM_PROT_CFG 0x1368 1462#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1463#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1464#define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1465#define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1466#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1467#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1468#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1469#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1470#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1471#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1472#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1473 1474/* 1475 * MM20_PROT_CFG: MM20 Protection 1476 */ 1477#define MM20_PROT_CFG 0x136c 1478#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1479#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1480#define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1481#define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1482#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1483#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1484#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1485#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1486#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1487#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1488#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1489 1490/* 1491 * MM40_PROT_CFG: MM40 Protection 1492 */ 1493#define MM40_PROT_CFG 0x1370 1494#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1495#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1496#define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1497#define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1498#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1499#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1500#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1501#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1502#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1503#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1504#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1505 1506/* 1507 * GF20_PROT_CFG: GF20 Protection 1508 */ 1509#define GF20_PROT_CFG 0x1374 1510#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1511#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1512#define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1513#define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1514#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1515#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1516#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1517#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1518#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1519#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1520#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1521 1522/* 1523 * GF40_PROT_CFG: GF40 Protection 1524 */ 1525#define GF40_PROT_CFG 0x1378 1526#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1527#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1528#define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1529#define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1530#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1531#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1532#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1533#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1534#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1535#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1536#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1537 1538/* 1539 * EXP_CTS_TIME: 1540 */ 1541#define EXP_CTS_TIME 0x137c 1542 1543/* 1544 * EXP_ACK_TIME: 1545 */ 1546#define EXP_ACK_TIME 0x1380 1547 1548/* TX_PWR_CFG_5 */ 1549#define TX_PWR_CFG_5 0x1384 1550#define TX_PWR_CFG_5_MCS16_CH0 FIELD32(0x0000000f) 1551#define TX_PWR_CFG_5_MCS16_CH1 FIELD32(0x000000f0) 1552#define TX_PWR_CFG_5_MCS16_CH2 FIELD32(0x00000f00) 1553#define TX_PWR_CFG_5_MCS18_CH0 FIELD32(0x000f0000) 1554#define TX_PWR_CFG_5_MCS18_CH1 FIELD32(0x00f00000) 1555#define TX_PWR_CFG_5_MCS18_CH2 FIELD32(0x0f000000) 1556 1557/* TX_PWR_CFG_6 */ 1558#define TX_PWR_CFG_6 0x1388 1559#define TX_PWR_CFG_6_MCS20_CH0 FIELD32(0x0000000f) 1560#define TX_PWR_CFG_6_MCS20_CH1 FIELD32(0x000000f0) 1561#define TX_PWR_CFG_6_MCS20_CH2 FIELD32(0x00000f00) 1562#define TX_PWR_CFG_6_MCS22_CH0 FIELD32(0x000f0000) 1563#define TX_PWR_CFG_6_MCS22_CH1 FIELD32(0x00f00000) 1564#define TX_PWR_CFG_6_MCS22_CH2 FIELD32(0x0f000000) 1565 1566/* TX_PWR_CFG_0_EXT */ 1567#define TX_PWR_CFG_0_EXT 0x1390 1568#define TX_PWR_CFG_0_EXT_CCK1_CH2 FIELD32(0x0000000f) 1569#define TX_PWR_CFG_0_EXT_CCK5_CH2 FIELD32(0x00000f00) 1570#define TX_PWR_CFG_0_EXT_OFDM6_CH2 FIELD32(0x000f0000) 1571#define TX_PWR_CFG_0_EXT_OFDM12_CH2 FIELD32(0x0f000000) 1572 1573/* TX_PWR_CFG_1_EXT */ 1574#define TX_PWR_CFG_1_EXT 0x1394 1575#define TX_PWR_CFG_1_EXT_OFDM24_CH2 FIELD32(0x0000000f) 1576#define TX_PWR_CFG_1_EXT_OFDM48_CH2 FIELD32(0x00000f00) 1577#define TX_PWR_CFG_1_EXT_MCS0_CH2 FIELD32(0x000f0000) 1578#define TX_PWR_CFG_1_EXT_MCS2_CH2 FIELD32(0x0f000000) 1579 1580/* TX_PWR_CFG_2_EXT */ 1581#define TX_PWR_CFG_2_EXT 0x1398 1582#define TX_PWR_CFG_2_EXT_MCS4_CH2 FIELD32(0x0000000f) 1583#define TX_PWR_CFG_2_EXT_MCS6_CH2 FIELD32(0x00000f00) 1584#define TX_PWR_CFG_2_EXT_MCS8_CH2 FIELD32(0x000f0000) 1585#define TX_PWR_CFG_2_EXT_MCS10_CH2 FIELD32(0x0f000000) 1586 1587/* TX_PWR_CFG_3_EXT */ 1588#define TX_PWR_CFG_3_EXT 0x139c 1589#define TX_PWR_CFG_3_EXT_MCS12_CH2 FIELD32(0x0000000f) 1590#define TX_PWR_CFG_3_EXT_MCS14_CH2 FIELD32(0x00000f00) 1591#define TX_PWR_CFG_3_EXT_STBC0_CH2 FIELD32(0x000f0000) 1592#define TX_PWR_CFG_3_EXT_STBC2_CH2 FIELD32(0x0f000000) 1593 1594/* TX_PWR_CFG_4_EXT */ 1595#define TX_PWR_CFG_4_EXT 0x13a0 1596#define TX_PWR_CFG_4_EXT_STBC4_CH2 FIELD32(0x0000000f) 1597#define TX_PWR_CFG_4_EXT_STBC6_CH2 FIELD32(0x00000f00) 1598 1599/* TXn_RF_GAIN_CORRECT: RF Gain Correction for each RF_ALC[3:2] 1600 * Unit: 0.1 dB, Range: -3.2 dB to 3.1 dB 1601 */ 1602#define TX0_RF_GAIN_CORRECT 0x13a0 1603#define TX0_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f) 1604#define TX0_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00) 1605#define TX0_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000) 1606#define TX0_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000) 1607 1608#define TX1_RF_GAIN_CORRECT 0x13a4 1609#define TX1_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f) 1610#define TX1_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00) 1611#define TX1_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000) 1612#define TX1_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000) 1613 1614/* TXn_RF_GAIN_ATTEN: TXn RF Gain Attenuation Level 1615 * Format: 7-bit, signed value 1616 * Unit: 0.5 dB, Range: -20 dB to -5 dB 1617 */ 1618#define TX0_RF_GAIN_ATTEN 0x13a8 1619#define TX0_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f) 1620#define TX0_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00) 1621#define TX0_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000) 1622#define TX0_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000) 1623#define TX1_RF_GAIN_ATTEN 0x13ac 1624#define TX1_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f) 1625#define TX1_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00) 1626#define TX1_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000) 1627#define TX1_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000) 1628 1629/* TX_ALC_CFG_0: TX Automatic Level Control Configuration 0 1630 * TX_ALC_LIMIT_n: TXn upper limit 1631 * TX_ALC_CH_INIT_n: TXn channel initial transmission gain 1632 * Unit: 0.5 dB, Range: 0 to 23.5 dB 1633 */ 1634#define TX_ALC_CFG_0 0x13b0 1635#define TX_ALC_CFG_0_CH_INIT_0 FIELD32(0x0000003f) 1636#define TX_ALC_CFG_0_CH_INIT_1 FIELD32(0x00003f00) 1637#define TX_ALC_CFG_0_LIMIT_0 FIELD32(0x003f0000) 1638#define TX_ALC_CFG_0_LIMIT_1 FIELD32(0x3f000000) 1639 1640/* TX_ALC_CFG_1: TX Automatic Level Control Configuration 1 1641 * TX_TEMP_COMP: TX Power Temperature Compensation 1642 * Unit: 0.5 dB, Range: -10 dB to 10 dB 1643 * TXn_GAIN_FINE: TXn Gain Fine Adjustment 1644 * Unit: 0.1 dB, Range: -0.8 dB to 0.7 dB 1645 * RF_TOS_DLY: Sets the RF_TOS_EN assertion delay after 1646 * deassertion of PA_PE. 1647 * Unit: 0.25 usec 1648 * TXn_RF_GAIN_ATTEN: TXn RF gain attentuation selector 1649 * RF_TOS_TIMEOUT: time-out value for RF_TOS_ENABLE 1650 * deassertion if RF_TOS_DONE is missing. 1651 * Unit: 0.25 usec 1652 * RF_TOS_ENABLE: TX offset calibration enable 1653 * ROS_BUSY_EN: RX offset calibration busy enable 1654 */ 1655#define TX_ALC_CFG_1 0x13b4 1656#define TX_ALC_CFG_1_TX_TEMP_COMP FIELD32(0x0000003f) 1657#define TX_ALC_CFG_1_TX0_GAIN_FINE FIELD32(0x00000f00) 1658#define TX_ALC_CFG_1_TX1_GAIN_FINE FIELD32(0x0000f000) 1659#define TX_ALC_CFG_1_RF_TOS_DLY FIELD32(0x00070000) 1660#define TX_ALC_CFG_1_TX0_RF_GAIN_ATTEN FIELD32(0x00300000) 1661#define TX_ALC_CFG_1_TX1_RF_GAIN_ATTEN FIELD32(0x00c00000) 1662#define TX_ALC_CFG_1_RF_TOS_TIMEOUT FIELD32(0x3f000000) 1663#define TX_ALC_CFG_1_RF_TOS_ENABLE FIELD32(0x40000000) 1664#define TX_ALC_CFG_1_ROS_BUSY_EN FIELD32(0x80000000) 1665 1666/* TXn_BB_GAIN_ATTEN: TXn RF Gain Attenuation Level 1667 * Format: 5-bit signed values 1668 * Unit: 0.5 dB, Range: -8 dB to 7 dB 1669 */ 1670#define TX0_BB_GAIN_ATTEN 0x13c0 1671#define TX0_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f) 1672#define TX0_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00) 1673#define TX0_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000) 1674#define TX0_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000) 1675#define TX1_BB_GAIN_ATTEN 0x13c4 1676#define TX1_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f) 1677#define TX1_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00) 1678#define TX1_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000) 1679#define TX1_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000) 1680 1681/* TX_ALC_VGA3: TX Automatic Level Correction Variable Gain Amplifier 3 */ 1682#define TX_ALC_VGA3 0x13c8 1683#define TX_ALC_VGA3_TX0_ALC_VGA3 FIELD32(0x0000001f) 1684#define TX_ALC_VGA3_TX1_ALC_VGA3 FIELD32(0x00001f00) 1685#define TX_ALC_VGA3_TX0_ALC_VGA2 FIELD32(0x001f0000) 1686#define TX_ALC_VGA3_TX1_ALC_VGA2 FIELD32(0x1f000000) 1687 1688/* TX_PWR_CFG_7 */ 1689#define TX_PWR_CFG_7 0x13d4 1690#define TX_PWR_CFG_7_OFDM54_CH0 FIELD32(0x0000000f) 1691#define TX_PWR_CFG_7_OFDM54_CH1 FIELD32(0x000000f0) 1692#define TX_PWR_CFG_7_OFDM54_CH2 FIELD32(0x00000f00) 1693#define TX_PWR_CFG_7_MCS7_CH0 FIELD32(0x000f0000) 1694#define TX_PWR_CFG_7_MCS7_CH1 FIELD32(0x00f00000) 1695#define TX_PWR_CFG_7_MCS7_CH2 FIELD32(0x0f000000) 1696/* bits for new 2T devices */ 1697#define TX_PWR_CFG_7B_54MBS FIELD32(0x000000ff) 1698#define TX_PWR_CFG_7B_MCS7 FIELD32(0x00ff0000) 1699 1700 1701/* TX_PWR_CFG_8 */ 1702#define TX_PWR_CFG_8 0x13d8 1703#define TX_PWR_CFG_8_MCS15_CH0 FIELD32(0x0000000f) 1704#define TX_PWR_CFG_8_MCS15_CH1 FIELD32(0x000000f0) 1705#define TX_PWR_CFG_8_MCS15_CH2 FIELD32(0x00000f00) 1706#define TX_PWR_CFG_8_MCS23_CH0 FIELD32(0x000f0000) 1707#define TX_PWR_CFG_8_MCS23_CH1 FIELD32(0x00f00000) 1708#define TX_PWR_CFG_8_MCS23_CH2 FIELD32(0x0f000000) 1709/* bits for new 2T devices */ 1710#define TX_PWR_CFG_8B_MCS15 FIELD32(0x000000ff) 1711 1712 1713/* TX_PWR_CFG_9 */ 1714#define TX_PWR_CFG_9 0x13dc 1715#define TX_PWR_CFG_9_STBC7_CH0 FIELD32(0x0000000f) 1716#define TX_PWR_CFG_9_STBC7_CH1 FIELD32(0x000000f0) 1717#define TX_PWR_CFG_9_STBC7_CH2 FIELD32(0x00000f00) 1718/* bits for new 2T devices */ 1719#define TX_PWR_CFG_9B_STBC_MCS7 FIELD32(0x000000ff) 1720 1721/* 1722 * TX_TXBF_CFG: 1723 */ 1724#define TX_TXBF_CFG_0 0x138c 1725#define TX_TXBF_CFG_1 0x13a4 1726#define TX_TXBF_CFG_2 0x13a8 1727#define TX_TXBF_CFG_3 0x13ac 1728 1729/* 1730 * TX_FBK_CFG_3S: 1731 */ 1732#define TX_FBK_CFG_3S_0 0x13c4 1733#define TX_FBK_CFG_3S_1 0x13c8 1734 1735/* 1736 * RX_FILTER_CFG: RX configuration register. 1737 */ 1738#define RX_FILTER_CFG 0x1400 1739#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001) 1740#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002) 1741#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004) 1742#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008) 1743#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010) 1744#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020) 1745#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040) 1746#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080) 1747#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100) 1748#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200) 1749#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400) 1750#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800) 1751#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000) 1752#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000) 1753#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000) 1754#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000) 1755#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000) 1756 1757/* 1758 * AUTO_RSP_CFG: 1759 * AUTORESPONDER: 0: disable, 1: enable 1760 * BAC_ACK_POLICY: 0:long, 1:short preamble 1761 * CTS_40_MMODE: Response CTS 40MHz duplicate mode 1762 * CTS_40_MREF: Response CTS 40MHz duplicate mode 1763 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble 1764 * DUAL_CTS_EN: Power bit value in control frame 1765 * ACK_CTS_PSM_BIT:Power bit value in control frame 1766 */ 1767#define AUTO_RSP_CFG 0x1404 1768#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001) 1769#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002) 1770#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004) 1771#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008) 1772#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010) 1773#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040) 1774#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080) 1775 1776/* 1777 * LEGACY_BASIC_RATE: 1778 */ 1779#define LEGACY_BASIC_RATE 0x1408 1780 1781/* 1782 * HT_BASIC_RATE: 1783 */ 1784#define HT_BASIC_RATE 0x140c 1785 1786/* 1787 * HT_CTRL_CFG: 1788 */ 1789#define HT_CTRL_CFG 0x1410 1790 1791/* 1792 * SIFS_COST_CFG: 1793 */ 1794#define SIFS_COST_CFG 0x1414 1795 1796/* 1797 * RX_PARSER_CFG: 1798 * Set NAV for all received frames 1799 */ 1800#define RX_PARSER_CFG 0x1418 1801 1802/* 1803 * TX_SEC_CNT0: 1804 */ 1805#define TX_SEC_CNT0 0x1500 1806 1807/* 1808 * RX_SEC_CNT0: 1809 */ 1810#define RX_SEC_CNT0 0x1504 1811 1812/* 1813 * CCMP_FC_MUTE: 1814 */ 1815#define CCMP_FC_MUTE 0x1508 1816 1817/* 1818 * TXOP_HLDR_ADDR0: 1819 */ 1820#define TXOP_HLDR_ADDR0 0x1600 1821 1822/* 1823 * TXOP_HLDR_ADDR1: 1824 */ 1825#define TXOP_HLDR_ADDR1 0x1604 1826 1827/* 1828 * TXOP_HLDR_ET: 1829 */ 1830#define TXOP_HLDR_ET 0x1608 1831 1832/* 1833 * QOS_CFPOLL_RA_DW0: 1834 */ 1835#define QOS_CFPOLL_RA_DW0 0x160c 1836 1837/* 1838 * QOS_CFPOLL_RA_DW1: 1839 */ 1840#define QOS_CFPOLL_RA_DW1 0x1610 1841 1842/* 1843 * QOS_CFPOLL_QC: 1844 */ 1845#define QOS_CFPOLL_QC 0x1614 1846 1847/* 1848 * RX_STA_CNT0: RX PLCP error count & RX CRC error count 1849 */ 1850#define RX_STA_CNT0 0x1700 1851#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff) 1852#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000) 1853 1854/* 1855 * RX_STA_CNT1: RX False CCA count & RX LONG frame count 1856 */ 1857#define RX_STA_CNT1 0x1704 1858#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff) 1859#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000) 1860 1861/* 1862 * RX_STA_CNT2: 1863 */ 1864#define RX_STA_CNT2 0x1708 1865#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff) 1866#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000) 1867 1868/* 1869 * TX_STA_CNT0: TX Beacon count 1870 */ 1871#define TX_STA_CNT0 0x170c 1872#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff) 1873#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000) 1874 1875/* 1876 * TX_STA_CNT1: TX tx count 1877 */ 1878#define TX_STA_CNT1 0x1710 1879#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff) 1880#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000) 1881 1882/* 1883 * TX_STA_CNT2: TX tx count 1884 */ 1885#define TX_STA_CNT2 0x1714 1886#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff) 1887#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000) 1888 1889/* 1890 * TX_STA_FIFO: TX Result for specific PID status fifo register. 1891 * 1892 * This register is implemented as FIFO with 16 entries in the HW. Each 1893 * register read fetches the next tx result. If the FIFO is full because 1894 * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS) 1895 * triggered, the hw seems to simply drop further tx results. 1896 * 1897 * VALID: 1: this tx result is valid 1898 * 0: no valid tx result -> driver should stop reading 1899 * PID_TYPE: The PID latched from the PID field in the TXWI, can be used 1900 * to match a frame with its tx result (even though the PID is 1901 * only 4 bits wide). 1902 * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3) 1903 * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3) 1904 * This identification number is calculated by ((idx % 3) + 1). 1905 * TX_SUCCESS: Indicates tx success (1) or failure (0) 1906 * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0) 1907 * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0) 1908 * WCID: The wireless client ID. 1909 * MCS: The tx rate used during the last transmission of this frame, be it 1910 * successful or not. 1911 * PHYMODE: The phymode used for the transmission. 1912 */ 1913#define TX_STA_FIFO 0x1718 1914#define TX_STA_FIFO_VALID FIELD32(0x00000001) 1915#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e) 1916#define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006) 1917#define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018) 1918#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020) 1919#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040) 1920#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080) 1921#define TX_STA_FIFO_WCID FIELD32(0x0000ff00) 1922#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000) 1923#define TX_STA_FIFO_MCS FIELD32(0x007f0000) 1924#define TX_STA_FIFO_BW FIELD32(0x00800000) 1925#define TX_STA_FIFO_SGI FIELD32(0x01000000) 1926#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000) 1927 1928/* 1929 * TX_AGG_CNT: Debug counter 1930 */ 1931#define TX_AGG_CNT 0x171c 1932#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff) 1933#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000) 1934 1935/* 1936 * TX_AGG_CNT0: 1937 */ 1938#define TX_AGG_CNT0 0x1720 1939#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff) 1940#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000) 1941 1942/* 1943 * TX_AGG_CNT1: 1944 */ 1945#define TX_AGG_CNT1 0x1724 1946#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff) 1947#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000) 1948 1949/* 1950 * TX_AGG_CNT2: 1951 */ 1952#define TX_AGG_CNT2 0x1728 1953#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff) 1954#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000) 1955 1956/* 1957 * TX_AGG_CNT3: 1958 */ 1959#define TX_AGG_CNT3 0x172c 1960#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff) 1961#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000) 1962 1963/* 1964 * TX_AGG_CNT4: 1965 */ 1966#define TX_AGG_CNT4 0x1730 1967#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff) 1968#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000) 1969 1970/* 1971 * TX_AGG_CNT5: 1972 */ 1973#define TX_AGG_CNT5 0x1734 1974#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff) 1975#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000) 1976 1977/* 1978 * TX_AGG_CNT6: 1979 */ 1980#define TX_AGG_CNT6 0x1738 1981#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff) 1982#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000) 1983 1984/* 1985 * TX_AGG_CNT7: 1986 */ 1987#define TX_AGG_CNT7 0x173c 1988#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff) 1989#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000) 1990 1991/* 1992 * MPDU_DENSITY_CNT: 1993 * TX_ZERO_DEL: TX zero length delimiter count 1994 * RX_ZERO_DEL: RX zero length delimiter count 1995 */ 1996#define MPDU_DENSITY_CNT 0x1740 1997#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff) 1998#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000) 1999 2000/* 2001 * Security key table memory. 2002 * 2003 * The pairwise key table shares some memory with the beacon frame 2004 * buffers 6 and 7. That basically means that when beacon 6 & 7 2005 * are used we should only use the reduced pairwise key table which 2006 * has a maximum of 222 entries. 2007 * 2008 * --------------------------------------------- 2009 * |0x4000 | Pairwise Key | Reduced Pairwise | 2010 * | | Table | Key Table | 2011 * | | Size: 256 * 32 | Size: 222 * 32 | 2012 * |0x5BC0 | |------------------- 2013 * | | | Beacon 6 | 2014 * |0x5DC0 | |------------------- 2015 * | | | Beacon 7 | 2016 * |0x5FC0 | |------------------- 2017 * |0x5FFF | | 2018 * -------------------------- 2019 * 2020 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry 2021 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry 2022 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry 2023 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry 2024 * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry 2025 * SHARED_KEY_MODE_BASE: 4-byte * 16-entry 2026 */ 2027#define MAC_WCID_BASE 0x1800 2028#define PAIRWISE_KEY_TABLE_BASE 0x4000 2029#define MAC_IVEIV_TABLE_BASE 0x6000 2030#define MAC_WCID_ATTRIBUTE_BASE 0x6800 2031#define SHARED_KEY_TABLE_BASE 0x6c00 2032#define SHARED_KEY_MODE_BASE 0x7000 2033 2034#define MAC_WCID_ENTRY(__idx) \ 2035 (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry))) 2036#define PAIRWISE_KEY_ENTRY(__idx) \ 2037 (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry))) 2038#define MAC_IVEIV_ENTRY(__idx) \ 2039 (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry))) 2040#define MAC_WCID_ATTR_ENTRY(__idx) \ 2041 (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32))) 2042#define SHARED_KEY_ENTRY(__idx) \ 2043 (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry))) 2044#define SHARED_KEY_MODE_ENTRY(__idx) \ 2045 (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32))) 2046 2047struct mac_wcid_entry { 2048 u8 mac[6]; 2049 u8 reserved[2]; 2050} __packed; 2051 2052struct hw_key_entry { 2053 u8 key[16]; 2054 u8 tx_mic[8]; 2055 u8 rx_mic[8]; 2056} __packed; 2057 2058struct mac_iveiv_entry { 2059 u8 iv[8]; 2060} __packed; 2061 2062/* 2063 * MAC_WCID_ATTRIBUTE: 2064 */ 2065#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001) 2066#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e) 2067#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070) 2068#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380) 2069#define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400) 2070#define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800) 2071#define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000) 2072#define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000) 2073 2074/* 2075 * SHARED_KEY_MODE: 2076 */ 2077#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007) 2078#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070) 2079#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700) 2080#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000) 2081#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000) 2082#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000) 2083#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000) 2084#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000) 2085 2086/* 2087 * HOST-MCU communication 2088 */ 2089 2090/* 2091 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox. 2092 * CMD_TOKEN: Command id, 0xff disable status reporting. 2093 */ 2094#define H2M_MAILBOX_CSR 0x7010 2095#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff) 2096#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00) 2097#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000) 2098#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000) 2099 2100/* 2101 * H2M_MAILBOX_CID: 2102 * Free slots contain 0xff. MCU will store command's token to lowest free slot. 2103 * If all slots are occupied status will be dropped. 2104 */ 2105#define H2M_MAILBOX_CID 0x7014 2106#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff) 2107#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00) 2108#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000) 2109#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000) 2110 2111/* 2112 * H2M_MAILBOX_STATUS: 2113 * Command status will be saved to same slot as command id. 2114 */ 2115#define H2M_MAILBOX_STATUS 0x701c 2116 2117/* 2118 * H2M_INT_SRC: 2119 */ 2120#define H2M_INT_SRC 0x7024 2121 2122/* 2123 * H2M_BBP_AGENT: 2124 */ 2125#define H2M_BBP_AGENT 0x7028 2126 2127/* 2128 * MCU_LEDCS: LED control for MCU Mailbox. 2129 */ 2130#define MCU_LEDCS_LED_MODE FIELD8(0x1f) 2131#define MCU_LEDCS_POLARITY FIELD8(0x01) 2132 2133/* 2134 * HW_CS_CTS_BASE: 2135 * Carrier-sense CTS frame base address. 2136 * It's where mac stores carrier-sense frame for carrier-sense function. 2137 */ 2138#define HW_CS_CTS_BASE 0x7700 2139 2140/* 2141 * HW_DFS_CTS_BASE: 2142 * DFS CTS frame base address. It's where mac stores CTS frame for DFS. 2143 */ 2144#define HW_DFS_CTS_BASE 0x7780 2145 2146/* 2147 * TXRX control registers - base address 0x3000 2148 */ 2149 2150/* 2151 * TXRX_CSR1: 2152 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first.. 2153 */ 2154#define TXRX_CSR1 0x77d0 2155 2156/* 2157 * HW_DEBUG_SETTING_BASE: 2158 * since NULL frame won't be that long (256 byte) 2159 * We steal 16 tail bytes to save debugging settings 2160 */ 2161#define HW_DEBUG_SETTING_BASE 0x77f0 2162#define HW_DEBUG_SETTING_BASE2 0x7770 2163 2164/* 2165 * HW_BEACON_BASE 2166 * In order to support maximum 8 MBSS and its maximum length 2167 * is 512 bytes for each beacon 2168 * Three section discontinue memory segments will be used. 2169 * 1. The original region for BCN 0~3 2170 * 2. Extract memory from FCE table for BCN 4~5 2171 * 3. Extract memory from Pair-wise key table for BCN 6~7 2172 * It occupied those memory of wcid 238~253 for BCN 6 2173 * and wcid 222~237 for BCN 7 (see Security key table memory 2174 * for more info). 2175 * 2176 * IMPORTANT NOTE: Not sure why legacy driver does this, 2177 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6. 2178 */ 2179#define HW_BEACON_BASE0 0x7800 2180#define HW_BEACON_BASE1 0x7a00 2181#define HW_BEACON_BASE2 0x7c00 2182#define HW_BEACON_BASE3 0x7e00 2183#define HW_BEACON_BASE4 0x7200 2184#define HW_BEACON_BASE5 0x7400 2185#define HW_BEACON_BASE6 0x5dc0 2186#define HW_BEACON_BASE7 0x5bc0 2187 2188#define HW_BEACON_BASE(__index) \ 2189 (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \ 2190 (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \ 2191 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200)))) 2192 2193#define BEACON_BASE_TO_OFFSET(_base) (((_base) - 0x4000) / 64) 2194 2195/* 2196 * BBP registers. 2197 * The wordsize of the BBP is 8 bits. 2198 */ 2199 2200/* 2201 * BBP 1: TX Antenna & Power Control 2202 * POWER_CTRL: 2203 * 0 - normal, 2204 * 1 - drop tx power by 6dBm, 2205 * 2 - drop tx power by 12dBm, 2206 * 3 - increase tx power by 6dBm 2207 */ 2208#define BBP1_TX_POWER_CTRL FIELD8(0x03) 2209#define BBP1_TX_ANTENNA FIELD8(0x18) 2210 2211/* 2212 * BBP 3: RX Antenna 2213 */ 2214#define BBP3_RX_ADC FIELD8(0x03) 2215#define BBP3_RX_ANTENNA FIELD8(0x18) 2216#define BBP3_HT40_MINUS FIELD8(0x20) 2217#define BBP3_ADC_MODE_SWITCH FIELD8(0x40) 2218#define BBP3_ADC_INIT_MODE FIELD8(0x80) 2219 2220/* 2221 * BBP 4: Bandwidth 2222 */ 2223#define BBP4_TX_BF FIELD8(0x01) 2224#define BBP4_BANDWIDTH FIELD8(0x18) 2225#define BBP4_MAC_IF_CTRL FIELD8(0x40) 2226 2227/* BBP27 */ 2228#define BBP27_RX_CHAIN_SEL FIELD8(0x60) 2229 2230/* 2231 * BBP 47: Bandwidth 2232 */ 2233#define BBP47_TSSI_REPORT_SEL FIELD8(0x03) 2234#define BBP47_TSSI_UPDATE_REQ FIELD8(0x04) 2235#define BBP47_TSSI_TSSI_MODE FIELD8(0x18) 2236#define BBP47_TSSI_ADC6 FIELD8(0x80) 2237 2238/* 2239 * BBP 49 2240 */ 2241#define BBP49_UPDATE_FLAG FIELD8(0x01) 2242 2243/* 2244 * BBP 105: 2245 * - bit0: detect SIG on primary channel only (on 40MHz bandwidth) 2246 * - bit1: FEQ (Feed Forward Compensation) for independend streams 2247 * - bit2: MLD (Maximum Likehood Detection) for 2 streams (reserved on single 2248 * stream) 2249 * - bit4: channel estimation updates based on remodulation of 2250 * L-SIG and HT-SIG symbols 2251 */ 2252#define BBP105_DETECT_SIG_ON_PRIMARY FIELD8(0x01) 2253#define BBP105_FEQ FIELD8(0x02) 2254#define BBP105_MLD FIELD8(0x04) 2255#define BBP105_SIG_REMODULATION FIELD8(0x08) 2256 2257/* 2258 * BBP 109 2259 */ 2260#define BBP109_TX0_POWER FIELD8(0x0f) 2261#define BBP109_TX1_POWER FIELD8(0xf0) 2262 2263/* BBP 110 */ 2264#define BBP110_TX2_POWER FIELD8(0x0f) 2265 2266 2267/* 2268 * BBP 138: Unknown 2269 */ 2270#define BBP138_RX_ADC1 FIELD8(0x02) 2271#define BBP138_RX_ADC2 FIELD8(0x04) 2272#define BBP138_TX_DAC1 FIELD8(0x20) 2273#define BBP138_TX_DAC2 FIELD8(0x40) 2274 2275/* 2276 * BBP 152: Rx Ant 2277 */ 2278#define BBP152_RX_DEFAULT_ANT FIELD8(0x80) 2279 2280/* 2281 * BBP 254: unknown 2282 */ 2283#define BBP254_BIT7 FIELD8(0x80) 2284 2285/* 2286 * RFCSR registers 2287 * The wordsize of the RFCSR is 8 bits. 2288 */ 2289 2290/* 2291 * RFCSR 1: 2292 */ 2293#define RFCSR1_RF_BLOCK_EN FIELD8(0x01) 2294#define RFCSR1_PLL_PD FIELD8(0x02) 2295#define RFCSR1_RX0_PD FIELD8(0x04) 2296#define RFCSR1_TX0_PD FIELD8(0x08) 2297#define RFCSR1_RX1_PD FIELD8(0x10) 2298#define RFCSR1_TX1_PD FIELD8(0x20) 2299#define RFCSR1_RX2_PD FIELD8(0x40) 2300#define RFCSR1_TX2_PD FIELD8(0x80) 2301#define RFCSR1_TX2_EN_MT7620 FIELD8(0x02) 2302 2303/* 2304 * RFCSR 2: 2305 */ 2306#define RFCSR2_RESCAL_BP FIELD8(0x40) 2307#define RFCSR2_RESCAL_EN FIELD8(0x80) 2308#define RFCSR2_RX2_EN_MT7620 FIELD8(0x02) 2309#define RFCSR2_TX2_EN_MT7620 FIELD8(0x20) 2310 2311/* 2312 * RFCSR 3: 2313 */ 2314#define RFCSR3_K FIELD8(0x0f) 2315/* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */ 2316#define RFCSR3_PA1_BIAS_CCK FIELD8(0x70) 2317#define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80) 2318/* Bits for RF3290/RF5360/RF5362/RF5370/RF5372/RF5390/RF5392 */ 2319#define RFCSR3_VCOCAL_EN FIELD8(0x80) 2320/* Bits for RF3050 */ 2321#define RFCSR3_BIT1 FIELD8(0x02) 2322#define RFCSR3_BIT2 FIELD8(0x04) 2323#define RFCSR3_BIT3 FIELD8(0x08) 2324#define RFCSR3_BIT4 FIELD8(0x10) 2325#define RFCSR3_BIT5 FIELD8(0x20) 2326 2327/* 2328 * RFCSR 4: 2329 * VCOCAL_EN used by MT7620 2330 */ 2331#define RFCSR4_VCOCAL_EN FIELD8(0x80) 2332 2333/* 2334 * FRCSR 5: 2335 */ 2336#define RFCSR5_R1 FIELD8(0x0c) 2337 2338/* 2339 * RFCSR 6: 2340 */ 2341#define RFCSR6_R1 FIELD8(0x03) 2342#define RFCSR6_R2 FIELD8(0x40) 2343#define RFCSR6_TXDIV FIELD8(0x0c) 2344/* bits for RF3053 */ 2345#define RFCSR6_VCO_IC FIELD8(0xc0) 2346 2347/* 2348 * RFCSR 7: 2349 */ 2350#define RFCSR7_RF_TUNING FIELD8(0x01) 2351#define RFCSR7_BIT1 FIELD8(0x02) 2352#define RFCSR7_BIT2 FIELD8(0x04) 2353#define RFCSR7_BIT3 FIELD8(0x08) 2354#define RFCSR7_BIT4 FIELD8(0x10) 2355#define RFCSR7_BIT5 FIELD8(0x20) 2356#define RFCSR7_BITS67 FIELD8(0xc0) 2357 2358/* 2359 * RFCSR 9: 2360 */ 2361#define RFCSR9_K FIELD8(0x0f) 2362#define RFCSR9_N FIELD8(0x10) 2363#define RFCSR9_UNKNOWN FIELD8(0x60) 2364#define RFCSR9_MOD FIELD8(0x80) 2365 2366/* 2367 * RFCSR 11: 2368 */ 2369#define RFCSR11_R FIELD8(0x03) 2370#define RFCSR11_PLL_MOD FIELD8(0x0c) 2371#define RFCSR11_MOD FIELD8(0xc0) 2372/* bits for RF3053 */ 2373/* TODO: verify RFCSR11_MOD usage on other chips */ 2374#define RFCSR11_PLL_IDOH FIELD8(0x40) 2375 2376 2377/* 2378 * RFCSR 12: 2379 */ 2380#define RFCSR12_TX_POWER FIELD8(0x1f) 2381#define RFCSR12_DR0 FIELD8(0xe0) 2382 2383/* 2384 * RFCSR 13: 2385 */ 2386#define RFCSR13_TX_POWER FIELD8(0x1f) 2387#define RFCSR13_DR0 FIELD8(0xe0) 2388#define RFCSR13_RDIV_MT7620 FIELD8(0x03) 2389 2390/* 2391 * RFCSR 15: 2392 */ 2393#define RFCSR15_TX_LO2_EN FIELD8(0x08) 2394 2395/* 2396 * RFCSR 16: 2397 */ 2398#define RFCSR16_TXMIXER_GAIN FIELD8(0x07) 2399#define RFCSR16_RF_PLL_FREQ_SEL_MT7620 FIELD8(0x0F) 2400#define RFCSR16_SDM_MODE_MT7620 FIELD8(0xE0) 2401 2402/* 2403 * RFCSR 17: 2404 */ 2405#define RFCSR17_TXMIXER_GAIN FIELD8(0x07) 2406#define RFCSR17_TX_LO1_EN FIELD8(0x08) 2407#define RFCSR17_R FIELD8(0x20) 2408#define RFCSR17_CODE FIELD8(0x7f) 2409 2410/* RFCSR 18 */ 2411#define RFCSR18_XO_TUNE_BYPASS FIELD8(0x40) 2412 2413/* RFCSR 19 */ 2414#define RFCSR19_K FIELD8(0x03) 2415 2416/* 2417 * RFCSR 20: 2418 */ 2419#define RFCSR20_RX_LO1_EN FIELD8(0x08) 2420 2421/* 2422 * RFCSR 21: 2423 */ 2424#define RFCSR21_RX_LO2_EN FIELD8(0x08) 2425#define RFCSR21_BIT1 FIELD8(0x01) 2426#define RFCSR21_BIT8 FIELD8(0x80) 2427 2428/* 2429 * RFCSR 22: 2430 */ 2431#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01) 2432#define RFCSR22_FREQPLAN_D_MT7620 FIELD8(0x07) 2433 2434/* 2435 * RFCSR 23: 2436 */ 2437#define RFCSR23_FREQ_OFFSET FIELD8(0x7f) 2438 2439/* 2440 * RFCSR 24: 2441 */ 2442#define RFCSR24_TX_AGC_FC FIELD8(0x1f) 2443#define RFCSR24_TX_H20M FIELD8(0x20) 2444#define RFCSR24_TX_CALIB FIELD8(0x7f) 2445 2446/* 2447 * RFCSR 27: 2448 */ 2449#define RFCSR27_R1 FIELD8(0x03) 2450#define RFCSR27_R2 FIELD8(0x04) 2451#define RFCSR27_R3 FIELD8(0x30) 2452#define RFCSR27_R4 FIELD8(0x40) 2453 2454/* 2455 * RFCSR 28: 2456 */ 2457#define RFCSR28_CH11_HT40 FIELD8(0x04) 2458 2459/* 2460 * RFCSR 29: 2461 */ 2462#define RFCSR29_ADC6_TEST FIELD8(0x01) 2463#define RFCSR29_ADC6_INT_TEST FIELD8(0x02) 2464#define RFCSR29_RSSI_RESET FIELD8(0x04) 2465#define RFCSR29_RSSI_ON FIELD8(0x08) 2466#define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30) 2467#define RFCSR29_RSSI_GAIN FIELD8(0xc0) 2468 2469/* 2470 * RFCSR 30: 2471 */ 2472#define RFCSR30_TX_H20M FIELD8(0x02) 2473#define RFCSR30_RX_H20M FIELD8(0x04) 2474#define RFCSR30_RX_VCM FIELD8(0x18) 2475#define RFCSR30_RF_CALIBRATION FIELD8(0x80) 2476#define RF3322_RFCSR30_TX_H20M FIELD8(0x01) 2477#define RF3322_RFCSR30_RX_H20M FIELD8(0x02) 2478 2479/* 2480 * RFCSR 31: 2481 */ 2482#define RFCSR31_RX_AGC_FC FIELD8(0x1f) 2483#define RFCSR31_RX_H20M FIELD8(0x20) 2484#define RFCSR31_RX_CALIB FIELD8(0x7f) 2485 2486/* RFCSR 32 bits for RF3053 */ 2487#define RFCSR32_TX_AGC_FC FIELD8(0xf8) 2488 2489/* RFCSR 36 bits for RF3053 */ 2490#define RFCSR36_RF_BS FIELD8(0x80) 2491 2492/* 2493 * RFCSR 34: 2494 */ 2495#define RFCSR34_TX0_EXT_PA FIELD8(0x04) 2496#define RFCSR34_TX1_EXT_PA FIELD8(0x08) 2497 2498/* 2499 * RFCSR 38: 2500 */ 2501#define RFCSR38_RX_LO1_EN FIELD8(0x20) 2502 2503/* 2504 * RFCSR 39: 2505 */ 2506#define RFCSR39_RX_DIV FIELD8(0x40) 2507#define RFCSR39_RX_LO2_EN FIELD8(0x80) 2508 2509/* 2510 * RFCSR 41: 2511 */ 2512#define RFCSR41_BIT1 FIELD8(0x01) 2513#define RFCSR41_BIT4 FIELD8(0x08) 2514 2515/* 2516 * RFCSR 42: 2517 */ 2518#define RFCSR42_BIT1 FIELD8(0x01) 2519#define RFCSR42_BIT4 FIELD8(0x08) 2520#define RFCSR42_TX2_EN_MT7620 FIELD8(0x40) 2521 2522/* 2523 * RFCSR 49: 2524 */ 2525#define RFCSR49_TX FIELD8(0x3f) 2526#define RFCSR49_EP FIELD8(0xc0) 2527/* bits for RT3593 */ 2528#define RFCSR49_TX_LO1_IC FIELD8(0x1c) 2529#define RFCSR49_TX_DIV FIELD8(0x20) 2530 2531/* 2532 * RFCSR 50: 2533 */ 2534#define RFCSR50_TX FIELD8(0x3f) 2535#define RFCSR50_TX0_EXT_PA FIELD8(0x02) 2536#define RFCSR50_TX1_EXT_PA FIELD8(0x10) 2537#define RFCSR50_EP FIELD8(0xc0) 2538/* bits for RT3593 */ 2539#define RFCSR50_TX_LO1_EN FIELD8(0x20) 2540#define RFCSR50_TX_LO2_EN FIELD8(0x10) 2541 2542/* RFCSR 51 */ 2543/* bits for RT3593 */ 2544#define RFCSR51_BITS01 FIELD8(0x03) 2545#define RFCSR51_BITS24 FIELD8(0x1c) 2546#define RFCSR51_BITS57 FIELD8(0xe0) 2547 2548#define RFCSR53_TX_POWER FIELD8(0x3f) 2549#define RFCSR53_UNKNOWN FIELD8(0xc0) 2550 2551#define RFCSR54_TX_POWER FIELD8(0x3f) 2552#define RFCSR54_UNKNOWN FIELD8(0xc0) 2553 2554#define RFCSR55_TX_POWER FIELD8(0x3f) 2555#define RFCSR55_UNKNOWN FIELD8(0xc0) 2556 2557#define RFCSR57_DRV_CC FIELD8(0xfc) 2558 2559 2560/* 2561 * RF registers 2562 */ 2563 2564/* 2565 * RF 2 2566 */ 2567#define RF2_ANTENNA_RX2 FIELD32(0x00000040) 2568#define RF2_ANTENNA_TX1 FIELD32(0x00004000) 2569#define RF2_ANTENNA_RX1 FIELD32(0x00020000) 2570 2571/* 2572 * RF 3 2573 */ 2574#define RF3_TXPOWER_G FIELD32(0x00003e00) 2575#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200) 2576#define RF3_TXPOWER_A FIELD32(0x00003c00) 2577 2578/* 2579 * RF 4 2580 */ 2581#define RF4_TXPOWER_G FIELD32(0x000007c0) 2582#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040) 2583#define RF4_TXPOWER_A FIELD32(0x00000780) 2584#define RF4_FREQ_OFFSET FIELD32(0x001f8000) 2585#define RF4_HT40 FIELD32(0x00200000) 2586 2587/* 2588 * EEPROM content. 2589 * The wordsize of the EEPROM is 16 bits. 2590 */ 2591 2592enum rt2800_eeprom_word { 2593 EEPROM_CHIP_ID = 0, 2594 EEPROM_VERSION, 2595 EEPROM_MAC_ADDR_0, 2596 EEPROM_MAC_ADDR_1, 2597 EEPROM_MAC_ADDR_2, 2598 EEPROM_NIC_CONF0, 2599 EEPROM_NIC_CONF1, 2600 EEPROM_FREQ, 2601 EEPROM_LED_AG_CONF, 2602 EEPROM_LED_ACT_CONF, 2603 EEPROM_LED_POLARITY, 2604 EEPROM_NIC_CONF2, 2605 EEPROM_LNA, 2606 EEPROM_RSSI_BG, 2607 EEPROM_RSSI_BG2, 2608 EEPROM_TXMIXER_GAIN_BG, 2609 EEPROM_RSSI_A, 2610 EEPROM_RSSI_A2, 2611 EEPROM_TXMIXER_GAIN_A, 2612 EEPROM_EIRP_MAX_TX_POWER, 2613 EEPROM_TXPOWER_DELTA, 2614 EEPROM_TXPOWER_BG1, 2615 EEPROM_TXPOWER_BG2, 2616 EEPROM_TSSI_BOUND_BG1, 2617 EEPROM_TSSI_BOUND_BG2, 2618 EEPROM_TSSI_BOUND_BG3, 2619 EEPROM_TSSI_BOUND_BG4, 2620 EEPROM_TSSI_BOUND_BG5, 2621 EEPROM_TXPOWER_A1, 2622 EEPROM_TXPOWER_A2, 2623 EEPROM_TXPOWER_INIT, 2624 EEPROM_TSSI_BOUND_A1, 2625 EEPROM_TSSI_BOUND_A2, 2626 EEPROM_TSSI_BOUND_A3, 2627 EEPROM_TSSI_BOUND_A4, 2628 EEPROM_TSSI_BOUND_A5, 2629 EEPROM_TXPOWER_BYRATE, 2630 EEPROM_BBP_START, 2631 2632 /* IDs for extended EEPROM format used by three-chain devices */ 2633 EEPROM_EXT_LNA2, 2634 EEPROM_EXT_TXPOWER_BG3, 2635 EEPROM_EXT_TXPOWER_A3, 2636 2637 /* New values must be added before this */ 2638 EEPROM_WORD_COUNT 2639}; 2640 2641/* 2642 * EEPROM Version 2643 */ 2644#define EEPROM_VERSION_FAE FIELD16(0x00ff) 2645#define EEPROM_VERSION_VERSION FIELD16(0xff00) 2646 2647/* 2648 * HW MAC address. 2649 */ 2650#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff) 2651#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00) 2652#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff) 2653#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00) 2654#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff) 2655#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00) 2656 2657/* 2658 * EEPROM NIC Configuration 0 2659 * RXPATH: 1: 1R, 2: 2R, 3: 3R 2660 * TXPATH: 1: 1T, 2: 2T, 3: 3T 2661 * RF_TYPE: RFIC type 2662 */ 2663#define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f) 2664#define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0) 2665#define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00) 2666 2667/* 2668 * EEPROM NIC Configuration 1 2669 * HW_RADIO: 0: disable, 1: enable 2670 * EXTERNAL_TX_ALC: 0: disable, 1: enable 2671 * EXTERNAL_LNA_2G: 0: disable, 1: enable 2672 * EXTERNAL_LNA_5G: 0: disable, 1: enable 2673 * CARDBUS_ACCEL: 0: enable, 1: disable 2674 * BW40M_SB_2G: 0: disable, 1: enable 2675 * BW40M_SB_5G: 0: disable, 1: enable 2676 * WPS_PBC: 0: disable, 1: enable 2677 * BW40M_2G: 0: enable, 1: disable 2678 * BW40M_5G: 0: enable, 1: disable 2679 * BROADBAND_EXT_LNA: 0: disable, 1: enable 2680 * ANT_DIVERSITY: 00: Disable, 01: Diversity, 2681 * 10: Main antenna, 11: Aux antenna 2682 * INTERNAL_TX_ALC: 0: disable, 1: enable 2683 * BT_COEXIST: 0: disable, 1: enable 2684 * DAC_TEST: 0: disable, 1: enable 2685 * EXTERNAL_TX0_PA: 0: disable, 1: enable (only on RT3352) 2686 * EXTERNAL_TX1_PA: 0: disable, 1: enable (only on RT3352) 2687 */ 2688#define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001) 2689#define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002) 2690#define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004) 2691#define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008) 2692#define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010) 2693#define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020) 2694#define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040) 2695#define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080) 2696#define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100) 2697#define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200) 2698#define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400) 2699#define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800) 2700#define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000) 2701#define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000) 2702#define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000) 2703#define EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352 FIELD16(0x4000) 2704#define EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352 FIELD16(0x8000) 2705 2706/* 2707 * EEPROM frequency 2708 */ 2709#define EEPROM_FREQ_OFFSET FIELD16(0x00ff) 2710#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00) 2711#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000) 2712 2713/* 2714 * EEPROM LED 2715 * POLARITY_RDY_G: Polarity RDY_G setting. 2716 * POLARITY_RDY_A: Polarity RDY_A setting. 2717 * POLARITY_ACT: Polarity ACT setting. 2718 * POLARITY_GPIO_0: Polarity GPIO0 setting. 2719 * POLARITY_GPIO_1: Polarity GPIO1 setting. 2720 * POLARITY_GPIO_2: Polarity GPIO2 setting. 2721 * POLARITY_GPIO_3: Polarity GPIO3 setting. 2722 * POLARITY_GPIO_4: Polarity GPIO4 setting. 2723 * LED_MODE: Led mode. 2724 */ 2725#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001) 2726#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002) 2727#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004) 2728#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008) 2729#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010) 2730#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020) 2731#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040) 2732#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080) 2733#define EEPROM_LED_LED_MODE FIELD16(0x1f00) 2734 2735/* 2736 * EEPROM NIC Configuration 2 2737 * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream 2738 * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream 2739 * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved 2740 */ 2741#define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f) 2742#define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0) 2743#define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600) 2744#define EEPROM_NIC_CONF2_EXTERNAL_PA FIELD16(0x8000) 2745 2746/* 2747 * EEPROM LNA 2748 */ 2749#define EEPROM_LNA_BG FIELD16(0x00ff) 2750#define EEPROM_LNA_A0 FIELD16(0xff00) 2751 2752/* 2753 * EEPROM RSSI BG offset 2754 */ 2755#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff) 2756#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00) 2757 2758/* 2759 * EEPROM RSSI BG2 offset 2760 */ 2761#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff) 2762#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00) 2763 2764/* 2765 * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2). 2766 */ 2767#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007) 2768 2769/* 2770 * EEPROM RSSI A offset 2771 */ 2772#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff) 2773#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00) 2774 2775/* 2776 * EEPROM RSSI A2 offset 2777 */ 2778#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff) 2779#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00) 2780 2781/* 2782 * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2). 2783 */ 2784#define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007) 2785 2786/* 2787 * EEPROM EIRP Maximum TX power values(unit: dbm) 2788 */ 2789#define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff) 2790#define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00) 2791 2792/* 2793 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power. 2794 * This is delta in 40MHZ. 2795 * VALUE: Tx Power dalta value, MAX=4(unit: dbm) 2796 * TYPE: 1: Plus the delta value, 0: minus the delta value 2797 * ENABLE: enable tx power compensation for 40BW 2798 */ 2799#define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f) 2800#define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040) 2801#define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080) 2802#define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00) 2803#define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000) 2804#define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000) 2805 2806/* 2807 * EEPROM TXPOWER 802.11BG 2808 */ 2809#define EEPROM_TXPOWER_BG_SIZE 7 2810#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff) 2811#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00) 2812 2813/* 2814 * EEPROM temperature compensation boundaries 802.11BG 2815 * MINUS4: If the actual TSSI is below this boundary, tx power needs to be 2816 * reduced by (agc_step * -4) 2817 * MINUS3: If the actual TSSI is below this boundary, tx power needs to be 2818 * reduced by (agc_step * -3) 2819 */ 2820#define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff) 2821#define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00) 2822 2823/* 2824 * EEPROM temperature compensation boundaries 802.11BG 2825 * MINUS2: If the actual TSSI is below this boundary, tx power needs to be 2826 * reduced by (agc_step * -2) 2827 * MINUS1: If the actual TSSI is below this boundary, tx power needs to be 2828 * reduced by (agc_step * -1) 2829 */ 2830#define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff) 2831#define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00) 2832 2833/* 2834 * EEPROM temperature compensation boundaries 802.11BG 2835 * REF: Reference TSSI value, no tx power changes needed 2836 * PLUS1: If the actual TSSI is above this boundary, tx power needs to be 2837 * increased by (agc_step * 1) 2838 */ 2839#define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff) 2840#define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00) 2841 2842/* 2843 * EEPROM temperature compensation boundaries 802.11BG 2844 * PLUS2: If the actual TSSI is above this boundary, tx power needs to be 2845 * increased by (agc_step * 2) 2846 * PLUS3: If the actual TSSI is above this boundary, tx power needs to be 2847 * increased by (agc_step * 3) 2848 */ 2849#define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff) 2850#define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00) 2851 2852/* 2853 * EEPROM temperature compensation boundaries 802.11BG 2854 * PLUS4: If the actual TSSI is above this boundary, tx power needs to be 2855 * increased by (agc_step * 4) 2856 * AGC_STEP: Temperature compensation step. 2857 */ 2858#define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff) 2859#define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00) 2860 2861/* 2862 * EEPROM TXPOWER 802.11A 2863 */ 2864#define EEPROM_TXPOWER_A_SIZE 6 2865#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff) 2866#define EEPROM_TXPOWER_A_2 FIELD16(0xff00) 2867 2868/* EEPROM_TXPOWER_{A,G} fields for RT3593 */ 2869#define EEPROM_TXPOWER_ALC FIELD8(0x1f) 2870#define EEPROM_TXPOWER_FINE_CTRL FIELD8(0xe0) 2871 2872/* 2873 * EEPROM temperature compensation boundaries 802.11A 2874 * MINUS4: If the actual TSSI is below this boundary, tx power needs to be 2875 * reduced by (agc_step * -4) 2876 * MINUS3: If the actual TSSI is below this boundary, tx power needs to be 2877 * reduced by (agc_step * -3) 2878 */ 2879#define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff) 2880#define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00) 2881 2882/* 2883 * EEPROM temperature compensation boundaries 802.11A 2884 * MINUS2: If the actual TSSI is below this boundary, tx power needs to be 2885 * reduced by (agc_step * -2) 2886 * MINUS1: If the actual TSSI is below this boundary, tx power needs to be 2887 * reduced by (agc_step * -1) 2888 */ 2889#define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff) 2890#define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00) 2891 2892/* 2893 * EEPROM temperature compensation boundaries 802.11A 2894 * REF: Reference TSSI value, no tx power changes needed 2895 * PLUS1: If the actual TSSI is above this boundary, tx power needs to be 2896 * increased by (agc_step * 1) 2897 */ 2898#define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff) 2899#define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00) 2900 2901/* 2902 * EEPROM temperature compensation boundaries 802.11A 2903 * PLUS2: If the actual TSSI is above this boundary, tx power needs to be 2904 * increased by (agc_step * 2) 2905 * PLUS3: If the actual TSSI is above this boundary, tx power needs to be 2906 * increased by (agc_step * 3) 2907 */ 2908#define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff) 2909#define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00) 2910 2911/* 2912 * EEPROM temperature compensation boundaries 802.11A 2913 * PLUS4: If the actual TSSI is above this boundary, tx power needs to be 2914 * increased by (agc_step * 4) 2915 * AGC_STEP: Temperature compensation step. 2916 */ 2917#define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff) 2918#define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00) 2919 2920/* 2921 * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode 2922 */ 2923#define EEPROM_TXPOWER_BYRATE_SIZE 9 2924 2925#define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f) 2926#define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0) 2927#define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00) 2928#define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000) 2929 2930/* 2931 * EEPROM BBP. 2932 */ 2933#define EEPROM_BBP_SIZE 16 2934#define EEPROM_BBP_VALUE FIELD16(0x00ff) 2935#define EEPROM_BBP_REG_ID FIELD16(0xff00) 2936 2937/* EEPROM_EXT_LNA2 */ 2938#define EEPROM_EXT_LNA2_A1 FIELD16(0x00ff) 2939#define EEPROM_EXT_LNA2_A2 FIELD16(0xff00) 2940 2941/* 2942 * EEPROM IQ Calibration, unlike other entries those are byte addresses. 2943 */ 2944 2945#define EEPROM_IQ_GAIN_CAL_TX0_2G 0x130 2946#define EEPROM_IQ_PHASE_CAL_TX0_2G 0x131 2947#define EEPROM_IQ_GROUPDELAY_CAL_TX0_2G 0x132 2948#define EEPROM_IQ_GAIN_CAL_TX1_2G 0x133 2949#define EEPROM_IQ_PHASE_CAL_TX1_2G 0x134 2950#define EEPROM_IQ_GROUPDELAY_CAL_TX1_2G 0x135 2951#define EEPROM_IQ_GAIN_CAL_RX0_2G 0x136 2952#define EEPROM_IQ_PHASE_CAL_RX0_2G 0x137 2953#define EEPROM_IQ_GROUPDELAY_CAL_RX0_2G 0x138 2954#define EEPROM_IQ_GAIN_CAL_RX1_2G 0x139 2955#define EEPROM_IQ_PHASE_CAL_RX1_2G 0x13A 2956#define EEPROM_IQ_GROUPDELAY_CAL_RX1_2G 0x13B 2957#define EEPROM_RF_IQ_COMPENSATION_CONTROL 0x13C 2958#define EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL 0x13D 2959#define EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G 0x144 2960#define EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G 0x145 2961#define EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G 0X146 2962#define EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G 0x147 2963#define EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G 0x148 2964#define EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G 0x149 2965#define EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G 0x14A 2966#define EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G 0x14B 2967#define EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G 0X14C 2968#define EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G 0x14D 2969#define EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G 0x14E 2970#define EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G 0x14F 2971#define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH36_TO_CH64_5G 0x150 2972#define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH36_TO_CH64_5G 0x151 2973#define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH100_TO_CH138_5G 0x152 2974#define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH100_TO_CH138_5G 0x153 2975#define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH140_TO_CH165_5G 0x154 2976#define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH140_TO_CH165_5G 0x155 2977#define EEPROM_IQ_GAIN_CAL_RX0_CH36_TO_CH64_5G 0x156 2978#define EEPROM_IQ_PHASE_CAL_RX0_CH36_TO_CH64_5G 0x157 2979#define EEPROM_IQ_GAIN_CAL_RX0_CH100_TO_CH138_5G 0X158 2980#define EEPROM_IQ_PHASE_CAL_RX0_CH100_TO_CH138_5G 0x159 2981#define EEPROM_IQ_GAIN_CAL_RX0_CH140_TO_CH165_5G 0x15A 2982#define EEPROM_IQ_PHASE_CAL_RX0_CH140_TO_CH165_5G 0x15B 2983#define EEPROM_IQ_GAIN_CAL_RX1_CH36_TO_CH64_5G 0x15C 2984#define EEPROM_IQ_PHASE_CAL_RX1_CH36_TO_CH64_5G 0x15D 2985#define EEPROM_IQ_GAIN_CAL_RX1_CH100_TO_CH138_5G 0X15E 2986#define EEPROM_IQ_PHASE_CAL_RX1_CH100_TO_CH138_5G 0x15F 2987#define EEPROM_IQ_GAIN_CAL_RX1_CH140_TO_CH165_5G 0x160 2988#define EEPROM_IQ_PHASE_CAL_RX1_CH140_TO_CH165_5G 0x161 2989#define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH36_TO_CH64_5G 0x162 2990#define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH36_TO_CH64_5G 0x163 2991#define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH100_TO_CH138_5G 0x164 2992#define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH100_TO_CH138_5G 0x165 2993#define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH140_TO_CH165_5G 0x166 2994#define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH140_TO_CH165_5G 0x167 2995 2996/* 2997 * MCU mailbox commands. 2998 * MCU_SLEEP - go to power-save mode. 2999 * arg1: 1: save as much power as possible, 0: save less power. 3000 * status: 1: success, 2: already asleep, 3001 * 3: maybe MAC is busy so can't finish this task. 3002 * MCU_RADIO_OFF 3003 * arg0: 0: do power-saving, NOT turn off radio. 3004 */ 3005#define MCU_SLEEP 0x30 3006#define MCU_WAKEUP 0x31 3007#define MCU_RADIO_OFF 0x35 3008#define MCU_CURRENT 0x36 3009#define MCU_LED 0x50 3010#define MCU_LED_STRENGTH 0x51 3011#define MCU_LED_AG_CONF 0x52 3012#define MCU_LED_ACT_CONF 0x53 3013#define MCU_LED_LED_POLARITY 0x54 3014#define MCU_RADAR 0x60 3015#define MCU_BOOT_SIGNAL 0x72 3016#define MCU_ANT_SELECT 0X73 3017#define MCU_FREQ_OFFSET 0x74 3018#define MCU_BBP_SIGNAL 0x80 3019#define MCU_POWER_SAVE 0x83 3020#define MCU_BAND_SELECT 0x91 3021 3022/* 3023 * MCU mailbox tokens 3024 */ 3025#define TOKEN_SLEEP 1 3026#define TOKEN_RADIO_OFF 2 3027#define TOKEN_WAKEUP 3 3028 3029 3030/* 3031 * DMA descriptor defines. 3032 */ 3033 3034#define TXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32)) 3035#define TXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32)) 3036 3037#define RXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32)) 3038#define RXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32)) 3039#define RXWI_DESC_SIZE_6WORDS (6 * sizeof(__le32)) 3040 3041/* 3042 * TX WI structure 3043 */ 3044 3045/* 3046 * Word0 3047 * FRAG: 1 To inform TKIP engine this is a fragment. 3048 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode 3049 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs 3050 * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will 3051 * duplicate the frame to both channels). 3052 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED 3053 * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will 3054 * aggregate consecutive frames with the same RA and QoS TID. If 3055 * a frame A with the same RA and QoS TID but AMPDU=0 is queued 3056 * directly after a frame B with AMPDU=1, frame A might still 3057 * get aggregated into the AMPDU started by frame B. So, setting 3058 * AMPDU to 0 does _not_ necessarily mean the frame is sent as 3059 * MPDU, it can still end up in an AMPDU if the previous frame 3060 * was tagged as AMPDU. 3061 */ 3062#define TXWI_W0_FRAG FIELD32(0x00000001) 3063#define TXWI_W0_MIMO_PS FIELD32(0x00000002) 3064#define TXWI_W0_CF_ACK FIELD32(0x00000004) 3065#define TXWI_W0_TS FIELD32(0x00000008) 3066#define TXWI_W0_AMPDU FIELD32(0x00000010) 3067#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0) 3068#define TXWI_W0_TX_OP FIELD32(0x00000300) 3069#define TXWI_W0_MCS FIELD32(0x007f0000) 3070#define TXWI_W0_BW FIELD32(0x00800000) 3071#define TXWI_W0_SHORT_GI FIELD32(0x01000000) 3072#define TXWI_W0_STBC FIELD32(0x06000000) 3073#define TXWI_W0_IFS FIELD32(0x08000000) 3074#define TXWI_W0_PHYMODE FIELD32(0xc0000000) 3075 3076/* 3077 * Word1 3078 * ACK: 0: No Ack needed, 1: Ack needed 3079 * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number 3080 * BW_WIN_SIZE: BA windows size of the recipient 3081 * WIRELESS_CLI_ID: Client ID for WCID table access 3082 * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame 3083 * PACKETID: Will be latched into the TX_STA_FIFO register once the according 3084 * frame was processed. If multiple frames are aggregated together 3085 * (AMPDU==1) the reported tx status will always contain the packet 3086 * id of the first frame. 0: Don't report tx status for this frame. 3087 * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3) 3088 * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3) 3089 * This identification number is calculated by ((idx % 3) + 1). 3090 * The (+1) is required to prevent PACKETID to become 0. 3091 */ 3092#define TXWI_W1_ACK FIELD32(0x00000001) 3093#define TXWI_W1_NSEQ FIELD32(0x00000002) 3094#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc) 3095#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00) 3096#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000) 3097#define TXWI_W1_PACKETID FIELD32(0xf0000000) 3098#define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000) 3099#define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000) 3100 3101/* 3102 * Word2 3103 */ 3104#define TXWI_W2_IV FIELD32(0xffffffff) 3105 3106/* 3107 * Word3 3108 */ 3109#define TXWI_W3_EIV FIELD32(0xffffffff) 3110 3111/* 3112 * RX WI structure 3113 */ 3114 3115/* 3116 * Word0 3117 */ 3118#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff) 3119#define RXWI_W0_KEY_INDEX FIELD32(0x00000300) 3120#define RXWI_W0_BSSID FIELD32(0x00001c00) 3121#define RXWI_W0_UDF FIELD32(0x0000e000) 3122#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000) 3123#define RXWI_W0_TID FIELD32(0xf0000000) 3124 3125/* 3126 * Word1 3127 */ 3128#define RXWI_W1_FRAG FIELD32(0x0000000f) 3129#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0) 3130#define RXWI_W1_MCS FIELD32(0x007f0000) 3131#define RXWI_W1_BW FIELD32(0x00800000) 3132#define RXWI_W1_SHORT_GI FIELD32(0x01000000) 3133#define RXWI_W1_STBC FIELD32(0x06000000) 3134#define RXWI_W1_PHYMODE FIELD32(0xc0000000) 3135 3136/* 3137 * Word2 3138 */ 3139#define RXWI_W2_RSSI0 FIELD32(0x000000ff) 3140#define RXWI_W2_RSSI1 FIELD32(0x0000ff00) 3141#define RXWI_W2_RSSI2 FIELD32(0x00ff0000) 3142 3143/* 3144 * Word3 3145 */ 3146#define RXWI_W3_SNR0 FIELD32(0x000000ff) 3147#define RXWI_W3_SNR1 FIELD32(0x0000ff00) 3148 3149/* 3150 * Macros for converting txpower from EEPROM to mac80211 value 3151 * and from mac80211 value to register value. 3152 */ 3153#define MIN_G_TXPOWER 0 3154#define MIN_A_TXPOWER -7 3155#define MAX_G_TXPOWER 31 3156#define MAX_A_TXPOWER 15 3157#define DEFAULT_TXPOWER 5 3158 3159#define MIN_A_TXPOWER_3593 0 3160#define MAX_A_TXPOWER_3593 31 3161 3162#define TXPOWER_G_FROM_DEV(__txpower) \ 3163 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower) 3164 3165#define TXPOWER_A_FROM_DEV(__txpower) \ 3166 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower) 3167 3168/* 3169 * Board's maximun TX power limitation 3170 */ 3171#define EIRP_MAX_TX_POWER_LIMIT 0x50 3172 3173/* 3174 * Number of TBTT intervals after which we have to adjust 3175 * the hw beacon timer. 3176 */ 3177#define BCN_TBTT_OFFSET 64 3178 3179#endif /* RT2800_H */ 3180