162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * (c) Copyright 2002-2010, Ralink Technology, Inc. 462306a36Sopenharmony_ci * Copyright (C) 2014 Felix Fietkau <nbd@openwrt.org> 562306a36Sopenharmony_ci * Copyright (C) 2015 Jakub Kicinski <kubakici@wp.pl> 662306a36Sopenharmony_ci * Copyright (C) 2018 Stanislaw Gruszka <stf_xl@wp.pl> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/etherdevice.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "mt76x0.h" 1362306a36Sopenharmony_ci#include "mcu.h" 1462306a36Sopenharmony_ci#include "eeprom.h" 1562306a36Sopenharmony_ci#include "phy.h" 1662306a36Sopenharmony_ci#include "initvals.h" 1762306a36Sopenharmony_ci#include "initvals_phy.h" 1862306a36Sopenharmony_ci#include "../mt76x02_phy.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic int 2162306a36Sopenharmony_cimt76x0_rf_csr_wr(struct mt76x02_dev *dev, u32 offset, u8 value) 2262306a36Sopenharmony_ci{ 2362306a36Sopenharmony_ci int ret = 0; 2462306a36Sopenharmony_ci u8 bank, reg; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci if (test_bit(MT76_REMOVED, &dev->mphy.state)) 2762306a36Sopenharmony_ci return -ENODEV; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci bank = MT_RF_BANK(offset); 3062306a36Sopenharmony_ci reg = MT_RF_REG(offset); 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci if (WARN_ON_ONCE(reg > 127) || WARN_ON_ONCE(bank > 8)) 3362306a36Sopenharmony_ci return -EINVAL; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci mutex_lock(&dev->phy_mutex); 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci if (!mt76_poll(dev, MT_RF_CSR_CFG, MT_RF_CSR_CFG_KICK, 0, 100)) { 3862306a36Sopenharmony_ci ret = -ETIMEDOUT; 3962306a36Sopenharmony_ci goto out; 4062306a36Sopenharmony_ci } 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci mt76_wr(dev, MT_RF_CSR_CFG, 4362306a36Sopenharmony_ci FIELD_PREP(MT_RF_CSR_CFG_DATA, value) | 4462306a36Sopenharmony_ci FIELD_PREP(MT_RF_CSR_CFG_REG_BANK, bank) | 4562306a36Sopenharmony_ci FIELD_PREP(MT_RF_CSR_CFG_REG_ID, reg) | 4662306a36Sopenharmony_ci MT_RF_CSR_CFG_WR | 4762306a36Sopenharmony_ci MT_RF_CSR_CFG_KICK); 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ciout: 5062306a36Sopenharmony_ci mutex_unlock(&dev->phy_mutex); 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci if (ret < 0) 5362306a36Sopenharmony_ci dev_err(dev->mt76.dev, "Error: RF write %d:%d failed:%d!!\n", 5462306a36Sopenharmony_ci bank, reg, ret); 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci return ret; 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic int mt76x0_rf_csr_rr(struct mt76x02_dev *dev, u32 offset) 6062306a36Sopenharmony_ci{ 6162306a36Sopenharmony_ci int ret = -ETIMEDOUT; 6262306a36Sopenharmony_ci u32 val; 6362306a36Sopenharmony_ci u8 bank, reg; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci if (test_bit(MT76_REMOVED, &dev->mphy.state)) 6662306a36Sopenharmony_ci return -ENODEV; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci bank = MT_RF_BANK(offset); 6962306a36Sopenharmony_ci reg = MT_RF_REG(offset); 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci if (WARN_ON_ONCE(reg > 127) || WARN_ON_ONCE(bank > 8)) 7262306a36Sopenharmony_ci return -EINVAL; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci mutex_lock(&dev->phy_mutex); 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci if (!mt76_poll(dev, MT_RF_CSR_CFG, MT_RF_CSR_CFG_KICK, 0, 100)) 7762306a36Sopenharmony_ci goto out; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci mt76_wr(dev, MT_RF_CSR_CFG, 8062306a36Sopenharmony_ci FIELD_PREP(MT_RF_CSR_CFG_REG_BANK, bank) | 8162306a36Sopenharmony_ci FIELD_PREP(MT_RF_CSR_CFG_REG_ID, reg) | 8262306a36Sopenharmony_ci MT_RF_CSR_CFG_KICK); 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci if (!mt76_poll(dev, MT_RF_CSR_CFG, MT_RF_CSR_CFG_KICK, 0, 100)) 8562306a36Sopenharmony_ci goto out; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci val = mt76_rr(dev, MT_RF_CSR_CFG); 8862306a36Sopenharmony_ci if (FIELD_GET(MT_RF_CSR_CFG_REG_ID, val) == reg && 8962306a36Sopenharmony_ci FIELD_GET(MT_RF_CSR_CFG_REG_BANK, val) == bank) 9062306a36Sopenharmony_ci ret = FIELD_GET(MT_RF_CSR_CFG_DATA, val); 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ciout: 9362306a36Sopenharmony_ci mutex_unlock(&dev->phy_mutex); 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci if (ret < 0) 9662306a36Sopenharmony_ci dev_err(dev->mt76.dev, "Error: RF read %d:%d failed:%d!!\n", 9762306a36Sopenharmony_ci bank, reg, ret); 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci return ret; 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic int 10362306a36Sopenharmony_cimt76x0_rf_wr(struct mt76x02_dev *dev, u32 offset, u8 val) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci if (mt76_is_usb(&dev->mt76)) { 10662306a36Sopenharmony_ci struct mt76_reg_pair pair = { 10762306a36Sopenharmony_ci .reg = offset, 10862306a36Sopenharmony_ci .value = val, 10962306a36Sopenharmony_ci }; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci WARN_ON_ONCE(!test_bit(MT76_STATE_MCU_RUNNING, 11262306a36Sopenharmony_ci &dev->mphy.state)); 11362306a36Sopenharmony_ci return mt76_wr_rp(dev, MT_MCU_MEMMAP_RF, &pair, 1); 11462306a36Sopenharmony_ci } else { 11562306a36Sopenharmony_ci return mt76x0_rf_csr_wr(dev, offset, val); 11662306a36Sopenharmony_ci } 11762306a36Sopenharmony_ci} 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic int mt76x0_rf_rr(struct mt76x02_dev *dev, u32 offset) 12062306a36Sopenharmony_ci{ 12162306a36Sopenharmony_ci int ret; 12262306a36Sopenharmony_ci u32 val; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci if (mt76_is_usb(&dev->mt76)) { 12562306a36Sopenharmony_ci struct mt76_reg_pair pair = { 12662306a36Sopenharmony_ci .reg = offset, 12762306a36Sopenharmony_ci }; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci WARN_ON_ONCE(!test_bit(MT76_STATE_MCU_RUNNING, 13062306a36Sopenharmony_ci &dev->mphy.state)); 13162306a36Sopenharmony_ci ret = mt76_rd_rp(dev, MT_MCU_MEMMAP_RF, &pair, 1); 13262306a36Sopenharmony_ci val = pair.value; 13362306a36Sopenharmony_ci } else { 13462306a36Sopenharmony_ci ret = val = mt76x0_rf_csr_rr(dev, offset); 13562306a36Sopenharmony_ci } 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci return (ret < 0) ? ret : val; 13862306a36Sopenharmony_ci} 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic int 14162306a36Sopenharmony_cimt76x0_rf_rmw(struct mt76x02_dev *dev, u32 offset, u8 mask, u8 val) 14262306a36Sopenharmony_ci{ 14362306a36Sopenharmony_ci int ret; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci ret = mt76x0_rf_rr(dev, offset); 14662306a36Sopenharmony_ci if (ret < 0) 14762306a36Sopenharmony_ci return ret; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci val |= ret & ~mask; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci ret = mt76x0_rf_wr(dev, offset, val); 15262306a36Sopenharmony_ci return ret ? ret : val; 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic int 15662306a36Sopenharmony_cimt76x0_rf_set(struct mt76x02_dev *dev, u32 offset, u8 val) 15762306a36Sopenharmony_ci{ 15862306a36Sopenharmony_ci return mt76x0_rf_rmw(dev, offset, 0, val); 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic int 16262306a36Sopenharmony_cimt76x0_rf_clear(struct mt76x02_dev *dev, u32 offset, u8 mask) 16362306a36Sopenharmony_ci{ 16462306a36Sopenharmony_ci return mt76x0_rf_rmw(dev, offset, mask, 0); 16562306a36Sopenharmony_ci} 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic void 16862306a36Sopenharmony_cimt76x0_phy_rf_csr_wr_rp(struct mt76x02_dev *dev, 16962306a36Sopenharmony_ci const struct mt76_reg_pair *data, 17062306a36Sopenharmony_ci int n) 17162306a36Sopenharmony_ci{ 17262306a36Sopenharmony_ci while (n-- > 0) { 17362306a36Sopenharmony_ci mt76x0_rf_csr_wr(dev, data->reg, data->value); 17462306a36Sopenharmony_ci data++; 17562306a36Sopenharmony_ci } 17662306a36Sopenharmony_ci} 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci#define RF_RANDOM_WRITE(dev, tab) do { \ 17962306a36Sopenharmony_ci if (mt76_is_mmio(&dev->mt76)) \ 18062306a36Sopenharmony_ci mt76x0_phy_rf_csr_wr_rp(dev, tab, ARRAY_SIZE(tab)); \ 18162306a36Sopenharmony_ci else \ 18262306a36Sopenharmony_ci mt76_wr_rp(dev, MT_MCU_MEMMAP_RF, tab, ARRAY_SIZE(tab));\ 18362306a36Sopenharmony_ci} while (0) 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ciint mt76x0_phy_wait_bbp_ready(struct mt76x02_dev *dev) 18662306a36Sopenharmony_ci{ 18762306a36Sopenharmony_ci int i = 20; 18862306a36Sopenharmony_ci u32 val; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci do { 19162306a36Sopenharmony_ci val = mt76_rr(dev, MT_BBP(CORE, 0)); 19262306a36Sopenharmony_ci if (val && ~val) 19362306a36Sopenharmony_ci break; 19462306a36Sopenharmony_ci } while (--i); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci if (!i) { 19762306a36Sopenharmony_ci dev_err(dev->mt76.dev, "Error: BBP is not ready\n"); 19862306a36Sopenharmony_ci return -EIO; 19962306a36Sopenharmony_ci } 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci dev_dbg(dev->mt76.dev, "BBP version %08x\n", val); 20262306a36Sopenharmony_ci return 0; 20362306a36Sopenharmony_ci} 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_cistatic void 20662306a36Sopenharmony_cimt76x0_phy_set_band(struct mt76x02_dev *dev, enum nl80211_band band) 20762306a36Sopenharmony_ci{ 20862306a36Sopenharmony_ci switch (band) { 20962306a36Sopenharmony_ci case NL80211_BAND_2GHZ: 21062306a36Sopenharmony_ci RF_RANDOM_WRITE(dev, mt76x0_rf_2g_channel_0_tab); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(5, 0), 0x45); 21362306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(6, 0), 0x44); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci mt76_wr(dev, MT_TX_ALC_VGA3, 0x00050007); 21662306a36Sopenharmony_ci mt76_wr(dev, MT_TX0_RF_GAIN_CORR, 0x003E0002); 21762306a36Sopenharmony_ci break; 21862306a36Sopenharmony_ci case NL80211_BAND_5GHZ: 21962306a36Sopenharmony_ci RF_RANDOM_WRITE(dev, mt76x0_rf_5g_channel_0_tab); 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(5, 0), 0x44); 22262306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(6, 0), 0x45); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci mt76_wr(dev, MT_TX_ALC_VGA3, 0x00000005); 22562306a36Sopenharmony_ci mt76_wr(dev, MT_TX0_RF_GAIN_CORR, 0x01010102); 22662306a36Sopenharmony_ci break; 22762306a36Sopenharmony_ci default: 22862306a36Sopenharmony_ci break; 22962306a36Sopenharmony_ci } 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic void 23362306a36Sopenharmony_cimt76x0_phy_set_chan_rf_params(struct mt76x02_dev *dev, u8 channel, 23462306a36Sopenharmony_ci u16 rf_bw_band) 23562306a36Sopenharmony_ci{ 23662306a36Sopenharmony_ci const struct mt76x0_freq_item *freq_item; 23762306a36Sopenharmony_ci u16 rf_band = rf_bw_band & 0xff00; 23862306a36Sopenharmony_ci u16 rf_bw = rf_bw_band & 0x00ff; 23962306a36Sopenharmony_ci enum nl80211_band band; 24062306a36Sopenharmony_ci bool b_sdm = false; 24162306a36Sopenharmony_ci u32 mac_reg; 24262306a36Sopenharmony_ci int i; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_sdm_channel); i++) { 24562306a36Sopenharmony_ci if (channel == mt76x0_sdm_channel[i]) { 24662306a36Sopenharmony_ci b_sdm = true; 24762306a36Sopenharmony_ci break; 24862306a36Sopenharmony_ci } 24962306a36Sopenharmony_ci } 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_frequency_plan); i++) { 25262306a36Sopenharmony_ci if (channel == mt76x0_frequency_plan[i].channel) { 25362306a36Sopenharmony_ci rf_band = mt76x0_frequency_plan[i].band; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci if (b_sdm) 25662306a36Sopenharmony_ci freq_item = &mt76x0_sdm_frequency_plan[i]; 25762306a36Sopenharmony_ci else 25862306a36Sopenharmony_ci freq_item = &mt76x0_frequency_plan[i]; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 37), freq_item->pllR37); 26162306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 36), freq_item->pllR36); 26262306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 35), freq_item->pllR35); 26362306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 34), freq_item->pllR34); 26462306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 33), freq_item->pllR33); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 32), 0xe0, 26762306a36Sopenharmony_ci freq_item->pllR32_b7b5); 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci /* R32<4:0> pll_den: (Denomina - 8) */ 27062306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 32), MT_RF_PLL_DEN_MASK, 27162306a36Sopenharmony_ci freq_item->pllR32_b4b0); 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci /* R31<7:5> */ 27462306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 31), 0xe0, 27562306a36Sopenharmony_ci freq_item->pllR31_b7b5); 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci /* R31<4:0> pll_k(Nominator) */ 27862306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 31), MT_RF_PLL_K_MASK, 27962306a36Sopenharmony_ci freq_item->pllR31_b4b0); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci /* R30<7> sdm_reset_n */ 28262306a36Sopenharmony_ci if (b_sdm) { 28362306a36Sopenharmony_ci mt76x0_rf_clear(dev, MT_RF(0, 30), 28462306a36Sopenharmony_ci MT_RF_SDM_RESET_MASK); 28562306a36Sopenharmony_ci mt76x0_rf_set(dev, MT_RF(0, 30), 28662306a36Sopenharmony_ci MT_RF_SDM_RESET_MASK); 28762306a36Sopenharmony_ci } else { 28862306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 30), 28962306a36Sopenharmony_ci MT_RF_SDM_RESET_MASK, 29062306a36Sopenharmony_ci freq_item->pllR30_b7); 29162306a36Sopenharmony_ci } 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci /* R30<6:2> sdmmash_prbs,sin */ 29462306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 30), 29562306a36Sopenharmony_ci MT_RF_SDM_MASH_PRBS_MASK, 29662306a36Sopenharmony_ci freq_item->pllR30_b6b2); 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci /* R30<1> sdm_bp */ 29962306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 30), MT_RF_SDM_BP_MASK, 30062306a36Sopenharmony_ci freq_item->pllR30_b1 << 1); 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci /* R30<0> R29<7:0> (hex) pll_n */ 30362306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 29), 30462306a36Sopenharmony_ci freq_item->pll_n & 0xff); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 30), 0x1, 30762306a36Sopenharmony_ci (freq_item->pll_n >> 8) & 0x1); 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci /* R28<7:6> isi_iso */ 31062306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 28), MT_RF_ISI_ISO_MASK, 31162306a36Sopenharmony_ci freq_item->pllR28_b7b6); 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci /* R28<5:4> pfd_dly */ 31462306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 28), MT_RF_PFD_DLY_MASK, 31562306a36Sopenharmony_ci freq_item->pllR28_b5b4); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci /* R28<3:2> clksel option */ 31862306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 28), MT_RF_CLK_SEL_MASK, 31962306a36Sopenharmony_ci freq_item->pllR28_b3b2); 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci /* R28<1:0> R27<7:0> R26<7:0> (hex) sdm_k */ 32262306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 26), 32362306a36Sopenharmony_ci freq_item->pll_sdm_k & 0xff); 32462306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 27), 32562306a36Sopenharmony_ci (freq_item->pll_sdm_k >> 8) & 0xff); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 28), 0x3, 32862306a36Sopenharmony_ci (freq_item->pll_sdm_k >> 16) & 0x3); 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci /* R24<1:0> xo_div */ 33162306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 24), MT_RF_XO_DIV_MASK, 33262306a36Sopenharmony_ci freq_item->pllR24_b1b0); 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci break; 33562306a36Sopenharmony_ci } 33662306a36Sopenharmony_ci } 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_rf_bw_switch_tab); i++) { 33962306a36Sopenharmony_ci if (rf_bw == mt76x0_rf_bw_switch_tab[i].bw_band) { 34062306a36Sopenharmony_ci mt76x0_rf_wr(dev, 34162306a36Sopenharmony_ci mt76x0_rf_bw_switch_tab[i].rf_bank_reg, 34262306a36Sopenharmony_ci mt76x0_rf_bw_switch_tab[i].value); 34362306a36Sopenharmony_ci } else if ((rf_bw == (mt76x0_rf_bw_switch_tab[i].bw_band & 0xFF)) && 34462306a36Sopenharmony_ci (rf_band & mt76x0_rf_bw_switch_tab[i].bw_band)) { 34562306a36Sopenharmony_ci mt76x0_rf_wr(dev, 34662306a36Sopenharmony_ci mt76x0_rf_bw_switch_tab[i].rf_bank_reg, 34762306a36Sopenharmony_ci mt76x0_rf_bw_switch_tab[i].value); 34862306a36Sopenharmony_ci } 34962306a36Sopenharmony_ci } 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_rf_band_switch_tab); i++) { 35262306a36Sopenharmony_ci if (mt76x0_rf_band_switch_tab[i].bw_band & rf_band) { 35362306a36Sopenharmony_ci mt76x0_rf_wr(dev, 35462306a36Sopenharmony_ci mt76x0_rf_band_switch_tab[i].rf_bank_reg, 35562306a36Sopenharmony_ci mt76x0_rf_band_switch_tab[i].value); 35662306a36Sopenharmony_ci } 35762306a36Sopenharmony_ci } 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci mt76_clear(dev, MT_RF_MISC, 0xc); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci band = (rf_band & RF_G_BAND) ? NL80211_BAND_2GHZ : NL80211_BAND_5GHZ; 36262306a36Sopenharmony_ci if (mt76x02_ext_pa_enabled(dev, band)) { 36362306a36Sopenharmony_ci /* MT_RF_MISC (offset: 0x0518) 36462306a36Sopenharmony_ci * [2]1'b1: enable external A band PA 36562306a36Sopenharmony_ci * 1'b0: disable external A band PA 36662306a36Sopenharmony_ci * [3]1'b1: enable external G band PA 36762306a36Sopenharmony_ci * 1'b0: disable external G band PA 36862306a36Sopenharmony_ci */ 36962306a36Sopenharmony_ci if (rf_band & RF_A_BAND) 37062306a36Sopenharmony_ci mt76_set(dev, MT_RF_MISC, BIT(2)); 37162306a36Sopenharmony_ci else 37262306a36Sopenharmony_ci mt76_set(dev, MT_RF_MISC, BIT(3)); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci /* External PA */ 37562306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_rf_ext_pa_tab); i++) 37662306a36Sopenharmony_ci if (mt76x0_rf_ext_pa_tab[i].bw_band & rf_band) 37762306a36Sopenharmony_ci mt76x0_rf_wr(dev, 37862306a36Sopenharmony_ci mt76x0_rf_ext_pa_tab[i].rf_bank_reg, 37962306a36Sopenharmony_ci mt76x0_rf_ext_pa_tab[i].value); 38062306a36Sopenharmony_ci } 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci if (rf_band & RF_G_BAND) { 38362306a36Sopenharmony_ci mt76_wr(dev, MT_TX0_RF_GAIN_ATTEN, 0x63707400); 38462306a36Sopenharmony_ci /* Set Atten mode = 2 For G band, Disable Tx Inc dcoc. */ 38562306a36Sopenharmony_ci mac_reg = mt76_rr(dev, MT_TX_ALC_CFG_1); 38662306a36Sopenharmony_ci mac_reg &= 0x896400FF; 38762306a36Sopenharmony_ci mt76_wr(dev, MT_TX_ALC_CFG_1, mac_reg); 38862306a36Sopenharmony_ci } else { 38962306a36Sopenharmony_ci mt76_wr(dev, MT_TX0_RF_GAIN_ATTEN, 0x686A7800); 39062306a36Sopenharmony_ci /* Set Atten mode = 0 39162306a36Sopenharmony_ci * For Ext A band, Disable Tx Inc dcoc Cal. 39262306a36Sopenharmony_ci */ 39362306a36Sopenharmony_ci mac_reg = mt76_rr(dev, MT_TX_ALC_CFG_1); 39462306a36Sopenharmony_ci mac_reg &= 0x890400FF; 39562306a36Sopenharmony_ci mt76_wr(dev, MT_TX_ALC_CFG_1, mac_reg); 39662306a36Sopenharmony_ci } 39762306a36Sopenharmony_ci} 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_cistatic void 40062306a36Sopenharmony_cimt76x0_phy_set_chan_bbp_params(struct mt76x02_dev *dev, u16 rf_bw_band) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci int i; 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_bbp_switch_tab); i++) { 40562306a36Sopenharmony_ci const struct mt76x0_bbp_switch_item *item = &mt76x0_bbp_switch_tab[i]; 40662306a36Sopenharmony_ci const struct mt76_reg_pair *pair = &item->reg_pair; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci if ((rf_bw_band & item->bw_band) != rf_bw_band) 40962306a36Sopenharmony_ci continue; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci if (pair->reg == MT_BBP(AGC, 8)) { 41262306a36Sopenharmony_ci u32 val = pair->value; 41362306a36Sopenharmony_ci u8 gain; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci gain = FIELD_GET(MT_BBP_AGC_GAIN, val); 41662306a36Sopenharmony_ci gain -= dev->cal.rx.lna_gain * 2; 41762306a36Sopenharmony_ci val &= ~MT_BBP_AGC_GAIN; 41862306a36Sopenharmony_ci val |= FIELD_PREP(MT_BBP_AGC_GAIN, gain); 41962306a36Sopenharmony_ci mt76_wr(dev, pair->reg, val); 42062306a36Sopenharmony_ci } else { 42162306a36Sopenharmony_ci mt76_wr(dev, pair->reg, pair->value); 42262306a36Sopenharmony_ci } 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci} 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic void mt76x0_phy_ant_select(struct mt76x02_dev *dev) 42762306a36Sopenharmony_ci{ 42862306a36Sopenharmony_ci u16 ee_ant = mt76x02_eeprom_get(dev, MT_EE_ANTENNA); 42962306a36Sopenharmony_ci u16 ee_cfg1 = mt76x02_eeprom_get(dev, MT_EE_CFG1_INIT); 43062306a36Sopenharmony_ci u16 nic_conf2 = mt76x02_eeprom_get(dev, MT_EE_NIC_CONF_2); 43162306a36Sopenharmony_ci u32 wlan, coex3; 43262306a36Sopenharmony_ci bool ant_div; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci wlan = mt76_rr(dev, MT_WLAN_FUN_CTRL); 43562306a36Sopenharmony_ci coex3 = mt76_rr(dev, MT_COEXCFG3); 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci ee_ant &= ~(BIT(14) | BIT(12)); 43862306a36Sopenharmony_ci wlan &= ~(BIT(6) | BIT(5)); 43962306a36Sopenharmony_ci coex3 &= ~GENMASK(5, 2); 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci if (ee_ant & MT_EE_ANTENNA_DUAL) { 44262306a36Sopenharmony_ci /* dual antenna mode */ 44362306a36Sopenharmony_ci ant_div = !(nic_conf2 & MT_EE_NIC_CONF_2_ANT_OPT) && 44462306a36Sopenharmony_ci (nic_conf2 & MT_EE_NIC_CONF_2_ANT_DIV); 44562306a36Sopenharmony_ci if (ant_div) 44662306a36Sopenharmony_ci ee_ant |= BIT(12); 44762306a36Sopenharmony_ci else 44862306a36Sopenharmony_ci coex3 |= BIT(4); 44962306a36Sopenharmony_ci coex3 |= BIT(3); 45062306a36Sopenharmony_ci if (dev->mphy.cap.has_2ghz) 45162306a36Sopenharmony_ci wlan |= BIT(6); 45262306a36Sopenharmony_ci } else { 45362306a36Sopenharmony_ci /* sigle antenna mode */ 45462306a36Sopenharmony_ci if (dev->mphy.cap.has_5ghz) { 45562306a36Sopenharmony_ci coex3 |= BIT(3) | BIT(4); 45662306a36Sopenharmony_ci } else { 45762306a36Sopenharmony_ci wlan |= BIT(6); 45862306a36Sopenharmony_ci coex3 |= BIT(1); 45962306a36Sopenharmony_ci } 46062306a36Sopenharmony_ci } 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci if (is_mt7630(dev)) 46362306a36Sopenharmony_ci ee_ant |= BIT(14) | BIT(11); 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci mt76_wr(dev, MT_WLAN_FUN_CTRL, wlan); 46662306a36Sopenharmony_ci mt76_rmw(dev, MT_CMB_CTRL, GENMASK(15, 0), ee_ant); 46762306a36Sopenharmony_ci mt76_rmw(dev, MT_CSR_EE_CFG1, GENMASK(15, 0), ee_cfg1); 46862306a36Sopenharmony_ci mt76_clear(dev, MT_COEXCFG0, BIT(2)); 46962306a36Sopenharmony_ci mt76_wr(dev, MT_COEXCFG3, coex3); 47062306a36Sopenharmony_ci} 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_cistatic void 47362306a36Sopenharmony_cimt76x0_phy_bbp_set_bw(struct mt76x02_dev *dev, enum nl80211_chan_width width) 47462306a36Sopenharmony_ci{ 47562306a36Sopenharmony_ci enum { BW_20 = 0, BW_40 = 1, BW_80 = 2, BW_10 = 4}; 47662306a36Sopenharmony_ci int bw; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci switch (width) { 47962306a36Sopenharmony_ci default: 48062306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_20_NOHT: 48162306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_20: 48262306a36Sopenharmony_ci bw = BW_20; 48362306a36Sopenharmony_ci break; 48462306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_40: 48562306a36Sopenharmony_ci bw = BW_40; 48662306a36Sopenharmony_ci break; 48762306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_80: 48862306a36Sopenharmony_ci bw = BW_80; 48962306a36Sopenharmony_ci break; 49062306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_10: 49162306a36Sopenharmony_ci bw = BW_10; 49262306a36Sopenharmony_ci break; 49362306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_80P80: 49462306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_160: 49562306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_5: 49662306a36Sopenharmony_ci /* TODO error */ 49762306a36Sopenharmony_ci return; 49862306a36Sopenharmony_ci } 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci mt76x02_mcu_function_select(dev, BW_SETTING, bw); 50162306a36Sopenharmony_ci} 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_cistatic void mt76x0_phy_tssi_dc_calibrate(struct mt76x02_dev *dev) 50462306a36Sopenharmony_ci{ 50562306a36Sopenharmony_ci struct ieee80211_channel *chan = dev->mphy.chandef.chan; 50662306a36Sopenharmony_ci u32 val; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci if (chan->band == NL80211_BAND_5GHZ) 50962306a36Sopenharmony_ci mt76x0_rf_clear(dev, MT_RF(0, 67), 0xf); 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci /* bypass ADDA control */ 51262306a36Sopenharmony_ci mt76_wr(dev, MT_RF_SETTING_0, 0x60002237); 51362306a36Sopenharmony_ci mt76_wr(dev, MT_RF_BYPASS_0, 0xffffffff); 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci /* bbp sw reset */ 51662306a36Sopenharmony_ci mt76_set(dev, MT_BBP(CORE, 4), BIT(0)); 51762306a36Sopenharmony_ci usleep_range(500, 1000); 51862306a36Sopenharmony_ci mt76_clear(dev, MT_BBP(CORE, 4), BIT(0)); 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_ci val = (chan->band == NL80211_BAND_5GHZ) ? 0x80055 : 0x80050; 52162306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(CORE, 34), val); 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci /* enable TX with DAC0 input */ 52462306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(TXBE, 6), BIT(31)); 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci mt76_poll_msec(dev, MT_BBP(CORE, 34), BIT(4), 0, 200); 52762306a36Sopenharmony_ci dev->cal.tssi_dc = mt76_rr(dev, MT_BBP(CORE, 35)) & 0xff; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci /* stop bypass ADDA */ 53062306a36Sopenharmony_ci mt76_wr(dev, MT_RF_BYPASS_0, 0); 53162306a36Sopenharmony_ci /* stop TX */ 53262306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(TXBE, 6), 0); 53362306a36Sopenharmony_ci /* bbp sw reset */ 53462306a36Sopenharmony_ci mt76_set(dev, MT_BBP(CORE, 4), BIT(0)); 53562306a36Sopenharmony_ci usleep_range(500, 1000); 53662306a36Sopenharmony_ci mt76_clear(dev, MT_BBP(CORE, 4), BIT(0)); 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci if (chan->band == NL80211_BAND_5GHZ) 53962306a36Sopenharmony_ci mt76x0_rf_rmw(dev, MT_RF(0, 67), 0xf, 0x4); 54062306a36Sopenharmony_ci} 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_cistatic int 54362306a36Sopenharmony_cimt76x0_phy_tssi_adc_calibrate(struct mt76x02_dev *dev, s16 *ltssi, 54462306a36Sopenharmony_ci u8 *info) 54562306a36Sopenharmony_ci{ 54662306a36Sopenharmony_ci struct ieee80211_channel *chan = dev->mphy.chandef.chan; 54762306a36Sopenharmony_ci u32 val; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci val = (chan->band == NL80211_BAND_5GHZ) ? 0x80055 : 0x80050; 55062306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(CORE, 34), val); 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci if (!mt76_poll_msec(dev, MT_BBP(CORE, 34), BIT(4), 0, 200)) { 55362306a36Sopenharmony_ci mt76_clear(dev, MT_BBP(CORE, 34), BIT(4)); 55462306a36Sopenharmony_ci return -ETIMEDOUT; 55562306a36Sopenharmony_ci } 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci *ltssi = mt76_rr(dev, MT_BBP(CORE, 35)) & 0xff; 55862306a36Sopenharmony_ci if (chan->band == NL80211_BAND_5GHZ) 55962306a36Sopenharmony_ci *ltssi += 128; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci /* set packet info#1 mode */ 56262306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(CORE, 34), 0x80041); 56362306a36Sopenharmony_ci info[0] = mt76_rr(dev, MT_BBP(CORE, 35)) & 0xff; 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci /* set packet info#2 mode */ 56662306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(CORE, 34), 0x80042); 56762306a36Sopenharmony_ci info[1] = mt76_rr(dev, MT_BBP(CORE, 35)) & 0xff; 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci /* set packet info#3 mode */ 57062306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(CORE, 34), 0x80043); 57162306a36Sopenharmony_ci info[2] = mt76_rr(dev, MT_BBP(CORE, 35)) & 0xff; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci return 0; 57462306a36Sopenharmony_ci} 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic u8 mt76x0_phy_get_rf_pa_mode(struct mt76x02_dev *dev, 57762306a36Sopenharmony_ci int index, u8 tx_rate) 57862306a36Sopenharmony_ci{ 57962306a36Sopenharmony_ci u32 val, reg; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci reg = (index == 1) ? MT_RF_PA_MODE_CFG1 : MT_RF_PA_MODE_CFG0; 58262306a36Sopenharmony_ci val = mt76_rr(dev, reg); 58362306a36Sopenharmony_ci return (val & (3 << (tx_rate * 2))) >> (tx_rate * 2); 58462306a36Sopenharmony_ci} 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic int 58762306a36Sopenharmony_cimt76x0_phy_get_target_power(struct mt76x02_dev *dev, u8 tx_mode, 58862306a36Sopenharmony_ci u8 *info, s8 *target_power, 58962306a36Sopenharmony_ci s8 *target_pa_power) 59062306a36Sopenharmony_ci{ 59162306a36Sopenharmony_ci u8 tx_rate, cur_power; 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci cur_power = mt76_rr(dev, MT_TX_ALC_CFG_0) & MT_TX_ALC_CFG_0_CH_INIT_0; 59462306a36Sopenharmony_ci switch (tx_mode) { 59562306a36Sopenharmony_ci case 0: 59662306a36Sopenharmony_ci /* cck rates */ 59762306a36Sopenharmony_ci tx_rate = (info[0] & 0x60) >> 5; 59862306a36Sopenharmony_ci *target_power = cur_power + dev->rate_power.cck[tx_rate]; 59962306a36Sopenharmony_ci *target_pa_power = mt76x0_phy_get_rf_pa_mode(dev, 0, tx_rate); 60062306a36Sopenharmony_ci break; 60162306a36Sopenharmony_ci case 1: { 60262306a36Sopenharmony_ci u8 index; 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci /* ofdm rates */ 60562306a36Sopenharmony_ci tx_rate = (info[0] & 0xf0) >> 4; 60662306a36Sopenharmony_ci switch (tx_rate) { 60762306a36Sopenharmony_ci case 0xb: 60862306a36Sopenharmony_ci index = 0; 60962306a36Sopenharmony_ci break; 61062306a36Sopenharmony_ci case 0xf: 61162306a36Sopenharmony_ci index = 1; 61262306a36Sopenharmony_ci break; 61362306a36Sopenharmony_ci case 0xa: 61462306a36Sopenharmony_ci index = 2; 61562306a36Sopenharmony_ci break; 61662306a36Sopenharmony_ci case 0xe: 61762306a36Sopenharmony_ci index = 3; 61862306a36Sopenharmony_ci break; 61962306a36Sopenharmony_ci case 0x9: 62062306a36Sopenharmony_ci index = 4; 62162306a36Sopenharmony_ci break; 62262306a36Sopenharmony_ci case 0xd: 62362306a36Sopenharmony_ci index = 5; 62462306a36Sopenharmony_ci break; 62562306a36Sopenharmony_ci case 0x8: 62662306a36Sopenharmony_ci index = 6; 62762306a36Sopenharmony_ci break; 62862306a36Sopenharmony_ci case 0xc: 62962306a36Sopenharmony_ci index = 7; 63062306a36Sopenharmony_ci break; 63162306a36Sopenharmony_ci default: 63262306a36Sopenharmony_ci return -EINVAL; 63362306a36Sopenharmony_ci } 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci *target_power = cur_power + dev->rate_power.ofdm[index]; 63662306a36Sopenharmony_ci *target_pa_power = mt76x0_phy_get_rf_pa_mode(dev, 0, index + 4); 63762306a36Sopenharmony_ci break; 63862306a36Sopenharmony_ci } 63962306a36Sopenharmony_ci case 4: 64062306a36Sopenharmony_ci /* vht rates */ 64162306a36Sopenharmony_ci tx_rate = info[1] & 0xf; 64262306a36Sopenharmony_ci if (tx_rate > 9) 64362306a36Sopenharmony_ci return -EINVAL; 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci *target_power = cur_power; 64662306a36Sopenharmony_ci if (tx_rate > 7) 64762306a36Sopenharmony_ci *target_power += dev->rate_power.vht[tx_rate - 8]; 64862306a36Sopenharmony_ci else 64962306a36Sopenharmony_ci *target_power += dev->rate_power.ht[tx_rate]; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci *target_pa_power = mt76x0_phy_get_rf_pa_mode(dev, 1, tx_rate); 65262306a36Sopenharmony_ci break; 65362306a36Sopenharmony_ci default: 65462306a36Sopenharmony_ci /* ht rates */ 65562306a36Sopenharmony_ci tx_rate = info[1] & 0x7f; 65662306a36Sopenharmony_ci if (tx_rate > 9) 65762306a36Sopenharmony_ci return -EINVAL; 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci *target_power = cur_power + dev->rate_power.ht[tx_rate]; 66062306a36Sopenharmony_ci *target_pa_power = mt76x0_phy_get_rf_pa_mode(dev, 1, tx_rate); 66162306a36Sopenharmony_ci break; 66262306a36Sopenharmony_ci } 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci return 0; 66562306a36Sopenharmony_ci} 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_cistatic s16 mt76x0_phy_lin2db(u16 val) 66862306a36Sopenharmony_ci{ 66962306a36Sopenharmony_ci u32 mantissa = val << 4; 67062306a36Sopenharmony_ci int ret, data; 67162306a36Sopenharmony_ci s16 exp = -4; 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci while (mantissa < BIT(15)) { 67462306a36Sopenharmony_ci mantissa <<= 1; 67562306a36Sopenharmony_ci if (--exp < -20) 67662306a36Sopenharmony_ci return -10000; 67762306a36Sopenharmony_ci } 67862306a36Sopenharmony_ci while (mantissa > 0xffff) { 67962306a36Sopenharmony_ci mantissa >>= 1; 68062306a36Sopenharmony_ci if (++exp > 20) 68162306a36Sopenharmony_ci return -10000; 68262306a36Sopenharmony_ci } 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci /* s(15,0) */ 68562306a36Sopenharmony_ci if (mantissa <= 47104) 68662306a36Sopenharmony_ci data = mantissa + (mantissa >> 3) + (mantissa >> 4) - 38400; 68762306a36Sopenharmony_ci else 68862306a36Sopenharmony_ci data = mantissa - (mantissa >> 3) - (mantissa >> 6) - 23040; 68962306a36Sopenharmony_ci data = max_t(int, 0, data); 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ci ret = ((15 + exp) << 15) + data; 69262306a36Sopenharmony_ci ret = (ret << 2) + (ret << 1) + (ret >> 6) + (ret >> 7); 69362306a36Sopenharmony_ci return ret >> 10; 69462306a36Sopenharmony_ci} 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_cistatic int 69762306a36Sopenharmony_cimt76x0_phy_get_delta_power(struct mt76x02_dev *dev, u8 tx_mode, 69862306a36Sopenharmony_ci s8 target_power, s8 target_pa_power, 69962306a36Sopenharmony_ci s16 ltssi) 70062306a36Sopenharmony_ci{ 70162306a36Sopenharmony_ci struct ieee80211_channel *chan = dev->mphy.chandef.chan; 70262306a36Sopenharmony_ci int tssi_target = target_power << 12, tssi_slope; 70362306a36Sopenharmony_ci int tssi_offset, tssi_db, ret; 70462306a36Sopenharmony_ci u32 data; 70562306a36Sopenharmony_ci u16 val; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci if (chan->band == NL80211_BAND_5GHZ) { 70862306a36Sopenharmony_ci u8 bound[7]; 70962306a36Sopenharmony_ci int i, err; 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci err = mt76x02_eeprom_copy(dev, MT_EE_TSSI_BOUND1, bound, 71262306a36Sopenharmony_ci sizeof(bound)); 71362306a36Sopenharmony_ci if (err < 0) 71462306a36Sopenharmony_ci return err; 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(bound); i++) { 71762306a36Sopenharmony_ci if (chan->hw_value <= bound[i] || !bound[i]) 71862306a36Sopenharmony_ci break; 71962306a36Sopenharmony_ci } 72062306a36Sopenharmony_ci val = mt76x02_eeprom_get(dev, MT_EE_TSSI_SLOPE_5G + i * 2); 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_ci tssi_offset = val >> 8; 72362306a36Sopenharmony_ci if ((tssi_offset >= 64 && tssi_offset <= 127) || 72462306a36Sopenharmony_ci (tssi_offset & BIT(7))) 72562306a36Sopenharmony_ci tssi_offset -= BIT(8); 72662306a36Sopenharmony_ci } else { 72762306a36Sopenharmony_ci val = mt76x02_eeprom_get(dev, MT_EE_TSSI_SLOPE_2G); 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci tssi_offset = val >> 8; 73062306a36Sopenharmony_ci if (tssi_offset & BIT(7)) 73162306a36Sopenharmony_ci tssi_offset -= BIT(8); 73262306a36Sopenharmony_ci } 73362306a36Sopenharmony_ci tssi_slope = val & 0xff; 73462306a36Sopenharmony_ci 73562306a36Sopenharmony_ci switch (target_pa_power) { 73662306a36Sopenharmony_ci case 1: 73762306a36Sopenharmony_ci if (chan->band == NL80211_BAND_2GHZ) 73862306a36Sopenharmony_ci tssi_target += 29491; /* 3.6 * 8192 */ 73962306a36Sopenharmony_ci fallthrough; 74062306a36Sopenharmony_ci case 0: 74162306a36Sopenharmony_ci break; 74262306a36Sopenharmony_ci default: 74362306a36Sopenharmony_ci tssi_target += 4424; /* 0.54 * 8192 */ 74462306a36Sopenharmony_ci break; 74562306a36Sopenharmony_ci } 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci if (!tx_mode) { 74862306a36Sopenharmony_ci data = mt76_rr(dev, MT_BBP(CORE, 1)); 74962306a36Sopenharmony_ci if (is_mt7630(dev) && mt76_is_mmio(&dev->mt76)) { 75062306a36Sopenharmony_ci int offset; 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci /* 2.3 * 8192 or 1.5 * 8192 */ 75362306a36Sopenharmony_ci offset = (data & BIT(5)) ? 18841 : 12288; 75462306a36Sopenharmony_ci tssi_target += offset; 75562306a36Sopenharmony_ci } else if (data & BIT(5)) { 75662306a36Sopenharmony_ci /* 0.8 * 8192 */ 75762306a36Sopenharmony_ci tssi_target += 6554; 75862306a36Sopenharmony_ci } 75962306a36Sopenharmony_ci } 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_ci data = mt76_rr(dev, MT_BBP(TXBE, 4)); 76262306a36Sopenharmony_ci switch (data & 0x3) { 76362306a36Sopenharmony_ci case 1: 76462306a36Sopenharmony_ci tssi_target -= 49152; /* -6db * 8192 */ 76562306a36Sopenharmony_ci break; 76662306a36Sopenharmony_ci case 2: 76762306a36Sopenharmony_ci tssi_target -= 98304; /* -12db * 8192 */ 76862306a36Sopenharmony_ci break; 76962306a36Sopenharmony_ci case 3: 77062306a36Sopenharmony_ci tssi_target += 49152; /* 6db * 8192 */ 77162306a36Sopenharmony_ci break; 77262306a36Sopenharmony_ci default: 77362306a36Sopenharmony_ci break; 77462306a36Sopenharmony_ci } 77562306a36Sopenharmony_ci 77662306a36Sopenharmony_ci tssi_db = mt76x0_phy_lin2db(ltssi - dev->cal.tssi_dc) * tssi_slope; 77762306a36Sopenharmony_ci if (chan->band == NL80211_BAND_5GHZ) { 77862306a36Sopenharmony_ci tssi_db += ((tssi_offset - 50) << 10); /* offset s4.3 */ 77962306a36Sopenharmony_ci tssi_target -= tssi_db; 78062306a36Sopenharmony_ci if (ltssi > 254 && tssi_target > 0) { 78162306a36Sopenharmony_ci /* upper saturate */ 78262306a36Sopenharmony_ci tssi_target = 0; 78362306a36Sopenharmony_ci } 78462306a36Sopenharmony_ci } else { 78562306a36Sopenharmony_ci tssi_db += (tssi_offset << 9); /* offset s3.4 */ 78662306a36Sopenharmony_ci tssi_target -= tssi_db; 78762306a36Sopenharmony_ci /* upper-lower saturate */ 78862306a36Sopenharmony_ci if ((ltssi > 126 && tssi_target > 0) || 78962306a36Sopenharmony_ci ((ltssi - dev->cal.tssi_dc) < 1 && tssi_target < 0)) { 79062306a36Sopenharmony_ci tssi_target = 0; 79162306a36Sopenharmony_ci } 79262306a36Sopenharmony_ci } 79362306a36Sopenharmony_ci 79462306a36Sopenharmony_ci if ((dev->cal.tssi_target ^ tssi_target) < 0 && 79562306a36Sopenharmony_ci dev->cal.tssi_target > -4096 && dev->cal.tssi_target < 4096 && 79662306a36Sopenharmony_ci tssi_target > -4096 && tssi_target < 4096) { 79762306a36Sopenharmony_ci if ((tssi_target < 0 && 79862306a36Sopenharmony_ci tssi_target + dev->cal.tssi_target > 0) || 79962306a36Sopenharmony_ci (tssi_target > 0 && 80062306a36Sopenharmony_ci tssi_target + dev->cal.tssi_target <= 0)) 80162306a36Sopenharmony_ci tssi_target = 0; 80262306a36Sopenharmony_ci else 80362306a36Sopenharmony_ci dev->cal.tssi_target = tssi_target; 80462306a36Sopenharmony_ci } else { 80562306a36Sopenharmony_ci dev->cal.tssi_target = tssi_target; 80662306a36Sopenharmony_ci } 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci /* make the compensate value to the nearest compensate code */ 80962306a36Sopenharmony_ci if (tssi_target > 0) 81062306a36Sopenharmony_ci tssi_target += 2048; 81162306a36Sopenharmony_ci else 81262306a36Sopenharmony_ci tssi_target -= 2048; 81362306a36Sopenharmony_ci tssi_target >>= 12; 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_ci ret = mt76_get_field(dev, MT_TX_ALC_CFG_1, MT_TX_ALC_CFG_1_TEMP_COMP); 81662306a36Sopenharmony_ci if (ret & BIT(5)) 81762306a36Sopenharmony_ci ret -= BIT(6); 81862306a36Sopenharmony_ci ret += tssi_target; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci ret = min_t(int, 31, ret); 82162306a36Sopenharmony_ci return max_t(int, -32, ret); 82262306a36Sopenharmony_ci} 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_cistatic void mt76x0_phy_tssi_calibrate(struct mt76x02_dev *dev) 82562306a36Sopenharmony_ci{ 82662306a36Sopenharmony_ci s8 target_power, target_pa_power; 82762306a36Sopenharmony_ci u8 tssi_info[3], tx_mode; 82862306a36Sopenharmony_ci s16 ltssi; 82962306a36Sopenharmony_ci s8 val; 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci if (mt76x0_phy_tssi_adc_calibrate(dev, <ssi, tssi_info) < 0) 83262306a36Sopenharmony_ci return; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci tx_mode = tssi_info[0] & 0x7; 83562306a36Sopenharmony_ci if (mt76x0_phy_get_target_power(dev, tx_mode, tssi_info, 83662306a36Sopenharmony_ci &target_power, &target_pa_power) < 0) 83762306a36Sopenharmony_ci return; 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_ci val = mt76x0_phy_get_delta_power(dev, tx_mode, target_power, 84062306a36Sopenharmony_ci target_pa_power, ltssi); 84162306a36Sopenharmony_ci mt76_rmw_field(dev, MT_TX_ALC_CFG_1, MT_TX_ALC_CFG_1_TEMP_COMP, val); 84262306a36Sopenharmony_ci} 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_civoid mt76x0_phy_set_txpower(struct mt76x02_dev *dev) 84562306a36Sopenharmony_ci{ 84662306a36Sopenharmony_ci struct mt76x02_rate_power *t = &dev->rate_power; 84762306a36Sopenharmony_ci s8 info; 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci mt76x0_get_tx_power_per_rate(dev, dev->mphy.chandef.chan, t); 85062306a36Sopenharmony_ci mt76x0_get_power_info(dev, dev->mphy.chandef.chan, &info); 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci mt76x02_add_rate_power_offset(t, info); 85362306a36Sopenharmony_ci mt76x02_limit_rate_power(t, dev->txpower_conf); 85462306a36Sopenharmony_ci dev->mphy.txpower_cur = mt76x02_get_max_rate_power(t); 85562306a36Sopenharmony_ci mt76x02_add_rate_power_offset(t, -info); 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_ci dev->target_power = info; 85862306a36Sopenharmony_ci mt76x02_phy_set_txpower(dev, info, info); 85962306a36Sopenharmony_ci} 86062306a36Sopenharmony_ci 86162306a36Sopenharmony_civoid mt76x0_phy_calibrate(struct mt76x02_dev *dev, bool power_on) 86262306a36Sopenharmony_ci{ 86362306a36Sopenharmony_ci struct ieee80211_channel *chan = dev->mphy.chandef.chan; 86462306a36Sopenharmony_ci int is_5ghz = (chan->band == NL80211_BAND_5GHZ) ? 1 : 0; 86562306a36Sopenharmony_ci u32 val, tx_alc, reg_val; 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci if (is_mt7630(dev)) 86862306a36Sopenharmony_ci return; 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_ci if (power_on) { 87162306a36Sopenharmony_ci mt76x02_mcu_calibrate(dev, MCU_CAL_R, 0); 87262306a36Sopenharmony_ci mt76x02_mcu_calibrate(dev, MCU_CAL_VCO, chan->hw_value); 87362306a36Sopenharmony_ci usleep_range(10, 20); 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_ci if (mt76x0_tssi_enabled(dev)) { 87662306a36Sopenharmony_ci mt76_wr(dev, MT_MAC_SYS_CTRL, 87762306a36Sopenharmony_ci MT_MAC_SYS_CTRL_ENABLE_RX); 87862306a36Sopenharmony_ci mt76x0_phy_tssi_dc_calibrate(dev); 87962306a36Sopenharmony_ci mt76_wr(dev, MT_MAC_SYS_CTRL, 88062306a36Sopenharmony_ci MT_MAC_SYS_CTRL_ENABLE_TX | 88162306a36Sopenharmony_ci MT_MAC_SYS_CTRL_ENABLE_RX); 88262306a36Sopenharmony_ci } 88362306a36Sopenharmony_ci } 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_ci tx_alc = mt76_rr(dev, MT_TX_ALC_CFG_0); 88662306a36Sopenharmony_ci mt76_wr(dev, MT_TX_ALC_CFG_0, 0); 88762306a36Sopenharmony_ci usleep_range(500, 700); 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci reg_val = mt76_rr(dev, MT_BBP(IBI, 9)); 89062306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(IBI, 9), 0xffffff7e); 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_ci if (is_5ghz) { 89362306a36Sopenharmony_ci if (chan->hw_value < 100) 89462306a36Sopenharmony_ci val = 0x701; 89562306a36Sopenharmony_ci else if (chan->hw_value < 140) 89662306a36Sopenharmony_ci val = 0x801; 89762306a36Sopenharmony_ci else 89862306a36Sopenharmony_ci val = 0x901; 89962306a36Sopenharmony_ci } else { 90062306a36Sopenharmony_ci val = 0x600; 90162306a36Sopenharmony_ci } 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci mt76x02_mcu_calibrate(dev, MCU_CAL_FULL, val); 90462306a36Sopenharmony_ci mt76x02_mcu_calibrate(dev, MCU_CAL_LC, is_5ghz); 90562306a36Sopenharmony_ci usleep_range(15000, 20000); 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(IBI, 9), reg_val); 90862306a36Sopenharmony_ci mt76_wr(dev, MT_TX_ALC_CFG_0, tx_alc); 90962306a36Sopenharmony_ci mt76x02_mcu_calibrate(dev, MCU_CAL_RXDCOC, 1); 91062306a36Sopenharmony_ci} 91162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mt76x0_phy_calibrate); 91262306a36Sopenharmony_ci 91362306a36Sopenharmony_civoid mt76x0_phy_set_channel(struct mt76x02_dev *dev, 91462306a36Sopenharmony_ci struct cfg80211_chan_def *chandef) 91562306a36Sopenharmony_ci{ 91662306a36Sopenharmony_ci u32 ext_cca_chan[4] = { 91762306a36Sopenharmony_ci [0] = FIELD_PREP(MT_EXT_CCA_CFG_CCA0, 0) | 91862306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA1, 1) | 91962306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA2, 2) | 92062306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA3, 3) | 92162306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA_MASK, BIT(0)), 92262306a36Sopenharmony_ci [1] = FIELD_PREP(MT_EXT_CCA_CFG_CCA0, 1) | 92362306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA1, 0) | 92462306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA2, 2) | 92562306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA3, 3) | 92662306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA_MASK, BIT(1)), 92762306a36Sopenharmony_ci [2] = FIELD_PREP(MT_EXT_CCA_CFG_CCA0, 2) | 92862306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA1, 3) | 92962306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA2, 1) | 93062306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA3, 0) | 93162306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA_MASK, BIT(2)), 93262306a36Sopenharmony_ci [3] = FIELD_PREP(MT_EXT_CCA_CFG_CCA0, 3) | 93362306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA1, 2) | 93462306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA2, 1) | 93562306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA3, 0) | 93662306a36Sopenharmony_ci FIELD_PREP(MT_EXT_CCA_CFG_CCA_MASK, BIT(3)), 93762306a36Sopenharmony_ci }; 93862306a36Sopenharmony_ci bool scan = test_bit(MT76_SCANNING, &dev->mphy.state); 93962306a36Sopenharmony_ci int ch_group_index, freq, freq1; 94062306a36Sopenharmony_ci u8 channel; 94162306a36Sopenharmony_ci u32 val; 94262306a36Sopenharmony_ci u16 rf_bw_band; 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_ci freq = chandef->chan->center_freq; 94562306a36Sopenharmony_ci freq1 = chandef->center_freq1; 94662306a36Sopenharmony_ci channel = chandef->chan->hw_value; 94762306a36Sopenharmony_ci rf_bw_band = (channel <= 14) ? RF_G_BAND : RF_A_BAND; 94862306a36Sopenharmony_ci 94962306a36Sopenharmony_ci switch (chandef->width) { 95062306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_40: 95162306a36Sopenharmony_ci if (freq1 > freq) 95262306a36Sopenharmony_ci ch_group_index = 0; 95362306a36Sopenharmony_ci else 95462306a36Sopenharmony_ci ch_group_index = 1; 95562306a36Sopenharmony_ci channel += 2 - ch_group_index * 4; 95662306a36Sopenharmony_ci rf_bw_band |= RF_BW_40; 95762306a36Sopenharmony_ci break; 95862306a36Sopenharmony_ci case NL80211_CHAN_WIDTH_80: 95962306a36Sopenharmony_ci ch_group_index = (freq - freq1 + 30) / 20; 96062306a36Sopenharmony_ci if (WARN_ON(ch_group_index < 0 || ch_group_index > 3)) 96162306a36Sopenharmony_ci ch_group_index = 0; 96262306a36Sopenharmony_ci channel += 6 - ch_group_index * 4; 96362306a36Sopenharmony_ci rf_bw_band |= RF_BW_80; 96462306a36Sopenharmony_ci break; 96562306a36Sopenharmony_ci default: 96662306a36Sopenharmony_ci ch_group_index = 0; 96762306a36Sopenharmony_ci rf_bw_band |= RF_BW_20; 96862306a36Sopenharmony_ci break; 96962306a36Sopenharmony_ci } 97062306a36Sopenharmony_ci 97162306a36Sopenharmony_ci if (mt76_is_usb(&dev->mt76)) { 97262306a36Sopenharmony_ci mt76x0_phy_bbp_set_bw(dev, chandef->width); 97362306a36Sopenharmony_ci } else { 97462306a36Sopenharmony_ci if (chandef->width == NL80211_CHAN_WIDTH_80 || 97562306a36Sopenharmony_ci chandef->width == NL80211_CHAN_WIDTH_40) 97662306a36Sopenharmony_ci val = 0x201; 97762306a36Sopenharmony_ci else 97862306a36Sopenharmony_ci val = 0x601; 97962306a36Sopenharmony_ci mt76_wr(dev, MT_TX_SW_CFG0, val); 98062306a36Sopenharmony_ci } 98162306a36Sopenharmony_ci mt76x02_phy_set_bw(dev, chandef->width, ch_group_index); 98262306a36Sopenharmony_ci mt76x02_phy_set_band(dev, chandef->chan->band, 98362306a36Sopenharmony_ci ch_group_index & 1); 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_ci mt76_rmw(dev, MT_EXT_CCA_CFG, 98662306a36Sopenharmony_ci (MT_EXT_CCA_CFG_CCA0 | 98762306a36Sopenharmony_ci MT_EXT_CCA_CFG_CCA1 | 98862306a36Sopenharmony_ci MT_EXT_CCA_CFG_CCA2 | 98962306a36Sopenharmony_ci MT_EXT_CCA_CFG_CCA3 | 99062306a36Sopenharmony_ci MT_EXT_CCA_CFG_CCA_MASK), 99162306a36Sopenharmony_ci ext_cca_chan[ch_group_index]); 99262306a36Sopenharmony_ci 99362306a36Sopenharmony_ci mt76x0_phy_set_band(dev, chandef->chan->band); 99462306a36Sopenharmony_ci mt76x0_phy_set_chan_rf_params(dev, channel, rf_bw_band); 99562306a36Sopenharmony_ci 99662306a36Sopenharmony_ci /* set Japan Tx filter at channel 14 */ 99762306a36Sopenharmony_ci if (channel == 14) 99862306a36Sopenharmony_ci mt76_set(dev, MT_BBP(CORE, 1), 0x20); 99962306a36Sopenharmony_ci else 100062306a36Sopenharmony_ci mt76_clear(dev, MT_BBP(CORE, 1), 0x20); 100162306a36Sopenharmony_ci 100262306a36Sopenharmony_ci mt76x0_read_rx_gain(dev); 100362306a36Sopenharmony_ci mt76x0_phy_set_chan_bbp_params(dev, rf_bw_band); 100462306a36Sopenharmony_ci 100562306a36Sopenharmony_ci /* enable vco */ 100662306a36Sopenharmony_ci mt76x0_rf_set(dev, MT_RF(0, 4), BIT(7)); 100762306a36Sopenharmony_ci if (scan) 100862306a36Sopenharmony_ci return; 100962306a36Sopenharmony_ci 101062306a36Sopenharmony_ci mt76x02_init_agc_gain(dev); 101162306a36Sopenharmony_ci mt76x0_phy_calibrate(dev, false); 101262306a36Sopenharmony_ci mt76x0_phy_set_txpower(dev); 101362306a36Sopenharmony_ci 101462306a36Sopenharmony_ci ieee80211_queue_delayed_work(dev->mt76.hw, &dev->cal_work, 101562306a36Sopenharmony_ci MT_CALIBRATE_INTERVAL); 101662306a36Sopenharmony_ci} 101762306a36Sopenharmony_ci 101862306a36Sopenharmony_cistatic void mt76x0_phy_temp_sensor(struct mt76x02_dev *dev) 101962306a36Sopenharmony_ci{ 102062306a36Sopenharmony_ci u8 rf_b7_73, rf_b0_66, rf_b0_67; 102162306a36Sopenharmony_ci s8 val; 102262306a36Sopenharmony_ci 102362306a36Sopenharmony_ci rf_b7_73 = mt76x0_rf_rr(dev, MT_RF(7, 73)); 102462306a36Sopenharmony_ci rf_b0_66 = mt76x0_rf_rr(dev, MT_RF(0, 66)); 102562306a36Sopenharmony_ci rf_b0_67 = mt76x0_rf_rr(dev, MT_RF(0, 67)); 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(7, 73), 0x02); 102862306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 66), 0x23); 102962306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 67), 0x01); 103062306a36Sopenharmony_ci 103162306a36Sopenharmony_ci mt76_wr(dev, MT_BBP(CORE, 34), 0x00080055); 103262306a36Sopenharmony_ci if (!mt76_poll_msec(dev, MT_BBP(CORE, 34), BIT(4), 0, 200)) { 103362306a36Sopenharmony_ci mt76_clear(dev, MT_BBP(CORE, 34), BIT(4)); 103462306a36Sopenharmony_ci goto done; 103562306a36Sopenharmony_ci } 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_ci val = mt76_rr(dev, MT_BBP(CORE, 35)); 103862306a36Sopenharmony_ci val = (35 * (val - dev->cal.rx.temp_offset)) / 10 + 25; 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_ci if (abs(val - dev->cal.temp_vco) > 20) { 104162306a36Sopenharmony_ci mt76x02_mcu_calibrate(dev, MCU_CAL_VCO, 104262306a36Sopenharmony_ci dev->mphy.chandef.chan->hw_value); 104362306a36Sopenharmony_ci dev->cal.temp_vco = val; 104462306a36Sopenharmony_ci } 104562306a36Sopenharmony_ci if (abs(val - dev->cal.temp) > 30) { 104662306a36Sopenharmony_ci mt76x0_phy_calibrate(dev, false); 104762306a36Sopenharmony_ci dev->cal.temp = val; 104862306a36Sopenharmony_ci } 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_cidone: 105162306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(7, 73), rf_b7_73); 105262306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 66), rf_b0_66); 105362306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 67), rf_b0_67); 105462306a36Sopenharmony_ci} 105562306a36Sopenharmony_ci 105662306a36Sopenharmony_cistatic void mt76x0_phy_set_gain_val(struct mt76x02_dev *dev) 105762306a36Sopenharmony_ci{ 105862306a36Sopenharmony_ci u8 gain = dev->cal.agc_gain_cur[0] - dev->cal.agc_gain_adjust; 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci mt76_rmw_field(dev, MT_BBP(AGC, 8), MT_BBP_AGC_GAIN, gain); 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci if ((dev->mphy.chandef.chan->flags & IEEE80211_CHAN_RADAR) && 106362306a36Sopenharmony_ci !is_mt7630(dev)) 106462306a36Sopenharmony_ci mt76x02_phy_dfs_adjust_agc(dev); 106562306a36Sopenharmony_ci} 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_cistatic void 106862306a36Sopenharmony_cimt76x0_phy_update_channel_gain(struct mt76x02_dev *dev) 106962306a36Sopenharmony_ci{ 107062306a36Sopenharmony_ci bool gain_change; 107162306a36Sopenharmony_ci u8 gain_delta; 107262306a36Sopenharmony_ci int low_gain; 107362306a36Sopenharmony_ci 107462306a36Sopenharmony_ci dev->cal.avg_rssi_all = mt76_get_min_avg_rssi(&dev->mt76, false); 107562306a36Sopenharmony_ci if (!dev->cal.avg_rssi_all) 107662306a36Sopenharmony_ci dev->cal.avg_rssi_all = -75; 107762306a36Sopenharmony_ci 107862306a36Sopenharmony_ci low_gain = (dev->cal.avg_rssi_all > mt76x02_get_rssi_gain_thresh(dev)) + 107962306a36Sopenharmony_ci (dev->cal.avg_rssi_all > mt76x02_get_low_rssi_gain_thresh(dev)); 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_ci gain_change = dev->cal.low_gain < 0 || 108262306a36Sopenharmony_ci (dev->cal.low_gain & 2) ^ (low_gain & 2); 108362306a36Sopenharmony_ci dev->cal.low_gain = low_gain; 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_ci if (!gain_change) { 108662306a36Sopenharmony_ci if (mt76x02_phy_adjust_vga_gain(dev)) 108762306a36Sopenharmony_ci mt76x0_phy_set_gain_val(dev); 108862306a36Sopenharmony_ci return; 108962306a36Sopenharmony_ci } 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_ci dev->cal.agc_gain_adjust = (low_gain == 2) ? 0 : 10; 109262306a36Sopenharmony_ci gain_delta = (low_gain == 2) ? 10 : 0; 109362306a36Sopenharmony_ci 109462306a36Sopenharmony_ci dev->cal.agc_gain_cur[0] = dev->cal.agc_gain_init[0] - gain_delta; 109562306a36Sopenharmony_ci mt76x0_phy_set_gain_val(dev); 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_ci /* clear false CCA counters */ 109862306a36Sopenharmony_ci mt76_rr(dev, MT_RX_STAT_1); 109962306a36Sopenharmony_ci} 110062306a36Sopenharmony_ci 110162306a36Sopenharmony_cistatic void mt76x0_phy_calibration_work(struct work_struct *work) 110262306a36Sopenharmony_ci{ 110362306a36Sopenharmony_ci struct mt76x02_dev *dev = container_of(work, struct mt76x02_dev, 110462306a36Sopenharmony_ci cal_work.work); 110562306a36Sopenharmony_ci 110662306a36Sopenharmony_ci mt76x0_phy_update_channel_gain(dev); 110762306a36Sopenharmony_ci if (mt76x0_tssi_enabled(dev)) 110862306a36Sopenharmony_ci mt76x0_phy_tssi_calibrate(dev); 110962306a36Sopenharmony_ci else 111062306a36Sopenharmony_ci mt76x0_phy_temp_sensor(dev); 111162306a36Sopenharmony_ci 111262306a36Sopenharmony_ci ieee80211_queue_delayed_work(dev->mt76.hw, &dev->cal_work, 111362306a36Sopenharmony_ci 4 * MT_CALIBRATE_INTERVAL); 111462306a36Sopenharmony_ci} 111562306a36Sopenharmony_ci 111662306a36Sopenharmony_cistatic void mt76x0_rf_patch_reg_array(struct mt76x02_dev *dev, 111762306a36Sopenharmony_ci const struct mt76_reg_pair *rp, int len) 111862306a36Sopenharmony_ci{ 111962306a36Sopenharmony_ci int i; 112062306a36Sopenharmony_ci 112162306a36Sopenharmony_ci for (i = 0; i < len; i++) { 112262306a36Sopenharmony_ci u32 reg = rp[i].reg; 112362306a36Sopenharmony_ci u8 val = rp[i].value; 112462306a36Sopenharmony_ci 112562306a36Sopenharmony_ci switch (reg) { 112662306a36Sopenharmony_ci case MT_RF(0, 3): 112762306a36Sopenharmony_ci if (mt76_is_mmio(&dev->mt76)) { 112862306a36Sopenharmony_ci if (is_mt7630(dev)) 112962306a36Sopenharmony_ci val = 0x70; 113062306a36Sopenharmony_ci else 113162306a36Sopenharmony_ci val = 0x63; 113262306a36Sopenharmony_ci } else { 113362306a36Sopenharmony_ci val = 0x73; 113462306a36Sopenharmony_ci } 113562306a36Sopenharmony_ci break; 113662306a36Sopenharmony_ci case MT_RF(0, 21): 113762306a36Sopenharmony_ci if (is_mt7610e(dev)) 113862306a36Sopenharmony_ci val = 0x10; 113962306a36Sopenharmony_ci else 114062306a36Sopenharmony_ci val = 0x12; 114162306a36Sopenharmony_ci break; 114262306a36Sopenharmony_ci case MT_RF(5, 2): 114362306a36Sopenharmony_ci if (is_mt7630(dev)) 114462306a36Sopenharmony_ci val = 0x1d; 114562306a36Sopenharmony_ci else if (is_mt7610e(dev)) 114662306a36Sopenharmony_ci val = 0x00; 114762306a36Sopenharmony_ci else 114862306a36Sopenharmony_ci val = 0x0c; 114962306a36Sopenharmony_ci break; 115062306a36Sopenharmony_ci default: 115162306a36Sopenharmony_ci break; 115262306a36Sopenharmony_ci } 115362306a36Sopenharmony_ci mt76x0_rf_wr(dev, reg, val); 115462306a36Sopenharmony_ci } 115562306a36Sopenharmony_ci} 115662306a36Sopenharmony_ci 115762306a36Sopenharmony_cistatic void mt76x0_phy_rf_init(struct mt76x02_dev *dev) 115862306a36Sopenharmony_ci{ 115962306a36Sopenharmony_ci int i; 116062306a36Sopenharmony_ci 116162306a36Sopenharmony_ci mt76x0_rf_patch_reg_array(dev, mt76x0_rf_central_tab, 116262306a36Sopenharmony_ci ARRAY_SIZE(mt76x0_rf_central_tab)); 116362306a36Sopenharmony_ci mt76x0_rf_patch_reg_array(dev, mt76x0_rf_2g_channel_0_tab, 116462306a36Sopenharmony_ci ARRAY_SIZE(mt76x0_rf_2g_channel_0_tab)); 116562306a36Sopenharmony_ci RF_RANDOM_WRITE(dev, mt76x0_rf_5g_channel_0_tab); 116662306a36Sopenharmony_ci RF_RANDOM_WRITE(dev, mt76x0_rf_vga_channel_0_tab); 116762306a36Sopenharmony_ci 116862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_rf_bw_switch_tab); i++) { 116962306a36Sopenharmony_ci const struct mt76x0_rf_switch_item *item = &mt76x0_rf_bw_switch_tab[i]; 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ci if (item->bw_band == RF_BW_20) 117262306a36Sopenharmony_ci mt76x0_rf_wr(dev, item->rf_bank_reg, item->value); 117362306a36Sopenharmony_ci else if (((RF_G_BAND | RF_BW_20) & item->bw_band) == 117462306a36Sopenharmony_ci (RF_G_BAND | RF_BW_20)) 117562306a36Sopenharmony_ci mt76x0_rf_wr(dev, item->rf_bank_reg, item->value); 117662306a36Sopenharmony_ci } 117762306a36Sopenharmony_ci 117862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mt76x0_rf_band_switch_tab); i++) { 117962306a36Sopenharmony_ci if (mt76x0_rf_band_switch_tab[i].bw_band & RF_G_BAND) { 118062306a36Sopenharmony_ci mt76x0_rf_wr(dev, 118162306a36Sopenharmony_ci mt76x0_rf_band_switch_tab[i].rf_bank_reg, 118262306a36Sopenharmony_ci mt76x0_rf_band_switch_tab[i].value); 118362306a36Sopenharmony_ci } 118462306a36Sopenharmony_ci } 118562306a36Sopenharmony_ci 118662306a36Sopenharmony_ci /* Frequency calibration 118762306a36Sopenharmony_ci * E1: B0.R22<6:0>: xo_cxo<6:0> 118862306a36Sopenharmony_ci * E2: B0.R21<0>: xo_cxo<0>, B0.R22<7:0>: xo_cxo<8:1> 118962306a36Sopenharmony_ci */ 119062306a36Sopenharmony_ci mt76x0_rf_wr(dev, MT_RF(0, 22), 119162306a36Sopenharmony_ci min_t(u8, dev->cal.rx.freq_offset, 0xbf)); 119262306a36Sopenharmony_ci mt76x0_rf_rr(dev, MT_RF(0, 22)); 119362306a36Sopenharmony_ci 119462306a36Sopenharmony_ci /* Reset procedure DAC during power-up: 119562306a36Sopenharmony_ci * - set B0.R73<7> 119662306a36Sopenharmony_ci * - clear B0.R73<7> 119762306a36Sopenharmony_ci * - set B0.R73<7> 119862306a36Sopenharmony_ci */ 119962306a36Sopenharmony_ci mt76x0_rf_set(dev, MT_RF(0, 73), BIT(7)); 120062306a36Sopenharmony_ci mt76x0_rf_clear(dev, MT_RF(0, 73), BIT(7)); 120162306a36Sopenharmony_ci mt76x0_rf_set(dev, MT_RF(0, 73), BIT(7)); 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_ci /* vcocal_en: initiate VCO calibration (reset after completion)) */ 120462306a36Sopenharmony_ci mt76x0_rf_set(dev, MT_RF(0, 4), 0x80); 120562306a36Sopenharmony_ci} 120662306a36Sopenharmony_ci 120762306a36Sopenharmony_civoid mt76x0_phy_init(struct mt76x02_dev *dev) 120862306a36Sopenharmony_ci{ 120962306a36Sopenharmony_ci INIT_DELAYED_WORK(&dev->cal_work, mt76x0_phy_calibration_work); 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_ci mt76x0_phy_ant_select(dev); 121262306a36Sopenharmony_ci mt76x0_phy_rf_init(dev); 121362306a36Sopenharmony_ci mt76x02_phy_set_rxpath(dev); 121462306a36Sopenharmony_ci mt76x02_phy_set_txdac(dev); 121562306a36Sopenharmony_ci} 1216