162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * (c) Copyright 2002-2010, Ralink Technology, Inc.
462306a36Sopenharmony_ci * Copyright (C) 2014 Felix Fietkau <nbd@openwrt.org>
562306a36Sopenharmony_ci * Copyright (C) 2015 Jakub Kicinski <kubakici@wp.pl>
662306a36Sopenharmony_ci * Copyright (C) 2018 Stanislaw Gruszka <stf_xl@wp.pl>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include "mt76x0.h"
1062306a36Sopenharmony_ci#include "eeprom.h"
1162306a36Sopenharmony_ci#include "mcu.h"
1262306a36Sopenharmony_ci#include "initvals.h"
1362306a36Sopenharmony_ci#include "initvals_init.h"
1462306a36Sopenharmony_ci#include "../mt76x02_phy.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_cistatic void
1762306a36Sopenharmony_cimt76x0_set_wlan_state(struct mt76x02_dev *dev, u32 val, bool enable)
1862306a36Sopenharmony_ci{
1962306a36Sopenharmony_ci	u32 mask = MT_CMB_CTRL_XTAL_RDY | MT_CMB_CTRL_PLL_LD;
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	/* Note: we don't turn off WLAN_CLK because that makes the device
2262306a36Sopenharmony_ci	 *	 not respond properly on the probe path.
2362306a36Sopenharmony_ci	 *	 In case anyone (PSM?) wants to use this function we can
2462306a36Sopenharmony_ci	 *	 bring the clock stuff back and fixup the probe path.
2562306a36Sopenharmony_ci	 */
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci	if (enable)
2862306a36Sopenharmony_ci		val |= (MT_WLAN_FUN_CTRL_WLAN_EN |
2962306a36Sopenharmony_ci			MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
3062306a36Sopenharmony_ci	else
3162306a36Sopenharmony_ci		val &= ~(MT_WLAN_FUN_CTRL_WLAN_EN);
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci	mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
3462306a36Sopenharmony_ci	udelay(20);
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci	/* Note: vendor driver tries to disable/enable wlan here and retry
3762306a36Sopenharmony_ci	 *       but the code which does it is so buggy it must have never
3862306a36Sopenharmony_ci	 *       triggered, so don't bother.
3962306a36Sopenharmony_ci	 */
4062306a36Sopenharmony_ci	if (enable && !mt76_poll(dev, MT_CMB_CTRL, mask, mask, 2000))
4162306a36Sopenharmony_ci		dev_err(dev->mt76.dev, "PLL and XTAL check failed\n");
4262306a36Sopenharmony_ci}
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_civoid mt76x0_chip_onoff(struct mt76x02_dev *dev, bool enable, bool reset)
4562306a36Sopenharmony_ci{
4662306a36Sopenharmony_ci	u32 val;
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci	val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	if (reset) {
5162306a36Sopenharmony_ci		val |= MT_WLAN_FUN_CTRL_GPIO_OUT_EN;
5262306a36Sopenharmony_ci		val &= ~MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci		if (val & MT_WLAN_FUN_CTRL_WLAN_EN) {
5562306a36Sopenharmony_ci			val |= (MT_WLAN_FUN_CTRL_WLAN_RESET |
5662306a36Sopenharmony_ci				MT_WLAN_FUN_CTRL_WLAN_RESET_RF);
5762306a36Sopenharmony_ci			mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
5862306a36Sopenharmony_ci			udelay(20);
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci			val &= ~(MT_WLAN_FUN_CTRL_WLAN_RESET |
6162306a36Sopenharmony_ci				 MT_WLAN_FUN_CTRL_WLAN_RESET_RF);
6262306a36Sopenharmony_ci		}
6362306a36Sopenharmony_ci	}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
6662306a36Sopenharmony_ci	udelay(20);
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	mt76x0_set_wlan_state(dev, val, enable);
6962306a36Sopenharmony_ci}
7062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mt76x0_chip_onoff);
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic void mt76x0_reset_csr_bbp(struct mt76x02_dev *dev)
7362306a36Sopenharmony_ci{
7462306a36Sopenharmony_ci	mt76_wr(dev, MT_MAC_SYS_CTRL,
7562306a36Sopenharmony_ci		MT_MAC_SYS_CTRL_RESET_CSR |
7662306a36Sopenharmony_ci		MT_MAC_SYS_CTRL_RESET_BBP);
7762306a36Sopenharmony_ci	msleep(200);
7862306a36Sopenharmony_ci	mt76_clear(dev, MT_MAC_SYS_CTRL,
7962306a36Sopenharmony_ci		   MT_MAC_SYS_CTRL_RESET_CSR |
8062306a36Sopenharmony_ci		   MT_MAC_SYS_CTRL_RESET_BBP);
8162306a36Sopenharmony_ci}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci#define RANDOM_WRITE(dev, tab)			\
8462306a36Sopenharmony_ci	mt76_wr_rp(dev, MT_MCU_MEMMAP_WLAN,	\
8562306a36Sopenharmony_ci		   tab, ARRAY_SIZE(tab))
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic int mt76x0_init_bbp(struct mt76x02_dev *dev)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	int ret, i;
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	ret = mt76x0_phy_wait_bbp_ready(dev);
9262306a36Sopenharmony_ci	if (ret)
9362306a36Sopenharmony_ci		return ret;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	RANDOM_WRITE(dev, mt76x0_bbp_init_tab);
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(mt76x0_bbp_switch_tab); i++) {
9862306a36Sopenharmony_ci		const struct mt76x0_bbp_switch_item *item = &mt76x0_bbp_switch_tab[i];
9962306a36Sopenharmony_ci		const struct mt76_reg_pair *pair = &item->reg_pair;
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci		if (((RF_G_BAND | RF_BW_20) & item->bw_band) == (RF_G_BAND | RF_BW_20))
10262306a36Sopenharmony_ci			mt76_wr(dev, pair->reg, pair->value);
10362306a36Sopenharmony_ci	}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	RANDOM_WRITE(dev, mt76x0_dcoc_tab);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	return 0;
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic void mt76x0_init_mac_registers(struct mt76x02_dev *dev)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	RANDOM_WRITE(dev, common_mac_reg_table);
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	/* Enable PBF and MAC clock SYS_CTRL[11:10] = 0x3 */
11562306a36Sopenharmony_ci	RANDOM_WRITE(dev, mt76x0_mac_reg_table);
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	/* Release BBP and MAC reset MAC_SYS_CTRL[1:0] = 0x0 */
11862306a36Sopenharmony_ci	mt76_clear(dev, MT_MAC_SYS_CTRL, 0x3);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* Set 0x141C[15:12]=0xF */
12162306a36Sopenharmony_ci	mt76_set(dev, MT_EXT_CCA_CFG, 0xf000);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	mt76_clear(dev, MT_FCE_L2_STUFF, MT_FCE_L2_STUFF_WR_MPDU_LEN_EN);
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	/*
12662306a36Sopenharmony_ci	 * tx_ring 9 is for mgmt frame
12762306a36Sopenharmony_ci	 * tx_ring 8 is for in-band command frame.
12862306a36Sopenharmony_ci	 * WMM_RG0_TXQMA: this register setting is for FCE to
12962306a36Sopenharmony_ci	 *		  define the rule of tx_ring 9
13062306a36Sopenharmony_ci	 * WMM_RG1_TXQMA: this register setting is for FCE to
13162306a36Sopenharmony_ci	 *		  define the rule of tx_ring 8
13262306a36Sopenharmony_ci	 */
13362306a36Sopenharmony_ci	mt76_rmw(dev, MT_WMM_CTRL, 0x3ff, 0x201);
13462306a36Sopenharmony_ci}
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_civoid mt76x0_mac_stop(struct mt76x02_dev *dev)
13762306a36Sopenharmony_ci{
13862306a36Sopenharmony_ci	int i = 200, ok = 0;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	mt76_clear(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN);
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	/* Page count on TxQ */
14362306a36Sopenharmony_ci	while (i-- && ((mt76_rr(dev, 0x0438) & 0xffffffff) ||
14462306a36Sopenharmony_ci		       (mt76_rr(dev, 0x0a30) & 0x000000ff) ||
14562306a36Sopenharmony_ci		       (mt76_rr(dev, 0x0a34) & 0x00ff00ff)))
14662306a36Sopenharmony_ci		msleep(10);
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	if (!mt76_poll(dev, MT_MAC_STATUS, MT_MAC_STATUS_TX, 0, 1000))
14962306a36Sopenharmony_ci		dev_warn(dev->mt76.dev, "Warning: MAC TX did not stop!\n");
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	mt76_clear(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_RX |
15262306a36Sopenharmony_ci					 MT_MAC_SYS_CTRL_ENABLE_TX);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	/* Page count on RxQ */
15562306a36Sopenharmony_ci	for (i = 0; i < 200; i++) {
15662306a36Sopenharmony_ci		if (!(mt76_rr(dev, MT_RXQ_STA) & 0x00ff0000) &&
15762306a36Sopenharmony_ci		    !mt76_rr(dev, 0x0a30) &&
15862306a36Sopenharmony_ci		    !mt76_rr(dev, 0x0a34)) {
15962306a36Sopenharmony_ci			if (ok++ > 5)
16062306a36Sopenharmony_ci				break;
16162306a36Sopenharmony_ci			continue;
16262306a36Sopenharmony_ci		}
16362306a36Sopenharmony_ci		msleep(1);
16462306a36Sopenharmony_ci	}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	if (!mt76_poll(dev, MT_MAC_STATUS, MT_MAC_STATUS_RX, 0, 1000))
16762306a36Sopenharmony_ci		dev_warn(dev->mt76.dev, "Warning: MAC RX did not stop!\n");
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mt76x0_mac_stop);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ciint mt76x0_init_hardware(struct mt76x02_dev *dev)
17262306a36Sopenharmony_ci{
17362306a36Sopenharmony_ci	int ret, i, k;
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	if (!mt76x02_wait_for_wpdma(&dev->mt76, 1000))
17662306a36Sopenharmony_ci		return -EIO;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	/* Wait for ASIC ready after FW load. */
17962306a36Sopenharmony_ci	if (!mt76x02_wait_for_mac(&dev->mt76))
18062306a36Sopenharmony_ci		return -ETIMEDOUT;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	mt76x0_reset_csr_bbp(dev);
18362306a36Sopenharmony_ci	ret = mt76x02_mcu_function_select(dev, Q_SELECT, 1);
18462306a36Sopenharmony_ci	if (ret)
18562306a36Sopenharmony_ci		return ret;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	mt76x0_init_mac_registers(dev);
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	if (!mt76x02_wait_for_txrx_idle(&dev->mt76))
19062306a36Sopenharmony_ci		return -EIO;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	ret = mt76x0_init_bbp(dev);
19362306a36Sopenharmony_ci	if (ret)
19462306a36Sopenharmony_ci		return ret;
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	dev->mt76.rxfilter = mt76_rr(dev, MT_RX_FILTR_CFG);
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	for (i = 0; i < 16; i++)
19962306a36Sopenharmony_ci		for (k = 0; k < 4; k++)
20062306a36Sopenharmony_ci			mt76x02_mac_shared_key_setup(dev, i, k, NULL);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	for (i = 0; i < 256; i++)
20362306a36Sopenharmony_ci		mt76x02_mac_wcid_setup(dev, i, 0, NULL);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	ret = mt76x0_eeprom_init(dev);
20662306a36Sopenharmony_ci	if (ret)
20762306a36Sopenharmony_ci		return ret;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	mt76x0_phy_init(dev);
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	return 0;
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mt76x0_init_hardware);
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic void
21662306a36Sopenharmony_cimt76x0_init_txpower(struct mt76x02_dev *dev,
21762306a36Sopenharmony_ci		    struct ieee80211_supported_band *sband)
21862306a36Sopenharmony_ci{
21962306a36Sopenharmony_ci	struct ieee80211_channel *chan;
22062306a36Sopenharmony_ci	struct mt76x02_rate_power t;
22162306a36Sopenharmony_ci	s8 tp;
22262306a36Sopenharmony_ci	int i;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	for (i = 0; i < sband->n_channels; i++) {
22562306a36Sopenharmony_ci		chan = &sband->channels[i];
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci		mt76x0_get_tx_power_per_rate(dev, chan, &t);
22862306a36Sopenharmony_ci		mt76x0_get_power_info(dev, chan, &tp);
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci		chan->orig_mpwr = (mt76x02_get_max_rate_power(&t) + tp) / 2;
23162306a36Sopenharmony_ci		chan->max_power = min_t(int, chan->max_reg_power,
23262306a36Sopenharmony_ci					chan->orig_mpwr);
23362306a36Sopenharmony_ci	}
23462306a36Sopenharmony_ci}
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ciint mt76x0_register_device(struct mt76x02_dev *dev)
23762306a36Sopenharmony_ci{
23862306a36Sopenharmony_ci	int ret;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	ret = mt76x02_init_device(dev);
24162306a36Sopenharmony_ci	if (ret)
24262306a36Sopenharmony_ci		return ret;
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	mt76x02_config_mac_addr_list(dev);
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	ret = mt76_register_device(&dev->mt76, true, mt76x02_rates,
24762306a36Sopenharmony_ci				   ARRAY_SIZE(mt76x02_rates));
24862306a36Sopenharmony_ci	if (ret)
24962306a36Sopenharmony_ci		return ret;
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	if (dev->mphy.cap.has_5ghz) {
25262306a36Sopenharmony_ci		struct ieee80211_supported_band *sband;
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci		sband = &dev->mphy.sband_5g.sband;
25562306a36Sopenharmony_ci		sband->vht_cap.cap &= ~IEEE80211_VHT_CAP_RXLDPC;
25662306a36Sopenharmony_ci		mt76x0_init_txpower(dev, sband);
25762306a36Sopenharmony_ci	}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	if (dev->mphy.cap.has_2ghz)
26062306a36Sopenharmony_ci		mt76x0_init_txpower(dev, &dev->mphy.sband_2g.sband);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	mt76x02_init_debugfs(dev);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	return 0;
26562306a36Sopenharmony_ci}
26662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mt76x0_register_device);
267