162306a36Sopenharmony_ci// SPDX-License-Identifier: ISC
262306a36Sopenharmony_ci/* Copyright (C) 2019 MediaTek Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Author: Ryder Lee <ryder.lee@mediatek.com>
562306a36Sopenharmony_ci *         Roy Luo <royluo@google.com>
662306a36Sopenharmony_ci *         Lorenzo Bianconi <lorenzo@kernel.org>
762306a36Sopenharmony_ci *         Felix Fietkau <nbd@nbd.name>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include "mt7615.h"
1162306a36Sopenharmony_ci#include "../dma.h"
1262306a36Sopenharmony_ci#include "mac.h"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cistatic int
1562306a36Sopenharmony_cimt7622_init_tx_queues_multi(struct mt7615_dev *dev)
1662306a36Sopenharmony_ci{
1762306a36Sopenharmony_ci	static const u8 wmm_queue_map[] = {
1862306a36Sopenharmony_ci		[IEEE80211_AC_BK] = MT7622_TXQ_AC0,
1962306a36Sopenharmony_ci		[IEEE80211_AC_BE] = MT7622_TXQ_AC1,
2062306a36Sopenharmony_ci		[IEEE80211_AC_VI] = MT7622_TXQ_AC2,
2162306a36Sopenharmony_ci		[IEEE80211_AC_VO] = MT7622_TXQ_AC3,
2262306a36Sopenharmony_ci	};
2362306a36Sopenharmony_ci	int ret;
2462306a36Sopenharmony_ci	int i;
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(wmm_queue_map); i++) {
2762306a36Sopenharmony_ci		ret = mt76_init_tx_queue(&dev->mphy, i, wmm_queue_map[i],
2862306a36Sopenharmony_ci					 MT7615_TX_RING_SIZE / 2,
2962306a36Sopenharmony_ci					 MT_TX_RING_BASE, 0);
3062306a36Sopenharmony_ci		if (ret)
3162306a36Sopenharmony_ci			return ret;
3262306a36Sopenharmony_ci	}
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci	ret = mt76_init_tx_queue(&dev->mphy, MT_TXQ_PSD, MT7622_TXQ_MGMT,
3562306a36Sopenharmony_ci				 MT7615_TX_MGMT_RING_SIZE,
3662306a36Sopenharmony_ci				 MT_TX_RING_BASE, 0);
3762306a36Sopenharmony_ci	if (ret)
3862306a36Sopenharmony_ci		return ret;
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	return mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM, MT7622_TXQ_MCU,
4162306a36Sopenharmony_ci				   MT7615_TX_MCU_RING_SIZE, MT_TX_RING_BASE);
4262306a36Sopenharmony_ci}
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic int
4562306a36Sopenharmony_cimt7615_init_tx_queues(struct mt7615_dev *dev)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	int ret;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_FWDL, MT7615_TXQ_FWDL,
5062306a36Sopenharmony_ci				  MT7615_TX_FWDL_RING_SIZE, MT_TX_RING_BASE);
5162306a36Sopenharmony_ci	if (ret)
5262306a36Sopenharmony_ci		return ret;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	if (!is_mt7615(&dev->mt76))
5562306a36Sopenharmony_ci		return mt7622_init_tx_queues_multi(dev);
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	ret = mt76_connac_init_tx_queues(&dev->mphy, 0, MT7615_TX_RING_SIZE,
5862306a36Sopenharmony_ci					 MT_TX_RING_BASE, 0);
5962306a36Sopenharmony_ci	if (ret)
6062306a36Sopenharmony_ci		return ret;
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	return mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM, MT7615_TXQ_MCU,
6362306a36Sopenharmony_ci				   MT7615_TX_MCU_RING_SIZE, MT_TX_RING_BASE);
6462306a36Sopenharmony_ci}
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic int mt7615_poll_tx(struct napi_struct *napi, int budget)
6762306a36Sopenharmony_ci{
6862306a36Sopenharmony_ci	struct mt7615_dev *dev;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	dev = container_of(napi, struct mt7615_dev, mt76.tx_napi);
7162306a36Sopenharmony_ci	if (!mt76_connac_pm_ref(&dev->mphy, &dev->pm)) {
7262306a36Sopenharmony_ci		napi_complete(napi);
7362306a36Sopenharmony_ci		queue_work(dev->mt76.wq, &dev->pm.wake_work);
7462306a36Sopenharmony_ci		return 0;
7562306a36Sopenharmony_ci	}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], false);
7862306a36Sopenharmony_ci	if (napi_complete(napi))
7962306a36Sopenharmony_ci		mt76_connac_irq_enable(&dev->mt76,
8062306a36Sopenharmony_ci				       mt7615_tx_mcu_int_mask(dev));
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	mt76_connac_pm_unref(&dev->mphy, &dev->pm);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	return 0;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic int mt7615_poll_rx(struct napi_struct *napi, int budget)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	struct mt7615_dev *dev;
9062306a36Sopenharmony_ci	int done;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	dev = container_of(napi->dev, struct mt7615_dev, mt76.napi_dev);
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	if (!mt76_connac_pm_ref(&dev->mphy, &dev->pm)) {
9562306a36Sopenharmony_ci		napi_complete(napi);
9662306a36Sopenharmony_ci		queue_work(dev->mt76.wq, &dev->pm.wake_work);
9762306a36Sopenharmony_ci		return 0;
9862306a36Sopenharmony_ci	}
9962306a36Sopenharmony_ci	done = mt76_dma_rx_poll(napi, budget);
10062306a36Sopenharmony_ci	mt76_connac_pm_unref(&dev->mphy, &dev->pm);
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	return done;
10362306a36Sopenharmony_ci}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ciint mt7615_wait_pdma_busy(struct mt7615_dev *dev)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	struct mt76_dev *mdev = &dev->mt76;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	if (!is_mt7663(mdev)) {
11062306a36Sopenharmony_ci		u32 mask = MT_PDMA_TX_BUSY | MT_PDMA_RX_BUSY;
11162306a36Sopenharmony_ci		u32 reg = mt7615_reg_map(dev, MT_PDMA_BUSY);
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci		if (!mt76_poll_msec(dev, reg, mask, 0, 1000)) {
11462306a36Sopenharmony_ci			dev_err(mdev->dev, "PDMA engine busy\n");
11562306a36Sopenharmony_ci			return -EIO;
11662306a36Sopenharmony_ci		}
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci		return 0;
11962306a36Sopenharmony_ci	}
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	if (!mt76_poll_msec(dev, MT_PDMA_BUSY_STATUS,
12262306a36Sopenharmony_ci			    MT_PDMA_TX_IDX_BUSY, 0, 1000)) {
12362306a36Sopenharmony_ci		dev_err(mdev->dev, "PDMA engine tx busy\n");
12462306a36Sopenharmony_ci		return -EIO;
12562306a36Sopenharmony_ci	}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	if (!mt76_poll_msec(dev, MT_PSE_PG_INFO,
12862306a36Sopenharmony_ci			    MT_PSE_SRC_CNT, 0, 1000)) {
12962306a36Sopenharmony_ci		dev_err(mdev->dev, "PSE engine busy\n");
13062306a36Sopenharmony_ci		return -EIO;
13162306a36Sopenharmony_ci	}
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	if (!mt76_poll_msec(dev, MT_PDMA_BUSY_STATUS,
13462306a36Sopenharmony_ci			    MT_PDMA_BUSY_IDX, 0, 1000)) {
13562306a36Sopenharmony_ci		dev_err(mdev->dev, "PDMA engine busy\n");
13662306a36Sopenharmony_ci		return -EIO;
13762306a36Sopenharmony_ci	}
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	return 0;
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic void mt7622_dma_sched_init(struct mt7615_dev *dev)
14362306a36Sopenharmony_ci{
14462306a36Sopenharmony_ci	u32 reg = mt7615_reg_map(dev, MT_DMASHDL_BASE);
14562306a36Sopenharmony_ci	int i;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	mt76_rmw(dev, reg + MT_DMASHDL_PKT_MAX_SIZE,
14862306a36Sopenharmony_ci		 MT_DMASHDL_PKT_MAX_SIZE_PLE | MT_DMASHDL_PKT_MAX_SIZE_PSE,
14962306a36Sopenharmony_ci		 FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PLE, 1) |
15062306a36Sopenharmony_ci		 FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PSE, 8));
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	for (i = 0; i <= 5; i++)
15362306a36Sopenharmony_ci		mt76_wr(dev, reg + MT_DMASHDL_GROUP_QUOTA(i),
15462306a36Sopenharmony_ci			FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x10) |
15562306a36Sopenharmony_ci			FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x800));
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(0), 0x42104210);
15862306a36Sopenharmony_ci	mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(1), 0x42104210);
15962306a36Sopenharmony_ci	mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(2), 0x5);
16062306a36Sopenharmony_ci	mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(3), 0);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	mt76_wr(dev, reg + MT_DMASHDL_SCHED_SET0, 0x6012345f);
16362306a36Sopenharmony_ci	mt76_wr(dev, reg + MT_DMASHDL_SCHED_SET1, 0xedcba987);
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic void mt7663_dma_sched_init(struct mt7615_dev *dev)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	int i;
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	mt76_rmw(dev, MT_DMA_SHDL(MT_DMASHDL_PKT_MAX_SIZE),
17162306a36Sopenharmony_ci		 MT_DMASHDL_PKT_MAX_SIZE_PLE | MT_DMASHDL_PKT_MAX_SIZE_PSE,
17262306a36Sopenharmony_ci		 FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PLE, 1) |
17362306a36Sopenharmony_ci		 FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PSE, 8));
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	/* enable refill control group 0, 1, 2, 4, 5 */
17662306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_REFILL), 0xffc80000);
17762306a36Sopenharmony_ci	/* enable group 0, 1, 2, 4, 5, 15 */
17862306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_OPTIONAL), 0x70068037);
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	/* each group min quota must larger then PLE_PKT_MAX_SIZE_NUM */
18162306a36Sopenharmony_ci	for (i = 0; i < 5; i++)
18262306a36Sopenharmony_ci		mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(i)),
18362306a36Sopenharmony_ci			FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x40) |
18462306a36Sopenharmony_ci			FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x800));
18562306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(5)),
18662306a36Sopenharmony_ci		FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x40) |
18762306a36Sopenharmony_ci		FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x40));
18862306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(15)),
18962306a36Sopenharmony_ci		FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x20) |
19062306a36Sopenharmony_ci		FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x20));
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(0)), 0x42104210);
19362306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(1)), 0x42104210);
19462306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(2)), 0x00050005);
19562306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(3)), 0);
19662306a36Sopenharmony_ci	/* ALTX0 and ALTX1 QID mapping to group 5 */
19762306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_SCHED_SET0), 0x6012345f);
19862306a36Sopenharmony_ci	mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_SCHED_SET1), 0xedcba987);
19962306a36Sopenharmony_ci}
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_civoid mt7615_dma_start(struct mt7615_dev *dev)
20262306a36Sopenharmony_ci{
20362306a36Sopenharmony_ci	/* start dma engine */
20462306a36Sopenharmony_ci	mt76_set(dev, MT_WPDMA_GLO_CFG,
20562306a36Sopenharmony_ci		 MT_WPDMA_GLO_CFG_TX_DMA_EN |
20662306a36Sopenharmony_ci		 MT_WPDMA_GLO_CFG_RX_DMA_EN |
20762306a36Sopenharmony_ci		 MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	if (is_mt7622(&dev->mt76))
21062306a36Sopenharmony_ci		mt7622_dma_sched_init(dev);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	if (is_mt7663(&dev->mt76)) {
21362306a36Sopenharmony_ci		mt7663_dma_sched_init(dev);
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci		mt76_wr(dev, MT_MCU2HOST_INT_ENABLE, MT7663_MCU_CMD_ERROR_MASK);
21662306a36Sopenharmony_ci	}
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ciint mt7615_dma_init(struct mt7615_dev *dev)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	int rx_ring_size = MT7615_RX_RING_SIZE;
22362306a36Sopenharmony_ci	u32 mask;
22462306a36Sopenharmony_ci	int ret;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	mt76_dma_attach(&dev->mt76);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	mt76_wr(dev, MT_WPDMA_GLO_CFG,
22962306a36Sopenharmony_ci		MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE |
23062306a36Sopenharmony_ci		MT_WPDMA_GLO_CFG_FIFO_LITTLE_ENDIAN |
23162306a36Sopenharmony_ci		MT_WPDMA_GLO_CFG_OMIT_TX_INFO);
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
23462306a36Sopenharmony_ci		       MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT0, 0x1);
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
23762306a36Sopenharmony_ci		       MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT21, 0x1);
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
24062306a36Sopenharmony_ci		       MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 0x3);
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
24362306a36Sopenharmony_ci		       MT_WPDMA_GLO_CFG_MULTI_DMA_EN, 0x3);
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	if (is_mt7615(&dev->mt76)) {
24662306a36Sopenharmony_ci		mt76_set(dev, MT_WPDMA_GLO_CFG,
24762306a36Sopenharmony_ci			 MT_WPDMA_GLO_CFG_FIRST_TOKEN_ONLY);
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci		mt76_wr(dev, MT_WPDMA_GLO_CFG1, 0x1);
25062306a36Sopenharmony_ci		mt76_wr(dev, MT_WPDMA_TX_PRE_CFG, 0xf0000);
25162306a36Sopenharmony_ci		mt76_wr(dev, MT_WPDMA_RX_PRE_CFG, 0xf7f0000);
25262306a36Sopenharmony_ci		mt76_wr(dev, MT_WPDMA_ABT_CFG, 0x4000026);
25362306a36Sopenharmony_ci		mt76_wr(dev, MT_WPDMA_ABT_CFG1, 0x18811881);
25462306a36Sopenharmony_ci		mt76_set(dev, 0x7158, BIT(16));
25562306a36Sopenharmony_ci		mt76_clear(dev, 0x7000, BIT(23));
25662306a36Sopenharmony_ci	}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	mt76_wr(dev, MT_WPDMA_RST_IDX, ~0);
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	ret = mt7615_init_tx_queues(dev);
26162306a36Sopenharmony_ci	if (ret)
26262306a36Sopenharmony_ci		return ret;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	/* init rx queues */
26562306a36Sopenharmony_ci	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU], 1,
26662306a36Sopenharmony_ci			       MT7615_RX_MCU_RING_SIZE, MT_RX_BUF_SIZE,
26762306a36Sopenharmony_ci			       MT_RX_RING_BASE);
26862306a36Sopenharmony_ci	if (ret)
26962306a36Sopenharmony_ci		return ret;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	if (!is_mt7615(&dev->mt76))
27262306a36Sopenharmony_ci	    rx_ring_size /= 2;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN], 0,
27562306a36Sopenharmony_ci			       rx_ring_size, MT_RX_BUF_SIZE, MT_RX_RING_BASE);
27662306a36Sopenharmony_ci	if (ret)
27762306a36Sopenharmony_ci		return ret;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	mt76_wr(dev, MT_DELAY_INT_CFG, 0);
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	ret = mt76_init_queues(dev, mt7615_poll_rx);
28262306a36Sopenharmony_ci	if (ret < 0)
28362306a36Sopenharmony_ci		return ret;
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	netif_napi_add_tx(&dev->mt76.tx_napi_dev, &dev->mt76.tx_napi,
28662306a36Sopenharmony_ci			  mt7615_poll_tx);
28762306a36Sopenharmony_ci	napi_enable(&dev->mt76.tx_napi);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	mt76_poll(dev, MT_WPDMA_GLO_CFG,
29062306a36Sopenharmony_ci		  MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
29162306a36Sopenharmony_ci		  MT_WPDMA_GLO_CFG_RX_DMA_BUSY, 0, 1000);
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	/* enable interrupts for TX/RX rings */
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	mask = MT_INT_RX_DONE_ALL | mt7615_tx_mcu_int_mask(dev);
29662306a36Sopenharmony_ci	if (is_mt7663(&dev->mt76))
29762306a36Sopenharmony_ci	    mask |= MT7663_INT_MCU_CMD;
29862306a36Sopenharmony_ci	else
29962306a36Sopenharmony_ci	    mask |= MT_INT_MCU_CMD;
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci	mt76_connac_irq_enable(&dev->mt76, mask);
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	mt7615_dma_start(dev);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	return 0;
30662306a36Sopenharmony_ci}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_civoid mt7615_dma_cleanup(struct mt7615_dev *dev)
30962306a36Sopenharmony_ci{
31062306a36Sopenharmony_ci	mt76_clear(dev, MT_WPDMA_GLO_CFG,
31162306a36Sopenharmony_ci		   MT_WPDMA_GLO_CFG_TX_DMA_EN |
31262306a36Sopenharmony_ci		   MT_WPDMA_GLO_CFG_RX_DMA_EN);
31362306a36Sopenharmony_ci	mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_SW_RESET);
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	mt76_dma_cleanup(&dev->mt76);
31662306a36Sopenharmony_ci}
317