162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* @file mwifiex_pcie.h 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * @brief This file contains definitions for PCI-E interface. 562306a36Sopenharmony_ci * driver. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Copyright 2011-2020 NXP 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#ifndef _MWIFIEX_PCIE_H 1162306a36Sopenharmony_ci#define _MWIFIEX_PCIE_H 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <linux/completion.h> 1462306a36Sopenharmony_ci#include <linux/pci.h> 1562306a36Sopenharmony_ci#include <linux/interrupt.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "decl.h" 1862306a36Sopenharmony_ci#include "main.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin" 2162306a36Sopenharmony_ci#define PCIE8897_DEFAULT_FW_NAME "mrvl/pcie8897_uapsta.bin" 2262306a36Sopenharmony_ci#define PCIE8897_A0_FW_NAME "mrvl/pcie8897_uapsta_a0.bin" 2362306a36Sopenharmony_ci#define PCIE8897_B0_FW_NAME "mrvl/pcie8897_uapsta.bin" 2462306a36Sopenharmony_ci#define PCIEUART8997_FW_NAME_V4 "mrvl/pcieuart8997_combo_v4.bin" 2562306a36Sopenharmony_ci#define PCIEUSB8997_FW_NAME_V4 "mrvl/pcieusb8997_combo_v4.bin" 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define PCIE_VENDOR_ID_MARVELL (0x11ab) 2862306a36Sopenharmony_ci#define PCIE_VENDOR_ID_V2_MARVELL (0x1b4b) 2962306a36Sopenharmony_ci#define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30) 3062306a36Sopenharmony_ci#define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38) 3162306a36Sopenharmony_ci#define PCIE_DEVICE_ID_MARVELL_88W8997 (0x2b42) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define PCIE8897_A0 0x1100 3462306a36Sopenharmony_ci#define PCIE8897_B0 0x1200 3562306a36Sopenharmony_ci#define PCIE8997_A0 0x10 3662306a36Sopenharmony_ci#define PCIE8997_A1 0x11 3762306a36Sopenharmony_ci#define CHIP_VER_PCIEUART 0x3 3862306a36Sopenharmony_ci#define CHIP_MAGIC_VALUE 0x24 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci/* Constants for Buffer Descriptor (BD) rings */ 4162306a36Sopenharmony_ci#define MWIFIEX_MAX_TXRX_BD 0x20 4262306a36Sopenharmony_ci#define MWIFIEX_TXBD_MASK 0x3F 4362306a36Sopenharmony_ci#define MWIFIEX_RXBD_MASK 0x3F 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci#define MWIFIEX_MAX_EVT_BD 0x08 4662306a36Sopenharmony_ci#define MWIFIEX_EVTBD_MASK 0x0f 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/* PCIE INTERNAL REGISTERS */ 4962306a36Sopenharmony_ci#define PCIE_SCRATCH_0_REG 0xC10 5062306a36Sopenharmony_ci#define PCIE_SCRATCH_1_REG 0xC14 5162306a36Sopenharmony_ci#define PCIE_CPU_INT_EVENT 0xC18 5262306a36Sopenharmony_ci#define PCIE_CPU_INT_STATUS 0xC1C 5362306a36Sopenharmony_ci#define PCIE_HOST_INT_STATUS 0xC30 5462306a36Sopenharmony_ci#define PCIE_HOST_INT_MASK 0xC34 5562306a36Sopenharmony_ci#define PCIE_HOST_INT_STATUS_MASK 0xC3C 5662306a36Sopenharmony_ci#define PCIE_SCRATCH_2_REG 0xC40 5762306a36Sopenharmony_ci#define PCIE_SCRATCH_3_REG 0xC44 5862306a36Sopenharmony_ci#define PCIE_SCRATCH_4_REG 0xCD0 5962306a36Sopenharmony_ci#define PCIE_SCRATCH_5_REG 0xCD4 6062306a36Sopenharmony_ci#define PCIE_SCRATCH_6_REG 0xCD8 6162306a36Sopenharmony_ci#define PCIE_SCRATCH_7_REG 0xCDC 6262306a36Sopenharmony_ci#define PCIE_SCRATCH_8_REG 0xCE0 6362306a36Sopenharmony_ci#define PCIE_SCRATCH_9_REG 0xCE4 6462306a36Sopenharmony_ci#define PCIE_SCRATCH_10_REG 0xCE8 6562306a36Sopenharmony_ci#define PCIE_SCRATCH_11_REG 0xCEC 6662306a36Sopenharmony_ci#define PCIE_SCRATCH_12_REG 0xCF0 6762306a36Sopenharmony_ci#define PCIE_SCRATCH_13_REG 0xCF4 6862306a36Sopenharmony_ci#define PCIE_SCRATCH_14_REG 0xCF8 6962306a36Sopenharmony_ci#define PCIE_SCRATCH_15_REG 0xCFC 7062306a36Sopenharmony_ci#define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C 7162306a36Sopenharmony_ci#define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define CPU_INTR_DNLD_RDY BIT(0) 7462306a36Sopenharmony_ci#define CPU_INTR_DOOR_BELL BIT(1) 7562306a36Sopenharmony_ci#define CPU_INTR_SLEEP_CFM_DONE BIT(2) 7662306a36Sopenharmony_ci#define CPU_INTR_RESET BIT(3) 7762306a36Sopenharmony_ci#define CPU_INTR_EVENT_DONE BIT(5) 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci#define HOST_INTR_DNLD_DONE BIT(0) 8062306a36Sopenharmony_ci#define HOST_INTR_UPLD_RDY BIT(1) 8162306a36Sopenharmony_ci#define HOST_INTR_CMD_DONE BIT(2) 8262306a36Sopenharmony_ci#define HOST_INTR_EVENT_RDY BIT(3) 8362306a36Sopenharmony_ci#define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \ 8462306a36Sopenharmony_ci HOST_INTR_UPLD_RDY | \ 8562306a36Sopenharmony_ci HOST_INTR_CMD_DONE | \ 8662306a36Sopenharmony_ci HOST_INTR_EVENT_RDY) 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7) 8962306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0) 9062306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_LAST_DESC BIT(1) 9162306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_SOP BIT(0) 9262306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_EOP BIT(1) 9362306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_XS_SOP BIT(2) 9462306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_XS_EOP BIT(3) 9562306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7) 9662306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10) 9762306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16) 9862306a36Sopenharmony_ci#define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26) 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci/* Max retry number of command write */ 10162306a36Sopenharmony_ci#define MAX_WRITE_IOMEM_RETRY 2 10262306a36Sopenharmony_ci/* Define PCIE block size for firmware download */ 10362306a36Sopenharmony_ci#define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256 10462306a36Sopenharmony_ci/* FW awake cookie after FW ready */ 10562306a36Sopenharmony_ci#define FW_AWAKE_COOKIE (0xAA55AA55) 10662306a36Sopenharmony_ci#define MWIFIEX_DEF_SLEEP_COOKIE 0xBEEFBEEF 10762306a36Sopenharmony_ci#define MWIFIEX_SLEEP_COOKIE_SIZE 4 10862306a36Sopenharmony_ci#define MWIFIEX_MAX_DELAY_COUNT 100 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci#define MWIFIEX_PCIE_FLR_HAPPENS 0xFEDCBABA 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistruct mwifiex_pcie_card_reg { 11362306a36Sopenharmony_ci u16 cmd_addr_lo; 11462306a36Sopenharmony_ci u16 cmd_addr_hi; 11562306a36Sopenharmony_ci u16 fw_status; 11662306a36Sopenharmony_ci u16 cmd_size; 11762306a36Sopenharmony_ci u16 cmdrsp_addr_lo; 11862306a36Sopenharmony_ci u16 cmdrsp_addr_hi; 11962306a36Sopenharmony_ci u16 tx_rdptr; 12062306a36Sopenharmony_ci u16 tx_wrptr; 12162306a36Sopenharmony_ci u16 rx_rdptr; 12262306a36Sopenharmony_ci u16 rx_wrptr; 12362306a36Sopenharmony_ci u16 evt_rdptr; 12462306a36Sopenharmony_ci u16 evt_wrptr; 12562306a36Sopenharmony_ci u16 drv_rdy; 12662306a36Sopenharmony_ci u16 tx_start_ptr; 12762306a36Sopenharmony_ci u32 tx_mask; 12862306a36Sopenharmony_ci u32 tx_wrap_mask; 12962306a36Sopenharmony_ci u32 rx_mask; 13062306a36Sopenharmony_ci u32 rx_wrap_mask; 13162306a36Sopenharmony_ci u32 tx_rollover_ind; 13262306a36Sopenharmony_ci u32 rx_rollover_ind; 13362306a36Sopenharmony_ci u32 evt_rollover_ind; 13462306a36Sopenharmony_ci u8 ring_flag_sop; 13562306a36Sopenharmony_ci u8 ring_flag_eop; 13662306a36Sopenharmony_ci u8 ring_flag_xs_sop; 13762306a36Sopenharmony_ci u8 ring_flag_xs_eop; 13862306a36Sopenharmony_ci u32 ring_tx_start_ptr; 13962306a36Sopenharmony_ci u8 pfu_enabled; 14062306a36Sopenharmony_ci u8 sleep_cookie; 14162306a36Sopenharmony_ci u16 fw_dump_ctrl; 14262306a36Sopenharmony_ci u16 fw_dump_start; 14362306a36Sopenharmony_ci u16 fw_dump_end; 14462306a36Sopenharmony_ci u8 fw_dump_host_ready; 14562306a36Sopenharmony_ci u8 fw_dump_read_done; 14662306a36Sopenharmony_ci u8 msix_support; 14762306a36Sopenharmony_ci}; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistruct mwifiex_pcie_device { 15062306a36Sopenharmony_ci const struct mwifiex_pcie_card_reg *reg; 15162306a36Sopenharmony_ci u16 blksz_fw_dl; 15262306a36Sopenharmony_ci u16 tx_buf_size; 15362306a36Sopenharmony_ci bool can_dump_fw; 15462306a36Sopenharmony_ci struct memory_type_mapping *mem_type_mapping_tbl; 15562306a36Sopenharmony_ci u8 num_mem_types; 15662306a36Sopenharmony_ci bool can_ext_scan; 15762306a36Sopenharmony_ci}; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_cistruct mwifiex_evt_buf_desc { 16062306a36Sopenharmony_ci u64 paddr; 16162306a36Sopenharmony_ci u16 len; 16262306a36Sopenharmony_ci u16 flags; 16362306a36Sopenharmony_ci} __packed; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistruct mwifiex_pcie_buf_desc { 16662306a36Sopenharmony_ci u64 paddr; 16762306a36Sopenharmony_ci u16 len; 16862306a36Sopenharmony_ci u16 flags; 16962306a36Sopenharmony_ci} __packed; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistruct mwifiex_pfu_buf_desc { 17262306a36Sopenharmony_ci u16 flags; 17362306a36Sopenharmony_ci u16 offset; 17462306a36Sopenharmony_ci u16 frag_len; 17562306a36Sopenharmony_ci u16 len; 17662306a36Sopenharmony_ci u64 paddr; 17762306a36Sopenharmony_ci u32 reserved; 17862306a36Sopenharmony_ci} __packed; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci#define MWIFIEX_NUM_MSIX_VECTORS 4 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistruct mwifiex_msix_context { 18362306a36Sopenharmony_ci struct pci_dev *dev; 18462306a36Sopenharmony_ci u16 msg_id; 18562306a36Sopenharmony_ci}; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistruct pcie_service_card { 18862306a36Sopenharmony_ci struct pci_dev *dev; 18962306a36Sopenharmony_ci struct mwifiex_adapter *adapter; 19062306a36Sopenharmony_ci struct mwifiex_pcie_device pcie; 19162306a36Sopenharmony_ci struct completion fw_done; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci u8 txbd_flush; 19462306a36Sopenharmony_ci u32 txbd_wrptr; 19562306a36Sopenharmony_ci u32 txbd_rdptr; 19662306a36Sopenharmony_ci u32 txbd_ring_size; 19762306a36Sopenharmony_ci u8 *txbd_ring_vbase; 19862306a36Sopenharmony_ci dma_addr_t txbd_ring_pbase; 19962306a36Sopenharmony_ci void *txbd_ring[MWIFIEX_MAX_TXRX_BD]; 20062306a36Sopenharmony_ci struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD]; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci u32 rxbd_wrptr; 20362306a36Sopenharmony_ci u32 rxbd_rdptr; 20462306a36Sopenharmony_ci u32 rxbd_ring_size; 20562306a36Sopenharmony_ci u8 *rxbd_ring_vbase; 20662306a36Sopenharmony_ci dma_addr_t rxbd_ring_pbase; 20762306a36Sopenharmony_ci void *rxbd_ring[MWIFIEX_MAX_TXRX_BD]; 20862306a36Sopenharmony_ci struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD]; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci u32 evtbd_wrptr; 21162306a36Sopenharmony_ci u32 evtbd_rdptr; 21262306a36Sopenharmony_ci u32 evtbd_ring_size; 21362306a36Sopenharmony_ci u8 *evtbd_ring_vbase; 21462306a36Sopenharmony_ci dma_addr_t evtbd_ring_pbase; 21562306a36Sopenharmony_ci void *evtbd_ring[MWIFIEX_MAX_EVT_BD]; 21662306a36Sopenharmony_ci struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD]; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci struct sk_buff *cmd_buf; 21962306a36Sopenharmony_ci struct sk_buff *cmdrsp_buf; 22062306a36Sopenharmony_ci u8 *sleep_cookie_vbase; 22162306a36Sopenharmony_ci dma_addr_t sleep_cookie_pbase; 22262306a36Sopenharmony_ci void __iomem *pci_mmap; 22362306a36Sopenharmony_ci void __iomem *pci_mmap1; 22462306a36Sopenharmony_ci int msi_enable; 22562306a36Sopenharmony_ci int msix_enable; 22662306a36Sopenharmony_ci#ifdef CONFIG_PCI 22762306a36Sopenharmony_ci struct msix_entry msix_entries[MWIFIEX_NUM_MSIX_VECTORS]; 22862306a36Sopenharmony_ci#endif 22962306a36Sopenharmony_ci struct mwifiex_msix_context msix_ctx[MWIFIEX_NUM_MSIX_VECTORS]; 23062306a36Sopenharmony_ci struct mwifiex_msix_context share_irq_ctx; 23162306a36Sopenharmony_ci struct work_struct work; 23262306a36Sopenharmony_ci unsigned long work_flags; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci bool pci_reset_ongoing; 23562306a36Sopenharmony_ci unsigned long quirks; 23662306a36Sopenharmony_ci}; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cistatic inline int 23962306a36Sopenharmony_cimwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr) 24062306a36Sopenharmony_ci{ 24162306a36Sopenharmony_ci const struct mwifiex_pcie_card_reg *reg = card->pcie.reg; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci switch (card->dev->device) { 24462306a36Sopenharmony_ci case PCIE_DEVICE_ID_MARVELL_88W8766P: 24562306a36Sopenharmony_ci if (((card->txbd_wrptr & reg->tx_mask) == 24662306a36Sopenharmony_ci (rdptr & reg->tx_mask)) && 24762306a36Sopenharmony_ci ((card->txbd_wrptr & reg->tx_rollover_ind) != 24862306a36Sopenharmony_ci (rdptr & reg->tx_rollover_ind))) 24962306a36Sopenharmony_ci return 1; 25062306a36Sopenharmony_ci break; 25162306a36Sopenharmony_ci case PCIE_DEVICE_ID_MARVELL_88W8897: 25262306a36Sopenharmony_ci case PCIE_DEVICE_ID_MARVELL_88W8997: 25362306a36Sopenharmony_ci if (((card->txbd_wrptr & reg->tx_mask) == 25462306a36Sopenharmony_ci (rdptr & reg->tx_mask)) && 25562306a36Sopenharmony_ci ((card->txbd_wrptr & reg->tx_rollover_ind) == 25662306a36Sopenharmony_ci (rdptr & reg->tx_rollover_ind))) 25762306a36Sopenharmony_ci return 1; 25862306a36Sopenharmony_ci break; 25962306a36Sopenharmony_ci } 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci return 0; 26262306a36Sopenharmony_ci} 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic inline int 26562306a36Sopenharmony_cimwifiex_pcie_txbd_not_full(struct pcie_service_card *card) 26662306a36Sopenharmony_ci{ 26762306a36Sopenharmony_ci const struct mwifiex_pcie_card_reg *reg = card->pcie.reg; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci switch (card->dev->device) { 27062306a36Sopenharmony_ci case PCIE_DEVICE_ID_MARVELL_88W8766P: 27162306a36Sopenharmony_ci if (((card->txbd_wrptr & reg->tx_mask) != 27262306a36Sopenharmony_ci (card->txbd_rdptr & reg->tx_mask)) || 27362306a36Sopenharmony_ci ((card->txbd_wrptr & reg->tx_rollover_ind) != 27462306a36Sopenharmony_ci (card->txbd_rdptr & reg->tx_rollover_ind))) 27562306a36Sopenharmony_ci return 1; 27662306a36Sopenharmony_ci break; 27762306a36Sopenharmony_ci case PCIE_DEVICE_ID_MARVELL_88W8897: 27862306a36Sopenharmony_ci case PCIE_DEVICE_ID_MARVELL_88W8997: 27962306a36Sopenharmony_ci if (((card->txbd_wrptr & reg->tx_mask) != 28062306a36Sopenharmony_ci (card->txbd_rdptr & reg->tx_mask)) || 28162306a36Sopenharmony_ci ((card->txbd_wrptr & reg->tx_rollover_ind) == 28262306a36Sopenharmony_ci (card->txbd_rdptr & reg->tx_rollover_ind))) 28362306a36Sopenharmony_ci return 1; 28462306a36Sopenharmony_ci break; 28562306a36Sopenharmony_ci } 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci return 0; 28862306a36Sopenharmony_ci} 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci#endif /* _MWIFIEX_PCIE_H */ 291