162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2015-2017 Intel Deutschland GmbH
462306a36Sopenharmony_ci * Copyright (C) 2018-2023 Intel Corporation
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci#include <linux/module.h>
762306a36Sopenharmony_ci#include <linux/stringify.h>
862306a36Sopenharmony_ci#include "iwl-config.h"
962306a36Sopenharmony_ci#include "iwl-prph.h"
1062306a36Sopenharmony_ci#include "fw/api/txq.h"
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci/* Highest firmware API version supported */
1362306a36Sopenharmony_ci#define IWL_SC_UCODE_API_MAX	83
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/* Lowest firmware API version supported */
1662306a36Sopenharmony_ci#define IWL_SC_UCODE_API_MIN	82
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci/* NVM versions */
1962306a36Sopenharmony_ci#define IWL_SC_NVM_VERSION		0x0a1d
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* Memory offsets and lengths */
2262306a36Sopenharmony_ci#define IWL_SC_DCCM_OFFSET		0x800000 /* LMAC1 */
2362306a36Sopenharmony_ci#define IWL_SC_DCCM_LEN			0x10000 /* LMAC1 */
2462306a36Sopenharmony_ci#define IWL_SC_DCCM2_OFFSET		0x880000
2562306a36Sopenharmony_ci#define IWL_SC_DCCM2_LEN		0x8000
2662306a36Sopenharmony_ci#define IWL_SC_SMEM_OFFSET		0x400000
2762306a36Sopenharmony_ci#define IWL_SC_SMEM_LEN			0xD0000
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define IWL_SC_A_FM_B_FW_PRE		"iwlwifi-sc-a0-fm-b0"
3062306a36Sopenharmony_ci#define IWL_SC_A_FM_C_FW_PRE		"iwlwifi-sc-a0-fm-c0"
3162306a36Sopenharmony_ci#define IWL_SC_A_HR_A_FW_PRE		"iwlwifi-sc-a0-hr-b0"
3262306a36Sopenharmony_ci#define IWL_SC_A_HR_B_FW_PRE		"iwlwifi-sc-a0-hr-b0"
3362306a36Sopenharmony_ci#define IWL_SC_A_GF_A_FW_PRE		"iwlwifi-sc-a0-gf-a0"
3462306a36Sopenharmony_ci#define IWL_SC_A_GF4_A_FW_PRE		"iwlwifi-sc-a0-gf4-a0"
3562306a36Sopenharmony_ci#define IWL_SC_A_WH_A_FW_PRE		"iwlwifi-sc-a0-wh-a0"
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#define IWL_SC_A_FM_B_FW_MODULE_FIRMWARE(api) \
3862306a36Sopenharmony_ci	IWL_SC_A_FM_B_FW_PRE "-" __stringify(api) ".ucode"
3962306a36Sopenharmony_ci#define IWL_SC_A_FM_C_FW_MODULE_FIRMWARE(api) \
4062306a36Sopenharmony_ci	IWL_SC_A_FM_C_FW_PRE "-" __stringify(api) ".ucode"
4162306a36Sopenharmony_ci#define IWL_SC_A_HR_A_FW_MODULE_FIRMWARE(api) \
4262306a36Sopenharmony_ci	IWL_SC_A_HR_A_FW_PRE "-" __stringify(api) ".ucode"
4362306a36Sopenharmony_ci#define IWL_SC_A_HR_B_FW_MODULE_FIRMWARE(api) \
4462306a36Sopenharmony_ci	IWL_SC_A_HR_B_FW_PRE "-" __stringify(api) ".ucode"
4562306a36Sopenharmony_ci#define IWL_SC_A_GF_A_FW_MODULE_FIRMWARE(api) \
4662306a36Sopenharmony_ci	IWL_SC_A_GF_A_FW_PRE "-" __stringify(api) ".ucode"
4762306a36Sopenharmony_ci#define IWL_SC_A_GF4_A_FW_MODULE_FIRMWARE(api) \
4862306a36Sopenharmony_ci	IWL_SC_A_GF4_A_FW_PRE "-" __stringify(api) ".ucode"
4962306a36Sopenharmony_ci#define IWL_SC_A_WH_A_FW_MODULE_FIRMWARE(api) \
5062306a36Sopenharmony_ci	IWL_SC_A_WH_A_FW_PRE "-" __stringify(api) ".ucode"
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistatic const struct iwl_base_params iwl_sc_base_params = {
5362306a36Sopenharmony_ci	.eeprom_size = OTP_LOW_IMAGE_SIZE_32K,
5462306a36Sopenharmony_ci	.num_of_queues = 512,
5562306a36Sopenharmony_ci	.max_tfd_queue_size = 65536,
5662306a36Sopenharmony_ci	.shadow_ram_support = true,
5762306a36Sopenharmony_ci	.led_compensation = 57,
5862306a36Sopenharmony_ci	.wd_timeout = IWL_LONG_WD_TIMEOUT,
5962306a36Sopenharmony_ci	.max_event_log_size = 512,
6062306a36Sopenharmony_ci	.shadow_reg_enable = true,
6162306a36Sopenharmony_ci	.pcie_l1_allowed = true,
6262306a36Sopenharmony_ci};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci#define IWL_DEVICE_BZ_COMMON						\
6562306a36Sopenharmony_ci	.ucode_api_max = IWL_SC_UCODE_API_MAX,			\
6662306a36Sopenharmony_ci	.ucode_api_min = IWL_SC_UCODE_API_MIN,			\
6762306a36Sopenharmony_ci	.led_mode = IWL_LED_RF_STATE,					\
6862306a36Sopenharmony_ci	.nvm_hw_section_num = 10,					\
6962306a36Sopenharmony_ci	.non_shared_ant = ANT_B,					\
7062306a36Sopenharmony_ci	.dccm_offset = IWL_SC_DCCM_OFFSET,				\
7162306a36Sopenharmony_ci	.dccm_len = IWL_SC_DCCM_LEN,					\
7262306a36Sopenharmony_ci	.dccm2_offset = IWL_SC_DCCM2_OFFSET,				\
7362306a36Sopenharmony_ci	.dccm2_len = IWL_SC_DCCM2_LEN,				\
7462306a36Sopenharmony_ci	.smem_offset = IWL_SC_SMEM_OFFSET,				\
7562306a36Sopenharmony_ci	.smem_len = IWL_SC_SMEM_LEN,					\
7662306a36Sopenharmony_ci	.apmg_not_supported = true,					\
7762306a36Sopenharmony_ci	.trans.mq_rx_supported = true,					\
7862306a36Sopenharmony_ci	.vht_mu_mimo_supported = true,					\
7962306a36Sopenharmony_ci	.mac_addr_from_csr = 0x30,					\
8062306a36Sopenharmony_ci	.nvm_ver = IWL_SC_NVM_VERSION,				\
8162306a36Sopenharmony_ci	.trans.rf_id = true,						\
8262306a36Sopenharmony_ci	.trans.gen2 = true,						\
8362306a36Sopenharmony_ci	.nvm_type = IWL_NVM_EXT,					\
8462306a36Sopenharmony_ci	.dbgc_supported = true,						\
8562306a36Sopenharmony_ci	.min_umac_error_event_table = 0xD0000,				\
8662306a36Sopenharmony_ci	.d3_debug_data_base_addr = 0x401000,				\
8762306a36Sopenharmony_ci	.d3_debug_data_length = 60 * 1024,				\
8862306a36Sopenharmony_ci	.mon_smem_regs = {						\
8962306a36Sopenharmony_ci		.write_ptr = {						\
9062306a36Sopenharmony_ci			.addr = LDBG_M2S_BUF_WPTR,			\
9162306a36Sopenharmony_ci			.mask = LDBG_M2S_BUF_WPTR_VAL_MSK,		\
9262306a36Sopenharmony_ci	},								\
9362306a36Sopenharmony_ci		.cycle_cnt = {						\
9462306a36Sopenharmony_ci			.addr = LDBG_M2S_BUF_WRAP_CNT,			\
9562306a36Sopenharmony_ci			.mask = LDBG_M2S_BUF_WRAP_CNT_VAL_MSK,		\
9662306a36Sopenharmony_ci		},							\
9762306a36Sopenharmony_ci	},								\
9862306a36Sopenharmony_ci	.trans.umac_prph_offset = 0x300000,				\
9962306a36Sopenharmony_ci	.trans.device_family = IWL_DEVICE_FAMILY_SC,			\
10062306a36Sopenharmony_ci	.trans.base_params = &iwl_sc_base_params,			\
10162306a36Sopenharmony_ci	.min_txq_size = 128,						\
10262306a36Sopenharmony_ci	.gp2_reg_addr = 0xd02c68,					\
10362306a36Sopenharmony_ci	.min_ba_txq_size = IWL_DEFAULT_QUEUE_SIZE_EHT,			\
10462306a36Sopenharmony_ci	.mon_dram_regs = {						\
10562306a36Sopenharmony_ci		.write_ptr = {						\
10662306a36Sopenharmony_ci			.addr = DBGC_CUR_DBGBUF_STATUS,			\
10762306a36Sopenharmony_ci			.mask = DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK,	\
10862306a36Sopenharmony_ci		},							\
10962306a36Sopenharmony_ci		.cycle_cnt = {						\
11062306a36Sopenharmony_ci			.addr = DBGC_DBGBUF_WRAP_AROUND,		\
11162306a36Sopenharmony_ci			.mask = 0xffffffff,				\
11262306a36Sopenharmony_ci		},							\
11362306a36Sopenharmony_ci		.cur_frag = {						\
11462306a36Sopenharmony_ci			.addr = DBGC_CUR_DBGBUF_STATUS,			\
11562306a36Sopenharmony_ci			.mask = DBGC_CUR_DBGBUF_STATUS_IDX_MSK,		\
11662306a36Sopenharmony_ci		},							\
11762306a36Sopenharmony_ci	},								\
11862306a36Sopenharmony_ci	.mon_dbgi_regs = {						\
11962306a36Sopenharmony_ci		.write_ptr = {						\
12062306a36Sopenharmony_ci			.addr = DBGI_SRAM_FIFO_POINTERS,		\
12162306a36Sopenharmony_ci			.mask = DBGI_SRAM_FIFO_POINTERS_WR_PTR_MSK,	\
12262306a36Sopenharmony_ci		},							\
12362306a36Sopenharmony_ci	}
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci#define IWL_DEVICE_SC							\
12662306a36Sopenharmony_ci	IWL_DEVICE_BZ_COMMON,						\
12762306a36Sopenharmony_ci	.ht_params = &iwl_22000_ht_params
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci/*
13062306a36Sopenharmony_ci * This size was picked according to 8 MSDUs inside 512 A-MSDUs in an
13162306a36Sopenharmony_ci * A-MPDU, with additional overhead to account for processing time.
13262306a36Sopenharmony_ci */
13362306a36Sopenharmony_ci#define IWL_NUM_RBDS_SC_EHT		(512 * 16)
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ciconst struct iwl_cfg_trans_params iwl_sc_trans_cfg = {
13662306a36Sopenharmony_ci	.device_family = IWL_DEVICE_FAMILY_SC,
13762306a36Sopenharmony_ci	.base_params = &iwl_sc_base_params,
13862306a36Sopenharmony_ci	.mq_rx_supported = true,
13962306a36Sopenharmony_ci	.rf_id = true,
14062306a36Sopenharmony_ci	.gen2 = true,
14162306a36Sopenharmony_ci	.integrated = true,
14262306a36Sopenharmony_ci	.umac_prph_offset = 0x300000,
14362306a36Sopenharmony_ci	.xtal_latency = 12000,
14462306a36Sopenharmony_ci	.low_latency_xtal = true,
14562306a36Sopenharmony_ci	.ltr_delay = IWL_CFG_TRANS_LTR_DELAY_2500US,
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ciconst char iwl_sc_name[] = "Intel(R) TBD Sc device";
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ciconst struct iwl_cfg iwl_cfg_sc = {
15162306a36Sopenharmony_ci	.fw_name_mac = "sc",
15262306a36Sopenharmony_ci	.uhb_supported = true,
15362306a36Sopenharmony_ci	IWL_DEVICE_SC,
15462306a36Sopenharmony_ci	.features = IWL_TX_CSUM_NETIF_FLAGS | NETIF_F_RXCSUM,
15562306a36Sopenharmony_ci	.num_rbds = IWL_NUM_RBDS_SC_EHT,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ciMODULE_FIRMWARE(IWL_SC_A_FM_B_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
15962306a36Sopenharmony_ciMODULE_FIRMWARE(IWL_SC_A_FM_C_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
16062306a36Sopenharmony_ciMODULE_FIRMWARE(IWL_SC_A_HR_A_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
16162306a36Sopenharmony_ciMODULE_FIRMWARE(IWL_SC_A_HR_B_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
16262306a36Sopenharmony_ciMODULE_FIRMWARE(IWL_SC_A_GF_A_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
16362306a36Sopenharmony_ciMODULE_FIRMWARE(IWL_SC_A_GF4_A_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
16462306a36Sopenharmony_ciMODULE_FIRMWARE(IWL_SC_A_WH_A_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
165