162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright (c) 2010 Broadcom Corporation
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission to use, copy, modify, and/or distribute this software for any
562306a36Sopenharmony_ci * purpose with or without fee is hereby granted, provided that the above
662306a36Sopenharmony_ci * copyright notice and this permission notice appear in all copies.
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
962306a36Sopenharmony_ci * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1062306a36Sopenharmony_ci * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
1162306a36Sopenharmony_ci * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1262306a36Sopenharmony_ci * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
1362306a36Sopenharmony_ci * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
1462306a36Sopenharmony_ci * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1562306a36Sopenharmony_ci */
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#ifndef	_BRCM_D11_H_
1862306a36Sopenharmony_ci#define	_BRCM_D11_H_
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include <linux/ieee80211.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include <defs.h>
2362306a36Sopenharmony_ci#include "pub.h"
2462306a36Sopenharmony_ci#include "dma.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci/* RX FIFO numbers */
2762306a36Sopenharmony_ci#define	RX_FIFO			0	/* data and ctl frames */
2862306a36Sopenharmony_ci#define	RX_TXSTATUS_FIFO	3	/* RX fifo for tx status packages */
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/* TX FIFO numbers using WME Access Category */
3162306a36Sopenharmony_ci#define	TX_AC_BK_FIFO		0	/* Background TX FIFO */
3262306a36Sopenharmony_ci#define	TX_AC_BE_FIFO		1	/* Best-Effort TX FIFO */
3362306a36Sopenharmony_ci#define	TX_AC_VI_FIFO		2	/* Video TX FIFO */
3462306a36Sopenharmony_ci#define	TX_AC_VO_FIFO		3	/* Voice TX FIFO */
3562306a36Sopenharmony_ci#define	TX_BCMC_FIFO		4	/* Broadcast/Multicast TX FIFO */
3662306a36Sopenharmony_ci#define	TX_ATIM_FIFO		5	/* TX fifo for ATIM window info */
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci/* Addr is byte address used by SW; offset is word offset used by uCode */
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/* Per AC TX limit settings */
4162306a36Sopenharmony_ci#define M_AC_TXLMT_BASE_ADDR         (0x180 * 2)
4262306a36Sopenharmony_ci#define M_AC_TXLMT_ADDR(_ac)         (M_AC_TXLMT_BASE_ADDR + (2 * (_ac)))
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/* Legacy TX FIFO numbers */
4562306a36Sopenharmony_ci#define	TX_DATA_FIFO		TX_AC_BE_FIFO
4662306a36Sopenharmony_ci#define	TX_CTL_FIFO		TX_AC_VO_FIFO
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define WL_RSSI_ANT_MAX		4	/* max possible rx antennas */
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistruct intctrlregs {
5162306a36Sopenharmony_ci	u32 intstatus;
5262306a36Sopenharmony_ci	u32 intmask;
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci/* PIO structure,
5662306a36Sopenharmony_ci *  support two PIO format: 2 bytes access and 4 bytes access
5762306a36Sopenharmony_ci *  basic FIFO register set is per channel(transmit or receive)
5862306a36Sopenharmony_ci *  a pair of channels is defined for convenience
5962306a36Sopenharmony_ci */
6062306a36Sopenharmony_ci/* 2byte-wide pio register set per channel(xmt or rcv) */
6162306a36Sopenharmony_cistruct pio2regs {
6262306a36Sopenharmony_ci	u16 fifocontrol;
6362306a36Sopenharmony_ci	u16 fifodata;
6462306a36Sopenharmony_ci	u16 fifofree;	/* only valid in xmt channel, not in rcv channel */
6562306a36Sopenharmony_ci	u16 PAD;
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci/* a pair of pio channels(tx and rx) */
6962306a36Sopenharmony_cistruct pio2regp {
7062306a36Sopenharmony_ci	struct pio2regs tx;
7162306a36Sopenharmony_ci	struct pio2regs rx;
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci/* 4byte-wide pio register set per channel(xmt or rcv) */
7562306a36Sopenharmony_cistruct pio4regs {
7662306a36Sopenharmony_ci	u32 fifocontrol;
7762306a36Sopenharmony_ci	u32 fifodata;
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci/* a pair of pio channels(tx and rx) */
8162306a36Sopenharmony_cistruct pio4regp {
8262306a36Sopenharmony_ci	struct pio4regs tx;
8362306a36Sopenharmony_ci	struct pio4regs rx;
8462306a36Sopenharmony_ci};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci/* read: 32-bit register that can be read as 32-bit or as 2 16-bit
8762306a36Sopenharmony_ci * write: only low 16b-it half can be written
8862306a36Sopenharmony_ci */
8962306a36Sopenharmony_ciunion pmqreg {
9062306a36Sopenharmony_ci	u32 pmqhostdata;	/* read only! */
9162306a36Sopenharmony_ci	struct {
9262306a36Sopenharmony_ci		u16 pmqctrlstatus;	/* read/write */
9362306a36Sopenharmony_ci		u16 PAD;
9462306a36Sopenharmony_ci	} w;
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistruct fifo64 {
9862306a36Sopenharmony_ci	struct dma64regs dmaxmt;	/* dma tx */
9962306a36Sopenharmony_ci	struct pio4regs piotx;	/* pio tx */
10062306a36Sopenharmony_ci	struct dma64regs dmarcv;	/* dma rx */
10162306a36Sopenharmony_ci	struct pio4regs piorx;	/* pio rx */
10262306a36Sopenharmony_ci};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/*
10562306a36Sopenharmony_ci * Host Interface Registers
10662306a36Sopenharmony_ci */
10762306a36Sopenharmony_cistruct d11regs {
10862306a36Sopenharmony_ci	/* Device Control ("semi-standard host registers") */
10962306a36Sopenharmony_ci	u32 PAD[3];		/* 0x0 - 0x8 */
11062306a36Sopenharmony_ci	u32 biststatus;	/* 0xC */
11162306a36Sopenharmony_ci	u32 biststatus2;	/* 0x10 */
11262306a36Sopenharmony_ci	u32 PAD;		/* 0x14 */
11362306a36Sopenharmony_ci	u32 gptimer;		/* 0x18 */
11462306a36Sopenharmony_ci	u32 usectimer;	/* 0x1c *//* for corerev >= 26 */
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	/* Interrupt Control *//* 0x20 */
11762306a36Sopenharmony_ci	struct intctrlregs intctrlregs[8];
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	u32 PAD[40];		/* 0x60 - 0xFC */
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	u32 intrcvlazy[4];	/* 0x100 - 0x10C */
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	u32 PAD[4];		/* 0x110 - 0x11c */
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	u32 maccontrol;	/* 0x120 */
12662306a36Sopenharmony_ci	u32 maccommand;	/* 0x124 */
12762306a36Sopenharmony_ci	u32 macintstatus;	/* 0x128 */
12862306a36Sopenharmony_ci	u32 macintmask;	/* 0x12C */
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	/* Transmit Template Access */
13162306a36Sopenharmony_ci	u32 tplatewrptr;	/* 0x130 */
13262306a36Sopenharmony_ci	u32 tplatewrdata;	/* 0x134 */
13362306a36Sopenharmony_ci	u32 PAD[2];		/* 0x138 - 0x13C */
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/* PMQ registers */
13662306a36Sopenharmony_ci	union pmqreg pmqreg;	/* 0x140 */
13762306a36Sopenharmony_ci	u32 pmqpatl;		/* 0x144 */
13862306a36Sopenharmony_ci	u32 pmqpath;		/* 0x148 */
13962306a36Sopenharmony_ci	u32 PAD;		/* 0x14C */
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	u32 chnstatus;	/* 0x150 */
14262306a36Sopenharmony_ci	u32 psmdebug;	/* 0x154 */
14362306a36Sopenharmony_ci	u32 phydebug;	/* 0x158 */
14462306a36Sopenharmony_ci	u32 machwcap;	/* 0x15C */
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	/* Extended Internal Objects */
14762306a36Sopenharmony_ci	u32 objaddr;		/* 0x160 */
14862306a36Sopenharmony_ci	u32 objdata;		/* 0x164 */
14962306a36Sopenharmony_ci	u32 PAD[2];		/* 0x168 - 0x16c */
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	u32 frmtxstatus;	/* 0x170 */
15262306a36Sopenharmony_ci	u32 frmtxstatus2;	/* 0x174 */
15362306a36Sopenharmony_ci	u32 PAD[2];		/* 0x178 - 0x17c */
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	/* TSF host access */
15662306a36Sopenharmony_ci	u32 tsf_timerlow;	/* 0x180 */
15762306a36Sopenharmony_ci	u32 tsf_timerhigh;	/* 0x184 */
15862306a36Sopenharmony_ci	u32 tsf_cfprep;	/* 0x188 */
15962306a36Sopenharmony_ci	u32 tsf_cfpstart;	/* 0x18c */
16062306a36Sopenharmony_ci	u32 tsf_cfpmaxdur32;	/* 0x190 */
16162306a36Sopenharmony_ci	u32 PAD[3];		/* 0x194 - 0x19c */
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	u32 maccontrol1;	/* 0x1a0 */
16462306a36Sopenharmony_ci	u32 machwcap1;	/* 0x1a4 */
16562306a36Sopenharmony_ci	u32 PAD[14];		/* 0x1a8 - 0x1dc */
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	/* Clock control and hardware workarounds*/
16862306a36Sopenharmony_ci	u32 clk_ctl_st;	/* 0x1e0 */
16962306a36Sopenharmony_ci	u32 hw_war;
17062306a36Sopenharmony_ci	u32 d11_phypllctl;	/* the phypll request/avail bits are
17162306a36Sopenharmony_ci				 * moved to clk_ctl_st
17262306a36Sopenharmony_ci				 */
17362306a36Sopenharmony_ci	u32 PAD[5];		/* 0x1ec - 0x1fc */
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	/* 0x200-0x37F dma/pio registers */
17662306a36Sopenharmony_ci	struct fifo64 fifo64regs[6];
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	/* FIFO diagnostic port access */
17962306a36Sopenharmony_ci	struct dma32diag dmafifo;	/* 0x380 - 0x38C */
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	u32 aggfifocnt;	/* 0x390 */
18262306a36Sopenharmony_ci	u32 aggfifodata;	/* 0x394 */
18362306a36Sopenharmony_ci	u32 PAD[16];		/* 0x398 - 0x3d4 */
18462306a36Sopenharmony_ci	u16 radioregaddr;	/* 0x3d8 */
18562306a36Sopenharmony_ci	u16 radioregdata;	/* 0x3da */
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	/*
18862306a36Sopenharmony_ci	 * time delay between the change on rf disable input and
18962306a36Sopenharmony_ci	 * radio shutdown
19062306a36Sopenharmony_ci	 */
19162306a36Sopenharmony_ci	u32 rfdisabledly;	/* 0x3DC */
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	/* PHY register access */
19462306a36Sopenharmony_ci	u16 phyversion;	/* 0x3e0 - 0x0 */
19562306a36Sopenharmony_ci	u16 phybbconfig;	/* 0x3e2 - 0x1 */
19662306a36Sopenharmony_ci	u16 phyadcbias;	/* 0x3e4 - 0x2  Bphy only */
19762306a36Sopenharmony_ci	u16 phyanacore;	/* 0x3e6 - 0x3  pwwrdwn on aphy */
19862306a36Sopenharmony_ci	u16 phyrxstatus0;	/* 0x3e8 - 0x4 */
19962306a36Sopenharmony_ci	u16 phyrxstatus1;	/* 0x3ea - 0x5 */
20062306a36Sopenharmony_ci	u16 phycrsth;	/* 0x3ec - 0x6 */
20162306a36Sopenharmony_ci	u16 phytxerror;	/* 0x3ee - 0x7 */
20262306a36Sopenharmony_ci	u16 phychannel;	/* 0x3f0 - 0x8 */
20362306a36Sopenharmony_ci	u16 PAD[1];		/* 0x3f2 - 0x9 */
20462306a36Sopenharmony_ci	u16 phytest;		/* 0x3f4 - 0xa */
20562306a36Sopenharmony_ci	u16 phy4waddr;	/* 0x3f6 - 0xb */
20662306a36Sopenharmony_ci	u16 phy4wdatahi;	/* 0x3f8 - 0xc */
20762306a36Sopenharmony_ci	u16 phy4wdatalo;	/* 0x3fa - 0xd */
20862306a36Sopenharmony_ci	u16 phyregaddr;	/* 0x3fc - 0xe */
20962306a36Sopenharmony_ci	u16 phyregdata;	/* 0x3fe - 0xf */
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	/* IHR *//* 0x400 - 0x7FE */
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	/* RXE Block */
21462306a36Sopenharmony_ci	u16 PAD[3];		/* 0x400 - 0x406 */
21562306a36Sopenharmony_ci	u16 rcv_fifo_ctl;	/* 0x406 */
21662306a36Sopenharmony_ci	u16 PAD;		/* 0x408 - 0x40a */
21762306a36Sopenharmony_ci	u16 rcv_frm_cnt;	/* 0x40a */
21862306a36Sopenharmony_ci	u16 PAD[4];		/* 0x40a - 0x414 */
21962306a36Sopenharmony_ci	u16 rssi;		/* 0x414 */
22062306a36Sopenharmony_ci	u16 PAD[5];		/* 0x414 - 0x420 */
22162306a36Sopenharmony_ci	u16 rcm_ctl;		/* 0x420 */
22262306a36Sopenharmony_ci	u16 rcm_mat_data;	/* 0x422 */
22362306a36Sopenharmony_ci	u16 rcm_mat_mask;	/* 0x424 */
22462306a36Sopenharmony_ci	u16 rcm_mat_dly;	/* 0x426 */
22562306a36Sopenharmony_ci	u16 rcm_cond_mask_l;	/* 0x428 */
22662306a36Sopenharmony_ci	u16 rcm_cond_mask_h;	/* 0x42A */
22762306a36Sopenharmony_ci	u16 rcm_cond_dly;	/* 0x42C */
22862306a36Sopenharmony_ci	u16 PAD[1];		/* 0x42E */
22962306a36Sopenharmony_ci	u16 ext_ihr_addr;	/* 0x430 */
23062306a36Sopenharmony_ci	u16 ext_ihr_data;	/* 0x432 */
23162306a36Sopenharmony_ci	u16 rxe_phyrs_2;	/* 0x434 */
23262306a36Sopenharmony_ci	u16 rxe_phyrs_3;	/* 0x436 */
23362306a36Sopenharmony_ci	u16 phy_mode;	/* 0x438 */
23462306a36Sopenharmony_ci	u16 rcmta_ctl;	/* 0x43a */
23562306a36Sopenharmony_ci	u16 rcmta_size;	/* 0x43c */
23662306a36Sopenharmony_ci	u16 rcmta_addr0;	/* 0x43e */
23762306a36Sopenharmony_ci	u16 rcmta_addr1;	/* 0x440 */
23862306a36Sopenharmony_ci	u16 rcmta_addr2;	/* 0x442 */
23962306a36Sopenharmony_ci	u16 PAD[30];		/* 0x444 - 0x480 */
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	/* PSM Block *//* 0x480 - 0x500 */
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci	u16 PAD;		/* 0x480 */
24462306a36Sopenharmony_ci	u16 psm_maccontrol_h;	/* 0x482 */
24562306a36Sopenharmony_ci	u16 psm_macintstatus_l;	/* 0x484 */
24662306a36Sopenharmony_ci	u16 psm_macintstatus_h;	/* 0x486 */
24762306a36Sopenharmony_ci	u16 psm_macintmask_l;	/* 0x488 */
24862306a36Sopenharmony_ci	u16 psm_macintmask_h;	/* 0x48A */
24962306a36Sopenharmony_ci	u16 PAD;		/* 0x48C */
25062306a36Sopenharmony_ci	u16 psm_maccommand;	/* 0x48E */
25162306a36Sopenharmony_ci	u16 psm_brc;		/* 0x490 */
25262306a36Sopenharmony_ci	u16 psm_phy_hdr_param;	/* 0x492 */
25362306a36Sopenharmony_ci	u16 psm_postcard;	/* 0x494 */
25462306a36Sopenharmony_ci	u16 psm_pcard_loc_l;	/* 0x496 */
25562306a36Sopenharmony_ci	u16 psm_pcard_loc_h;	/* 0x498 */
25662306a36Sopenharmony_ci	u16 psm_gpio_in;	/* 0x49A */
25762306a36Sopenharmony_ci	u16 psm_gpio_out;	/* 0x49C */
25862306a36Sopenharmony_ci	u16 psm_gpio_oe;	/* 0x49E */
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	u16 psm_bred_0;	/* 0x4A0 */
26162306a36Sopenharmony_ci	u16 psm_bred_1;	/* 0x4A2 */
26262306a36Sopenharmony_ci	u16 psm_bred_2;	/* 0x4A4 */
26362306a36Sopenharmony_ci	u16 psm_bred_3;	/* 0x4A6 */
26462306a36Sopenharmony_ci	u16 psm_brcl_0;	/* 0x4A8 */
26562306a36Sopenharmony_ci	u16 psm_brcl_1;	/* 0x4AA */
26662306a36Sopenharmony_ci	u16 psm_brcl_2;	/* 0x4AC */
26762306a36Sopenharmony_ci	u16 psm_brcl_3;	/* 0x4AE */
26862306a36Sopenharmony_ci	u16 psm_brpo_0;	/* 0x4B0 */
26962306a36Sopenharmony_ci	u16 psm_brpo_1;	/* 0x4B2 */
27062306a36Sopenharmony_ci	u16 psm_brpo_2;	/* 0x4B4 */
27162306a36Sopenharmony_ci	u16 psm_brpo_3;	/* 0x4B6 */
27262306a36Sopenharmony_ci	u16 psm_brwk_0;	/* 0x4B8 */
27362306a36Sopenharmony_ci	u16 psm_brwk_1;	/* 0x4BA */
27462306a36Sopenharmony_ci	u16 psm_brwk_2;	/* 0x4BC */
27562306a36Sopenharmony_ci	u16 psm_brwk_3;	/* 0x4BE */
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	u16 psm_base_0;	/* 0x4C0 */
27862306a36Sopenharmony_ci	u16 psm_base_1;	/* 0x4C2 */
27962306a36Sopenharmony_ci	u16 psm_base_2;	/* 0x4C4 */
28062306a36Sopenharmony_ci	u16 psm_base_3;	/* 0x4C6 */
28162306a36Sopenharmony_ci	u16 psm_base_4;	/* 0x4C8 */
28262306a36Sopenharmony_ci	u16 psm_base_5;	/* 0x4CA */
28362306a36Sopenharmony_ci	u16 psm_base_6;	/* 0x4CC */
28462306a36Sopenharmony_ci	u16 psm_pc_reg_0;	/* 0x4CE */
28562306a36Sopenharmony_ci	u16 psm_pc_reg_1;	/* 0x4D0 */
28662306a36Sopenharmony_ci	u16 psm_pc_reg_2;	/* 0x4D2 */
28762306a36Sopenharmony_ci	u16 psm_pc_reg_3;	/* 0x4D4 */
28862306a36Sopenharmony_ci	u16 PAD[0xD];	/* 0x4D6 - 0x4DE */
28962306a36Sopenharmony_ci	u16 psm_corectlsts;	/* 0x4f0 *//* Corerev >= 13 */
29062306a36Sopenharmony_ci	u16 PAD[0x7];	/* 0x4f2 - 0x4fE */
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	/* TXE0 Block *//* 0x500 - 0x580 */
29362306a36Sopenharmony_ci	u16 txe_ctl;		/* 0x500 */
29462306a36Sopenharmony_ci	u16 txe_aux;		/* 0x502 */
29562306a36Sopenharmony_ci	u16 txe_ts_loc;	/* 0x504 */
29662306a36Sopenharmony_ci	u16 txe_time_out;	/* 0x506 */
29762306a36Sopenharmony_ci	u16 txe_wm_0;	/* 0x508 */
29862306a36Sopenharmony_ci	u16 txe_wm_1;	/* 0x50A */
29962306a36Sopenharmony_ci	u16 txe_phyctl;	/* 0x50C */
30062306a36Sopenharmony_ci	u16 txe_status;	/* 0x50E */
30162306a36Sopenharmony_ci	u16 txe_mmplcp0;	/* 0x510 */
30262306a36Sopenharmony_ci	u16 txe_mmplcp1;	/* 0x512 */
30362306a36Sopenharmony_ci	u16 txe_phyctl1;	/* 0x514 */
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	u16 PAD[0x05];	/* 0x510 - 0x51E */
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	/* Transmit control */
30862306a36Sopenharmony_ci	u16 xmtfifodef;	/* 0x520 */
30962306a36Sopenharmony_ci	u16 xmtfifo_frame_cnt;	/* 0x522 *//* Corerev >= 16 */
31062306a36Sopenharmony_ci	u16 xmtfifo_byte_cnt;	/* 0x524 *//* Corerev >= 16 */
31162306a36Sopenharmony_ci	u16 xmtfifo_head;	/* 0x526 *//* Corerev >= 16 */
31262306a36Sopenharmony_ci	u16 xmtfifo_rd_ptr;	/* 0x528 *//* Corerev >= 16 */
31362306a36Sopenharmony_ci	u16 xmtfifo_wr_ptr;	/* 0x52A *//* Corerev >= 16 */
31462306a36Sopenharmony_ci	u16 xmtfifodef1;	/* 0x52C *//* Corerev >= 16 */
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	u16 PAD[0x09];	/* 0x52E - 0x53E */
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	u16 xmtfifocmd;	/* 0x540 */
31962306a36Sopenharmony_ci	u16 xmtfifoflush;	/* 0x542 */
32062306a36Sopenharmony_ci	u16 xmtfifothresh;	/* 0x544 */
32162306a36Sopenharmony_ci	u16 xmtfifordy;	/* 0x546 */
32262306a36Sopenharmony_ci	u16 xmtfifoprirdy;	/* 0x548 */
32362306a36Sopenharmony_ci	u16 xmtfiforqpri;	/* 0x54A */
32462306a36Sopenharmony_ci	u16 xmttplatetxptr;	/* 0x54C */
32562306a36Sopenharmony_ci	u16 PAD;		/* 0x54E */
32662306a36Sopenharmony_ci	u16 xmttplateptr;	/* 0x550 */
32762306a36Sopenharmony_ci	u16 smpl_clct_strptr;	/* 0x552 *//* Corerev >= 22 */
32862306a36Sopenharmony_ci	u16 smpl_clct_stpptr;	/* 0x554 *//* Corerev >= 22 */
32962306a36Sopenharmony_ci	u16 smpl_clct_curptr;	/* 0x556 *//* Corerev >= 22 */
33062306a36Sopenharmony_ci	u16 PAD[0x04];	/* 0x558 - 0x55E */
33162306a36Sopenharmony_ci	u16 xmttplatedatalo;	/* 0x560 */
33262306a36Sopenharmony_ci	u16 xmttplatedatahi;	/* 0x562 */
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	u16 PAD[2];		/* 0x564 - 0x566 */
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	u16 xmtsel;		/* 0x568 */
33762306a36Sopenharmony_ci	u16 xmttxcnt;	/* 0x56A */
33862306a36Sopenharmony_ci	u16 xmttxshmaddr;	/* 0x56C */
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	u16 PAD[0x09];	/* 0x56E - 0x57E */
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci	/* TXE1 Block */
34362306a36Sopenharmony_ci	u16 PAD[0x40];	/* 0x580 - 0x5FE */
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	/* TSF Block */
34662306a36Sopenharmony_ci	u16 PAD[0X02];	/* 0x600 - 0x602 */
34762306a36Sopenharmony_ci	u16 tsf_cfpstrt_l;	/* 0x604 */
34862306a36Sopenharmony_ci	u16 tsf_cfpstrt_h;	/* 0x606 */
34962306a36Sopenharmony_ci	u16 PAD[0X05];	/* 0x608 - 0x610 */
35062306a36Sopenharmony_ci	u16 tsf_cfppretbtt;	/* 0x612 */
35162306a36Sopenharmony_ci	u16 PAD[0XD];	/* 0x614 - 0x62C */
35262306a36Sopenharmony_ci	u16 tsf_clk_frac_l;	/* 0x62E */
35362306a36Sopenharmony_ci	u16 tsf_clk_frac_h;	/* 0x630 */
35462306a36Sopenharmony_ci	u16 PAD[0X14];	/* 0x632 - 0x658 */
35562306a36Sopenharmony_ci	u16 tsf_random;	/* 0x65A */
35662306a36Sopenharmony_ci	u16 PAD[0x05];	/* 0x65C - 0x664 */
35762306a36Sopenharmony_ci	/* GPTimer 2 registers */
35862306a36Sopenharmony_ci	u16 tsf_gpt2_stat;	/* 0x666 */
35962306a36Sopenharmony_ci	u16 tsf_gpt2_ctr_l;	/* 0x668 */
36062306a36Sopenharmony_ci	u16 tsf_gpt2_ctr_h;	/* 0x66A */
36162306a36Sopenharmony_ci	u16 tsf_gpt2_val_l;	/* 0x66C */
36262306a36Sopenharmony_ci	u16 tsf_gpt2_val_h;	/* 0x66E */
36362306a36Sopenharmony_ci	u16 tsf_gptall_stat;	/* 0x670 */
36462306a36Sopenharmony_ci	u16 PAD[0x07];	/* 0x672 - 0x67E */
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	/* IFS Block */
36762306a36Sopenharmony_ci	u16 ifs_sifs_rx_tx_tx;	/* 0x680 */
36862306a36Sopenharmony_ci	u16 ifs_sifs_nav_tx;	/* 0x682 */
36962306a36Sopenharmony_ci	u16 ifs_slot;	/* 0x684 */
37062306a36Sopenharmony_ci	u16 PAD;		/* 0x686 */
37162306a36Sopenharmony_ci	u16 ifs_ctl;		/* 0x688 */
37262306a36Sopenharmony_ci	u16 PAD[0x3];	/* 0x68a - 0x68F */
37362306a36Sopenharmony_ci	u16 ifsstat;		/* 0x690 */
37462306a36Sopenharmony_ci	u16 ifsmedbusyctl;	/* 0x692 */
37562306a36Sopenharmony_ci	u16 iftxdur;		/* 0x694 */
37662306a36Sopenharmony_ci	u16 PAD[0x3];	/* 0x696 - 0x69b */
37762306a36Sopenharmony_ci	/* EDCF support in dot11macs */
37862306a36Sopenharmony_ci	u16 ifs_aifsn;	/* 0x69c */
37962306a36Sopenharmony_ci	u16 ifs_ctl1;	/* 0x69e */
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	/* slow clock registers */
38262306a36Sopenharmony_ci	u16 scc_ctl;		/* 0x6a0 */
38362306a36Sopenharmony_ci	u16 scc_timer_l;	/* 0x6a2 */
38462306a36Sopenharmony_ci	u16 scc_timer_h;	/* 0x6a4 */
38562306a36Sopenharmony_ci	u16 scc_frac;	/* 0x6a6 */
38662306a36Sopenharmony_ci	u16 scc_fastpwrup_dly;	/* 0x6a8 */
38762306a36Sopenharmony_ci	u16 scc_per;		/* 0x6aa */
38862306a36Sopenharmony_ci	u16 scc_per_frac;	/* 0x6ac */
38962306a36Sopenharmony_ci	u16 scc_cal_timer_l;	/* 0x6ae */
39062306a36Sopenharmony_ci	u16 scc_cal_timer_h;	/* 0x6b0 */
39162306a36Sopenharmony_ci	u16 PAD;		/* 0x6b2 */
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	u16 PAD[0x26];
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	/* NAV Block */
39662306a36Sopenharmony_ci	u16 nav_ctl;		/* 0x700 */
39762306a36Sopenharmony_ci	u16 navstat;		/* 0x702 */
39862306a36Sopenharmony_ci	u16 PAD[0x3e];	/* 0x702 - 0x77E */
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	/* WEP/PMQ Block *//* 0x780 - 0x7FE */
40162306a36Sopenharmony_ci	u16 PAD[0x20];	/* 0x780 - 0x7BE */
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	u16 wepctl;		/* 0x7C0 */
40462306a36Sopenharmony_ci	u16 wepivloc;	/* 0x7C2 */
40562306a36Sopenharmony_ci	u16 wepivkey;	/* 0x7C4 */
40662306a36Sopenharmony_ci	u16 wepwkey;		/* 0x7C6 */
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	u16 PAD[4];		/* 0x7C8 - 0x7CE */
40962306a36Sopenharmony_ci	u16 pcmctl;		/* 0X7D0 */
41062306a36Sopenharmony_ci	u16 pcmstat;		/* 0X7D2 */
41162306a36Sopenharmony_ci	u16 PAD[6];		/* 0x7D4 - 0x7DE */
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	u16 pmqctl;		/* 0x7E0 */
41462306a36Sopenharmony_ci	u16 pmqstatus;	/* 0x7E2 */
41562306a36Sopenharmony_ci	u16 pmqpat0;		/* 0x7E4 */
41662306a36Sopenharmony_ci	u16 pmqpat1;		/* 0x7E6 */
41762306a36Sopenharmony_ci	u16 pmqpat2;		/* 0x7E8 */
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	u16 pmqdat;		/* 0x7EA */
42062306a36Sopenharmony_ci	u16 pmqdator;	/* 0x7EC */
42162306a36Sopenharmony_ci	u16 pmqhst;		/* 0x7EE */
42262306a36Sopenharmony_ci	u16 pmqpath0;	/* 0x7F0 */
42362306a36Sopenharmony_ci	u16 pmqpath1;	/* 0x7F2 */
42462306a36Sopenharmony_ci	u16 pmqpath2;	/* 0x7F4 */
42562306a36Sopenharmony_ci	u16 pmqdath;		/* 0x7F6 */
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	u16 PAD[0x04];	/* 0x7F8 - 0x7FE */
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci	/* SHM *//* 0x800 - 0xEFE */
43062306a36Sopenharmony_ci	u16 PAD[0x380];	/* 0x800 - 0xEFE */
43162306a36Sopenharmony_ci};
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci/* d11 register field offset */
43462306a36Sopenharmony_ci#define D11REGOFFS(field)	offsetof(struct d11regs, field)
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci#define	PIHR_BASE	0x0400	/* byte address of packed IHR region */
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci/* biststatus */
43962306a36Sopenharmony_ci#define	BT_DONE		(1U << 31)	/* bist done */
44062306a36Sopenharmony_ci#define	BT_B2S		(1 << 30)	/* bist2 ram summary bit */
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci/* intstatus and intmask */
44362306a36Sopenharmony_ci#define	I_PC		(1 << 10)	/* pci descriptor error */
44462306a36Sopenharmony_ci#define	I_PD		(1 << 11)	/* pci data error */
44562306a36Sopenharmony_ci#define	I_DE		(1 << 12)	/* descriptor protocol error */
44662306a36Sopenharmony_ci#define	I_RU		(1 << 13)	/* receive descriptor underflow */
44762306a36Sopenharmony_ci#define	I_RO		(1 << 14)	/* receive fifo overflow */
44862306a36Sopenharmony_ci#define	I_XU		(1 << 15)	/* transmit fifo underflow */
44962306a36Sopenharmony_ci#define	I_RI		(1 << 16)	/* receive interrupt */
45062306a36Sopenharmony_ci#define	I_XI		(1 << 24)	/* transmit interrupt */
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci/* interrupt receive lazy */
45362306a36Sopenharmony_ci#define	IRL_TO_MASK		0x00ffffff	/* timeout */
45462306a36Sopenharmony_ci#define	IRL_FC_MASK		0xff000000	/* frame count */
45562306a36Sopenharmony_ci#define	IRL_FC_SHIFT		24	/* frame count */
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci/*== maccontrol register ==*/
45862306a36Sopenharmony_ci#define	MCTL_GMODE		(1U << 31)
45962306a36Sopenharmony_ci#define	MCTL_DISCARD_PMQ	(1 << 30)
46062306a36Sopenharmony_ci#define	MCTL_TBTTHOLD		(1 << 28)
46162306a36Sopenharmony_ci#define	MCTL_WAKE		(1 << 26)
46262306a36Sopenharmony_ci#define	MCTL_HPS		(1 << 25)
46362306a36Sopenharmony_ci#define	MCTL_PROMISC		(1 << 24)
46462306a36Sopenharmony_ci#define	MCTL_KEEPBADFCS		(1 << 23)
46562306a36Sopenharmony_ci#define	MCTL_KEEPCONTROL	(1 << 22)
46662306a36Sopenharmony_ci#define	MCTL_PHYLOCK		(1 << 21)
46762306a36Sopenharmony_ci#define	MCTL_BCNS_PROMISC	(1 << 20)
46862306a36Sopenharmony_ci#define	MCTL_LOCK_RADIO		(1 << 19)
46962306a36Sopenharmony_ci#define	MCTL_AP			(1 << 18)
47062306a36Sopenharmony_ci#define	MCTL_INFRA		(1 << 17)
47162306a36Sopenharmony_ci#define	MCTL_BIGEND		(1 << 16)
47262306a36Sopenharmony_ci#define	MCTL_GPOUT_SEL_MASK	(3 << 14)
47362306a36Sopenharmony_ci#define	MCTL_GPOUT_SEL_SHIFT	14
47462306a36Sopenharmony_ci#define	MCTL_EN_PSMDBG		(1 << 13)
47562306a36Sopenharmony_ci#define	MCTL_IHR_EN		(1 << 10)
47662306a36Sopenharmony_ci#define	MCTL_SHM_UPPER		(1 <<  9)
47762306a36Sopenharmony_ci#define	MCTL_SHM_EN		(1 <<  8)
47862306a36Sopenharmony_ci#define	MCTL_PSM_JMP_0		(1 <<  2)
47962306a36Sopenharmony_ci#define	MCTL_PSM_RUN		(1 <<  1)
48062306a36Sopenharmony_ci#define	MCTL_EN_MAC		(1 <<  0)
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci/*== maccommand register ==*/
48362306a36Sopenharmony_ci#define	MCMD_BCN0VLD		(1 <<  0)
48462306a36Sopenharmony_ci#define	MCMD_BCN1VLD		(1 <<  1)
48562306a36Sopenharmony_ci#define	MCMD_DIRFRMQVAL		(1 <<  2)
48662306a36Sopenharmony_ci#define	MCMD_CCA		(1 <<  3)
48762306a36Sopenharmony_ci#define	MCMD_BG_NOISE		(1 <<  4)
48862306a36Sopenharmony_ci#define	MCMD_SKIP_SHMINIT	(1 <<  5)	/* only used for simulation */
48962306a36Sopenharmony_ci#define MCMD_SAMPLECOLL		MCMD_SKIP_SHMINIT /* reuse for sample collect */
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci/*== macintstatus/macintmask ==*/
49262306a36Sopenharmony_ci/* gracefully suspended */
49362306a36Sopenharmony_ci#define	MI_MACSSPNDD		(1 <<  0)
49462306a36Sopenharmony_ci/* beacon template available */
49562306a36Sopenharmony_ci#define	MI_BCNTPL		(1 <<  1)
49662306a36Sopenharmony_ci/* TBTT indication */
49762306a36Sopenharmony_ci#define	MI_TBTT			(1 <<  2)
49862306a36Sopenharmony_ci/* beacon successfully tx'd */
49962306a36Sopenharmony_ci#define	MI_BCNSUCCESS		(1 <<  3)
50062306a36Sopenharmony_ci/* beacon canceled (IBSS) */
50162306a36Sopenharmony_ci#define	MI_BCNCANCLD		(1 <<  4)
50262306a36Sopenharmony_ci/* end of ATIM-window (IBSS) */
50362306a36Sopenharmony_ci#define	MI_ATIMWINEND		(1 <<  5)
50462306a36Sopenharmony_ci/* PMQ entries available */
50562306a36Sopenharmony_ci#define	MI_PMQ			(1 <<  6)
50662306a36Sopenharmony_ci/* non-specific gen-stat bits that are set by PSM */
50762306a36Sopenharmony_ci#define	MI_NSPECGEN_0		(1 <<  7)
50862306a36Sopenharmony_ci/* non-specific gen-stat bits that are set by PSM */
50962306a36Sopenharmony_ci#define	MI_NSPECGEN_1		(1 <<  8)
51062306a36Sopenharmony_ci/* MAC level Tx error */
51162306a36Sopenharmony_ci#define	MI_MACTXERR		(1 <<  9)
51262306a36Sopenharmony_ci/* non-specific gen-stat bits that are set by PSM */
51362306a36Sopenharmony_ci#define	MI_NSPECGEN_3		(1 << 10)
51462306a36Sopenharmony_ci/* PHY Tx error */
51562306a36Sopenharmony_ci#define	MI_PHYTXERR		(1 << 11)
51662306a36Sopenharmony_ci/* Power Management Event */
51762306a36Sopenharmony_ci#define	MI_PME			(1 << 12)
51862306a36Sopenharmony_ci/* General-purpose timer0 */
51962306a36Sopenharmony_ci#define	MI_GP0			(1 << 13)
52062306a36Sopenharmony_ci/* General-purpose timer1 */
52162306a36Sopenharmony_ci#define	MI_GP1			(1 << 14)
52262306a36Sopenharmony_ci/* (ORed) DMA-interrupts */
52362306a36Sopenharmony_ci#define	MI_DMAINT		(1 << 15)
52462306a36Sopenharmony_ci/* MAC has completed a TX FIFO Suspend/Flush */
52562306a36Sopenharmony_ci#define	MI_TXSTOP		(1 << 16)
52662306a36Sopenharmony_ci/* MAC has completed a CCA measurement */
52762306a36Sopenharmony_ci#define	MI_CCA			(1 << 17)
52862306a36Sopenharmony_ci/* MAC has collected background noise samples */
52962306a36Sopenharmony_ci#define	MI_BG_NOISE		(1 << 18)
53062306a36Sopenharmony_ci/* MBSS DTIM TBTT indication */
53162306a36Sopenharmony_ci#define	MI_DTIM_TBTT		(1 << 19)
53262306a36Sopenharmony_ci/* Probe response queue needs attention */
53362306a36Sopenharmony_ci#define MI_PRQ			(1 << 20)
53462306a36Sopenharmony_ci/* Radio/PHY has been powered back up. */
53562306a36Sopenharmony_ci#define	MI_PWRUP		(1 << 21)
53662306a36Sopenharmony_ci#define	MI_RESERVED3		(1 << 22)
53762306a36Sopenharmony_ci#define	MI_RESERVED2		(1 << 23)
53862306a36Sopenharmony_ci#define MI_RESERVED1		(1 << 25)
53962306a36Sopenharmony_ci/* MAC detected change on RF Disable input*/
54062306a36Sopenharmony_ci#define MI_RFDISABLE		(1 << 28)
54162306a36Sopenharmony_ci/* MAC has completed a TX */
54262306a36Sopenharmony_ci#define	MI_TFS			(1 << 29)
54362306a36Sopenharmony_ci/* A phy status change wrt G mode */
54462306a36Sopenharmony_ci#define	MI_PHYCHANGED		(1 << 30)
54562306a36Sopenharmony_ci/* general purpose timeout */
54662306a36Sopenharmony_ci#define	MI_TO			(1U << 31)
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci/* Mac capabilities registers */
54962306a36Sopenharmony_ci/*== machwcap ==*/
55062306a36Sopenharmony_ci#define	MCAP_TKIPMIC		0x80000000	/* TKIP MIC hardware present */
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci/*== pmqhost data ==*/
55362306a36Sopenharmony_ci/* data entry of head pmq entry */
55462306a36Sopenharmony_ci#define	PMQH_DATA_MASK		0xffff0000
55562306a36Sopenharmony_ci/* PM entry for BSS config */
55662306a36Sopenharmony_ci#define	PMQH_BSSCFG		0x00100000
55762306a36Sopenharmony_ci/* PM Mode OFF: power save off */
55862306a36Sopenharmony_ci#define	PMQH_PMOFF		0x00010000
55962306a36Sopenharmony_ci/* PM Mode ON: power save on */
56062306a36Sopenharmony_ci#define	PMQH_PMON		0x00020000
56162306a36Sopenharmony_ci/* Dis-associated or De-authenticated */
56262306a36Sopenharmony_ci#define	PMQH_DASAT		0x00040000
56362306a36Sopenharmony_ci/* ATIM not acknowledged */
56462306a36Sopenharmony_ci#define	PMQH_ATIMFAIL		0x00080000
56562306a36Sopenharmony_ci/* delete head entry */
56662306a36Sopenharmony_ci#define	PMQH_DEL_ENTRY		0x00000001
56762306a36Sopenharmony_ci/* delete head entry to cur read pointer -1 */
56862306a36Sopenharmony_ci#define	PMQH_DEL_MULT		0x00000002
56962306a36Sopenharmony_ci/* pmq overflow indication */
57062306a36Sopenharmony_ci#define	PMQH_OFLO		0x00000004
57162306a36Sopenharmony_ci/* entries are present in pmq */
57262306a36Sopenharmony_ci#define	PMQH_NOT_EMPTY		0x00000008
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci/*== phydebug ==*/
57562306a36Sopenharmony_ci/* phy is asserting carrier sense */
57662306a36Sopenharmony_ci#define	PDBG_CRS		(1 << 0)
57762306a36Sopenharmony_ci/* phy is taking xmit byte from mac this cycle */
57862306a36Sopenharmony_ci#define	PDBG_TXA		(1 << 1)
57962306a36Sopenharmony_ci/* mac is instructing the phy to transmit a frame */
58062306a36Sopenharmony_ci#define	PDBG_TXF		(1 << 2)
58162306a36Sopenharmony_ci/* phy is signalling a transmit Error to the mac */
58262306a36Sopenharmony_ci#define	PDBG_TXE		(1 << 3)
58362306a36Sopenharmony_ci/* phy detected the end of a valid frame preamble */
58462306a36Sopenharmony_ci#define	PDBG_RXF		(1 << 4)
58562306a36Sopenharmony_ci/* phy detected the end of a valid PLCP header */
58662306a36Sopenharmony_ci#define	PDBG_RXS		(1 << 5)
58762306a36Sopenharmony_ci/* rx start not asserted */
58862306a36Sopenharmony_ci#define	PDBG_RXFRG		(1 << 6)
58962306a36Sopenharmony_ci/* mac is taking receive byte from phy this cycle */
59062306a36Sopenharmony_ci#define	PDBG_RXV		(1 << 7)
59162306a36Sopenharmony_ci/* RF portion of the radio is disabled */
59262306a36Sopenharmony_ci#define	PDBG_RFD		(1 << 16)
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci/*== objaddr register ==*/
59562306a36Sopenharmony_ci#define	OBJADDR_SEL_MASK	0x000F0000
59662306a36Sopenharmony_ci#define	OBJADDR_UCM_SEL		0x00000000
59762306a36Sopenharmony_ci#define	OBJADDR_SHM_SEL		0x00010000
59862306a36Sopenharmony_ci#define	OBJADDR_SCR_SEL		0x00020000
59962306a36Sopenharmony_ci#define	OBJADDR_IHR_SEL		0x00030000
60062306a36Sopenharmony_ci#define	OBJADDR_RCMTA_SEL	0x00040000
60162306a36Sopenharmony_ci#define	OBJADDR_SRCHM_SEL	0x00060000
60262306a36Sopenharmony_ci#define	OBJADDR_WINC		0x01000000
60362306a36Sopenharmony_ci#define	OBJADDR_RINC		0x02000000
60462306a36Sopenharmony_ci#define	OBJADDR_AUTO_INC	0x03000000
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci#define	WEP_PCMADDR		0x07d4
60762306a36Sopenharmony_ci#define	WEP_PCMDATA		0x07d6
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci/*== frmtxstatus ==*/
61062306a36Sopenharmony_ci#define	TXS_V			(1 << 0)	/* valid bit */
61162306a36Sopenharmony_ci#define	TXS_STATUS_MASK		0xffff
61262306a36Sopenharmony_ci#define	TXS_FID_MASK		0xffff0000
61362306a36Sopenharmony_ci#define	TXS_FID_SHIFT		16
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci/*== frmtxstatus2 ==*/
61662306a36Sopenharmony_ci#define	TXS_SEQ_MASK		0xffff
61762306a36Sopenharmony_ci#define	TXS_PTX_MASK		0xff0000
61862306a36Sopenharmony_ci#define	TXS_PTX_SHIFT		16
61962306a36Sopenharmony_ci#define	TXS_MU_MASK		0x01000000
62062306a36Sopenharmony_ci#define	TXS_MU_SHIFT		24
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci/*== clk_ctl_st ==*/
62362306a36Sopenharmony_ci#define CCS_ERSRC_REQ_D11PLL	0x00000100	/* d11 core pll request */
62462306a36Sopenharmony_ci#define CCS_ERSRC_REQ_PHYPLL	0x00000200	/* PHY pll request */
62562306a36Sopenharmony_ci#define CCS_ERSRC_AVAIL_D11PLL	0x01000000	/* d11 core pll available */
62662306a36Sopenharmony_ci#define CCS_ERSRC_AVAIL_PHYPLL	0x02000000	/* PHY pll available */
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_ci/* HT Cloclk Ctrl and Clock Avail for 4313 */
62962306a36Sopenharmony_ci#define CCS_ERSRC_REQ_HT    0x00000010	/* HT avail request */
63062306a36Sopenharmony_ci#define CCS_ERSRC_AVAIL_HT  0x00020000	/* HT clock available */
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci/* tsf_cfprep register */
63362306a36Sopenharmony_ci#define	CFPREP_CBI_MASK		0xffffffc0
63462306a36Sopenharmony_ci#define	CFPREP_CBI_SHIFT	6
63562306a36Sopenharmony_ci#define	CFPREP_CFPP		0x00000001
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci/* tx fifo sizes values are in terms of 256 byte blocks */
63862306a36Sopenharmony_ci#define TXFIFOCMD_RESET_MASK	(1 << 15)	/* reset */
63962306a36Sopenharmony_ci#define TXFIFOCMD_FIFOSEL_SHIFT	8	/* fifo */
64062306a36Sopenharmony_ci#define TXFIFO_FIFOTOP_SHIFT	8	/* fifo start */
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_ci#define TXFIFO_START_BLK16	 65	/* Base address + 32 * 512 B/P */
64362306a36Sopenharmony_ci#define TXFIFO_START_BLK	 6	/* Base address + 6 * 256 B */
64462306a36Sopenharmony_ci#define TXFIFO_SIZE_UNIT	256	/* one unit corresponds to 256 bytes */
64562306a36Sopenharmony_ci#define MBSS16_TEMPLMEM_MINBLKS	65	/* one unit corresponds to 256 bytes */
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci/*== phy versions (PhyVersion:Revision field) ==*/
64862306a36Sopenharmony_ci/* analog block version */
64962306a36Sopenharmony_ci#define	PV_AV_MASK		0xf000
65062306a36Sopenharmony_ci/* analog block version bitfield offset */
65162306a36Sopenharmony_ci#define	PV_AV_SHIFT		12
65262306a36Sopenharmony_ci/* phy type */
65362306a36Sopenharmony_ci#define	PV_PT_MASK		0x0f00
65462306a36Sopenharmony_ci/* phy type bitfield offset */
65562306a36Sopenharmony_ci#define	PV_PT_SHIFT		8
65662306a36Sopenharmony_ci/* phy version */
65762306a36Sopenharmony_ci#define	PV_PV_MASK		0x000f
65862306a36Sopenharmony_ci#define	PHY_TYPE(v)		((v & PV_PT_MASK) >> PV_PT_SHIFT)
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci/*== phy types (PhyVersion:PhyType field) ==*/
66162306a36Sopenharmony_ci#define	PHY_TYPE_N		4	/* N-Phy value */
66262306a36Sopenharmony_ci#define	PHY_TYPE_SSN		6	/* SSLPN-Phy value */
66362306a36Sopenharmony_ci#define	PHY_TYPE_LCN		8	/* LCN-Phy value */
66462306a36Sopenharmony_ci#define	PHY_TYPE_LCNXN		9	/* LCNXN-Phy value */
66562306a36Sopenharmony_ci#define	PHY_TYPE_NULL		0xf	/* Invalid Phy value */
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci/*== analog types (PhyVersion:AnalogType field) ==*/
66862306a36Sopenharmony_ci#define	ANA_11N_013		5
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_ci/* 802.11a PLCP header def */
67162306a36Sopenharmony_cistruct ofdm_phy_hdr {
67262306a36Sopenharmony_ci	u8 rlpt[3];		/* rate, length, parity, tail */
67362306a36Sopenharmony_ci	u16 service;
67462306a36Sopenharmony_ci	u8 pad;
67562306a36Sopenharmony_ci} __packed;
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci#define	D11A_PHY_HDR_GRATE(phdr)	((phdr)->rlpt[0] & 0x0f)
67862306a36Sopenharmony_ci#define	D11A_PHY_HDR_GRES(phdr)		(((phdr)->rlpt[0] >> 4) & 0x01)
67962306a36Sopenharmony_ci#define	D11A_PHY_HDR_GLENGTH(phdr)	(((u32 *)((phdr)->rlpt) >> 5) & 0x0fff)
68062306a36Sopenharmony_ci#define	D11A_PHY_HDR_GPARITY(phdr)	(((phdr)->rlpt[3] >> 1) & 0x01)
68162306a36Sopenharmony_ci#define	D11A_PHY_HDR_GTAIL(phdr)	(((phdr)->rlpt[3] >> 2) & 0x3f)
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci/* rate encoded per 802.11a-1999 sec 17.3.4.1 */
68462306a36Sopenharmony_ci#define	D11A_PHY_HDR_SRATE(phdr, rate)		\
68562306a36Sopenharmony_ci	((phdr)->rlpt[0] = ((phdr)->rlpt[0] & 0xf0) | ((rate) & 0xf))
68662306a36Sopenharmony_ci/* set reserved field to zero */
68762306a36Sopenharmony_ci#define	D11A_PHY_HDR_SRES(phdr)		((phdr)->rlpt[0] &= 0xef)
68862306a36Sopenharmony_ci/* length is number of octets in PSDU */
68962306a36Sopenharmony_ci#define	D11A_PHY_HDR_SLENGTH(phdr, length)	\
69062306a36Sopenharmony_ci	(*(u32 *)((phdr)->rlpt) = *(u32 *)((phdr)->rlpt) | \
69162306a36Sopenharmony_ci	(((length) & 0x0fff) << 5))
69262306a36Sopenharmony_ci/* set the tail to all zeros */
69362306a36Sopenharmony_ci#define	D11A_PHY_HDR_STAIL(phdr)	((phdr)->rlpt[3] &= 0x03)
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci#define	D11A_PHY_HDR_LEN_L	3	/* low-rate part of PLCP header */
69662306a36Sopenharmony_ci#define	D11A_PHY_HDR_LEN_R	2	/* high-rate part of PLCP header */
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci#define	D11A_PHY_TX_DELAY	(2)	/* 2.1 usec */
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci#define	D11A_PHY_HDR_TIME	(4)	/* low-rate part of PLCP header */
70162306a36Sopenharmony_ci#define	D11A_PHY_PRE_TIME	(16)
70262306a36Sopenharmony_ci#define	D11A_PHY_PREHDR_TIME	(D11A_PHY_PRE_TIME + D11A_PHY_HDR_TIME)
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_ci/* 802.11b PLCP header def */
70562306a36Sopenharmony_cistruct cck_phy_hdr {
70662306a36Sopenharmony_ci	u8 signal;
70762306a36Sopenharmony_ci	u8 service;
70862306a36Sopenharmony_ci	u16 length;
70962306a36Sopenharmony_ci	u16 crc;
71062306a36Sopenharmony_ci} __packed;
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci#define	D11B_PHY_HDR_LEN	6
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ci#define	D11B_PHY_TX_DELAY	(3)	/* 3.4 usec */
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ci#define	D11B_PHY_LHDR_TIME	(D11B_PHY_HDR_LEN << 3)
71762306a36Sopenharmony_ci#define	D11B_PHY_LPRE_TIME	(144)
71862306a36Sopenharmony_ci#define	D11B_PHY_LPREHDR_TIME	(D11B_PHY_LPRE_TIME + D11B_PHY_LHDR_TIME)
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci#define	D11B_PHY_SHDR_TIME	(D11B_PHY_LHDR_TIME >> 1)
72162306a36Sopenharmony_ci#define	D11B_PHY_SPRE_TIME	(D11B_PHY_LPRE_TIME >> 1)
72262306a36Sopenharmony_ci#define	D11B_PHY_SPREHDR_TIME	(D11B_PHY_SPRE_TIME + D11B_PHY_SHDR_TIME)
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci#define	D11B_PLCP_SIGNAL_LOCKED	(1 << 2)
72562306a36Sopenharmony_ci#define	D11B_PLCP_SIGNAL_LE	(1 << 7)
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci#define MIMO_PLCP_MCS_MASK	0x7f	/* mcs index */
72862306a36Sopenharmony_ci#define MIMO_PLCP_40MHZ		0x80	/* 40 Hz frame */
72962306a36Sopenharmony_ci#define MIMO_PLCP_AMPDU		0x08	/* ampdu */
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_ci#define BRCMS_GET_CCK_PLCP_LEN(plcp) (plcp[4] + (plcp[5] << 8))
73262306a36Sopenharmony_ci#define BRCMS_GET_MIMO_PLCP_LEN(plcp) (plcp[1] + (plcp[2] << 8))
73362306a36Sopenharmony_ci#define BRCMS_SET_MIMO_PLCP_LEN(plcp, len) \
73462306a36Sopenharmony_ci	do { \
73562306a36Sopenharmony_ci		plcp[1] = len & 0xff; \
73662306a36Sopenharmony_ci		plcp[2] = ((len >> 8) & 0xff); \
73762306a36Sopenharmony_ci	} while (0)
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci#define BRCMS_SET_MIMO_PLCP_AMPDU(plcp) (plcp[3] |= MIMO_PLCP_AMPDU)
74062306a36Sopenharmony_ci#define BRCMS_CLR_MIMO_PLCP_AMPDU(plcp) (plcp[3] &= ~MIMO_PLCP_AMPDU)
74162306a36Sopenharmony_ci#define BRCMS_IS_MIMO_PLCP_AMPDU(plcp) (plcp[3] & MIMO_PLCP_AMPDU)
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_ci/*
74462306a36Sopenharmony_ci * The dot11a PLCP header is 5 bytes.  To simplify the software (so that we
74562306a36Sopenharmony_ci * don't need e.g. different tx DMA headers for 11a and 11b), the PLCP header
74662306a36Sopenharmony_ci * has padding added in the ucode.
74762306a36Sopenharmony_ci */
74862306a36Sopenharmony_ci#define	D11_PHY_HDR_LEN	6
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci/* TX DMA buffer header */
75162306a36Sopenharmony_cistruct d11txh {
75262306a36Sopenharmony_ci	__le16 MacTxControlLow;	/* 0x0 */
75362306a36Sopenharmony_ci	__le16 MacTxControlHigh;	/* 0x1 */
75462306a36Sopenharmony_ci	__le16 MacFrameControl;	/* 0x2 */
75562306a36Sopenharmony_ci	__le16 TxFesTimeNormal;	/* 0x3 */
75662306a36Sopenharmony_ci	__le16 PhyTxControlWord;	/* 0x4 */
75762306a36Sopenharmony_ci	__le16 PhyTxControlWord_1;	/* 0x5 */
75862306a36Sopenharmony_ci	__le16 PhyTxControlWord_1_Fbr;	/* 0x6 */
75962306a36Sopenharmony_ci	__le16 PhyTxControlWord_1_Rts;	/* 0x7 */
76062306a36Sopenharmony_ci	__le16 PhyTxControlWord_1_FbrRts;	/* 0x8 */
76162306a36Sopenharmony_ci	__le16 MainRates;	/* 0x9 */
76262306a36Sopenharmony_ci	__le16 XtraFrameTypes;	/* 0xa */
76362306a36Sopenharmony_ci	u8 IV[16];		/* 0x0b - 0x12 */
76462306a36Sopenharmony_ci	u8 TxFrameRA[6];	/* 0x13 - 0x15 */
76562306a36Sopenharmony_ci	__le16 TxFesTimeFallback;	/* 0x16 */
76662306a36Sopenharmony_ci	u8 RTSPLCPFallback[6];	/* 0x17 - 0x19 */
76762306a36Sopenharmony_ci	__le16 RTSDurFallback;	/* 0x1a */
76862306a36Sopenharmony_ci	u8 FragPLCPFallback[6];	/* 0x1b - 1d */
76962306a36Sopenharmony_ci	__le16 FragDurFallback;	/* 0x1e */
77062306a36Sopenharmony_ci	__le16 MModeLen;	/* 0x1f */
77162306a36Sopenharmony_ci	__le16 MModeFbrLen;	/* 0x20 */
77262306a36Sopenharmony_ci	__le16 TstampLow;	/* 0x21 */
77362306a36Sopenharmony_ci	__le16 TstampHigh;	/* 0x22 */
77462306a36Sopenharmony_ci	__le16 ABI_MimoAntSel;	/* 0x23 */
77562306a36Sopenharmony_ci	__le16 PreloadSize;	/* 0x24 */
77662306a36Sopenharmony_ci	__le16 AmpduSeqCtl;	/* 0x25 */
77762306a36Sopenharmony_ci	__le16 TxFrameID;	/* 0x26 */
77862306a36Sopenharmony_ci	__le16 TxStatus;	/* 0x27 */
77962306a36Sopenharmony_ci	__le16 MaxNMpdus;	/* 0x28 */
78062306a36Sopenharmony_ci	__le16 MaxABytes_MRT;	/* 0x29 */
78162306a36Sopenharmony_ci	__le16 MaxABytes_FBR;	/* 0x2a */
78262306a36Sopenharmony_ci	__le16 MinMBytes;	/* 0x2b */
78362306a36Sopenharmony_ci	u8 RTSPhyHeader[D11_PHY_HDR_LEN];	/* 0x2c - 0x2e */
78462306a36Sopenharmony_ci	struct ieee80211_rts rts_frame;	/* 0x2f - 0x36 */
78562306a36Sopenharmony_ci	u16 PAD;		/* 0x37 */
78662306a36Sopenharmony_ci} __packed __aligned(2);
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_ci#define	D11_TXH_LEN		112	/* bytes */
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci/* Frame Types */
79162306a36Sopenharmony_ci#define FT_CCK	0
79262306a36Sopenharmony_ci#define FT_OFDM	1
79362306a36Sopenharmony_ci#define FT_HT	2
79462306a36Sopenharmony_ci#define FT_N	3
79562306a36Sopenharmony_ci
79662306a36Sopenharmony_ci/*
79762306a36Sopenharmony_ci * Position of MPDU inside A-MPDU; indicated with bits 10:9
79862306a36Sopenharmony_ci * of MacTxControlLow
79962306a36Sopenharmony_ci */
80062306a36Sopenharmony_ci#define TXC_AMPDU_SHIFT		9	/* shift for ampdu settings */
80162306a36Sopenharmony_ci#define TXC_AMPDU_NONE		0	/* Regular MPDU, not an A-MPDU */
80262306a36Sopenharmony_ci#define TXC_AMPDU_FIRST		1	/* first MPDU of an A-MPDU */
80362306a36Sopenharmony_ci#define TXC_AMPDU_MIDDLE	2	/* intermediate MPDU of an A-MPDU */
80462306a36Sopenharmony_ci#define TXC_AMPDU_LAST		3	/* last (or single) MPDU of an A-MPDU */
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci/*== MacTxControlLow ==*/
80762306a36Sopenharmony_ci#define TXC_AMIC		0x8000
80862306a36Sopenharmony_ci#define	TXC_SENDCTS		0x0800
80962306a36Sopenharmony_ci#define TXC_AMPDU_MASK		0x0600
81062306a36Sopenharmony_ci#define TXC_BW_40		0x0100
81162306a36Sopenharmony_ci#define TXC_FREQBAND_5G		0x0080
81262306a36Sopenharmony_ci#define	TXC_DFCS		0x0040
81362306a36Sopenharmony_ci#define	TXC_IGNOREPMQ		0x0020
81462306a36Sopenharmony_ci#define	TXC_HWSEQ		0x0010
81562306a36Sopenharmony_ci#define	TXC_STARTMSDU		0x0008
81662306a36Sopenharmony_ci#define	TXC_SENDRTS		0x0004
81762306a36Sopenharmony_ci#define	TXC_LONGFRAME		0x0002
81862306a36Sopenharmony_ci#define	TXC_IMMEDACK		0x0001
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci/*== MacTxControlHigh ==*/
82162306a36Sopenharmony_ci/* RTS fallback preamble type 1 = SHORT 0 = LONG */
82262306a36Sopenharmony_ci#define TXC_PREAMBLE_RTS_FB_SHORT	0x8000
82362306a36Sopenharmony_ci/* RTS main rate preamble type 1 = SHORT 0 = LONG */
82462306a36Sopenharmony_ci#define TXC_PREAMBLE_RTS_MAIN_SHORT	0x4000
82562306a36Sopenharmony_ci/*
82662306a36Sopenharmony_ci * Main fallback rate preamble type
82762306a36Sopenharmony_ci *   1 = SHORT for OFDM/GF for MIMO
82862306a36Sopenharmony_ci *   0 = LONG for CCK/MM for MIMO
82962306a36Sopenharmony_ci */
83062306a36Sopenharmony_ci#define TXC_PREAMBLE_DATA_FB_SHORT	0x2000
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ci/* TXC_PREAMBLE_DATA_MAIN is in PhyTxControl bit 5 */
83362306a36Sopenharmony_ci/* use fallback rate for this AMPDU */
83462306a36Sopenharmony_ci#define	TXC_AMPDU_FBR		0x1000
83562306a36Sopenharmony_ci#define	TXC_SECKEY_MASK		0x0FF0
83662306a36Sopenharmony_ci#define	TXC_SECKEY_SHIFT	4
83762306a36Sopenharmony_ci/* Use alternate txpwr defined at loc. M_ALT_TXPWR_IDX */
83862306a36Sopenharmony_ci#define	TXC_ALT_TXPWR		0x0008
83962306a36Sopenharmony_ci#define	TXC_SECTYPE_MASK	0x0007
84062306a36Sopenharmony_ci#define	TXC_SECTYPE_SHIFT	0
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_ci/* Null delimiter for Fallback rate */
84362306a36Sopenharmony_ci#define AMPDU_FBR_NULL_DELIM  5	/* Location of Null delimiter count for AMPDU */
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_ci/* PhyTxControl for Mimophy */
84662306a36Sopenharmony_ci#define	PHY_TXC_PWR_MASK	0xFC00
84762306a36Sopenharmony_ci#define	PHY_TXC_PWR_SHIFT	10
84862306a36Sopenharmony_ci#define	PHY_TXC_ANT_MASK	0x03C0	/* bit 6, 7, 8, 9 */
84962306a36Sopenharmony_ci#define	PHY_TXC_ANT_SHIFT	6
85062306a36Sopenharmony_ci#define	PHY_TXC_ANT_0_1		0x00C0	/* auto, last rx */
85162306a36Sopenharmony_ci#define	PHY_TXC_LCNPHY_ANT_LAST	0x0000
85262306a36Sopenharmony_ci#define	PHY_TXC_ANT_3		0x0200	/* virtual antenna 3 */
85362306a36Sopenharmony_ci#define	PHY_TXC_ANT_2		0x0100	/* virtual antenna 2 */
85462306a36Sopenharmony_ci#define	PHY_TXC_ANT_1		0x0080	/* virtual antenna 1 */
85562306a36Sopenharmony_ci#define	PHY_TXC_ANT_0		0x0040	/* virtual antenna 0 */
85662306a36Sopenharmony_ci#define	PHY_TXC_SHORT_HDR	0x0010
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_ci#define	PHY_TXC_OLD_ANT_0	0x0000
85962306a36Sopenharmony_ci#define	PHY_TXC_OLD_ANT_1	0x0100
86062306a36Sopenharmony_ci#define	PHY_TXC_OLD_ANT_LAST	0x0300
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_ci/* PhyTxControl_1 for Mimophy */
86362306a36Sopenharmony_ci#define PHY_TXC1_BW_MASK		0x0007
86462306a36Sopenharmony_ci#define PHY_TXC1_BW_10MHZ		0
86562306a36Sopenharmony_ci#define PHY_TXC1_BW_10MHZ_UP		1
86662306a36Sopenharmony_ci#define PHY_TXC1_BW_20MHZ		2
86762306a36Sopenharmony_ci#define PHY_TXC1_BW_20MHZ_UP		3
86862306a36Sopenharmony_ci#define PHY_TXC1_BW_40MHZ		4
86962306a36Sopenharmony_ci#define PHY_TXC1_BW_40MHZ_DUP		5
87062306a36Sopenharmony_ci#define PHY_TXC1_MODE_SHIFT		3
87162306a36Sopenharmony_ci#define PHY_TXC1_MODE_MASK		0x0038
87262306a36Sopenharmony_ci#define PHY_TXC1_MODE_SISO		0
87362306a36Sopenharmony_ci#define PHY_TXC1_MODE_CDD		1
87462306a36Sopenharmony_ci#define PHY_TXC1_MODE_STBC		2
87562306a36Sopenharmony_ci#define PHY_TXC1_MODE_SDM		3
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_ci/* PhyTxControl for HTphy that are different from Mimophy */
87862306a36Sopenharmony_ci#define	PHY_TXC_HTANT_MASK		0x3fC0	/* bits 6-13 */
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_ci/* XtraFrameTypes */
88162306a36Sopenharmony_ci#define XFTS_RTS_FT_SHIFT	2
88262306a36Sopenharmony_ci#define XFTS_FBRRTS_FT_SHIFT	4
88362306a36Sopenharmony_ci#define XFTS_CHANNEL_SHIFT	8
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci/* Antenna diversity bit in ant_wr_settle */
88662306a36Sopenharmony_ci#define	PHY_AWS_ANTDIV		0x2000
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci/* IFS ctl */
88962306a36Sopenharmony_ci#define IFS_USEEDCF	(1 << 2)
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_ci/* IFS ctl1 */
89262306a36Sopenharmony_ci#define IFS_CTL1_EDCRS	(1 << 3)
89362306a36Sopenharmony_ci#define IFS_CTL1_EDCRS_20L (1 << 4)
89462306a36Sopenharmony_ci#define IFS_CTL1_EDCRS_40 (1 << 5)
89562306a36Sopenharmony_ci
89662306a36Sopenharmony_ci/* ABI_MimoAntSel */
89762306a36Sopenharmony_ci#define ABI_MAS_ADDR_BMP_IDX_MASK	0x0f00
89862306a36Sopenharmony_ci#define ABI_MAS_ADDR_BMP_IDX_SHIFT	8
89962306a36Sopenharmony_ci#define ABI_MAS_FBR_ANT_PTN_MASK	0x00f0
90062306a36Sopenharmony_ci#define ABI_MAS_FBR_ANT_PTN_SHIFT	4
90162306a36Sopenharmony_ci#define ABI_MAS_MRT_ANT_PTN_MASK	0x000f
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_ci/* tx status packet */
90462306a36Sopenharmony_cistruct tx_status {
90562306a36Sopenharmony_ci	u16 framelen;
90662306a36Sopenharmony_ci	u16 PAD;
90762306a36Sopenharmony_ci	u16 frameid;
90862306a36Sopenharmony_ci	u16 status;
90962306a36Sopenharmony_ci	u16 lasttxtime;
91062306a36Sopenharmony_ci	u16 sequence;
91162306a36Sopenharmony_ci	u16 phyerr;
91262306a36Sopenharmony_ci	u16 ackphyrxsh;
91362306a36Sopenharmony_ci} __packed;
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci#define	TXSTATUS_LEN	16
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_ci/* status field bit definitions */
91862306a36Sopenharmony_ci#define	TX_STATUS_FRM_RTX_MASK	0xF000
91962306a36Sopenharmony_ci#define	TX_STATUS_FRM_RTX_SHIFT	12
92062306a36Sopenharmony_ci#define	TX_STATUS_RTS_RTX_MASK	0x0F00
92162306a36Sopenharmony_ci#define	TX_STATUS_RTS_RTX_SHIFT	8
92262306a36Sopenharmony_ci#define TX_STATUS_MASK		0x00FE
92362306a36Sopenharmony_ci#define	TX_STATUS_PMINDCTD	(1 << 7) /* PM mode indicated to AP */
92462306a36Sopenharmony_ci#define	TX_STATUS_INTERMEDIATE	(1 << 6) /* intermediate or 1st ampdu pkg */
92562306a36Sopenharmony_ci#define	TX_STATUS_AMPDU		(1 << 5) /* AMPDU status */
92662306a36Sopenharmony_ci#define TX_STATUS_SUPR_MASK	0x1C	 /* suppress status bits (4:2) */
92762306a36Sopenharmony_ci#define TX_STATUS_SUPR_SHIFT	2
92862306a36Sopenharmony_ci#define	TX_STATUS_ACK_RCV	(1 << 1) /* ACK received */
92962306a36Sopenharmony_ci#define	TX_STATUS_VALID		(1 << 0) /* Tx status valid */
93062306a36Sopenharmony_ci#define	TX_STATUS_NO_ACK	0
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci/* suppress status reason codes */
93362306a36Sopenharmony_ci#define	TX_STATUS_SUPR_PMQ	(1 << 2) /* PMQ entry */
93462306a36Sopenharmony_ci#define	TX_STATUS_SUPR_FLUSH	(2 << 2) /* flush request */
93562306a36Sopenharmony_ci#define	TX_STATUS_SUPR_FRAG	(3 << 2) /* previous frag failure */
93662306a36Sopenharmony_ci#define	TX_STATUS_SUPR_TBTT	(3 << 2) /* SHARED: Probe resp supr for TBTT */
93762306a36Sopenharmony_ci#define	TX_STATUS_SUPR_BADCH	(4 << 2) /* channel mismatch */
93862306a36Sopenharmony_ci#define	TX_STATUS_SUPR_EXPTIME	(5 << 2) /* lifetime expiry */
93962306a36Sopenharmony_ci#define	TX_STATUS_SUPR_UF	(6 << 2) /* underflow */
94062306a36Sopenharmony_ci
94162306a36Sopenharmony_ci/* Unexpected tx status for rate update */
94262306a36Sopenharmony_ci#define TX_STATUS_UNEXP(status) \
94362306a36Sopenharmony_ci	((((status) & TX_STATUS_INTERMEDIATE) != 0) && \
94462306a36Sopenharmony_ci	 TX_STATUS_UNEXP_AMPDU(status))
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_ci/* Unexpected tx status for A-MPDU rate update */
94762306a36Sopenharmony_ci#define TX_STATUS_UNEXP_AMPDU(status) \
94862306a36Sopenharmony_ci	((((status) & TX_STATUS_SUPR_MASK) != 0) && \
94962306a36Sopenharmony_ci	 (((status) & TX_STATUS_SUPR_MASK) != TX_STATUS_SUPR_EXPTIME))
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_ci#define TX_STATUS_BA_BMAP03_MASK	0xF000	/* ba bitmap 0:3 in 1st pkg */
95262306a36Sopenharmony_ci#define TX_STATUS_BA_BMAP03_SHIFT	12	/* ba bitmap 0:3 in 1st pkg */
95362306a36Sopenharmony_ci#define TX_STATUS_BA_BMAP47_MASK	0x001E	/* ba bitmap 4:7 in 2nd pkg */
95462306a36Sopenharmony_ci#define TX_STATUS_BA_BMAP47_SHIFT	3	/* ba bitmap 4:7 in 2nd pkg */
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_ci/* RXE (Receive Engine) */
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_ci/* RCM_CTL */
95962306a36Sopenharmony_ci#define	RCM_INC_MASK_H		0x0080
96062306a36Sopenharmony_ci#define	RCM_INC_MASK_L		0x0040
96162306a36Sopenharmony_ci#define	RCM_INC_DATA		0x0020
96262306a36Sopenharmony_ci#define	RCM_INDEX_MASK		0x001F
96362306a36Sopenharmony_ci#define	RCM_SIZE		15
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci#define	RCM_MAC_OFFSET		0	/* current MAC address */
96662306a36Sopenharmony_ci#define	RCM_BSSID_OFFSET	3	/* current BSSID address */
96762306a36Sopenharmony_ci#define	RCM_F_BSSID_0_OFFSET	6	/* foreign BSS CFP tracking */
96862306a36Sopenharmony_ci#define	RCM_F_BSSID_1_OFFSET	9	/* foreign BSS CFP tracking */
96962306a36Sopenharmony_ci#define	RCM_F_BSSID_2_OFFSET	12	/* foreign BSS CFP tracking */
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_ci#define RCM_WEP_TA0_OFFSET	16
97262306a36Sopenharmony_ci#define RCM_WEP_TA1_OFFSET	19
97362306a36Sopenharmony_ci#define RCM_WEP_TA2_OFFSET	22
97462306a36Sopenharmony_ci#define RCM_WEP_TA3_OFFSET	25
97562306a36Sopenharmony_ci
97662306a36Sopenharmony_ci/* PSM Block */
97762306a36Sopenharmony_ci
97862306a36Sopenharmony_ci/* psm_phy_hdr_param bits */
97962306a36Sopenharmony_ci#define MAC_PHY_RESET		1
98062306a36Sopenharmony_ci#define MAC_PHY_CLOCK_EN	2
98162306a36Sopenharmony_ci#define MAC_PHY_FORCE_CLK	4
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_ci/* WEP Block */
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_ci/* WEP_WKEY */
98662306a36Sopenharmony_ci#define	WKEY_START		(1 << 8)
98762306a36Sopenharmony_ci#define	WKEY_SEL_MASK		0x1F
98862306a36Sopenharmony_ci
98962306a36Sopenharmony_ci/* WEP data formats */
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci/* the number of RCMTA entries */
99262306a36Sopenharmony_ci#define RCMTA_SIZE 50
99362306a36Sopenharmony_ci
99462306a36Sopenharmony_ci#define M_ADDR_BMP_BLK		(0x37e * 2)
99562306a36Sopenharmony_ci#define M_ADDR_BMP_BLK_SZ	12
99662306a36Sopenharmony_ci
99762306a36Sopenharmony_ci#define ADDR_BMP_RA		(1 << 0)	/* Receiver Address (RA) */
99862306a36Sopenharmony_ci#define ADDR_BMP_TA		(1 << 1)	/* Transmitter Address (TA) */
99962306a36Sopenharmony_ci#define ADDR_BMP_BSSID		(1 << 2)	/* BSSID */
100062306a36Sopenharmony_ci#define ADDR_BMP_AP		(1 << 3)	/* Infra-BSS Access Point */
100162306a36Sopenharmony_ci#define ADDR_BMP_STA		(1 << 4)	/* Infra-BSS Station */
100262306a36Sopenharmony_ci#define ADDR_BMP_RESERVED1	(1 << 5)
100362306a36Sopenharmony_ci#define ADDR_BMP_RESERVED2	(1 << 6)
100462306a36Sopenharmony_ci#define ADDR_BMP_RESERVED3	(1 << 7)
100562306a36Sopenharmony_ci#define ADDR_BMP_BSS_IDX_MASK	(3 << 8)	/* BSS control block index */
100662306a36Sopenharmony_ci#define ADDR_BMP_BSS_IDX_SHIFT	8
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_ci#define	WSEC_MAX_RCMTA_KEYS	54
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci/* max keys in M_TKMICKEYS_BLK */
101162306a36Sopenharmony_ci#define	WSEC_MAX_TKMIC_ENGINE_KEYS		12	/* 8 + 4 default */
101262306a36Sopenharmony_ci
101362306a36Sopenharmony_ci/* max RXE match registers */
101462306a36Sopenharmony_ci#define WSEC_MAX_RXE_KEYS	4
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_ci/* SECKINDXALGO (Security Key Index & Algorithm Block) word format */
101762306a36Sopenharmony_ci/* SKL (Security Key Lookup) */
101862306a36Sopenharmony_ci#define	SKL_ALGO_MASK		0x0007
101962306a36Sopenharmony_ci#define	SKL_ALGO_SHIFT		0
102062306a36Sopenharmony_ci#define	SKL_KEYID_MASK		0x0008
102162306a36Sopenharmony_ci#define	SKL_KEYID_SHIFT		3
102262306a36Sopenharmony_ci#define	SKL_INDEX_MASK		0x03F0
102362306a36Sopenharmony_ci#define	SKL_INDEX_SHIFT		4
102462306a36Sopenharmony_ci#define	SKL_GRP_ALGO_MASK	0x1c00
102562306a36Sopenharmony_ci#define	SKL_GRP_ALGO_SHIFT	10
102662306a36Sopenharmony_ci
102762306a36Sopenharmony_ci/* additional bits defined for IBSS group key support */
102862306a36Sopenharmony_ci#define	SKL_IBSS_INDEX_MASK	0x01F0
102962306a36Sopenharmony_ci#define	SKL_IBSS_INDEX_SHIFT	4
103062306a36Sopenharmony_ci#define	SKL_IBSS_KEYID1_MASK	0x0600
103162306a36Sopenharmony_ci#define	SKL_IBSS_KEYID1_SHIFT	9
103262306a36Sopenharmony_ci#define	SKL_IBSS_KEYID2_MASK	0x1800
103362306a36Sopenharmony_ci#define	SKL_IBSS_KEYID2_SHIFT	11
103462306a36Sopenharmony_ci#define	SKL_IBSS_KEYALGO_MASK	0xE000
103562306a36Sopenharmony_ci#define	SKL_IBSS_KEYALGO_SHIFT	13
103662306a36Sopenharmony_ci
103762306a36Sopenharmony_ci#define	WSEC_MODE_OFF		0
103862306a36Sopenharmony_ci#define	WSEC_MODE_HW		1
103962306a36Sopenharmony_ci#define	WSEC_MODE_SW		2
104062306a36Sopenharmony_ci
104162306a36Sopenharmony_ci#define	WSEC_ALGO_OFF		0
104262306a36Sopenharmony_ci#define	WSEC_ALGO_WEP1		1
104362306a36Sopenharmony_ci#define	WSEC_ALGO_TKIP		2
104462306a36Sopenharmony_ci#define	WSEC_ALGO_AES		3
104562306a36Sopenharmony_ci#define	WSEC_ALGO_WEP128	4
104662306a36Sopenharmony_ci#define	WSEC_ALGO_AES_LEGACY	5
104762306a36Sopenharmony_ci#define	WSEC_ALGO_NALG		6
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_ci#define	AES_MODE_NONE		0
105062306a36Sopenharmony_ci#define	AES_MODE_CCM		1
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_ci/* WEP_CTL (Rev 0) */
105362306a36Sopenharmony_ci#define	WECR0_KEYREG_SHIFT	0
105462306a36Sopenharmony_ci#define	WECR0_KEYREG_MASK	0x7
105562306a36Sopenharmony_ci#define	WECR0_DECRYPT		(1 << 3)
105662306a36Sopenharmony_ci#define	WECR0_IVINLINE		(1 << 4)
105762306a36Sopenharmony_ci#define	WECR0_WEPALG_SHIFT	5
105862306a36Sopenharmony_ci#define	WECR0_WEPALG_MASK	(0x7 << 5)
105962306a36Sopenharmony_ci#define	WECR0_WKEYSEL_SHIFT	8
106062306a36Sopenharmony_ci#define	WECR0_WKEYSEL_MASK	(0x7 << 8)
106162306a36Sopenharmony_ci#define	WECR0_WKEYSTART		(1 << 11)
106262306a36Sopenharmony_ci#define	WECR0_WEPINIT		(1 << 14)
106362306a36Sopenharmony_ci#define	WECR0_ICVERR		(1 << 15)
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_ci/* Frame template map byte offsets */
106662306a36Sopenharmony_ci#define	T_ACTS_TPL_BASE		(0)
106762306a36Sopenharmony_ci#define	T_NULL_TPL_BASE		(0xc * 2)
106862306a36Sopenharmony_ci#define	T_QNULL_TPL_BASE	(0x1c * 2)
106962306a36Sopenharmony_ci#define	T_RR_TPL_BASE		(0x2c * 2)
107062306a36Sopenharmony_ci#define	T_BCN0_TPL_BASE		(0x34 * 2)
107162306a36Sopenharmony_ci#define	T_PRS_TPL_BASE		(0x134 * 2)
107262306a36Sopenharmony_ci#define	T_BCN1_TPL_BASE		(0x234 * 2)
107362306a36Sopenharmony_ci#define T_TX_FIFO_TXRAM_BASE	(T_ACTS_TPL_BASE + \
107462306a36Sopenharmony_ci				 (TXFIFO_START_BLK * TXFIFO_SIZE_UNIT))
107562306a36Sopenharmony_ci
107662306a36Sopenharmony_ci#define T_BA_TPL_BASE		T_QNULL_TPL_BASE /* template area for BA */
107762306a36Sopenharmony_ci
107862306a36Sopenharmony_ci#define T_RAM_ACCESS_SZ		4	/* template ram is 4 byte access only */
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_ci/* Shared Mem byte offsets */
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_ci/* Location where the ucode expects the corerev */
108362306a36Sopenharmony_ci#define	M_MACHW_VER		(0x00b * 2)
108462306a36Sopenharmony_ci
108562306a36Sopenharmony_ci/* Location where the ucode expects the MAC capabilities */
108662306a36Sopenharmony_ci#define	M_MACHW_CAP_L		(0x060 * 2)
108762306a36Sopenharmony_ci#define	M_MACHW_CAP_H	(0x061 * 2)
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_ci/* WME shared memory */
109062306a36Sopenharmony_ci#define M_EDCF_STATUS_OFF	(0x007 * 2)
109162306a36Sopenharmony_ci#define M_TXF_CUR_INDEX		(0x018 * 2)
109262306a36Sopenharmony_ci#define M_EDCF_QINFO		(0x120 * 2)
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_ci/* PS-mode related parameters */
109562306a36Sopenharmony_ci#define	M_DOT11_SLOT		(0x008 * 2)
109662306a36Sopenharmony_ci#define	M_DOT11_DTIMPERIOD	(0x009 * 2)
109762306a36Sopenharmony_ci#define	M_NOSLPZNATDTIM		(0x026 * 2)
109862306a36Sopenharmony_ci
109962306a36Sopenharmony_ci/* Beacon-related parameters */
110062306a36Sopenharmony_ci#define	M_BCN0_FRM_BYTESZ	(0x00c * 2)	/* Bcn 0 template length */
110162306a36Sopenharmony_ci#define	M_BCN1_FRM_BYTESZ	(0x00d * 2)	/* Bcn 1 template length */
110262306a36Sopenharmony_ci#define	M_BCN_TXTSF_OFFSET	(0x00e * 2)
110362306a36Sopenharmony_ci#define	M_TIMBPOS_INBEACON	(0x00f * 2)
110462306a36Sopenharmony_ci#define	M_SFRMTXCNTFBRTHSD	(0x022 * 2)
110562306a36Sopenharmony_ci#define	M_LFRMTXCNTFBRTHSD	(0x023 * 2)
110662306a36Sopenharmony_ci#define	M_BCN_PCTLWD		(0x02a * 2)
110762306a36Sopenharmony_ci#define M_BCN_LI		(0x05b * 2)	/* beacon listen interval */
110862306a36Sopenharmony_ci
110962306a36Sopenharmony_ci/* MAX Rx Frame len */
111062306a36Sopenharmony_ci#define M_MAXRXFRM_LEN		(0x010 * 2)
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_ci/* ACK/CTS related params */
111362306a36Sopenharmony_ci#define	M_RSP_PCTLWD		(0x011 * 2)
111462306a36Sopenharmony_ci
111562306a36Sopenharmony_ci/* Hardware Power Control */
111662306a36Sopenharmony_ci#define M_TXPWR_N		(0x012 * 2)
111762306a36Sopenharmony_ci#define M_TXPWR_TARGET		(0x013 * 2)
111862306a36Sopenharmony_ci#define M_TXPWR_MAX		(0x014 * 2)
111962306a36Sopenharmony_ci#define M_TXPWR_CUR		(0x019 * 2)
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_ci/* Rx-related parameters */
112262306a36Sopenharmony_ci#define	M_RX_PAD_DATA_OFFSET	(0x01a * 2)
112362306a36Sopenharmony_ci
112462306a36Sopenharmony_ci/* WEP Shared mem data */
112562306a36Sopenharmony_ci#define	M_SEC_DEFIVLOC		(0x01e * 2)
112662306a36Sopenharmony_ci#define	M_SEC_VALNUMSOFTMCHTA	(0x01f * 2)
112762306a36Sopenharmony_ci#define	M_PHYVER		(0x028 * 2)
112862306a36Sopenharmony_ci#define	M_PHYTYPE		(0x029 * 2)
112962306a36Sopenharmony_ci#define	M_SECRXKEYS_PTR		(0x02b * 2)
113062306a36Sopenharmony_ci#define	M_TKMICKEYS_PTR		(0x059 * 2)
113162306a36Sopenharmony_ci#define	M_SECKINDXALGO_BLK	(0x2ea * 2)
113262306a36Sopenharmony_ci#define M_SECKINDXALGO_BLK_SZ	54
113362306a36Sopenharmony_ci#define	M_SECPSMRXTAMCH_BLK	(0x2fa * 2)
113462306a36Sopenharmony_ci#define	M_TKIP_TSC_TTAK		(0x18c * 2)
113562306a36Sopenharmony_ci#define	D11_MAX_KEY_SIZE	16
113662306a36Sopenharmony_ci
113762306a36Sopenharmony_ci#define	M_MAX_ANTCNT		(0x02e * 2)	/* antenna swap threshold */
113862306a36Sopenharmony_ci
113962306a36Sopenharmony_ci/* Probe response related parameters */
114062306a36Sopenharmony_ci#define	M_SSIDLEN		(0x024 * 2)
114162306a36Sopenharmony_ci#define	M_PRB_RESP_FRM_LEN	(0x025 * 2)
114262306a36Sopenharmony_ci#define	M_PRS_MAXTIME		(0x03a * 2)
114362306a36Sopenharmony_ci#define	M_SSID			(0xb0 * 2)
114462306a36Sopenharmony_ci#define	M_CTXPRS_BLK		(0xc0 * 2)
114562306a36Sopenharmony_ci#define	C_CTX_PCTLWD_POS	(0x4 * 2)
114662306a36Sopenharmony_ci
114762306a36Sopenharmony_ci/* Delta between OFDM and CCK power in CCK power boost mode */
114862306a36Sopenharmony_ci#define M_OFDM_OFFSET		(0x027 * 2)
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci/* TSSI for last 4 11b/g CCK packets transmitted */
115162306a36Sopenharmony_ci#define	M_B_TSSI_0		(0x02c * 2)
115262306a36Sopenharmony_ci#define	M_B_TSSI_1		(0x02d * 2)
115362306a36Sopenharmony_ci
115462306a36Sopenharmony_ci/* Host flags to turn on ucode options */
115562306a36Sopenharmony_ci#define	M_HOST_FLAGS1		(0x02f * 2)
115662306a36Sopenharmony_ci#define	M_HOST_FLAGS2		(0x030 * 2)
115762306a36Sopenharmony_ci#define	M_HOST_FLAGS3		(0x031 * 2)
115862306a36Sopenharmony_ci#define	M_HOST_FLAGS4		(0x03c * 2)
115962306a36Sopenharmony_ci#define	M_HOST_FLAGS5		(0x06a * 2)
116062306a36Sopenharmony_ci#define	M_HOST_FLAGS_SZ		16
116162306a36Sopenharmony_ci
116262306a36Sopenharmony_ci#define M_RADAR_REG		(0x033 * 2)
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_ci/* TSSI for last 4 11a OFDM packets transmitted */
116562306a36Sopenharmony_ci#define	M_A_TSSI_0		(0x034 * 2)
116662306a36Sopenharmony_ci#define	M_A_TSSI_1		(0x035 * 2)
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_ci/* noise interference measurement */
116962306a36Sopenharmony_ci#define M_NOISE_IF_COUNT	(0x034 * 2)
117062306a36Sopenharmony_ci#define M_NOISE_IF_TIMEOUT	(0x035 * 2)
117162306a36Sopenharmony_ci
117262306a36Sopenharmony_ci#define	M_RF_RX_SP_REG1		(0x036 * 2)
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci/* TSSI for last 4 11g OFDM packets transmitted */
117562306a36Sopenharmony_ci#define	M_G_TSSI_0		(0x038 * 2)
117662306a36Sopenharmony_ci#define	M_G_TSSI_1		(0x039 * 2)
117762306a36Sopenharmony_ci
117862306a36Sopenharmony_ci/* Background noise measure */
117962306a36Sopenharmony_ci#define	M_JSSI_0		(0x44 * 2)
118062306a36Sopenharmony_ci#define	M_JSSI_1		(0x45 * 2)
118162306a36Sopenharmony_ci#define	M_JSSI_AUX		(0x46 * 2)
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_ci#define	M_CUR_2050_RADIOCODE	(0x47 * 2)
118462306a36Sopenharmony_ci
118562306a36Sopenharmony_ci/* TX fifo sizes */
118662306a36Sopenharmony_ci#define M_FIFOSIZE0		(0x4c * 2)
118762306a36Sopenharmony_ci#define M_FIFOSIZE1		(0x4d * 2)
118862306a36Sopenharmony_ci#define M_FIFOSIZE2		(0x4e * 2)
118962306a36Sopenharmony_ci#define M_FIFOSIZE3		(0x4f * 2)
119062306a36Sopenharmony_ci#define D11_MAX_TX_FRMS		32	/* max frames allowed in tx fifo */
119162306a36Sopenharmony_ci
119262306a36Sopenharmony_ci/* Current channel number plus upper bits */
119362306a36Sopenharmony_ci#define M_CURCHANNEL		(0x50 * 2)
119462306a36Sopenharmony_ci#define D11_CURCHANNEL_5G	0x0100;
119562306a36Sopenharmony_ci#define D11_CURCHANNEL_40	0x0200;
119662306a36Sopenharmony_ci#define D11_CURCHANNEL_MAX	0x00FF;
119762306a36Sopenharmony_ci
119862306a36Sopenharmony_ci/* last posted frameid on the bcmc fifo */
119962306a36Sopenharmony_ci#define M_BCMC_FID		(0x54 * 2)
120062306a36Sopenharmony_ci#define INVALIDFID		0xffff
120162306a36Sopenharmony_ci
120262306a36Sopenharmony_ci/* extended beacon phyctl bytes for 11N */
120362306a36Sopenharmony_ci#define	M_BCN_PCTL1WD		(0x058 * 2)
120462306a36Sopenharmony_ci
120562306a36Sopenharmony_ci/* idle busy ratio to duty_cycle requirement  */
120662306a36Sopenharmony_ci#define M_TX_IDLE_BUSY_RATIO_X_16_CCK  (0x52 * 2)
120762306a36Sopenharmony_ci#define M_TX_IDLE_BUSY_RATIO_X_16_OFDM (0x5A * 2)
120862306a36Sopenharmony_ci
120962306a36Sopenharmony_ci/* CW RSSI for LCNPHY */
121062306a36Sopenharmony_ci#define M_LCN_RSSI_0		0x1332
121162306a36Sopenharmony_ci#define M_LCN_RSSI_1		0x1338
121262306a36Sopenharmony_ci#define M_LCN_RSSI_2		0x133e
121362306a36Sopenharmony_ci#define M_LCN_RSSI_3		0x1344
121462306a36Sopenharmony_ci
121562306a36Sopenharmony_ci/* SNR for LCNPHY */
121662306a36Sopenharmony_ci#define M_LCN_SNR_A_0	0x1334
121762306a36Sopenharmony_ci#define M_LCN_SNR_B_0	0x1336
121862306a36Sopenharmony_ci
121962306a36Sopenharmony_ci#define M_LCN_SNR_A_1	0x133a
122062306a36Sopenharmony_ci#define M_LCN_SNR_B_1	0x133c
122162306a36Sopenharmony_ci
122262306a36Sopenharmony_ci#define M_LCN_SNR_A_2	0x1340
122362306a36Sopenharmony_ci#define M_LCN_SNR_B_2	0x1342
122462306a36Sopenharmony_ci
122562306a36Sopenharmony_ci#define M_LCN_SNR_A_3	0x1346
122662306a36Sopenharmony_ci#define M_LCN_SNR_B_3	0x1348
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_ci#define M_LCN_LAST_RESET	(81*2)
122962306a36Sopenharmony_ci#define M_LCN_LAST_LOC	(63*2)
123062306a36Sopenharmony_ci#define M_LCNPHY_RESET_STATUS (4902)
123162306a36Sopenharmony_ci#define M_LCNPHY_DSC_TIME	(0x98d*2)
123262306a36Sopenharmony_ci#define M_LCNPHY_RESET_CNT_DSC (0x98b*2)
123362306a36Sopenharmony_ci#define M_LCNPHY_RESET_CNT	(0x98c*2)
123462306a36Sopenharmony_ci
123562306a36Sopenharmony_ci/* Rate table offsets */
123662306a36Sopenharmony_ci#define	M_RT_DIRMAP_A		(0xe0 * 2)
123762306a36Sopenharmony_ci#define	M_RT_BBRSMAP_A		(0xf0 * 2)
123862306a36Sopenharmony_ci#define	M_RT_DIRMAP_B		(0x100 * 2)
123962306a36Sopenharmony_ci#define	M_RT_BBRSMAP_B		(0x110 * 2)
124062306a36Sopenharmony_ci
124162306a36Sopenharmony_ci/* Rate table entry offsets */
124262306a36Sopenharmony_ci#define	M_RT_PRS_PLCP_POS	10
124362306a36Sopenharmony_ci#define	M_RT_PRS_DUR_POS	16
124462306a36Sopenharmony_ci#define	M_RT_OFDM_PCTL1_POS	18
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_ci#define M_20IN40_IQ			(0x380 * 2)
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_ci/* SHM locations where ucode stores the current power index */
124962306a36Sopenharmony_ci#define M_CURR_IDX1		(0x384 * 2)
125062306a36Sopenharmony_ci#define M_CURR_IDX2		(0x387 * 2)
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_ci#define M_BSCALE_ANT0	(0x5e * 2)
125362306a36Sopenharmony_ci#define M_BSCALE_ANT1	(0x5f * 2)
125462306a36Sopenharmony_ci
125562306a36Sopenharmony_ci/* Antenna Diversity Testing */
125662306a36Sopenharmony_ci#define M_MIMO_ANTSEL_RXDFLT	(0x63 * 2)
125762306a36Sopenharmony_ci#define M_ANTSEL_CLKDIV	(0x61 * 2)
125862306a36Sopenharmony_ci#define M_MIMO_ANTSEL_TXDFLT	(0x64 * 2)
125962306a36Sopenharmony_ci
126062306a36Sopenharmony_ci#define M_MIMO_MAXSYM	(0x5d * 2)
126162306a36Sopenharmony_ci#define MIMO_MAXSYM_DEF		0x8000	/* 32k */
126262306a36Sopenharmony_ci#define MIMO_MAXSYM_MAX		0xffff	/* 64k */
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci#define M_WATCHDOG_8TU		(0x1e * 2)
126562306a36Sopenharmony_ci#define WATCHDOG_8TU_DEF	5
126662306a36Sopenharmony_ci#define WATCHDOG_8TU_MAX	10
126762306a36Sopenharmony_ci
126862306a36Sopenharmony_ci/* Manufacturing Test Variables */
126962306a36Sopenharmony_ci/* PER test mode */
127062306a36Sopenharmony_ci#define M_PKTENG_CTRL		(0x6c * 2)
127162306a36Sopenharmony_ci/* IFS for TX mode */
127262306a36Sopenharmony_ci#define M_PKTENG_IFS		(0x6d * 2)
127362306a36Sopenharmony_ci/* Lower word of tx frmcnt/rx lostcnt */
127462306a36Sopenharmony_ci#define M_PKTENG_FRMCNT_LO	(0x6e * 2)
127562306a36Sopenharmony_ci/* Upper word of tx frmcnt/rx lostcnt */
127662306a36Sopenharmony_ci#define M_PKTENG_FRMCNT_HI	(0x6f * 2)
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_ci/* Index variation in vbat ripple */
127962306a36Sopenharmony_ci#define M_LCN_PWR_IDX_MAX	(0x67 * 2) /* highest index read by ucode */
128062306a36Sopenharmony_ci#define M_LCN_PWR_IDX_MIN	(0x66 * 2) /* lowest index read by ucode */
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_ci/* M_PKTENG_CTRL bit definitions */
128362306a36Sopenharmony_ci#define M_PKTENG_MODE_TX		0x0001
128462306a36Sopenharmony_ci#define M_PKTENG_MODE_TX_RIFS	        0x0004
128562306a36Sopenharmony_ci#define M_PKTENG_MODE_TX_CTS            0x0008
128662306a36Sopenharmony_ci#define M_PKTENG_MODE_RX		0x0002
128762306a36Sopenharmony_ci#define M_PKTENG_MODE_RX_WITH_ACK	0x0402
128862306a36Sopenharmony_ci#define M_PKTENG_MODE_MASK		0x0003
128962306a36Sopenharmony_ci/* TX frames indicated in the frmcnt reg */
129062306a36Sopenharmony_ci#define M_PKTENG_FRMCNT_VLD		0x0100
129162306a36Sopenharmony_ci
129262306a36Sopenharmony_ci/* Sample Collect parameters (bitmap and type) */
129362306a36Sopenharmony_ci/* Trigger bitmap for sample collect */
129462306a36Sopenharmony_ci#define M_SMPL_COL_BMP		(0x37d * 2)
129562306a36Sopenharmony_ci/* Sample collect type */
129662306a36Sopenharmony_ci#define M_SMPL_COL_CTL		(0x3b2 * 2)
129762306a36Sopenharmony_ci
129862306a36Sopenharmony_ci#define ANTSEL_CLKDIV_4MHZ	6
129962306a36Sopenharmony_ci#define MIMO_ANTSEL_BUSY	0x4000	/* bit 14 (busy) */
130062306a36Sopenharmony_ci#define MIMO_ANTSEL_SEL		0x8000	/* bit 15 write the value */
130162306a36Sopenharmony_ci#define MIMO_ANTSEL_WAIT	50	/* 50us wait */
130262306a36Sopenharmony_ci#define MIMO_ANTSEL_OVERRIDE	0x8000	/* flag */
130362306a36Sopenharmony_ci
130462306a36Sopenharmony_cistruct shm_acparams {
130562306a36Sopenharmony_ci	u16 txop;
130662306a36Sopenharmony_ci	u16 cwmin;
130762306a36Sopenharmony_ci	u16 cwmax;
130862306a36Sopenharmony_ci	u16 cwcur;
130962306a36Sopenharmony_ci	u16 aifs;
131062306a36Sopenharmony_ci	u16 bslots;
131162306a36Sopenharmony_ci	u16 reggap;
131262306a36Sopenharmony_ci	u16 status;
131362306a36Sopenharmony_ci	u16 rsvd[8];
131462306a36Sopenharmony_ci} __packed;
131562306a36Sopenharmony_ci#define M_EDCF_QLEN	(16 * 2)
131662306a36Sopenharmony_ci
131762306a36Sopenharmony_ci#define WME_STATUS_NEWAC	(1 << 8)
131862306a36Sopenharmony_ci
131962306a36Sopenharmony_ci/* M_HOST_FLAGS */
132062306a36Sopenharmony_ci#define MHFMAX		5	/* Number of valid hostflag half-word (u16) */
132162306a36Sopenharmony_ci#define MHF1		0	/* Hostflag 1 index */
132262306a36Sopenharmony_ci#define MHF2		1	/* Hostflag 2 index */
132362306a36Sopenharmony_ci#define MHF3		2	/* Hostflag 3 index */
132462306a36Sopenharmony_ci#define MHF4		3	/* Hostflag 4 index */
132562306a36Sopenharmony_ci#define MHF5		4	/* Hostflag 5 index */
132662306a36Sopenharmony_ci
132762306a36Sopenharmony_ci/* Flags in M_HOST_FLAGS */
132862306a36Sopenharmony_ci/* Enable ucode antenna diversity help */
132962306a36Sopenharmony_ci#define	MHF1_ANTDIV		0x0001
133062306a36Sopenharmony_ci/* Enable EDCF access control */
133162306a36Sopenharmony_ci#define	MHF1_EDCF		0x0100
133262306a36Sopenharmony_ci#define MHF1_IQSWAP_WAR		0x0200
133362306a36Sopenharmony_ci/* Disable Slow clock request, for corerev < 11 */
133462306a36Sopenharmony_ci#define	MHF1_FORCEFASTCLK	0x0400
133562306a36Sopenharmony_ci
133662306a36Sopenharmony_ci/* Flags in M_HOST_FLAGS2 */
133762306a36Sopenharmony_ci
133862306a36Sopenharmony_ci/* Flush BCMC FIFO immediately */
133962306a36Sopenharmony_ci#define MHF2_TXBCMC_NOW		0x0040
134062306a36Sopenharmony_ci/* Enable ucode/hw power control */
134162306a36Sopenharmony_ci#define MHF2_HWPWRCTL		0x0080
134262306a36Sopenharmony_ci#define MHF2_NPHY40MHZ_WAR	0x0800
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_ci/* Flags in M_HOST_FLAGS3 */
134562306a36Sopenharmony_ci/* enabled mimo antenna selection */
134662306a36Sopenharmony_ci#define MHF3_ANTSEL_EN		0x0001
134762306a36Sopenharmony_ci/* antenna selection mode: 0: 2x3, 1: 2x4 */
134862306a36Sopenharmony_ci#define MHF3_ANTSEL_MODE	0x0002
134962306a36Sopenharmony_ci#define MHF3_RESERVED1		0x0004
135062306a36Sopenharmony_ci#define MHF3_RESERVED2		0x0008
135162306a36Sopenharmony_ci#define MHF3_NPHY_MLADV_WAR	0x0010
135262306a36Sopenharmony_ci
135362306a36Sopenharmony_ci/* Flags in M_HOST_FLAGS4 */
135462306a36Sopenharmony_ci/* force bphy Tx on core 0 (board level WAR) */
135562306a36Sopenharmony_ci#define MHF4_BPHY_TXCORE0	0x0080
135662306a36Sopenharmony_ci/* for 4313A0 FEM boards */
135762306a36Sopenharmony_ci#define MHF4_EXTPA_ENABLE	0x4000
135862306a36Sopenharmony_ci
135962306a36Sopenharmony_ci/* Flags in M_HOST_FLAGS5 */
136062306a36Sopenharmony_ci#define MHF5_4313_GPIOCTRL	0x0001
136162306a36Sopenharmony_ci#define MHF5_RESERVED1		0x0002
136262306a36Sopenharmony_ci#define MHF5_RESERVED2		0x0004
136362306a36Sopenharmony_ci/* Radio power setting for ucode */
136462306a36Sopenharmony_ci#define	M_RADIO_PWR		(0x32 * 2)
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_ci/* phy noise recorded by ucode right after tx */
136762306a36Sopenharmony_ci#define	M_PHY_NOISE		(0x037 * 2)
136862306a36Sopenharmony_ci#define	PHY_NOISE_MASK		0x00ff
136962306a36Sopenharmony_ci
137062306a36Sopenharmony_ci/*
137162306a36Sopenharmony_ci * Receive Frame Data Header for 802.11b DCF-only frames
137262306a36Sopenharmony_ci *
137362306a36Sopenharmony_ci * RxFrameSize: Actual byte length of the frame data received
137462306a36Sopenharmony_ci * PAD: padding (not used)
137562306a36Sopenharmony_ci * PhyRxStatus_0: PhyRxStatus 15:0
137662306a36Sopenharmony_ci * PhyRxStatus_1: PhyRxStatus 31:16
137762306a36Sopenharmony_ci * PhyRxStatus_2: PhyRxStatus 47:32
137862306a36Sopenharmony_ci * PhyRxStatus_3: PhyRxStatus 63:48
137962306a36Sopenharmony_ci * PhyRxStatus_4: PhyRxStatus 79:64
138062306a36Sopenharmony_ci * PhyRxStatus_5: PhyRxStatus 95:80
138162306a36Sopenharmony_ci * RxStatus1: MAC Rx Status
138262306a36Sopenharmony_ci * RxStatus2: extended MAC Rx status
138362306a36Sopenharmony_ci * RxTSFTime: RxTSFTime time of first MAC symbol + M_PHY_PLCPRX_DLY
138462306a36Sopenharmony_ci * RxChan: gain code, channel radio code, and phy type
138562306a36Sopenharmony_ci */
138662306a36Sopenharmony_cistruct d11rxhdr_le {
138762306a36Sopenharmony_ci	__le16 RxFrameSize;
138862306a36Sopenharmony_ci	u16 PAD;
138962306a36Sopenharmony_ci	__le16 PhyRxStatus_0;
139062306a36Sopenharmony_ci	__le16 PhyRxStatus_1;
139162306a36Sopenharmony_ci	__le16 PhyRxStatus_2;
139262306a36Sopenharmony_ci	__le16 PhyRxStatus_3;
139362306a36Sopenharmony_ci	__le16 PhyRxStatus_4;
139462306a36Sopenharmony_ci	__le16 PhyRxStatus_5;
139562306a36Sopenharmony_ci	__le16 RxStatus1;
139662306a36Sopenharmony_ci	__le16 RxStatus2;
139762306a36Sopenharmony_ci	__le16 RxTSFTime;
139862306a36Sopenharmony_ci	__le16 RxChan;
139962306a36Sopenharmony_ci} __packed;
140062306a36Sopenharmony_ci
140162306a36Sopenharmony_cistruct d11rxhdr {
140262306a36Sopenharmony_ci	u16 RxFrameSize;
140362306a36Sopenharmony_ci	u16 PAD;
140462306a36Sopenharmony_ci	u16 PhyRxStatus_0;
140562306a36Sopenharmony_ci	u16 PhyRxStatus_1;
140662306a36Sopenharmony_ci	u16 PhyRxStatus_2;
140762306a36Sopenharmony_ci	u16 PhyRxStatus_3;
140862306a36Sopenharmony_ci	u16 PhyRxStatus_4;
140962306a36Sopenharmony_ci	u16 PhyRxStatus_5;
141062306a36Sopenharmony_ci	u16 RxStatus1;
141162306a36Sopenharmony_ci	u16 RxStatus2;
141262306a36Sopenharmony_ci	u16 RxTSFTime;
141362306a36Sopenharmony_ci	u16 RxChan;
141462306a36Sopenharmony_ci} __packed;
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_ci/* PhyRxStatus_0: */
141762306a36Sopenharmony_ci/* NPHY only: CCK, OFDM, preN, N */
141862306a36Sopenharmony_ci#define	PRXS0_FT_MASK		0x0003
141962306a36Sopenharmony_ci/* NPHY only: clip count adjustment steps by AGC */
142062306a36Sopenharmony_ci#define	PRXS0_CLIP_MASK		0x000C
142162306a36Sopenharmony_ci#define	PRXS0_CLIP_SHIFT	2
142262306a36Sopenharmony_ci/* PHY received a frame with unsupported rate */
142362306a36Sopenharmony_ci#define	PRXS0_UNSRATE		0x0010
142462306a36Sopenharmony_ci/* GPHY: rx ant, NPHY: upper sideband */
142562306a36Sopenharmony_ci#define	PRXS0_RXANT_UPSUBBAND	0x0020
142662306a36Sopenharmony_ci/* CCK frame only: lost crs during cck frame reception */
142762306a36Sopenharmony_ci#define	PRXS0_LCRS		0x0040
142862306a36Sopenharmony_ci/* Short Preamble */
142962306a36Sopenharmony_ci#define	PRXS0_SHORTH		0x0080
143062306a36Sopenharmony_ci/* PLCP violation */
143162306a36Sopenharmony_ci#define	PRXS0_PLCPFV		0x0100
143262306a36Sopenharmony_ci/* PLCP header integrity check failed */
143362306a36Sopenharmony_ci#define	PRXS0_PLCPHCF		0x0200
143462306a36Sopenharmony_ci/* legacy PHY gain control */
143562306a36Sopenharmony_ci#define	PRXS0_GAIN_CTL		0x4000
143662306a36Sopenharmony_ci/* NPHY: Antennas used for received frame, bitmask */
143762306a36Sopenharmony_ci#define PRXS0_ANTSEL_MASK	0xF000
143862306a36Sopenharmony_ci#define PRXS0_ANTSEL_SHIFT	0x12
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_ci/* subfield PRXS0_FT_MASK */
144162306a36Sopenharmony_ci#define	PRXS0_CCK		0x0000
144262306a36Sopenharmony_ci/* valid only for G phy, use rxh->RxChan for A phy */
144362306a36Sopenharmony_ci#define	PRXS0_OFDM		0x0001
144462306a36Sopenharmony_ci#define	PRXS0_PREN		0x0002
144562306a36Sopenharmony_ci#define	PRXS0_STDN		0x0003
144662306a36Sopenharmony_ci
144762306a36Sopenharmony_ci/* subfield PRXS0_ANTSEL_MASK */
144862306a36Sopenharmony_ci#define PRXS0_ANTSEL_0		0x0	/* antenna 0 is used */
144962306a36Sopenharmony_ci#define PRXS0_ANTSEL_1		0x2	/* antenna 1 is used */
145062306a36Sopenharmony_ci#define PRXS0_ANTSEL_2		0x4	/* antenna 2 is used */
145162306a36Sopenharmony_ci#define PRXS0_ANTSEL_3		0x8	/* antenna 3 is used */
145262306a36Sopenharmony_ci
145362306a36Sopenharmony_ci/* PhyRxStatus_1: */
145462306a36Sopenharmony_ci#define	PRXS1_JSSI_MASK		0x00FF
145562306a36Sopenharmony_ci#define	PRXS1_JSSI_SHIFT	0
145662306a36Sopenharmony_ci#define	PRXS1_SQ_MASK		0xFF00
145762306a36Sopenharmony_ci#define	PRXS1_SQ_SHIFT		8
145862306a36Sopenharmony_ci
145962306a36Sopenharmony_ci/* nphy PhyRxStatus_1: */
146062306a36Sopenharmony_ci#define PRXS1_nphy_PWR0_MASK	0x00FF
146162306a36Sopenharmony_ci#define PRXS1_nphy_PWR1_MASK	0xFF00
146262306a36Sopenharmony_ci
146362306a36Sopenharmony_ci/* HTPHY Rx Status defines */
146462306a36Sopenharmony_ci/* htphy PhyRxStatus_0: those bit are overlapped with PhyRxStatus_0 */
146562306a36Sopenharmony_ci#define PRXS0_BAND	        0x0400	/* 0 = 2.4G, 1 = 5G */
146662306a36Sopenharmony_ci#define PRXS0_RSVD	        0x0800	/* reserved; set to 0 */
146762306a36Sopenharmony_ci#define PRXS0_UNUSED	        0xF000	/* unused and not defined; set to 0 */
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_ci/* htphy PhyRxStatus_1: */
147062306a36Sopenharmony_ci/* core enables for {3..0}, 0=disabled, 1=enabled */
147162306a36Sopenharmony_ci#define PRXS1_HTPHY_CORE_MASK	0x000F
147262306a36Sopenharmony_ci/* antenna configuration */
147362306a36Sopenharmony_ci#define PRXS1_HTPHY_ANTCFG_MASK	0x00F0
147462306a36Sopenharmony_ci/* Mixmode PLCP Length low byte mask */
147562306a36Sopenharmony_ci#define PRXS1_HTPHY_MMPLCPLenL_MASK	0xFF00
147662306a36Sopenharmony_ci
147762306a36Sopenharmony_ci/* htphy PhyRxStatus_2: */
147862306a36Sopenharmony_ci/* Mixmode PLCP Length high byte maskw */
147962306a36Sopenharmony_ci#define PRXS2_HTPHY_MMPLCPLenH_MASK	0x000F
148062306a36Sopenharmony_ci/* Mixmode PLCP rate mask */
148162306a36Sopenharmony_ci#define PRXS2_HTPHY_MMPLCH_RATE_MASK	0x00F0
148262306a36Sopenharmony_ci/* Rx power on core 0 */
148362306a36Sopenharmony_ci#define PRXS2_HTPHY_RXPWR_ANT0	0xFF00
148462306a36Sopenharmony_ci
148562306a36Sopenharmony_ci/* htphy PhyRxStatus_3: */
148662306a36Sopenharmony_ci/* Rx power on core 1 */
148762306a36Sopenharmony_ci#define PRXS3_HTPHY_RXPWR_ANT1	0x00FF
148862306a36Sopenharmony_ci/* Rx power on core 2 */
148962306a36Sopenharmony_ci#define PRXS3_HTPHY_RXPWR_ANT2	0xFF00
149062306a36Sopenharmony_ci
149162306a36Sopenharmony_ci/* htphy PhyRxStatus_4: */
149262306a36Sopenharmony_ci/* Rx power on core 3 */
149362306a36Sopenharmony_ci#define PRXS4_HTPHY_RXPWR_ANT3	0x00FF
149462306a36Sopenharmony_ci/* Coarse frequency offset */
149562306a36Sopenharmony_ci#define PRXS4_HTPHY_CFO		0xFF00
149662306a36Sopenharmony_ci
149762306a36Sopenharmony_ci/* htphy PhyRxStatus_5: */
149862306a36Sopenharmony_ci/* Fine frequency offset */
149962306a36Sopenharmony_ci#define PRXS5_HTPHY_FFO	        0x00FF
150062306a36Sopenharmony_ci/* Advance Retard */
150162306a36Sopenharmony_ci#define PRXS5_HTPHY_AR	        0xFF00
150262306a36Sopenharmony_ci
150362306a36Sopenharmony_ci#define HTPHY_MMPLCPLen(rxs) \
150462306a36Sopenharmony_ci	((((rxs)->PhyRxStatus_1 & PRXS1_HTPHY_MMPLCPLenL_MASK) >> 8) | \
150562306a36Sopenharmony_ci	(((rxs)->PhyRxStatus_2 & PRXS2_HTPHY_MMPLCPLenH_MASK) << 8))
150662306a36Sopenharmony_ci/* Get Rx power on core 0 */
150762306a36Sopenharmony_ci#define HTPHY_RXPWR_ANT0(rxs) \
150862306a36Sopenharmony_ci	((((rxs)->PhyRxStatus_2) & PRXS2_HTPHY_RXPWR_ANT0) >> 8)
150962306a36Sopenharmony_ci/* Get Rx power on core 1 */
151062306a36Sopenharmony_ci#define HTPHY_RXPWR_ANT1(rxs) \
151162306a36Sopenharmony_ci	(((rxs)->PhyRxStatus_3) & PRXS3_HTPHY_RXPWR_ANT1)
151262306a36Sopenharmony_ci/* Get Rx power on core 2 */
151362306a36Sopenharmony_ci#define HTPHY_RXPWR_ANT2(rxs) \
151462306a36Sopenharmony_ci	((((rxs)->PhyRxStatus_3) & PRXS3_HTPHY_RXPWR_ANT2) >> 8)
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_ci/* ucode RxStatus1: */
151762306a36Sopenharmony_ci#define	RXS_BCNSENT		0x8000
151862306a36Sopenharmony_ci#define	RXS_SECKINDX_MASK	0x07e0
151962306a36Sopenharmony_ci#define	RXS_SECKINDX_SHIFT	5
152062306a36Sopenharmony_ci#define	RXS_DECERR		(1 << 4)
152162306a36Sopenharmony_ci#define	RXS_DECATMPT		(1 << 3)
152262306a36Sopenharmony_ci/* PAD bytes to make IP data 4 bytes aligned */
152362306a36Sopenharmony_ci#define	RXS_PBPRES		(1 << 2)
152462306a36Sopenharmony_ci#define	RXS_RESPFRAMETX		(1 << 1)
152562306a36Sopenharmony_ci#define	RXS_FCSERR		(1 << 0)
152662306a36Sopenharmony_ci
152762306a36Sopenharmony_ci/* ucode RxStatus2: */
152862306a36Sopenharmony_ci#define RXS_AMSDU_MASK		1
152962306a36Sopenharmony_ci#define	RXS_AGGTYPE_MASK	0x6
153062306a36Sopenharmony_ci#define	RXS_AGGTYPE_SHIFT	1
153162306a36Sopenharmony_ci#define	RXS_PHYRXST_VALID	(1 << 8)
153262306a36Sopenharmony_ci#define RXS_RXANT_MASK		0x3
153362306a36Sopenharmony_ci#define RXS_RXANT_SHIFT		12
153462306a36Sopenharmony_ci
153562306a36Sopenharmony_ci/* RxChan */
153662306a36Sopenharmony_ci#define RXS_CHAN_40		0x1000
153762306a36Sopenharmony_ci#define RXS_CHAN_5G		0x0800
153862306a36Sopenharmony_ci#define	RXS_CHAN_ID_MASK	0x07f8
153962306a36Sopenharmony_ci#define	RXS_CHAN_ID_SHIFT	3
154062306a36Sopenharmony_ci#define	RXS_CHAN_PHYTYPE_MASK	0x0007
154162306a36Sopenharmony_ci#define	RXS_CHAN_PHYTYPE_SHIFT	0
154262306a36Sopenharmony_ci
154362306a36Sopenharmony_ci/* Index of attenuations used during ucode power control. */
154462306a36Sopenharmony_ci#define M_PWRIND_BLKS	(0x184 * 2)
154562306a36Sopenharmony_ci#define M_PWRIND_MAP0	(M_PWRIND_BLKS + 0x0)
154662306a36Sopenharmony_ci#define M_PWRIND_MAP1	(M_PWRIND_BLKS + 0x2)
154762306a36Sopenharmony_ci#define M_PWRIND_MAP2	(M_PWRIND_BLKS + 0x4)
154862306a36Sopenharmony_ci#define M_PWRIND_MAP3	(M_PWRIND_BLKS + 0x6)
154962306a36Sopenharmony_ci/* M_PWRIND_MAP(core) macro */
155062306a36Sopenharmony_ci#define M_PWRIND_MAP(core)  (M_PWRIND_BLKS + ((core)<<1))
155162306a36Sopenharmony_ci
155262306a36Sopenharmony_ci/* PSM SHM variable offsets */
155362306a36Sopenharmony_ci#define	M_PSM_SOFT_REGS	0x0
155462306a36Sopenharmony_ci#define	M_BOM_REV_MAJOR	(M_PSM_SOFT_REGS + 0x0)
155562306a36Sopenharmony_ci#define	M_BOM_REV_MINOR	(M_PSM_SOFT_REGS + 0x2)
155662306a36Sopenharmony_ci#define	M_UCODE_DBGST	(M_PSM_SOFT_REGS + 0x40) /* ucode debug status code */
155762306a36Sopenharmony_ci#define	M_UCODE_MACSTAT	(M_PSM_SOFT_REGS + 0xE0) /* macstat counters */
155862306a36Sopenharmony_ci
155962306a36Sopenharmony_ci#define M_AGING_THRSH	(0x3e * 2) /* max time waiting for medium before tx */
156062306a36Sopenharmony_ci#define	M_MBURST_SIZE	(0x40 * 2) /* max frames in a frameburst */
156162306a36Sopenharmony_ci#define	M_MBURST_TXOP	(0x41 * 2) /* max frameburst TXOP in unit of us */
156262306a36Sopenharmony_ci#define M_SYNTHPU_DLY	(0x4a * 2) /* pre-wakeup for synthpu, default: 500 */
156362306a36Sopenharmony_ci#define	M_PRETBTT	(0x4b * 2)
156462306a36Sopenharmony_ci
156562306a36Sopenharmony_ci/* offset to the target txpwr */
156662306a36Sopenharmony_ci#define M_ALT_TXPWR_IDX		(M_PSM_SOFT_REGS + (0x3b * 2))
156762306a36Sopenharmony_ci#define M_PHY_TX_FLT_PTR	(M_PSM_SOFT_REGS + (0x3d * 2))
156862306a36Sopenharmony_ci#define M_CTS_DURATION		(M_PSM_SOFT_REGS + (0x5c * 2))
156962306a36Sopenharmony_ci#define M_LP_RCCAL_OVR		(M_PSM_SOFT_REGS + (0x6b * 2))
157062306a36Sopenharmony_ci
157162306a36Sopenharmony_ci/* PKTENG Rx Stats Block */
157262306a36Sopenharmony_ci#define M_RXSTATS_BLK_PTR	(M_PSM_SOFT_REGS + (0x65 * 2))
157362306a36Sopenharmony_ci
157462306a36Sopenharmony_ci/* ucode debug status codes */
157562306a36Sopenharmony_ci/* not valid really */
157662306a36Sopenharmony_ci#define	DBGST_INACTIVE		0
157762306a36Sopenharmony_ci/* after zeroing SHM, before suspending at init */
157862306a36Sopenharmony_ci#define	DBGST_INIT		1
157962306a36Sopenharmony_ci/* "normal" state */
158062306a36Sopenharmony_ci#define	DBGST_ACTIVE		2
158162306a36Sopenharmony_ci/* suspended */
158262306a36Sopenharmony_ci#define	DBGST_SUSPENDED		3
158362306a36Sopenharmony_ci/* asleep (PS mode) */
158462306a36Sopenharmony_ci#define	DBGST_ASLEEP		4
158562306a36Sopenharmony_ci
158662306a36Sopenharmony_ci/* Scratch Reg defs */
158762306a36Sopenharmony_cienum _ePsmScratchPadRegDefinitions {
158862306a36Sopenharmony_ci	S_RSV0 = 0,
158962306a36Sopenharmony_ci	S_RSV1,
159062306a36Sopenharmony_ci	S_RSV2,
159162306a36Sopenharmony_ci
159262306a36Sopenharmony_ci	/* offset 0x03: scratch registers for Dot11-contants */
159362306a36Sopenharmony_ci	S_DOT11_CWMIN,		/* CW-minimum */
159462306a36Sopenharmony_ci	S_DOT11_CWMAX,		/* CW-maximum */
159562306a36Sopenharmony_ci	S_DOT11_CWCUR,		/* CW-current */
159662306a36Sopenharmony_ci	S_DOT11_SRC_LMT,	/* short retry count limit */
159762306a36Sopenharmony_ci	S_DOT11_LRC_LMT,	/* long retry count limit */
159862306a36Sopenharmony_ci	S_DOT11_DTIMCOUNT,	/* DTIM-count */
159962306a36Sopenharmony_ci
160062306a36Sopenharmony_ci	/* offset 0x09: Tx-side scratch registers */
160162306a36Sopenharmony_ci	S_SEQ_NUM,		/* hardware sequence number reg */
160262306a36Sopenharmony_ci	S_SEQ_NUM_FRAG,		/* seq num for frags (at the start of MSDU) */
160362306a36Sopenharmony_ci	S_FRMRETX_CNT,		/* frame retx count */
160462306a36Sopenharmony_ci	S_SSRC,			/* Station short retry count */
160562306a36Sopenharmony_ci	S_SLRC,			/* Station long retry count */
160662306a36Sopenharmony_ci	S_EXP_RSP,		/* Expected response frame */
160762306a36Sopenharmony_ci	S_OLD_BREM,		/* Remaining backoff ctr */
160862306a36Sopenharmony_ci	S_OLD_CWWIN,		/* saved-off CW-cur */
160962306a36Sopenharmony_ci	S_TXECTL,		/* TXE-Ctl word constructed in scr-pad */
161062306a36Sopenharmony_ci	S_CTXTST,		/* frm type-subtype as read from Tx-descr */
161162306a36Sopenharmony_ci
161262306a36Sopenharmony_ci	/* offset 0x13: Rx-side scratch registers */
161362306a36Sopenharmony_ci	S_RXTST,		/* Type and subtype in Rxframe */
161462306a36Sopenharmony_ci
161562306a36Sopenharmony_ci	/* Global state register */
161662306a36Sopenharmony_ci	S_STREG,		/* state storage actual bit maps below */
161762306a36Sopenharmony_ci
161862306a36Sopenharmony_ci	S_TXPWR_SUM,		/* Tx power control: accumulator */
161962306a36Sopenharmony_ci	S_TXPWR_ITER,		/* Tx power control: iteration */
162062306a36Sopenharmony_ci	S_RX_FRMTYPE,		/* Rate and PHY type for frames */
162162306a36Sopenharmony_ci	S_THIS_AGG,		/* Size of this AGG (A-MSDU) */
162262306a36Sopenharmony_ci
162362306a36Sopenharmony_ci	S_KEYINDX,
162462306a36Sopenharmony_ci	S_RXFRMLEN,		/* Receive MPDU length in bytes */
162562306a36Sopenharmony_ci
162662306a36Sopenharmony_ci	/* offset 0x1B: Receive TSF time stored in SCR */
162762306a36Sopenharmony_ci	S_RXTSFTMRVAL_WD3,	/* TSF value at the start of rx */
162862306a36Sopenharmony_ci	S_RXTSFTMRVAL_WD2,	/* TSF value at the start of rx */
162962306a36Sopenharmony_ci	S_RXTSFTMRVAL_WD1,	/* TSF value at the start of rx */
163062306a36Sopenharmony_ci	S_RXTSFTMRVAL_WD0,	/* TSF value at the start of rx */
163162306a36Sopenharmony_ci	S_RXSSN,		/* Received start seq number for A-MPDU BA */
163262306a36Sopenharmony_ci	S_RXQOSFLD,		/* Rx-QoS field (if present) */
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_ci	/* offset 0x21: Scratch pad regs used in microcode as temp storage */
163562306a36Sopenharmony_ci	S_TMP0,			/* stmp0 */
163662306a36Sopenharmony_ci	S_TMP1,			/* stmp1 */
163762306a36Sopenharmony_ci	S_TMP2,			/* stmp2 */
163862306a36Sopenharmony_ci	S_TMP3,			/* stmp3 */
163962306a36Sopenharmony_ci	S_TMP4,			/* stmp4 */
164062306a36Sopenharmony_ci	S_TMP5,			/* stmp5 */
164162306a36Sopenharmony_ci	S_PRQPENALTY_CTR,	/* Probe response queue penalty counter */
164262306a36Sopenharmony_ci	S_ANTCNT,		/* unsuccessful attempts on current ant. */
164362306a36Sopenharmony_ci	S_SYMBOL,		/* flag for possible symbol ctl frames */
164462306a36Sopenharmony_ci	S_RXTP,			/* rx frame type */
164562306a36Sopenharmony_ci	S_STREG2,		/* extra state storage */
164662306a36Sopenharmony_ci	S_STREG3,		/* even more extra state storage */
164762306a36Sopenharmony_ci	S_STREG4,		/* ... */
164862306a36Sopenharmony_ci	S_STREG5,		/* remember to initialize it to zero */
164962306a36Sopenharmony_ci
165062306a36Sopenharmony_ci	S_ADJPWR_IDX,
165162306a36Sopenharmony_ci	S_CUR_PTR,		/* Temp pointer for A-MPDU re-Tx SHM table */
165262306a36Sopenharmony_ci	S_REVID4,		/* 0x33 */
165362306a36Sopenharmony_ci	S_INDX,			/* 0x34 */
165462306a36Sopenharmony_ci	S_ADDR0,		/* 0x35 */
165562306a36Sopenharmony_ci	S_ADDR1,		/* 0x36 */
165662306a36Sopenharmony_ci	S_ADDR2,		/* 0x37 */
165762306a36Sopenharmony_ci	S_ADDR3,		/* 0x38 */
165862306a36Sopenharmony_ci	S_ADDR4,		/* 0x39 */
165962306a36Sopenharmony_ci	S_ADDR5,		/* 0x3A */
166062306a36Sopenharmony_ci	S_TMP6,			/* 0x3B */
166162306a36Sopenharmony_ci	S_KEYINDX_BU,		/* Backup for Key index */
166262306a36Sopenharmony_ci	S_MFGTEST_TMP0,		/* Temp regs used for RX test calculations */
166362306a36Sopenharmony_ci	S_RXESN,		/* Received end sequence number for A-MPDU BA */
166462306a36Sopenharmony_ci	S_STREG6,		/* 0x3F */
166562306a36Sopenharmony_ci};
166662306a36Sopenharmony_ci
166762306a36Sopenharmony_ci#define S_BEACON_INDX	S_OLD_BREM
166862306a36Sopenharmony_ci#define S_PRS_INDX	S_OLD_CWWIN
166962306a36Sopenharmony_ci#define S_PHYTYPE	S_SSRC
167062306a36Sopenharmony_ci#define S_PHYVER	S_SLRC
167162306a36Sopenharmony_ci
167262306a36Sopenharmony_ci/* IHR SLOW_CTRL values */
167362306a36Sopenharmony_ci#define SLOW_CTRL_PDE		(1 << 0)
167462306a36Sopenharmony_ci#define SLOW_CTRL_FD		(1 << 8)
167562306a36Sopenharmony_ci
167662306a36Sopenharmony_ci/* ucode mac statistic counters in shared memory */
167762306a36Sopenharmony_cistruct macstat {
167862306a36Sopenharmony_ci	u16 txallfrm;	/* 0x80 */
167962306a36Sopenharmony_ci	u16 txrtsfrm;	/* 0x82 */
168062306a36Sopenharmony_ci	u16 txctsfrm;	/* 0x84 */
168162306a36Sopenharmony_ci	u16 txackfrm;	/* 0x86 */
168262306a36Sopenharmony_ci	u16 txdnlfrm;	/* 0x88 */
168362306a36Sopenharmony_ci	u16 txbcnfrm;	/* 0x8a */
168462306a36Sopenharmony_ci	u16 txfunfl[8];	/* 0x8c - 0x9b */
168562306a36Sopenharmony_ci	u16 txtplunfl;	/* 0x9c */
168662306a36Sopenharmony_ci	u16 txphyerr;	/* 0x9e */
168762306a36Sopenharmony_ci	u16 pktengrxducast;	/* 0xa0 */
168862306a36Sopenharmony_ci	u16 pktengrxdmcast;	/* 0xa2 */
168962306a36Sopenharmony_ci	u16 rxfrmtoolong;	/* 0xa4 */
169062306a36Sopenharmony_ci	u16 rxfrmtooshrt;	/* 0xa6 */
169162306a36Sopenharmony_ci	u16 rxinvmachdr;	/* 0xa8 */
169262306a36Sopenharmony_ci	u16 rxbadfcs;	/* 0xaa */
169362306a36Sopenharmony_ci	u16 rxbadplcp;	/* 0xac */
169462306a36Sopenharmony_ci	u16 rxcrsglitch;	/* 0xae */
169562306a36Sopenharmony_ci	u16 rxstrt;		/* 0xb0 */
169662306a36Sopenharmony_ci	u16 rxdfrmucastmbss;	/* 0xb2 */
169762306a36Sopenharmony_ci	u16 rxmfrmucastmbss;	/* 0xb4 */
169862306a36Sopenharmony_ci	u16 rxcfrmucast;	/* 0xb6 */
169962306a36Sopenharmony_ci	u16 rxrtsucast;	/* 0xb8 */
170062306a36Sopenharmony_ci	u16 rxctsucast;	/* 0xba */
170162306a36Sopenharmony_ci	u16 rxackucast;	/* 0xbc */
170262306a36Sopenharmony_ci	u16 rxdfrmocast;	/* 0xbe */
170362306a36Sopenharmony_ci	u16 rxmfrmocast;	/* 0xc0 */
170462306a36Sopenharmony_ci	u16 rxcfrmocast;	/* 0xc2 */
170562306a36Sopenharmony_ci	u16 rxrtsocast;	/* 0xc4 */
170662306a36Sopenharmony_ci	u16 rxctsocast;	/* 0xc6 */
170762306a36Sopenharmony_ci	u16 rxdfrmmcast;	/* 0xc8 */
170862306a36Sopenharmony_ci	u16 rxmfrmmcast;	/* 0xca */
170962306a36Sopenharmony_ci	u16 rxcfrmmcast;	/* 0xcc */
171062306a36Sopenharmony_ci	u16 rxbeaconmbss;	/* 0xce */
171162306a36Sopenharmony_ci	u16 rxdfrmucastobss;	/* 0xd0 */
171262306a36Sopenharmony_ci	u16 rxbeaconobss;	/* 0xd2 */
171362306a36Sopenharmony_ci	u16 rxrsptmout;	/* 0xd4 */
171462306a36Sopenharmony_ci	u16 bcntxcancl;	/* 0xd6 */
171562306a36Sopenharmony_ci	u16 PAD;
171662306a36Sopenharmony_ci	u16 rxf0ovfl;	/* 0xda */
171762306a36Sopenharmony_ci	u16 rxf1ovfl;	/* 0xdc */
171862306a36Sopenharmony_ci	u16 rxf2ovfl;	/* 0xde */
171962306a36Sopenharmony_ci	u16 txsfovfl;	/* 0xe0 */
172062306a36Sopenharmony_ci	u16 pmqovfl;		/* 0xe2 */
172162306a36Sopenharmony_ci	u16 rxcgprqfrm;	/* 0xe4 */
172262306a36Sopenharmony_ci	u16 rxcgprsqovfl;	/* 0xe6 */
172362306a36Sopenharmony_ci	u16 txcgprsfail;	/* 0xe8 */
172462306a36Sopenharmony_ci	u16 txcgprssuc;	/* 0xea */
172562306a36Sopenharmony_ci	u16 prs_timeout;	/* 0xec */
172662306a36Sopenharmony_ci	u16 rxnack;
172762306a36Sopenharmony_ci	u16 frmscons;
172862306a36Sopenharmony_ci	u16 txnack;
172962306a36Sopenharmony_ci	u16 txglitch_nack;
173062306a36Sopenharmony_ci	u16 txburst;		/* 0xf6 # tx bursts */
173162306a36Sopenharmony_ci	u16 bphy_rxcrsglitch;	/* bphy rx crs glitch */
173262306a36Sopenharmony_ci	u16 phywatchdog;	/* 0xfa # of phy watchdog events */
173362306a36Sopenharmony_ci	u16 PAD;
173462306a36Sopenharmony_ci	u16 bphy_badplcp;	/* bphy bad plcp */
173562306a36Sopenharmony_ci};
173662306a36Sopenharmony_ci
173762306a36Sopenharmony_ci/* dot11 core-specific control flags */
173862306a36Sopenharmony_ci#define	SICF_PCLKE		0x0004	/* PHY clock enable */
173962306a36Sopenharmony_ci#define	SICF_PRST		0x0008	/* PHY reset */
174062306a36Sopenharmony_ci#define	SICF_MPCLKE		0x0010	/* MAC PHY clockcontrol enable */
174162306a36Sopenharmony_ci#define	SICF_FREF		0x0020	/* PLL FreqRefSelect */
174262306a36Sopenharmony_ci/* NOTE: the following bw bits only apply when the core is attached
174362306a36Sopenharmony_ci * to a NPHY
174462306a36Sopenharmony_ci */
174562306a36Sopenharmony_ci#define	SICF_BWMASK		0x00c0	/* phy clock mask (b6 & b7) */
174662306a36Sopenharmony_ci#define	SICF_BW40		0x0080	/* 40MHz BW (160MHz phyclk) */
174762306a36Sopenharmony_ci#define	SICF_BW20		0x0040	/* 20MHz BW (80MHz phyclk) */
174862306a36Sopenharmony_ci#define	SICF_BW10		0x0000	/* 10MHz BW (40MHz phyclk) */
174962306a36Sopenharmony_ci#define	SICF_GMODE		0x2000	/* gmode enable */
175062306a36Sopenharmony_ci
175162306a36Sopenharmony_ci/* dot11 core-specific status flags */
175262306a36Sopenharmony_ci#define	SISF_2G_PHY		0x0001	/* 2.4G capable phy */
175362306a36Sopenharmony_ci#define	SISF_5G_PHY		0x0002	/* 5G capable phy */
175462306a36Sopenharmony_ci#define	SISF_FCLKA		0x0004	/* FastClkAvailable */
175562306a36Sopenharmony_ci#define	SISF_DB_PHY		0x0008	/* Dualband phy */
175662306a36Sopenharmony_ci
175762306a36Sopenharmony_ci/* === End of MAC reg, Beginning of PHY(b/a/g/n) reg === */
175862306a36Sopenharmony_ci/* radio and LPPHY regs are separated */
175962306a36Sopenharmony_ci
176062306a36Sopenharmony_ci#define	BPHY_REG_OFT_BASE	0x0
176162306a36Sopenharmony_ci/* offsets for indirect access to bphy registers */
176262306a36Sopenharmony_ci#define	BPHY_BB_CONFIG		0x01
176362306a36Sopenharmony_ci#define	BPHY_ADCBIAS		0x02
176462306a36Sopenharmony_ci#define	BPHY_ANACORE		0x03
176562306a36Sopenharmony_ci#define	BPHY_PHYCRSTH		0x06
176662306a36Sopenharmony_ci#define	BPHY_TEST		0x0a
176762306a36Sopenharmony_ci#define	BPHY_PA_TX_TO		0x10
176862306a36Sopenharmony_ci#define	BPHY_SYNTH_DC_TO	0x11
176962306a36Sopenharmony_ci#define	BPHY_PA_TX_TIME_UP	0x12
177062306a36Sopenharmony_ci#define	BPHY_RX_FLTR_TIME_UP	0x13
177162306a36Sopenharmony_ci#define	BPHY_TX_POWER_OVERRIDE	0x14
177262306a36Sopenharmony_ci#define	BPHY_RF_OVERRIDE	0x15
177362306a36Sopenharmony_ci#define	BPHY_RF_TR_LOOKUP1	0x16
177462306a36Sopenharmony_ci#define	BPHY_RF_TR_LOOKUP2	0x17
177562306a36Sopenharmony_ci#define	BPHY_COEFFS		0x18
177662306a36Sopenharmony_ci#define	BPHY_PLL_OUT		0x19
177762306a36Sopenharmony_ci#define	BPHY_REFRESH_MAIN	0x1a
177862306a36Sopenharmony_ci#define	BPHY_REFRESH_TO0	0x1b
177962306a36Sopenharmony_ci#define	BPHY_REFRESH_TO1	0x1c
178062306a36Sopenharmony_ci#define	BPHY_RSSI_TRESH		0x20
178162306a36Sopenharmony_ci#define	BPHY_IQ_TRESH_HH	0x21
178262306a36Sopenharmony_ci#define	BPHY_IQ_TRESH_H		0x22
178362306a36Sopenharmony_ci#define	BPHY_IQ_TRESH_L		0x23
178462306a36Sopenharmony_ci#define	BPHY_IQ_TRESH_LL	0x24
178562306a36Sopenharmony_ci#define	BPHY_GAIN		0x25
178662306a36Sopenharmony_ci#define	BPHY_LNA_GAIN_RANGE	0x26
178762306a36Sopenharmony_ci#define	BPHY_JSSI		0x27
178862306a36Sopenharmony_ci#define	BPHY_TSSI_CTL		0x28
178962306a36Sopenharmony_ci#define	BPHY_TSSI		0x29
179062306a36Sopenharmony_ci#define	BPHY_TR_LOSS_CTL	0x2a
179162306a36Sopenharmony_ci#define	BPHY_LO_LEAKAGE		0x2b
179262306a36Sopenharmony_ci#define	BPHY_LO_RSSI_ACC	0x2c
179362306a36Sopenharmony_ci#define	BPHY_LO_IQMAG_ACC	0x2d
179462306a36Sopenharmony_ci#define	BPHY_TX_DC_OFF1		0x2e
179562306a36Sopenharmony_ci#define	BPHY_TX_DC_OFF2		0x2f
179662306a36Sopenharmony_ci#define	BPHY_PEAK_CNT_THRESH	0x30
179762306a36Sopenharmony_ci#define	BPHY_FREQ_OFFSET	0x31
179862306a36Sopenharmony_ci#define	BPHY_DIVERSITY_CTL	0x32
179962306a36Sopenharmony_ci#define	BPHY_PEAK_ENERGY_LO	0x33
180062306a36Sopenharmony_ci#define	BPHY_PEAK_ENERGY_HI	0x34
180162306a36Sopenharmony_ci#define	BPHY_SYNC_CTL		0x35
180262306a36Sopenharmony_ci#define	BPHY_TX_PWR_CTRL	0x36
180362306a36Sopenharmony_ci#define BPHY_TX_EST_PWR		0x37
180462306a36Sopenharmony_ci#define	BPHY_STEP		0x38
180562306a36Sopenharmony_ci#define	BPHY_WARMUP		0x39
180662306a36Sopenharmony_ci#define	BPHY_LMS_CFF_READ	0x3a
180762306a36Sopenharmony_ci#define	BPHY_LMS_COEFF_I	0x3b
180862306a36Sopenharmony_ci#define	BPHY_LMS_COEFF_Q	0x3c
180962306a36Sopenharmony_ci#define	BPHY_SIG_POW		0x3d
181062306a36Sopenharmony_ci#define	BPHY_RFDC_CANCEL_CTL	0x3e
181162306a36Sopenharmony_ci#define	BPHY_HDR_TYPE		0x40
181262306a36Sopenharmony_ci#define	BPHY_SFD_TO		0x41
181362306a36Sopenharmony_ci#define	BPHY_SFD_CTL		0x42
181462306a36Sopenharmony_ci#define	BPHY_DEBUG		0x43
181562306a36Sopenharmony_ci#define	BPHY_RX_DELAY_COMP	0x44
181662306a36Sopenharmony_ci#define	BPHY_CRS_DROP_TO	0x45
181762306a36Sopenharmony_ci#define	BPHY_SHORT_SFD_NZEROS	0x46
181862306a36Sopenharmony_ci#define	BPHY_DSSS_COEFF1	0x48
181962306a36Sopenharmony_ci#define	BPHY_DSSS_COEFF2	0x49
182062306a36Sopenharmony_ci#define	BPHY_CCK_COEFF1		0x4a
182162306a36Sopenharmony_ci#define	BPHY_CCK_COEFF2		0x4b
182262306a36Sopenharmony_ci#define	BPHY_TR_CORR		0x4c
182362306a36Sopenharmony_ci#define	BPHY_ANGLE_SCALE	0x4d
182462306a36Sopenharmony_ci#define	BPHY_TX_PWR_BASE_IDX	0x4e
182562306a36Sopenharmony_ci#define	BPHY_OPTIONAL_MODES2	0x4f
182662306a36Sopenharmony_ci#define	BPHY_CCK_LMS_STEP	0x50
182762306a36Sopenharmony_ci#define	BPHY_BYPASS		0x51
182862306a36Sopenharmony_ci#define	BPHY_CCK_DELAY_LONG	0x52
182962306a36Sopenharmony_ci#define	BPHY_CCK_DELAY_SHORT	0x53
183062306a36Sopenharmony_ci#define	BPHY_PPROC_CHAN_DELAY	0x54
183162306a36Sopenharmony_ci#define	BPHY_DDFS_ENABLE	0x58
183262306a36Sopenharmony_ci#define	BPHY_PHASE_SCALE	0x59
183362306a36Sopenharmony_ci#define	BPHY_FREQ_CONTROL	0x5a
183462306a36Sopenharmony_ci#define	BPHY_LNA_GAIN_RANGE_10	0x5b
183562306a36Sopenharmony_ci#define	BPHY_LNA_GAIN_RANGE_32	0x5c
183662306a36Sopenharmony_ci#define	BPHY_OPTIONAL_MODES	0x5d
183762306a36Sopenharmony_ci#define	BPHY_RX_STATUS2		0x5e
183862306a36Sopenharmony_ci#define	BPHY_RX_STATUS3		0x5f
183962306a36Sopenharmony_ci#define	BPHY_DAC_CONTROL	0x60
184062306a36Sopenharmony_ci#define	BPHY_ANA11G_FILT_CTRL	0x62
184162306a36Sopenharmony_ci#define	BPHY_REFRESH_CTRL	0x64
184262306a36Sopenharmony_ci#define	BPHY_RF_OVERRIDE2	0x65
184362306a36Sopenharmony_ci#define	BPHY_SPUR_CANCEL_CTRL	0x66
184462306a36Sopenharmony_ci#define	BPHY_FINE_DIGIGAIN_CTRL	0x67
184562306a36Sopenharmony_ci#define	BPHY_RSSI_LUT		0x88
184662306a36Sopenharmony_ci#define	BPHY_RSSI_LUT_END	0xa7
184762306a36Sopenharmony_ci#define	BPHY_TSSI_LUT		0xa8
184862306a36Sopenharmony_ci#define	BPHY_TSSI_LUT_END	0xc7
184962306a36Sopenharmony_ci#define	BPHY_TSSI2PWR_LUT	0x380
185062306a36Sopenharmony_ci#define	BPHY_TSSI2PWR_LUT_END	0x39f
185162306a36Sopenharmony_ci#define	BPHY_LOCOMP_LUT		0x3a0
185262306a36Sopenharmony_ci#define	BPHY_LOCOMP_LUT_END	0x3bf
185362306a36Sopenharmony_ci#define	BPHY_TXGAIN_LUT		0x3c0
185462306a36Sopenharmony_ci#define	BPHY_TXGAIN_LUT_END	0x3ff
185562306a36Sopenharmony_ci
185662306a36Sopenharmony_ci/* Bits in BB_CONFIG: */
185762306a36Sopenharmony_ci#define	PHY_BBC_ANT_MASK	0x0180
185862306a36Sopenharmony_ci#define	PHY_BBC_ANT_SHIFT	7
185962306a36Sopenharmony_ci#define	BB_DARWIN		0x1000
186062306a36Sopenharmony_ci#define BBCFG_RESETCCA		0x4000
186162306a36Sopenharmony_ci#define BBCFG_RESETRX		0x8000
186262306a36Sopenharmony_ci
186362306a36Sopenharmony_ci/* Bits in phytest(0x0a): */
186462306a36Sopenharmony_ci#define	TST_DDFS		0x2000
186562306a36Sopenharmony_ci#define	TST_TXFILT1		0x0800
186662306a36Sopenharmony_ci#define	TST_UNSCRAM		0x0400
186762306a36Sopenharmony_ci#define	TST_CARR_SUPP		0x0200
186862306a36Sopenharmony_ci#define	TST_DC_COMP_LOOP	0x0100
186962306a36Sopenharmony_ci#define	TST_LOOPBACK		0x0080
187062306a36Sopenharmony_ci#define	TST_TXFILT0		0x0040
187162306a36Sopenharmony_ci#define	TST_TXTEST_ENABLE	0x0020
187262306a36Sopenharmony_ci#define	TST_TXTEST_RATE		0x0018
187362306a36Sopenharmony_ci#define	TST_TXTEST_PHASE	0x0007
187462306a36Sopenharmony_ci
187562306a36Sopenharmony_ci/* phytest txTestRate values */
187662306a36Sopenharmony_ci#define	TST_TXTEST_RATE_1MBPS	0
187762306a36Sopenharmony_ci#define	TST_TXTEST_RATE_2MBPS	1
187862306a36Sopenharmony_ci#define	TST_TXTEST_RATE_5_5MBPS	2
187962306a36Sopenharmony_ci#define	TST_TXTEST_RATE_11MBPS	3
188062306a36Sopenharmony_ci#define	TST_TXTEST_RATE_SHIFT	3
188162306a36Sopenharmony_ci
188262306a36Sopenharmony_ci#define SHM_BYT_CNT	0x2	/* IHR location */
188362306a36Sopenharmony_ci#define MAX_BYT_CNT	0x600	/* Maximum frame len */
188462306a36Sopenharmony_ci
188562306a36Sopenharmony_cistruct d11cnt {
188662306a36Sopenharmony_ci	u32 txfrag;
188762306a36Sopenharmony_ci	u32 txmulti;
188862306a36Sopenharmony_ci	u32 txfail;
188962306a36Sopenharmony_ci	u32 txretry;
189062306a36Sopenharmony_ci	u32 txretrie;
189162306a36Sopenharmony_ci	u32 rxdup;
189262306a36Sopenharmony_ci	u32 txrts;
189362306a36Sopenharmony_ci	u32 txnocts;
189462306a36Sopenharmony_ci	u32 txnoack;
189562306a36Sopenharmony_ci	u32 rxfrag;
189662306a36Sopenharmony_ci	u32 rxmulti;
189762306a36Sopenharmony_ci	u32 rxcrc;
189862306a36Sopenharmony_ci	u32 txfrmsnt;
189962306a36Sopenharmony_ci	u32 rxundec;
190062306a36Sopenharmony_ci};
190162306a36Sopenharmony_ci
190262306a36Sopenharmony_ci#endif				/* _BRCM_D11_H_ */
1903