162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright (c) 2012 Qualcomm Atheros, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission to use, copy, modify, and/or distribute this software for any 562306a36Sopenharmony_ci * purpose with or without fee is hereby granted, provided that the above 662306a36Sopenharmony_ci * copyright notice and this permission notice appear in all copies. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 962306a36Sopenharmony_ci * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1062306a36Sopenharmony_ci * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1162306a36Sopenharmony_ci * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1262306a36Sopenharmony_ci * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1362306a36Sopenharmony_ci * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1462306a36Sopenharmony_ci * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1562306a36Sopenharmony_ci */ 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <linux/export.h> 1862306a36Sopenharmony_ci#include "ath9k.h" 1962306a36Sopenharmony_ci#include "reg.h" 2062306a36Sopenharmony_ci#include "reg_wow.h" 2162306a36Sopenharmony_ci#include "hw-ops.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic void ath9k_hw_set_sta_powersave(struct ath_hw *ah) 2462306a36Sopenharmony_ci{ 2562306a36Sopenharmony_ci if (!ath9k_hw_mci_is_enabled(ah)) 2662306a36Sopenharmony_ci goto set; 2762306a36Sopenharmony_ci /* 2862306a36Sopenharmony_ci * If MCI is being used, set PWR_SAV only when MCI's 2962306a36Sopenharmony_ci * PS state is disabled. 3062306a36Sopenharmony_ci */ 3162306a36Sopenharmony_ci if (ar9003_mci_state(ah, MCI_STATE_GET_WLAN_PS_STATE) != MCI_PS_DISABLE) 3262306a36Sopenharmony_ci return; 3362306a36Sopenharmony_ciset: 3462306a36Sopenharmony_ci REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); 3562306a36Sopenharmony_ci} 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic void ath9k_hw_set_powermode_wow_sleep(struct ath_hw *ah) 3862306a36Sopenharmony_ci{ 3962306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci ath9k_hw_set_sta_powersave(ah); 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci /* set rx disable bit */ 4462306a36Sopenharmony_ci REG_WRITE(ah, AR_CR, AR_CR_RXD); 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci if (!ath9k_hw_wait(ah, AR_CR, AR_CR_RXE(ah), 0, AH_WAIT_TIMEOUT)) { 4762306a36Sopenharmony_ci ath_err(common, "Failed to stop Rx DMA in 10ms AR_CR=0x%08x AR_DIAG_SW=0x%08x\n", 4862306a36Sopenharmony_ci REG_READ(ah, AR_CR), REG_READ(ah, AR_DIAG_SW)); 4962306a36Sopenharmony_ci return; 5062306a36Sopenharmony_ci } 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) { 5362306a36Sopenharmony_ci if (!REG_READ(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL)) 5462306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_DIRECT_CONNECT, AR_DC_TSF2_ENABLE); 5562306a36Sopenharmony_ci } else if (AR_SREV_9485(ah)){ 5662306a36Sopenharmony_ci if (!(REG_READ(ah, AR_NDP2_TIMER_MODE) & 5762306a36Sopenharmony_ci AR_GEN_TIMERS2_MODE_ENABLE_MASK)) 5862306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_DIRECT_CONNECT, AR_DC_TSF2_ENABLE); 5962306a36Sopenharmony_ci } 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci if (ath9k_hw_mci_is_enabled(ah)) 6262306a36Sopenharmony_ci REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2); 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci REG_WRITE(ah, AR_RTC_FORCE_WAKE(ah), AR_RTC_FORCE_WAKE_ON_INT); 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic void ath9k_wow_create_keep_alive_pattern(struct ath_hw *ah) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 7062306a36Sopenharmony_ci u8 sta_mac_addr[ETH_ALEN], ap_mac_addr[ETH_ALEN]; 7162306a36Sopenharmony_ci u32 ctl[13] = {0}; 7262306a36Sopenharmony_ci u32 data_word[KAL_NUM_DATA_WORDS]; 7362306a36Sopenharmony_ci u8 i; 7462306a36Sopenharmony_ci u32 wow_ka_data_word0; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci memcpy(sta_mac_addr, common->macaddr, ETH_ALEN); 7762306a36Sopenharmony_ci memcpy(ap_mac_addr, common->curbssid, ETH_ALEN); 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci /* set the transmit buffer */ 8062306a36Sopenharmony_ci ctl[0] = (KAL_FRAME_LEN | (MAX_RATE_POWER << 16)); 8162306a36Sopenharmony_ci ctl[1] = 0; 8262306a36Sopenharmony_ci ctl[4] = 0; 8362306a36Sopenharmony_ci ctl[7] = (ah->txchainmask) << 2; 8462306a36Sopenharmony_ci ctl[2] = 0xf << 16; /* tx_tries 0 */ 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci if (IS_CHAN_2GHZ(ah->curchan)) 8762306a36Sopenharmony_ci ctl[3] = 0x1b; /* CCK_1M */ 8862306a36Sopenharmony_ci else 8962306a36Sopenharmony_ci ctl[3] = 0xb; /* OFDM_6M */ 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci for (i = 0; i < KAL_NUM_DESC_WORDS; i++) 9262306a36Sopenharmony_ci REG_WRITE(ah, (AR_WOW_KA_DESC_WORD2 + i * 4), ctl[i]); 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci data_word[0] = (KAL_FRAME_TYPE << 2) | (KAL_FRAME_SUB_TYPE << 4) | 9562306a36Sopenharmony_ci (KAL_TO_DS << 8) | (KAL_DURATION_ID << 16); 9662306a36Sopenharmony_ci data_word[1] = (ap_mac_addr[3] << 24) | (ap_mac_addr[2] << 16) | 9762306a36Sopenharmony_ci (ap_mac_addr[1] << 8) | (ap_mac_addr[0]); 9862306a36Sopenharmony_ci data_word[2] = (sta_mac_addr[1] << 24) | (sta_mac_addr[0] << 16) | 9962306a36Sopenharmony_ci (ap_mac_addr[5] << 8) | (ap_mac_addr[4]); 10062306a36Sopenharmony_ci data_word[3] = (sta_mac_addr[5] << 24) | (sta_mac_addr[4] << 16) | 10162306a36Sopenharmony_ci (sta_mac_addr[3] << 8) | (sta_mac_addr[2]); 10262306a36Sopenharmony_ci data_word[4] = (ap_mac_addr[3] << 24) | (ap_mac_addr[2] << 16) | 10362306a36Sopenharmony_ci (ap_mac_addr[1] << 8) | (ap_mac_addr[0]); 10462306a36Sopenharmony_ci data_word[5] = (ap_mac_addr[5] << 8) | (ap_mac_addr[4]); 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565(ah)) { 10762306a36Sopenharmony_ci /* 10862306a36Sopenharmony_ci * AR9462 2.0 and AR9565 have an extra descriptor word 10962306a36Sopenharmony_ci * (time based discard) compared to other chips. 11062306a36Sopenharmony_ci */ 11162306a36Sopenharmony_ci REG_WRITE(ah, (AR_WOW_KA_DESC_WORD2 + (12 * 4)), 0); 11262306a36Sopenharmony_ci wow_ka_data_word0 = AR_WOW_TXBUF(13); 11362306a36Sopenharmony_ci } else { 11462306a36Sopenharmony_ci wow_ka_data_word0 = AR_WOW_TXBUF(12); 11562306a36Sopenharmony_ci } 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci for (i = 0; i < KAL_NUM_DATA_WORDS; i++) 11862306a36Sopenharmony_ci REG_WRITE(ah, (wow_ka_data_word0 + i*4), data_word[i]); 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ciint ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern, 12262306a36Sopenharmony_ci u8 *user_mask, int pattern_count, 12362306a36Sopenharmony_ci int pattern_len) 12462306a36Sopenharmony_ci{ 12562306a36Sopenharmony_ci int i; 12662306a36Sopenharmony_ci u32 pattern_val, mask_val; 12762306a36Sopenharmony_ci u32 set, clr; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci if (pattern_count >= ah->wow.max_patterns) 13062306a36Sopenharmony_ci return -ENOSPC; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci if (pattern_count < MAX_NUM_PATTERN_LEGACY) 13362306a36Sopenharmony_ci REG_SET_BIT(ah, AR_WOW_PATTERN, BIT(pattern_count)); 13462306a36Sopenharmony_ci else 13562306a36Sopenharmony_ci REG_SET_BIT(ah, AR_MAC_PCU_WOW4, BIT(pattern_count - 8)); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci for (i = 0; i < MAX_PATTERN_SIZE; i += 4) { 13862306a36Sopenharmony_ci memcpy(&pattern_val, user_pattern, 4); 13962306a36Sopenharmony_ci REG_WRITE(ah, (AR_WOW_TB_PATTERN(pattern_count) + i), 14062306a36Sopenharmony_ci pattern_val); 14162306a36Sopenharmony_ci user_pattern += 4; 14262306a36Sopenharmony_ci } 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci for (i = 0; i < MAX_PATTERN_MASK_SIZE; i += 4) { 14562306a36Sopenharmony_ci memcpy(&mask_val, user_mask, 4); 14662306a36Sopenharmony_ci REG_WRITE(ah, (AR_WOW_TB_MASK(pattern_count) + i), mask_val); 14762306a36Sopenharmony_ci user_mask += 4; 14862306a36Sopenharmony_ci } 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci if (pattern_count < MAX_NUM_PATTERN_LEGACY) 15162306a36Sopenharmony_ci ah->wow.wow_event_mask |= 15262306a36Sopenharmony_ci BIT(pattern_count + AR_WOW_PAT_FOUND_SHIFT); 15362306a36Sopenharmony_ci else 15462306a36Sopenharmony_ci ah->wow.wow_event_mask2 |= 15562306a36Sopenharmony_ci BIT((pattern_count - 8) + AR_WOW_PAT_FOUND_SHIFT); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci if (pattern_count < 4) { 15862306a36Sopenharmony_ci set = (pattern_len & AR_WOW_LENGTH_MAX) << 15962306a36Sopenharmony_ci AR_WOW_LEN1_SHIFT(pattern_count); 16062306a36Sopenharmony_ci clr = AR_WOW_LENGTH1_MASK(pattern_count); 16162306a36Sopenharmony_ci REG_RMW(ah, AR_WOW_LENGTH1, set, clr); 16262306a36Sopenharmony_ci } else if (pattern_count < 8) { 16362306a36Sopenharmony_ci set = (pattern_len & AR_WOW_LENGTH_MAX) << 16462306a36Sopenharmony_ci AR_WOW_LEN2_SHIFT(pattern_count); 16562306a36Sopenharmony_ci clr = AR_WOW_LENGTH2_MASK(pattern_count); 16662306a36Sopenharmony_ci REG_RMW(ah, AR_WOW_LENGTH2, set, clr); 16762306a36Sopenharmony_ci } else if (pattern_count < 12) { 16862306a36Sopenharmony_ci set = (pattern_len & AR_WOW_LENGTH_MAX) << 16962306a36Sopenharmony_ci AR_WOW_LEN3_SHIFT(pattern_count); 17062306a36Sopenharmony_ci clr = AR_WOW_LENGTH3_MASK(pattern_count); 17162306a36Sopenharmony_ci REG_RMW(ah, AR_WOW_LENGTH3, set, clr); 17262306a36Sopenharmony_ci } else if (pattern_count < MAX_NUM_PATTERN) { 17362306a36Sopenharmony_ci set = (pattern_len & AR_WOW_LENGTH_MAX) << 17462306a36Sopenharmony_ci AR_WOW_LEN4_SHIFT(pattern_count); 17562306a36Sopenharmony_ci clr = AR_WOW_LENGTH4_MASK(pattern_count); 17662306a36Sopenharmony_ci REG_RMW(ah, AR_WOW_LENGTH4, set, clr); 17762306a36Sopenharmony_ci } 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci return 0; 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ciEXPORT_SYMBOL(ath9k_hw_wow_apply_pattern); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ciu32 ath9k_hw_wow_wakeup(struct ath_hw *ah) 18462306a36Sopenharmony_ci{ 18562306a36Sopenharmony_ci u32 wow_status = 0; 18662306a36Sopenharmony_ci u32 val = 0, rval; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* 18962306a36Sopenharmony_ci * Read the WoW status register to know 19062306a36Sopenharmony_ci * the wakeup reason. 19162306a36Sopenharmony_ci */ 19262306a36Sopenharmony_ci rval = REG_READ(ah, AR_WOW_PATTERN); 19362306a36Sopenharmony_ci val = AR_WOW_STATUS(rval); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci /* 19662306a36Sopenharmony_ci * Mask only the WoW events that we have enabled. Sometimes 19762306a36Sopenharmony_ci * we have spurious WoW events from the AR_WOW_PATTERN 19862306a36Sopenharmony_ci * register. This mask will clean it up. 19962306a36Sopenharmony_ci */ 20062306a36Sopenharmony_ci val &= ah->wow.wow_event_mask; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci if (val) { 20362306a36Sopenharmony_ci if (val & AR_WOW_MAGIC_PAT_FOUND) 20462306a36Sopenharmony_ci wow_status |= AH_WOW_MAGIC_PATTERN_EN; 20562306a36Sopenharmony_ci if (AR_WOW_PATTERN_FOUND(val)) 20662306a36Sopenharmony_ci wow_status |= AH_WOW_USER_PATTERN_EN; 20762306a36Sopenharmony_ci if (val & AR_WOW_KEEP_ALIVE_FAIL) 20862306a36Sopenharmony_ci wow_status |= AH_WOW_LINK_CHANGE; 20962306a36Sopenharmony_ci if (val & AR_WOW_BEACON_FAIL) 21062306a36Sopenharmony_ci wow_status |= AH_WOW_BEACON_MISS; 21162306a36Sopenharmony_ci } 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci rval = REG_READ(ah, AR_MAC_PCU_WOW4); 21462306a36Sopenharmony_ci val = AR_WOW_STATUS2(rval); 21562306a36Sopenharmony_ci val &= ah->wow.wow_event_mask2; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci if (val) { 21862306a36Sopenharmony_ci if (AR_WOW2_PATTERN_FOUND(val)) 21962306a36Sopenharmony_ci wow_status |= AH_WOW_USER_PATTERN_EN; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci /* 22362306a36Sopenharmony_ci * set and clear WOW_PME_CLEAR registers for the chip to 22462306a36Sopenharmony_ci * generate next wow signal. 22562306a36Sopenharmony_ci * disable D3 before accessing other registers ? 22662306a36Sopenharmony_ci */ 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci /* do we need to check the bit value 0x01000000 (7-10) ?? */ 22962306a36Sopenharmony_ci REG_RMW(ah, AR_PCIE_PM_CTRL(ah), AR_PMCTRL_WOW_PME_CLR, 23062306a36Sopenharmony_ci AR_PMCTRL_PWR_STATE_D1D3); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci /* 23362306a36Sopenharmony_ci * Clear all events. 23462306a36Sopenharmony_ci */ 23562306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_PATTERN, 23662306a36Sopenharmony_ci AR_WOW_CLEAR_EVENTS(REG_READ(ah, AR_WOW_PATTERN))); 23762306a36Sopenharmony_ci REG_WRITE(ah, AR_MAC_PCU_WOW4, 23862306a36Sopenharmony_ci AR_WOW_CLEAR_EVENTS2(REG_READ(ah, AR_MAC_PCU_WOW4))); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci /* 24162306a36Sopenharmony_ci * restore the beacon threshold to init value 24262306a36Sopenharmony_ci */ 24362306a36Sopenharmony_ci REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR); 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci /* 24662306a36Sopenharmony_ci * Restore the way the PCI-E reset, Power-On-Reset, external 24762306a36Sopenharmony_ci * PCIE_POR_SHORT pins are tied to its original value. 24862306a36Sopenharmony_ci * Previously just before WoW sleep, we untie the PCI-E 24962306a36Sopenharmony_ci * reset to our Chip's Power On Reset so that any PCI-E 25062306a36Sopenharmony_ci * reset from the bus will not reset our chip 25162306a36Sopenharmony_ci */ 25262306a36Sopenharmony_ci if (ah->is_pciexpress) 25362306a36Sopenharmony_ci ath9k_hw_configpcipowersave(ah, false); 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci if (AR_SREV_9462(ah) || AR_SREV_9565(ah) || AR_SREV_9485(ah)) { 25662306a36Sopenharmony_ci u32 dc = REG_READ(ah, AR_DIRECT_CONNECT); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci if (!(dc & AR_DC_TSF2_ENABLE)) 25962306a36Sopenharmony_ci ath9k_hw_gen_timer_start_tsf2(ah); 26062306a36Sopenharmony_ci } 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci ah->wow.wow_event_mask = 0; 26362306a36Sopenharmony_ci ah->wow.wow_event_mask2 = 0; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci return wow_status; 26662306a36Sopenharmony_ci} 26762306a36Sopenharmony_ciEXPORT_SYMBOL(ath9k_hw_wow_wakeup); 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic void ath9k_hw_wow_set_arwr_reg(struct ath_hw *ah) 27062306a36Sopenharmony_ci{ 27162306a36Sopenharmony_ci u32 wa_reg; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci if (!ah->is_pciexpress) 27462306a36Sopenharmony_ci return; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci /* 27762306a36Sopenharmony_ci * We need to untie the internal POR (power-on-reset) 27862306a36Sopenharmony_ci * to the external PCI-E reset. We also need to tie 27962306a36Sopenharmony_ci * the PCI-E Phy reset to the PCI-E reset. 28062306a36Sopenharmony_ci */ 28162306a36Sopenharmony_ci wa_reg = REG_READ(ah, AR_WA(ah)); 28262306a36Sopenharmony_ci wa_reg &= ~AR_WA_UNTIE_RESET_EN; 28362306a36Sopenharmony_ci wa_reg |= AR_WA_RESET_EN; 28462306a36Sopenharmony_ci wa_reg |= AR_WA_POR_SHORT; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci REG_WRITE(ah, AR_WA(ah), wa_reg); 28762306a36Sopenharmony_ci} 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_civoid ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable) 29062306a36Sopenharmony_ci{ 29162306a36Sopenharmony_ci u32 wow_event_mask; 29262306a36Sopenharmony_ci u32 keep_alive, magic_pattern, host_pm_ctrl; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci wow_event_mask = ah->wow.wow_event_mask; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci /* 29762306a36Sopenharmony_ci * AR_PMCTRL_HOST_PME_EN - Override PME enable in configuration 29862306a36Sopenharmony_ci * space and allow MAC to generate WoW anyway. 29962306a36Sopenharmony_ci * 30062306a36Sopenharmony_ci * AR_PMCTRL_PWR_PM_CTRL_ENA - ??? 30162306a36Sopenharmony_ci * 30262306a36Sopenharmony_ci * AR_PMCTRL_AUX_PWR_DET - PCI core SYS_AUX_PWR_DET signal, 30362306a36Sopenharmony_ci * needs to be set for WoW in PCI mode. 30462306a36Sopenharmony_ci * 30562306a36Sopenharmony_ci * AR_PMCTRL_WOW_PME_CLR - WoW Clear Signal going to the MAC. 30662306a36Sopenharmony_ci * 30762306a36Sopenharmony_ci * Set the power states appropriately and enable PME. 30862306a36Sopenharmony_ci * 30962306a36Sopenharmony_ci * Set and clear WOW_PME_CLEAR for the chip 31062306a36Sopenharmony_ci * to generate next wow signal. 31162306a36Sopenharmony_ci */ 31262306a36Sopenharmony_ci REG_SET_BIT(ah, AR_PCIE_PM_CTRL(ah), AR_PMCTRL_HOST_PME_EN | 31362306a36Sopenharmony_ci AR_PMCTRL_PWR_PM_CTRL_ENA | 31462306a36Sopenharmony_ci AR_PMCTRL_AUX_PWR_DET | 31562306a36Sopenharmony_ci AR_PMCTRL_WOW_PME_CLR); 31662306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_PCIE_PM_CTRL(ah), AR_PMCTRL_WOW_PME_CLR); 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci /* 31962306a36Sopenharmony_ci * Random Backoff. 32062306a36Sopenharmony_ci * 32162306a36Sopenharmony_ci * 31:28 in AR_WOW_PATTERN : Indicates the number of bits used in the 32262306a36Sopenharmony_ci * contention window. For value N, 32362306a36Sopenharmony_ci * the random backoff will be selected between 32462306a36Sopenharmony_ci * 0 and (2 ^ N) - 1. 32562306a36Sopenharmony_ci */ 32662306a36Sopenharmony_ci REG_SET_BIT(ah, AR_WOW_PATTERN, 32762306a36Sopenharmony_ci AR_WOW_BACK_OFF_SHIFT(AR_WOW_PAT_BACKOFF)); 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci /* 33062306a36Sopenharmony_ci * AIFS time, Slot time, Keep Alive count. 33162306a36Sopenharmony_ci */ 33262306a36Sopenharmony_ci REG_SET_BIT(ah, AR_WOW_COUNT, AR_WOW_AIFS_CNT(AR_WOW_CNT_AIFS_CNT) | 33362306a36Sopenharmony_ci AR_WOW_SLOT_CNT(AR_WOW_CNT_SLOT_CNT) | 33462306a36Sopenharmony_ci AR_WOW_KEEP_ALIVE_CNT(AR_WOW_CNT_KA_CNT)); 33562306a36Sopenharmony_ci /* 33662306a36Sopenharmony_ci * Beacon timeout. 33762306a36Sopenharmony_ci */ 33862306a36Sopenharmony_ci if (pattern_enable & AH_WOW_BEACON_MISS) 33962306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_BCN_TIMO, AR_WOW_BEACON_TIMO); 34062306a36Sopenharmony_ci else 34162306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_BCN_TIMO, AR_WOW_BEACON_TIMO_MAX); 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci /* 34462306a36Sopenharmony_ci * Keep alive timeout in ms. 34562306a36Sopenharmony_ci */ 34662306a36Sopenharmony_ci if (!pattern_enable) 34762306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_KEEP_ALIVE_TIMO, AR_WOW_KEEP_ALIVE_NEVER); 34862306a36Sopenharmony_ci else 34962306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_KEEP_ALIVE_TIMO, KAL_TIMEOUT * 32); 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci /* 35262306a36Sopenharmony_ci * Keep alive delay in us. 35362306a36Sopenharmony_ci */ 35462306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_KEEP_ALIVE_DELAY, KAL_DELAY * 1000); 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci /* 35762306a36Sopenharmony_ci * Create keep alive pattern to respond to beacons. 35862306a36Sopenharmony_ci */ 35962306a36Sopenharmony_ci ath9k_wow_create_keep_alive_pattern(ah); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci /* 36262306a36Sopenharmony_ci * Configure keep alive register. 36362306a36Sopenharmony_ci */ 36462306a36Sopenharmony_ci keep_alive = REG_READ(ah, AR_WOW_KEEP_ALIVE); 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci /* Send keep alive timeouts anyway */ 36762306a36Sopenharmony_ci keep_alive &= ~AR_WOW_KEEP_ALIVE_AUTO_DIS; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci if (pattern_enable & AH_WOW_LINK_CHANGE) { 37062306a36Sopenharmony_ci keep_alive &= ~AR_WOW_KEEP_ALIVE_FAIL_DIS; 37162306a36Sopenharmony_ci wow_event_mask |= AR_WOW_KEEP_ALIVE_FAIL; 37262306a36Sopenharmony_ci } else { 37362306a36Sopenharmony_ci keep_alive |= AR_WOW_KEEP_ALIVE_FAIL_DIS; 37462306a36Sopenharmony_ci } 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_KEEP_ALIVE, keep_alive); 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci /* 37962306a36Sopenharmony_ci * We are relying on a bmiss failure, ensure we have 38062306a36Sopenharmony_ci * enough threshold to prevent false positives. 38162306a36Sopenharmony_ci */ 38262306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_RSSI_THR, AR_RSSI_THR_BM_THR, 38362306a36Sopenharmony_ci AR_WOW_BMISSTHRESHOLD); 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci if (pattern_enable & AH_WOW_BEACON_MISS) { 38662306a36Sopenharmony_ci wow_event_mask |= AR_WOW_BEACON_FAIL; 38762306a36Sopenharmony_ci REG_SET_BIT(ah, AR_WOW_BCN_EN, AR_WOW_BEACON_FAIL_EN); 38862306a36Sopenharmony_ci } else { 38962306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_WOW_BCN_EN, AR_WOW_BEACON_FAIL_EN); 39062306a36Sopenharmony_ci } 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci /* 39362306a36Sopenharmony_ci * Enable the magic packet registers. 39462306a36Sopenharmony_ci */ 39562306a36Sopenharmony_ci magic_pattern = REG_READ(ah, AR_WOW_PATTERN); 39662306a36Sopenharmony_ci magic_pattern |= AR_WOW_MAC_INTR_EN; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci if (pattern_enable & AH_WOW_MAGIC_PATTERN_EN) { 39962306a36Sopenharmony_ci magic_pattern |= AR_WOW_MAGIC_EN; 40062306a36Sopenharmony_ci wow_event_mask |= AR_WOW_MAGIC_PAT_FOUND; 40162306a36Sopenharmony_ci } else { 40262306a36Sopenharmony_ci magic_pattern &= ~AR_WOW_MAGIC_EN; 40362306a36Sopenharmony_ci } 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_PATTERN, magic_pattern); 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci /* 40862306a36Sopenharmony_ci * Enable pattern matching for packets which are less 40962306a36Sopenharmony_ci * than 256 bytes. 41062306a36Sopenharmony_ci */ 41162306a36Sopenharmony_ci REG_WRITE(ah, AR_WOW_PATTERN_MATCH_LT_256B, 41262306a36Sopenharmony_ci AR_WOW_PATTERN_SUPPORTED); 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci /* 41562306a36Sopenharmony_ci * Set the power states appropriately and enable PME. 41662306a36Sopenharmony_ci */ 41762306a36Sopenharmony_ci host_pm_ctrl = REG_READ(ah, AR_PCIE_PM_CTRL(ah)); 41862306a36Sopenharmony_ci host_pm_ctrl |= AR_PMCTRL_PWR_STATE_D1D3 | 41962306a36Sopenharmony_ci AR_PMCTRL_HOST_PME_EN | 42062306a36Sopenharmony_ci AR_PMCTRL_PWR_PM_CTRL_ENA; 42162306a36Sopenharmony_ci host_pm_ctrl &= ~AR_PCIE_PM_CTRL_ENA; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci if (AR_SREV_9462(ah)) { 42462306a36Sopenharmony_ci /* 42562306a36Sopenharmony_ci * This is needed to prevent the chip waking up 42662306a36Sopenharmony_ci * the host within 3-4 seconds with certain 42762306a36Sopenharmony_ci * platform/BIOS. 42862306a36Sopenharmony_ci */ 42962306a36Sopenharmony_ci host_pm_ctrl &= ~AR_PMCTRL_PWR_STATE_D1D3; 43062306a36Sopenharmony_ci host_pm_ctrl |= AR_PMCTRL_PWR_STATE_D1D3_REAL; 43162306a36Sopenharmony_ci } 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci REG_WRITE(ah, AR_PCIE_PM_CTRL(ah), host_pm_ctrl); 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci /* 43662306a36Sopenharmony_ci * Enable sequence number generation when asleep. 43762306a36Sopenharmony_ci */ 43862306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci /* To bring down WOW power low margin */ 44162306a36Sopenharmony_ci REG_SET_BIT(ah, AR_PCIE_PHY_REG3, BIT(13)); 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci ath9k_hw_wow_set_arwr_reg(ah); 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci if (ath9k_hw_mci_is_enabled(ah)) 44662306a36Sopenharmony_ci REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2); 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci /* HW WoW */ 44962306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_PCU_MISC_MODE3, BIT(5)); 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci ath9k_hw_set_powermode_wow_sleep(ah); 45262306a36Sopenharmony_ci ah->wow.wow_event_mask = wow_event_mask; 45362306a36Sopenharmony_ci} 45462306a36Sopenharmony_ciEXPORT_SYMBOL(ath9k_hw_wow_enable); 455