162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright (c) 2008-2011 Atheros Communications Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission to use, copy, modify, and/or distribute this software for any 562306a36Sopenharmony_ci * purpose with or without fee is hereby granted, provided that the above 662306a36Sopenharmony_ci * copyright notice and this permission notice appear in all copies. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 962306a36Sopenharmony_ci * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1062306a36Sopenharmony_ci * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1162306a36Sopenharmony_ci * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1262306a36Sopenharmony_ci * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1362306a36Sopenharmony_ci * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1462306a36Sopenharmony_ci * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1562306a36Sopenharmony_ci */ 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <linux/export.h> 1862306a36Sopenharmony_ci#include "hw.h" 1962306a36Sopenharmony_ci#include "hw-ops.h" 2062306a36Sopenharmony_ci#include "ar9003_phy.h" 2162306a36Sopenharmony_ci#include "ar9003_mci.h" 2262306a36Sopenharmony_ci#include "ar9003_aic.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic void ar9003_mci_reset_req_wakeup(struct ath_hw *ah) 2562306a36Sopenharmony_ci{ 2662306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_COMMAND2, 2762306a36Sopenharmony_ci AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 1); 2862306a36Sopenharmony_ci udelay(1); 2962306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_COMMAND2, 3062306a36Sopenharmony_ci AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 0); 3162306a36Sopenharmony_ci} 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic int ar9003_mci_wait_for_interrupt(struct ath_hw *ah, u32 address, 3462306a36Sopenharmony_ci u32 bit_position, int time_out) 3562306a36Sopenharmony_ci{ 3662306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci while (time_out) { 3962306a36Sopenharmony_ci if (!(REG_READ(ah, address) & bit_position)) { 4062306a36Sopenharmony_ci udelay(10); 4162306a36Sopenharmony_ci time_out -= 10; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci if (time_out < 0) 4462306a36Sopenharmony_ci break; 4562306a36Sopenharmony_ci else 4662306a36Sopenharmony_ci continue; 4762306a36Sopenharmony_ci } 4862306a36Sopenharmony_ci REG_WRITE(ah, address, bit_position); 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci if (address != AR_MCI_INTERRUPT_RX_MSG_RAW) 5162306a36Sopenharmony_ci break; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci if (bit_position & AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE) 5462306a36Sopenharmony_ci ar9003_mci_reset_req_wakeup(ah); 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci if (bit_position & (AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING | 5762306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) 5862306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, 5962306a36Sopenharmony_ci AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE); 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_RX_MSG); 6262306a36Sopenharmony_ci break; 6362306a36Sopenharmony_ci } 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci if (time_out <= 0) { 6662306a36Sopenharmony_ci ath_dbg(common, MCI, 6762306a36Sopenharmony_ci "MCI Wait for Reg 0x%08x = 0x%08x timeout\n", 6862306a36Sopenharmony_ci address, bit_position); 6962306a36Sopenharmony_ci ath_dbg(common, MCI, 7062306a36Sopenharmony_ci "MCI INT_RAW = 0x%08x, RX_MSG_RAW = 0x%08x\n", 7162306a36Sopenharmony_ci REG_READ(ah, AR_MCI_INTERRUPT_RAW), 7262306a36Sopenharmony_ci REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW)); 7362306a36Sopenharmony_ci time_out = 0; 7462306a36Sopenharmony_ci } 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci return time_out; 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic void ar9003_mci_remote_reset(struct ath_hw *ah, bool wait_done) 8062306a36Sopenharmony_ci{ 8162306a36Sopenharmony_ci u32 payload[4] = { 0xffffffff, 0xffffffff, 0xffffffff, 0xffffff00}; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_REMOTE_RESET, 0, payload, 16, 8462306a36Sopenharmony_ci wait_done, false); 8562306a36Sopenharmony_ci udelay(5); 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic void ar9003_mci_send_lna_transfer(struct ath_hw *ah, bool wait_done) 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci u32 payload = 0x00000000; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_LNA_TRANS, 0, &payload, 1, 9362306a36Sopenharmony_ci wait_done, false); 9462306a36Sopenharmony_ci} 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic void ar9003_mci_send_req_wake(struct ath_hw *ah, bool wait_done) 9762306a36Sopenharmony_ci{ 9862306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_REQ_WAKE, MCI_FLAG_DISABLE_TIMESTAMP, 9962306a36Sopenharmony_ci NULL, 0, wait_done, false); 10062306a36Sopenharmony_ci udelay(5); 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic void ar9003_mci_send_sys_waking(struct ath_hw *ah, bool wait_done) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_SYS_WAKING, MCI_FLAG_DISABLE_TIMESTAMP, 10662306a36Sopenharmony_ci NULL, 0, wait_done, false); 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic void ar9003_mci_send_lna_take(struct ath_hw *ah, bool wait_done) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci u32 payload = 0x70000000; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_LNA_TAKE, 0, &payload, 1, 11462306a36Sopenharmony_ci wait_done, false); 11562306a36Sopenharmony_ci} 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic void ar9003_mci_send_sys_sleeping(struct ath_hw *ah, bool wait_done) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_SYS_SLEEPING, 12062306a36Sopenharmony_ci MCI_FLAG_DISABLE_TIMESTAMP, 12162306a36Sopenharmony_ci NULL, 0, wait_done, false); 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic void ar9003_mci_send_coex_version_query(struct ath_hw *ah, 12562306a36Sopenharmony_ci bool wait_done) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 12862306a36Sopenharmony_ci u32 payload[4] = {0, 0, 0, 0}; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci if (mci->bt_version_known || 13162306a36Sopenharmony_ci (mci->bt_state == MCI_BT_SLEEP)) 13262306a36Sopenharmony_ci return; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, 13562306a36Sopenharmony_ci MCI_GPM_COEX_VERSION_QUERY); 13662306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic void ar9003_mci_send_coex_version_response(struct ath_hw *ah, 14062306a36Sopenharmony_ci bool wait_done) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 14362306a36Sopenharmony_ci u32 payload[4] = {0, 0, 0, 0}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, 14662306a36Sopenharmony_ci MCI_GPM_COEX_VERSION_RESPONSE); 14762306a36Sopenharmony_ci *(((u8 *)payload) + MCI_GPM_COEX_B_MAJOR_VERSION) = 14862306a36Sopenharmony_ci mci->wlan_ver_major; 14962306a36Sopenharmony_ci *(((u8 *)payload) + MCI_GPM_COEX_B_MINOR_VERSION) = 15062306a36Sopenharmony_ci mci->wlan_ver_minor; 15162306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); 15262306a36Sopenharmony_ci} 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic void ar9003_mci_send_coex_wlan_channels(struct ath_hw *ah, 15562306a36Sopenharmony_ci bool wait_done) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 15862306a36Sopenharmony_ci u32 *payload = &mci->wlan_channels[0]; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci if (!mci->wlan_channels_update || 16162306a36Sopenharmony_ci (mci->bt_state == MCI_BT_SLEEP)) 16262306a36Sopenharmony_ci return; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, 16562306a36Sopenharmony_ci MCI_GPM_COEX_WLAN_CHANNELS); 16662306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); 16762306a36Sopenharmony_ci MCI_GPM_SET_TYPE_OPCODE(payload, 0xff, 0xff); 16862306a36Sopenharmony_ci} 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic void ar9003_mci_send_coex_bt_status_query(struct ath_hw *ah, 17162306a36Sopenharmony_ci bool wait_done, u8 query_type) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 17462306a36Sopenharmony_ci u32 payload[4] = {0, 0, 0, 0}; 17562306a36Sopenharmony_ci bool query_btinfo; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci if (mci->bt_state == MCI_BT_SLEEP) 17862306a36Sopenharmony_ci return; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci query_btinfo = !!(query_type & (MCI_GPM_COEX_QUERY_BT_ALL_INFO | 18162306a36Sopenharmony_ci MCI_GPM_COEX_QUERY_BT_TOPOLOGY)); 18262306a36Sopenharmony_ci MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, 18362306a36Sopenharmony_ci MCI_GPM_COEX_STATUS_QUERY); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci *(((u8 *)payload) + MCI_GPM_COEX_B_BT_BITMAP) = query_type; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci /* 18862306a36Sopenharmony_ci * If bt_status_query message is not sent successfully, 18962306a36Sopenharmony_ci * then need_flush_btinfo should be set again. 19062306a36Sopenharmony_ci */ 19162306a36Sopenharmony_ci if (!ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, 19262306a36Sopenharmony_ci wait_done, true)) { 19362306a36Sopenharmony_ci if (query_btinfo) 19462306a36Sopenharmony_ci mci->need_flush_btinfo = true; 19562306a36Sopenharmony_ci } 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci if (query_btinfo) 19862306a36Sopenharmony_ci mci->query_bt = false; 19962306a36Sopenharmony_ci} 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic void ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw *ah, bool halt, 20262306a36Sopenharmony_ci bool wait_done) 20362306a36Sopenharmony_ci{ 20462306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 20562306a36Sopenharmony_ci u32 payload[4] = {0, 0, 0, 0}; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, 20862306a36Sopenharmony_ci MCI_GPM_COEX_HALT_BT_GPM); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci if (halt) { 21162306a36Sopenharmony_ci mci->query_bt = true; 21262306a36Sopenharmony_ci /* Send next unhalt no matter halt sent or not */ 21362306a36Sopenharmony_ci mci->unhalt_bt_gpm = true; 21462306a36Sopenharmony_ci mci->need_flush_btinfo = true; 21562306a36Sopenharmony_ci *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) = 21662306a36Sopenharmony_ci MCI_GPM_COEX_BT_GPM_HALT; 21762306a36Sopenharmony_ci } else 21862306a36Sopenharmony_ci *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) = 21962306a36Sopenharmony_ci MCI_GPM_COEX_BT_GPM_UNHALT; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic void ar9003_mci_prep_interface(struct ath_hw *ah) 22562306a36Sopenharmony_ci{ 22662306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 22762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 22862306a36Sopenharmony_ci u32 saved_mci_int_en; 22962306a36Sopenharmony_ci u32 mci_timeout = 150; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci mci->bt_state = MCI_BT_SLEEP; 23262306a36Sopenharmony_ci saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0); 23562306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 23662306a36Sopenharmony_ci REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW)); 23762306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, 23862306a36Sopenharmony_ci REG_READ(ah, AR_MCI_INTERRUPT_RAW)); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci ar9003_mci_remote_reset(ah, true); 24162306a36Sopenharmony_ci ar9003_mci_send_req_wake(ah, true); 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci if (!ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 24462306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING, 500)) 24562306a36Sopenharmony_ci goto clear_redunt; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci mci->bt_state = MCI_BT_AWAKE; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci /* 25062306a36Sopenharmony_ci * we don't need to send more remote_reset at this moment. 25162306a36Sopenharmony_ci * If BT receive first remote_reset, then BT HW will 25262306a36Sopenharmony_ci * be cleaned up and will be able to receive req_wake 25362306a36Sopenharmony_ci * and BT HW will respond sys_waking. 25462306a36Sopenharmony_ci * In this case, WLAN will receive BT's HW sys_waking. 25562306a36Sopenharmony_ci * Otherwise, if BT SW missed initial remote_reset, 25662306a36Sopenharmony_ci * that remote_reset will still clean up BT MCI RX, 25762306a36Sopenharmony_ci * and the req_wake will wake BT up, 25862306a36Sopenharmony_ci * and BT SW will respond this req_wake with a remote_reset and 25962306a36Sopenharmony_ci * sys_waking. In this case, WLAN will receive BT's SW 26062306a36Sopenharmony_ci * sys_waking. In either case, BT's RX is cleaned up. So we 26162306a36Sopenharmony_ci * don't need to reply BT's remote_reset now, if any. 26262306a36Sopenharmony_ci * Similarly, if in any case, WLAN can receive BT's sys_waking, 26362306a36Sopenharmony_ci * that means WLAN's RX is also fine. 26462306a36Sopenharmony_ci */ 26562306a36Sopenharmony_ci ar9003_mci_send_sys_waking(ah, true); 26662306a36Sopenharmony_ci udelay(10); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci /* 26962306a36Sopenharmony_ci * Set BT priority interrupt value to be 0xff to 27062306a36Sopenharmony_ci * avoid having too many BT PRIORITY interrupts. 27162306a36Sopenharmony_ci */ 27262306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_BT_PRI0, 0xFFFFFFFF); 27362306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_BT_PRI1, 0xFFFFFFFF); 27462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_BT_PRI2, 0xFFFFFFFF); 27562306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_BT_PRI3, 0xFFFFFFFF); 27662306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_BT_PRI, 0X000000FF); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci /* 27962306a36Sopenharmony_ci * A contention reset will be received after send out 28062306a36Sopenharmony_ci * sys_waking. Also BT priority interrupt bits will be set. 28162306a36Sopenharmony_ci * Clear those bits before the next step. 28262306a36Sopenharmony_ci */ 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 28562306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_CONT_RST); 28662306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_BT_PRI); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci if (mci->is_2g && MCI_ANT_ARCH_PA_LNA_SHARED(mci)) { 28962306a36Sopenharmony_ci ar9003_mci_send_lna_transfer(ah, true); 29062306a36Sopenharmony_ci udelay(5); 29162306a36Sopenharmony_ci } 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci if (mci->is_2g && !mci->update_2g5g && MCI_ANT_ARCH_PA_LNA_SHARED(mci)) { 29462306a36Sopenharmony_ci if (ar9003_mci_wait_for_interrupt(ah, 29562306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_RAW, 29662306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_LNA_INFO, 29762306a36Sopenharmony_ci mci_timeout)) 29862306a36Sopenharmony_ci ath_dbg(common, MCI, 29962306a36Sopenharmony_ci "MCI WLAN has control over the LNA & BT obeys it\n"); 30062306a36Sopenharmony_ci else 30162306a36Sopenharmony_ci ath_dbg(common, MCI, 30262306a36Sopenharmony_ci "MCI BT didn't respond to LNA_TRANS\n"); 30362306a36Sopenharmony_ci } 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ciclear_redunt: 30662306a36Sopenharmony_ci /* Clear the extra redundant SYS_WAKING from BT */ 30762306a36Sopenharmony_ci if ((mci->bt_state == MCI_BT_AWAKE) && 30862306a36Sopenharmony_ci (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 30962306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) && 31062306a36Sopenharmony_ci (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 31162306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING) == 0)) { 31262306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 31362306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING); 31462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, 31562306a36Sopenharmony_ci AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE); 31662306a36Sopenharmony_ci } 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en); 31962306a36Sopenharmony_ci} 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_civoid ar9003_mci_set_full_sleep(struct ath_hw *ah) 32262306a36Sopenharmony_ci{ 32362306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci if (ar9003_mci_state(ah, MCI_STATE_ENABLE) && 32662306a36Sopenharmony_ci (mci->bt_state != MCI_BT_SLEEP) && 32762306a36Sopenharmony_ci !mci->halted_bt_gpm) { 32862306a36Sopenharmony_ci ar9003_mci_send_coex_halt_bt_gpm(ah, true, true); 32962306a36Sopenharmony_ci } 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci mci->ready = false; 33262306a36Sopenharmony_ci} 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_cistatic void ar9003_mci_disable_interrupt(struct ath_hw *ah) 33562306a36Sopenharmony_ci{ 33662306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0); 33762306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0); 33862306a36Sopenharmony_ci} 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_cistatic void ar9003_mci_enable_interrupt(struct ath_hw *ah) 34162306a36Sopenharmony_ci{ 34262306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_EN, AR_MCI_INTERRUPT_DEFAULT); 34362306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 34462306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_DEFAULT); 34562306a36Sopenharmony_ci} 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic bool ar9003_mci_check_int(struct ath_hw *ah, u32 ints) 34862306a36Sopenharmony_ci{ 34962306a36Sopenharmony_ci u32 intr; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW); 35262306a36Sopenharmony_ci return ((intr & ints) == ints); 35362306a36Sopenharmony_ci} 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_civoid ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr, 35662306a36Sopenharmony_ci u32 *rx_msg_intr) 35762306a36Sopenharmony_ci{ 35862306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci *raw_intr = mci->raw_intr; 36162306a36Sopenharmony_ci *rx_msg_intr = mci->rx_msg_intr; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci /* Clean int bits after the values are read. */ 36462306a36Sopenharmony_ci mci->raw_intr = 0; 36562306a36Sopenharmony_ci mci->rx_msg_intr = 0; 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_get_interrupt); 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_civoid ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked) 37062306a36Sopenharmony_ci{ 37162306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 37262306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 37362306a36Sopenharmony_ci u32 raw_intr, rx_msg_intr; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci rx_msg_intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW); 37662306a36Sopenharmony_ci raw_intr = REG_READ(ah, AR_MCI_INTERRUPT_RAW); 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci if ((raw_intr == 0xdeadbeef) || (rx_msg_intr == 0xdeadbeef)) { 37962306a36Sopenharmony_ci ath_dbg(common, MCI, 38062306a36Sopenharmony_ci "MCI gets 0xdeadbeef during int processing\n"); 38162306a36Sopenharmony_ci } else { 38262306a36Sopenharmony_ci mci->rx_msg_intr |= rx_msg_intr; 38362306a36Sopenharmony_ci mci->raw_intr |= raw_intr; 38462306a36Sopenharmony_ci *masked |= ATH9K_INT_MCI; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci if (rx_msg_intr & AR_MCI_INTERRUPT_RX_MSG_CONT_INFO) 38762306a36Sopenharmony_ci mci->cont_status = REG_READ(ah, AR_MCI_CONT_STATUS); 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, rx_msg_intr); 39062306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, raw_intr); 39162306a36Sopenharmony_ci } 39262306a36Sopenharmony_ci} 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic void ar9003_mci_2g5g_changed(struct ath_hw *ah, bool is_2g) 39562306a36Sopenharmony_ci{ 39662306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci if (!mci->update_2g5g && 39962306a36Sopenharmony_ci (mci->is_2g != is_2g)) 40062306a36Sopenharmony_ci mci->update_2g5g = true; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci mci->is_2g = is_2g; 40362306a36Sopenharmony_ci} 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_cistatic bool ar9003_mci_is_gpm_valid(struct ath_hw *ah, u32 msg_index) 40662306a36Sopenharmony_ci{ 40762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 40862306a36Sopenharmony_ci u32 *payload; 40962306a36Sopenharmony_ci u32 recv_type, offset; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci if (msg_index == MCI_GPM_INVALID) 41262306a36Sopenharmony_ci return false; 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci offset = msg_index << 4; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci payload = (u32 *)(mci->gpm_buf + offset); 41762306a36Sopenharmony_ci recv_type = MCI_GPM_TYPE(payload); 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci if (recv_type == MCI_GPM_RSVD_PATTERN) 42062306a36Sopenharmony_ci return false; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci return true; 42362306a36Sopenharmony_ci} 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_cistatic void ar9003_mci_observation_set_up(struct ath_hw *ah) 42662306a36Sopenharmony_ci{ 42762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MCI) { 43062306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 3, NULL, 43162306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA); 43262306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 2, NULL, 43362306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK); 43462306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 1, NULL, 43562306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA); 43662306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 0, NULL, 43762306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK); 43862306a36Sopenharmony_ci } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_TXRX) { 43962306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 3, NULL, 44062306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX); 44162306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 2, NULL, 44262306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX); 44362306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 1, NULL, 44462306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX); 44562306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 0, NULL, 44662306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX); 44762306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 5, NULL, 44862306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_OUTPUT); 44962306a36Sopenharmony_ci } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_BT) { 45062306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 3, NULL, 45162306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX); 45262306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 2, NULL, 45362306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX); 45462306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 1, NULL, 45562306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA); 45662306a36Sopenharmony_ci ath9k_hw_gpio_request_out(ah, 0, NULL, 45762306a36Sopenharmony_ci AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK); 45862306a36Sopenharmony_ci } else 45962306a36Sopenharmony_ci return; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL(ah), AR_GPIO_JTAG_DISABLE); 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_DS_JTAG_DISABLE, 1); 46462306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_WLAN_UART_INTF_EN, 0); 46562306a36Sopenharmony_ci REG_SET_BIT(ah, AR_GLB_GPIO_CONTROL, ATH_MCI_CONFIG_MCI_OBS_GPIO); 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_GPIO_OBS_SEL, 0); 46862306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_MAC_BB_OBS_SEL, 1); 46962306a36Sopenharmony_ci REG_WRITE(ah, AR_OBS(ah), 0x4b); 47062306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL1, 0x03); 47162306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL2, 0x01); 47262306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_LSB, 0x02); 47362306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_MSB, 0x03); 47462306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_PHY_TEST_CTL_STATUS(ah), 47562306a36Sopenharmony_ci AR_PHY_TEST_CTL_DEBUGPORT_SEL, 0x07); 47662306a36Sopenharmony_ci} 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_cistatic bool ar9003_mci_send_coex_bt_flags(struct ath_hw *ah, bool wait_done, 47962306a36Sopenharmony_ci u8 opcode, u32 bt_flags) 48062306a36Sopenharmony_ci{ 48162306a36Sopenharmony_ci u32 pld[4] = {0, 0, 0, 0}; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci MCI_GPM_SET_TYPE_OPCODE(pld, MCI_GPM_COEX_AGENT, 48462306a36Sopenharmony_ci MCI_GPM_COEX_BT_UPDATE_FLAGS); 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci *(((u8 *)pld) + MCI_GPM_COEX_B_BT_FLAGS_OP) = opcode; 48762306a36Sopenharmony_ci *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 0) = bt_flags & 0xFF; 48862306a36Sopenharmony_ci *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 1) = (bt_flags >> 8) & 0xFF; 48962306a36Sopenharmony_ci *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 2) = (bt_flags >> 16) & 0xFF; 49062306a36Sopenharmony_ci *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 3) = (bt_flags >> 24) & 0xFF; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci return ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, 49362306a36Sopenharmony_ci wait_done, true); 49462306a36Sopenharmony_ci} 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic void ar9003_mci_sync_bt_state(struct ath_hw *ah) 49762306a36Sopenharmony_ci{ 49862306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 49962306a36Sopenharmony_ci u32 cur_bt_state; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci cur_bt_state = ar9003_mci_state(ah, MCI_STATE_REMOTE_SLEEP); 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci if (mci->bt_state != cur_bt_state) 50462306a36Sopenharmony_ci mci->bt_state = cur_bt_state; 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci if (mci->bt_state != MCI_BT_SLEEP) { 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci ar9003_mci_send_coex_version_query(ah, true); 50962306a36Sopenharmony_ci ar9003_mci_send_coex_wlan_channels(ah, true); 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci if (mci->unhalt_bt_gpm == true) 51262306a36Sopenharmony_ci ar9003_mci_send_coex_halt_bt_gpm(ah, false, true); 51362306a36Sopenharmony_ci } 51462306a36Sopenharmony_ci} 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_civoid ar9003_mci_check_bt(struct ath_hw *ah) 51762306a36Sopenharmony_ci{ 51862306a36Sopenharmony_ci struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_ci if (!mci_hw->ready) 52162306a36Sopenharmony_ci return; 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci /* 52462306a36Sopenharmony_ci * check BT state again to make 52562306a36Sopenharmony_ci * sure it's not changed. 52662306a36Sopenharmony_ci */ 52762306a36Sopenharmony_ci ar9003_mci_sync_bt_state(ah); 52862306a36Sopenharmony_ci ar9003_mci_2g5g_switch(ah, true); 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_ci if ((mci_hw->bt_state == MCI_BT_AWAKE) && 53162306a36Sopenharmony_ci (mci_hw->query_bt == true)) { 53262306a36Sopenharmony_ci mci_hw->need_flush_btinfo = true; 53362306a36Sopenharmony_ci } 53462306a36Sopenharmony_ci} 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_cistatic void ar9003_mci_process_gpm_extra(struct ath_hw *ah, u8 gpm_type, 53762306a36Sopenharmony_ci u8 gpm_opcode, u32 *p_gpm) 53862306a36Sopenharmony_ci{ 53962306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 54062306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 54162306a36Sopenharmony_ci u8 *p_data = (u8 *) p_gpm; 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_ci if (gpm_type != MCI_GPM_COEX_AGENT) 54462306a36Sopenharmony_ci return; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci switch (gpm_opcode) { 54762306a36Sopenharmony_ci case MCI_GPM_COEX_VERSION_QUERY: 54862306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI Recv GPM COEX Version Query\n"); 54962306a36Sopenharmony_ci ar9003_mci_send_coex_version_response(ah, true); 55062306a36Sopenharmony_ci break; 55162306a36Sopenharmony_ci case MCI_GPM_COEX_VERSION_RESPONSE: 55262306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI Recv GPM COEX Version Response\n"); 55362306a36Sopenharmony_ci mci->bt_ver_major = 55462306a36Sopenharmony_ci *(p_data + MCI_GPM_COEX_B_MAJOR_VERSION); 55562306a36Sopenharmony_ci mci->bt_ver_minor = 55662306a36Sopenharmony_ci *(p_data + MCI_GPM_COEX_B_MINOR_VERSION); 55762306a36Sopenharmony_ci mci->bt_version_known = true; 55862306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI BT Coex version: %d.%d\n", 55962306a36Sopenharmony_ci mci->bt_ver_major, mci->bt_ver_minor); 56062306a36Sopenharmony_ci break; 56162306a36Sopenharmony_ci case MCI_GPM_COEX_STATUS_QUERY: 56262306a36Sopenharmony_ci ath_dbg(common, MCI, 56362306a36Sopenharmony_ci "MCI Recv GPM COEX Status Query = 0x%02X\n", 56462306a36Sopenharmony_ci *(p_data + MCI_GPM_COEX_B_WLAN_BITMAP)); 56562306a36Sopenharmony_ci mci->wlan_channels_update = true; 56662306a36Sopenharmony_ci ar9003_mci_send_coex_wlan_channels(ah, true); 56762306a36Sopenharmony_ci break; 56862306a36Sopenharmony_ci case MCI_GPM_COEX_BT_PROFILE_INFO: 56962306a36Sopenharmony_ci mci->query_bt = true; 57062306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI Recv GPM COEX BT_Profile_Info\n"); 57162306a36Sopenharmony_ci break; 57262306a36Sopenharmony_ci case MCI_GPM_COEX_BT_STATUS_UPDATE: 57362306a36Sopenharmony_ci mci->query_bt = true; 57462306a36Sopenharmony_ci ath_dbg(common, MCI, 57562306a36Sopenharmony_ci "MCI Recv GPM COEX BT_Status_Update SEQ=%d (drop&query)\n", 57662306a36Sopenharmony_ci *(p_gpm + 3)); 57762306a36Sopenharmony_ci break; 57862306a36Sopenharmony_ci default: 57962306a36Sopenharmony_ci break; 58062306a36Sopenharmony_ci } 58162306a36Sopenharmony_ci} 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_cistatic u32 ar9003_mci_wait_for_gpm(struct ath_hw *ah, u8 gpm_type, 58462306a36Sopenharmony_ci u8 gpm_opcode, int time_out) 58562306a36Sopenharmony_ci{ 58662306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 58762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 58862306a36Sopenharmony_ci u32 *p_gpm = NULL, more_data; 58962306a36Sopenharmony_ci u32 offset; 59062306a36Sopenharmony_ci u8 recv_type = 0, recv_opcode = 0; 59162306a36Sopenharmony_ci bool b_is_bt_cal_done = (gpm_type == MCI_GPM_BT_CAL_DONE); 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci more_data = time_out ? MCI_GPM_NOMORE : MCI_GPM_MORE; 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci while (time_out > 0) { 59662306a36Sopenharmony_ci if (p_gpm) { 59762306a36Sopenharmony_ci MCI_GPM_RECYCLE(p_gpm); 59862306a36Sopenharmony_ci p_gpm = NULL; 59962306a36Sopenharmony_ci } 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci if (more_data != MCI_GPM_MORE) 60262306a36Sopenharmony_ci time_out = ar9003_mci_wait_for_interrupt(ah, 60362306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_RAW, 60462306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_GPM, 60562306a36Sopenharmony_ci time_out); 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci if (!time_out) 60862306a36Sopenharmony_ci break; 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci offset = ar9003_mci_get_next_gpm_offset(ah, &more_data); 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci if (offset == MCI_GPM_INVALID) 61362306a36Sopenharmony_ci continue; 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci p_gpm = (u32 *) (mci->gpm_buf + offset); 61662306a36Sopenharmony_ci recv_type = MCI_GPM_TYPE(p_gpm); 61762306a36Sopenharmony_ci recv_opcode = MCI_GPM_OPCODE(p_gpm); 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_ci if (MCI_GPM_IS_CAL_TYPE(recv_type)) { 62062306a36Sopenharmony_ci if (recv_type == gpm_type) { 62162306a36Sopenharmony_ci if ((gpm_type == MCI_GPM_BT_CAL_DONE) && 62262306a36Sopenharmony_ci !b_is_bt_cal_done) { 62362306a36Sopenharmony_ci gpm_type = MCI_GPM_BT_CAL_GRANT; 62462306a36Sopenharmony_ci continue; 62562306a36Sopenharmony_ci } 62662306a36Sopenharmony_ci break; 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci } else if ((recv_type == gpm_type) && 62962306a36Sopenharmony_ci (recv_opcode == gpm_opcode)) 63062306a36Sopenharmony_ci break; 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci /* 63362306a36Sopenharmony_ci * check if it's cal_grant 63462306a36Sopenharmony_ci * 63562306a36Sopenharmony_ci * When we're waiting for cal_grant in reset routine, 63662306a36Sopenharmony_ci * it's possible that BT sends out cal_request at the 63762306a36Sopenharmony_ci * same time. Since BT's calibration doesn't happen 63862306a36Sopenharmony_ci * that often, we'll let BT completes calibration then 63962306a36Sopenharmony_ci * we continue to wait for cal_grant from BT. 64062306a36Sopenharmony_ci * Orginal: Wait BT_CAL_GRANT. 64162306a36Sopenharmony_ci * New: Receive BT_CAL_REQ -> send WLAN_CAL_GRANT->wait 64262306a36Sopenharmony_ci * BT_CAL_DONE -> Wait BT_CAL_GRANT. 64362306a36Sopenharmony_ci */ 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if ((gpm_type == MCI_GPM_BT_CAL_GRANT) && 64662306a36Sopenharmony_ci (recv_type == MCI_GPM_BT_CAL_REQ)) { 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_ci u32 payload[4] = {0, 0, 0, 0}; 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci gpm_type = MCI_GPM_BT_CAL_DONE; 65162306a36Sopenharmony_ci MCI_GPM_SET_CAL_TYPE(payload, 65262306a36Sopenharmony_ci MCI_GPM_WLAN_CAL_GRANT); 65362306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, 65462306a36Sopenharmony_ci false, false); 65562306a36Sopenharmony_ci continue; 65662306a36Sopenharmony_ci } else { 65762306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI GPM subtype not match 0x%x\n", 65862306a36Sopenharmony_ci *(p_gpm + 1)); 65962306a36Sopenharmony_ci ar9003_mci_process_gpm_extra(ah, recv_type, 66062306a36Sopenharmony_ci recv_opcode, p_gpm); 66162306a36Sopenharmony_ci } 66262306a36Sopenharmony_ci } 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci if (p_gpm) { 66562306a36Sopenharmony_ci MCI_GPM_RECYCLE(p_gpm); 66662306a36Sopenharmony_ci p_gpm = NULL; 66762306a36Sopenharmony_ci } 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_ci if (time_out <= 0) 67062306a36Sopenharmony_ci time_out = 0; 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci while (more_data == MCI_GPM_MORE) { 67362306a36Sopenharmony_ci offset = ar9003_mci_get_next_gpm_offset(ah, &more_data); 67462306a36Sopenharmony_ci if (offset == MCI_GPM_INVALID) 67562306a36Sopenharmony_ci break; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci p_gpm = (u32 *) (mci->gpm_buf + offset); 67862306a36Sopenharmony_ci recv_type = MCI_GPM_TYPE(p_gpm); 67962306a36Sopenharmony_ci recv_opcode = MCI_GPM_OPCODE(p_gpm); 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci if (!MCI_GPM_IS_CAL_TYPE(recv_type)) 68262306a36Sopenharmony_ci ar9003_mci_process_gpm_extra(ah, recv_type, 68362306a36Sopenharmony_ci recv_opcode, p_gpm); 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci MCI_GPM_RECYCLE(p_gpm); 68662306a36Sopenharmony_ci } 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci return time_out; 68962306a36Sopenharmony_ci} 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_cibool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan) 69262306a36Sopenharmony_ci{ 69362306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 69462306a36Sopenharmony_ci struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; 69562306a36Sopenharmony_ci u32 payload[4] = {0, 0, 0, 0}; 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ci ar9003_mci_2g5g_changed(ah, IS_CHAN_2GHZ(chan)); 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci if (mci_hw->bt_state != MCI_BT_CAL_START) 70062306a36Sopenharmony_ci return false; 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci mci_hw->bt_state = MCI_BT_CAL; 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci /* 70562306a36Sopenharmony_ci * MCI FIX: disable mci interrupt here. This is to avoid 70662306a36Sopenharmony_ci * SW_MSG_DONE or RX_MSG bits to trigger MCI_INT and 70762306a36Sopenharmony_ci * lead to mci_intr reentry. 70862306a36Sopenharmony_ci */ 70962306a36Sopenharmony_ci ar9003_mci_disable_interrupt(ah); 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci MCI_GPM_SET_CAL_TYPE(payload, MCI_GPM_WLAN_CAL_GRANT); 71262306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 71362306a36Sopenharmony_ci 16, true, false); 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci /* Wait BT calibration to be completed for 25ms */ 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_DONE, 71862306a36Sopenharmony_ci 0, 25000)) 71962306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI BT_CAL_DONE received\n"); 72062306a36Sopenharmony_ci else 72162306a36Sopenharmony_ci ath_dbg(common, MCI, 72262306a36Sopenharmony_ci "MCI BT_CAL_DONE not received\n"); 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci mci_hw->bt_state = MCI_BT_AWAKE; 72562306a36Sopenharmony_ci /* MCI FIX: enable mci interrupt here */ 72662306a36Sopenharmony_ci ar9003_mci_enable_interrupt(ah); 72762306a36Sopenharmony_ci 72862306a36Sopenharmony_ci return true; 72962306a36Sopenharmony_ci} 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ciint ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan, 73262306a36Sopenharmony_ci struct ath9k_hw_cal_data *caldata) 73362306a36Sopenharmony_ci{ 73462306a36Sopenharmony_ci struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_ci if (!mci_hw->ready) 73762306a36Sopenharmony_ci return 0; 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci if (!IS_CHAN_2GHZ(chan) || (mci_hw->bt_state != MCI_BT_SLEEP)) 74062306a36Sopenharmony_ci goto exit; 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci if (!ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET) && 74362306a36Sopenharmony_ci !ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)) 74462306a36Sopenharmony_ci goto exit; 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci /* 74762306a36Sopenharmony_ci * BT is sleeping. Check if BT wakes up during 74862306a36Sopenharmony_ci * WLAN calibration. If BT wakes up during 74962306a36Sopenharmony_ci * WLAN calibration, need to go through all 75062306a36Sopenharmony_ci * message exchanges again and recal. 75162306a36Sopenharmony_ci */ 75262306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 75362306a36Sopenharmony_ci (AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET | 75462306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)); 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_ci ar9003_mci_remote_reset(ah, true); 75762306a36Sopenharmony_ci ar9003_mci_send_sys_waking(ah, true); 75862306a36Sopenharmony_ci udelay(1); 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci if (IS_CHAN_2GHZ(chan)) 76162306a36Sopenharmony_ci ar9003_mci_send_lna_transfer(ah, true); 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_ci mci_hw->bt_state = MCI_BT_AWAKE; 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_PHY_TIMING4, 76662306a36Sopenharmony_ci 1 << AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT); 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_ci if (caldata) { 76962306a36Sopenharmony_ci clear_bit(TXIQCAL_DONE, &caldata->cal_flags); 77062306a36Sopenharmony_ci clear_bit(TXCLCAL_DONE, &caldata->cal_flags); 77162306a36Sopenharmony_ci clear_bit(RTT_DONE, &caldata->cal_flags); 77262306a36Sopenharmony_ci } 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_ci if (!ath9k_hw_init_cal(ah, chan)) 77562306a36Sopenharmony_ci return -EIO; 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci REG_SET_BIT(ah, AR_PHY_TIMING4, 77862306a36Sopenharmony_ci 1 << AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT); 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ciexit: 78162306a36Sopenharmony_ci ar9003_mci_enable_interrupt(ah); 78262306a36Sopenharmony_ci return 0; 78362306a36Sopenharmony_ci} 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_cistatic void ar9003_mci_mute_bt(struct ath_hw *ah) 78662306a36Sopenharmony_ci{ 78762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci /* disable all MCI messages */ 79062306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 0xffff0000); 79162306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS0, 0xffffffff); 79262306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS1, 0xffffffff); 79362306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS2, 0xffffffff); 79462306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS3, 0xffffffff); 79562306a36Sopenharmony_ci REG_SET_BIT(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_ci /* wait pending HW messages to flush out */ 79862306a36Sopenharmony_ci udelay(10); 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_ci /* 80162306a36Sopenharmony_ci * Send LNA_TAKE and SYS_SLEEPING when 80262306a36Sopenharmony_ci * 1. reset not after resuming from full sleep 80362306a36Sopenharmony_ci * 2. before reset MCI RX, to quiet BT and avoid MCI RX misalignment 80462306a36Sopenharmony_ci */ 80562306a36Sopenharmony_ci if (MCI_ANT_ARCH_PA_LNA_SHARED(mci)) { 80662306a36Sopenharmony_ci ar9003_mci_send_lna_take(ah, true); 80762306a36Sopenharmony_ci udelay(5); 80862306a36Sopenharmony_ci } 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci ar9003_mci_send_sys_sleeping(ah, true); 81162306a36Sopenharmony_ci} 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_cistatic void ar9003_mci_osla_setup(struct ath_hw *ah, bool enable) 81462306a36Sopenharmony_ci{ 81562306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 81662306a36Sopenharmony_ci u32 thresh; 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_ci if (!enable) { 81962306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_BTCOEX_CTRL, 82062306a36Sopenharmony_ci AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN); 82162306a36Sopenharmony_ci return; 82262306a36Sopenharmony_ci } 82362306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, AR_MCI_SCHD_TABLE_2_HW_BASED, 1); 82462306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, 82562306a36Sopenharmony_ci AR_MCI_SCHD_TABLE_2_MEM_BASED, 1); 82662306a36Sopenharmony_ci 82762306a36Sopenharmony_ci if (AR_SREV_9565(ah)) 82862306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_MISC, AR_MCI_MISC_HW_FIX_EN, 1); 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci if (!(mci->config & ATH_MCI_CONFIG_DISABLE_AGGR_THRESH)) { 83162306a36Sopenharmony_ci thresh = MS(mci->config, ATH_MCI_CONFIG_AGGR_THRESH); 83262306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, 83362306a36Sopenharmony_ci AR_BTCOEX_CTRL_AGGR_THRESH, thresh); 83462306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, 83562306a36Sopenharmony_ci AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 1); 83662306a36Sopenharmony_ci } else 83762306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, 83862306a36Sopenharmony_ci AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 0); 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, 84162306a36Sopenharmony_ci AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN, 1); 84262306a36Sopenharmony_ci} 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_cistatic void ar9003_mci_stat_setup(struct ath_hw *ah) 84562306a36Sopenharmony_ci{ 84662306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_ci if (!AR_SREV_9565(ah)) 84962306a36Sopenharmony_ci return; 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_ci if (mci->config & ATH_MCI_CONFIG_MCI_STAT_DBG) { 85262306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_DBG_CNT_CTRL, 85362306a36Sopenharmony_ci AR_MCI_DBG_CNT_CTRL_ENABLE, 1); 85462306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_DBG_CNT_CTRL, 85562306a36Sopenharmony_ci AR_MCI_DBG_CNT_CTRL_BT_LINKID, 85662306a36Sopenharmony_ci MCI_STAT_ALL_BT_LINKID); 85762306a36Sopenharmony_ci } else { 85862306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_DBG_CNT_CTRL, 85962306a36Sopenharmony_ci AR_MCI_DBG_CNT_CTRL_ENABLE, 0); 86062306a36Sopenharmony_ci } 86162306a36Sopenharmony_ci} 86262306a36Sopenharmony_ci 86362306a36Sopenharmony_cistatic void ar9003_mci_set_btcoex_ctrl_9565_1ANT(struct ath_hw *ah) 86462306a36Sopenharmony_ci{ 86562306a36Sopenharmony_ci u32 regval; 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) | 86862306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) | 86962306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_PA_SHARED) | 87062306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_LNA_SHARED) | 87162306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_NUM_ANTENNAS) | 87262306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_RX_CHAIN_MASK) | 87362306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) | 87462306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) | 87562306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN); 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, 87862306a36Sopenharmony_ci AR_BTCOEX_CTRL2_TX_CHAIN_MASK, 0x1); 87962306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_CTRL, regval); 88062306a36Sopenharmony_ci} 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_cistatic void ar9003_mci_set_btcoex_ctrl_9565_2ANT(struct ath_hw *ah) 88362306a36Sopenharmony_ci{ 88462306a36Sopenharmony_ci u32 regval; 88562306a36Sopenharmony_ci 88662306a36Sopenharmony_ci regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) | 88762306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) | 88862306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_PA_SHARED) | 88962306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_LNA_SHARED) | 89062306a36Sopenharmony_ci SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) | 89162306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_RX_CHAIN_MASK) | 89262306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) | 89362306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) | 89462306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN); 89562306a36Sopenharmony_ci 89662306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, 89762306a36Sopenharmony_ci AR_BTCOEX_CTRL2_TX_CHAIN_MASK, 0x0); 89862306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_CTRL, regval); 89962306a36Sopenharmony_ci} 90062306a36Sopenharmony_ci 90162306a36Sopenharmony_cistatic void ar9003_mci_set_btcoex_ctrl_9462(struct ath_hw *ah) 90262306a36Sopenharmony_ci{ 90362306a36Sopenharmony_ci u32 regval; 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_ci regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) | 90662306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) | 90762306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_PA_SHARED) | 90862306a36Sopenharmony_ci SM(1, AR_BTCOEX_CTRL_LNA_SHARED) | 90962306a36Sopenharmony_ci SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) | 91062306a36Sopenharmony_ci SM(3, AR_BTCOEX_CTRL_RX_CHAIN_MASK) | 91162306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) | 91262306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) | 91362306a36Sopenharmony_ci SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN); 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_CTRL, regval); 91662306a36Sopenharmony_ci} 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_ciint ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g, 91962306a36Sopenharmony_ci bool is_full_sleep) 92062306a36Sopenharmony_ci{ 92162306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 92262306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 92362306a36Sopenharmony_ci u32 regval, i; 92462306a36Sopenharmony_ci 92562306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI Reset (full_sleep = %d, is_2g = %d)\n", 92662306a36Sopenharmony_ci is_full_sleep, is_2g); 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ci if (REG_READ(ah, AR_BTCOEX_CTRL) == 0xdeadbeef) { 92962306a36Sopenharmony_ci ath_err(common, "BTCOEX control register is dead\n"); 93062306a36Sopenharmony_ci return -EINVAL; 93162306a36Sopenharmony_ci } 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_ci /* Program MCI DMA related registers */ 93462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_GPM_0, mci->gpm_addr); 93562306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_GPM_1, mci->gpm_len); 93662306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_SCHD_TABLE_0, mci->sched_addr); 93762306a36Sopenharmony_ci 93862306a36Sopenharmony_ci /* 93962306a36Sopenharmony_ci * To avoid MCI state machine be affected by incoming remote MCI msgs, 94062306a36Sopenharmony_ci * MCI mode will be enabled later, right before reset the MCI TX and RX. 94162306a36Sopenharmony_ci */ 94262306a36Sopenharmony_ci if (AR_SREV_9565(ah)) { 94362306a36Sopenharmony_ci u8 ant = MS(mci->config, ATH_MCI_CONFIG_ANT_ARCH); 94462306a36Sopenharmony_ci 94562306a36Sopenharmony_ci if (ant == ATH_MCI_ANT_ARCH_1_ANT_PA_LNA_SHARED) 94662306a36Sopenharmony_ci ar9003_mci_set_btcoex_ctrl_9565_1ANT(ah); 94762306a36Sopenharmony_ci else 94862306a36Sopenharmony_ci ar9003_mci_set_btcoex_ctrl_9565_2ANT(ah); 94962306a36Sopenharmony_ci } else { 95062306a36Sopenharmony_ci ar9003_mci_set_btcoex_ctrl_9462(ah); 95162306a36Sopenharmony_ci } 95262306a36Sopenharmony_ci 95362306a36Sopenharmony_ci if (is_2g && !(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA)) 95462306a36Sopenharmony_ci ar9003_mci_osla_setup(ah, true); 95562306a36Sopenharmony_ci else 95662306a36Sopenharmony_ci ar9003_mci_osla_setup(ah, false); 95762306a36Sopenharmony_ci 95862306a36Sopenharmony_ci REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, 95962306a36Sopenharmony_ci AR_BTCOEX_CTRL_SPDT_ENABLE); 96062306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL3, 96162306a36Sopenharmony_ci AR_BTCOEX_CTRL3_CONT_INFO_TIMEOUT, 20); 96262306a36Sopenharmony_ci 96362306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_RX_DEWEIGHT, 0); 96462306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0); 96562306a36Sopenharmony_ci 96662306a36Sopenharmony_ci /* Set the time out to 3.125ms (5 BT slots) */ 96762306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_WL_LNA, AR_BTCOEX_WL_LNA_TIMEOUT, 0x3D090); 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci /* concurrent tx priority */ 97062306a36Sopenharmony_ci if (mci->config & ATH_MCI_CONFIG_CONCUR_TX) { 97162306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, 97262306a36Sopenharmony_ci AR_BTCOEX_CTRL2_DESC_BASED_TXPWR_ENABLE, 0); 97362306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, 97462306a36Sopenharmony_ci AR_BTCOEX_CTRL2_TXPWR_THRESH, 0x7f); 97562306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, 97662306a36Sopenharmony_ci AR_BTCOEX_CTRL_REDUCE_TXPWR, 0); 97762306a36Sopenharmony_ci for (i = 0; i < 8; i++) 97862306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_MAX_TXPWR(i), 0x7f7f7f7f); 97962306a36Sopenharmony_ci } 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_ci regval = MS(mci->config, ATH_MCI_CONFIG_CLK_DIV); 98262306a36Sopenharmony_ci REG_RMW_FIELD(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_CLK_DIV, regval); 98362306a36Sopenharmony_ci REG_SET_BIT(ah, AR_BTCOEX_CTRL, AR_BTCOEX_CTRL_MCI_MODE_EN); 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_ci /* Resetting the Rx and Tx paths of MCI */ 98662306a36Sopenharmony_ci regval = REG_READ(ah, AR_MCI_COMMAND2); 98762306a36Sopenharmony_ci regval |= SM(1, AR_MCI_COMMAND2_RESET_TX); 98862306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_COMMAND2, regval); 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci udelay(1); 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_ci regval &= ~SM(1, AR_MCI_COMMAND2_RESET_TX); 99362306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_COMMAND2, regval); 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_ci if (is_full_sleep) { 99662306a36Sopenharmony_ci ar9003_mci_mute_bt(ah); 99762306a36Sopenharmony_ci udelay(100); 99862306a36Sopenharmony_ci } 99962306a36Sopenharmony_ci 100062306a36Sopenharmony_ci /* Check pending GPM msg before MCI Reset Rx */ 100162306a36Sopenharmony_ci ar9003_mci_check_gpm_offset(ah); 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ci regval |= SM(1, AR_MCI_COMMAND2_RESET_RX); 100462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_COMMAND2, regval); 100562306a36Sopenharmony_ci udelay(1); 100662306a36Sopenharmony_ci regval &= ~SM(1, AR_MCI_COMMAND2_RESET_RX); 100762306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_COMMAND2, regval); 100862306a36Sopenharmony_ci 100962306a36Sopenharmony_ci /* Init GPM offset after MCI Reset Rx */ 101062306a36Sopenharmony_ci ar9003_mci_state(ah, MCI_STATE_INIT_GPM_OFFSET); 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 101362306a36Sopenharmony_ci (SM(0xe801, AR_MCI_MSG_ATTRIBUTES_TABLE_INVALID_HDR) | 101462306a36Sopenharmony_ci SM(0x0000, AR_MCI_MSG_ATTRIBUTES_TABLE_CHECKSUM))); 101562306a36Sopenharmony_ci 101662306a36Sopenharmony_ci if (MCI_ANT_ARCH_PA_LNA_SHARED(mci)) 101762306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_MCI_TX_CTRL, 101862306a36Sopenharmony_ci AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); 101962306a36Sopenharmony_ci else 102062306a36Sopenharmony_ci REG_SET_BIT(ah, AR_MCI_TX_CTRL, 102162306a36Sopenharmony_ci AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); 102262306a36Sopenharmony_ci 102362306a36Sopenharmony_ci ar9003_mci_observation_set_up(ah); 102462306a36Sopenharmony_ci 102562306a36Sopenharmony_ci mci->ready = true; 102662306a36Sopenharmony_ci ar9003_mci_prep_interface(ah); 102762306a36Sopenharmony_ci ar9003_mci_stat_setup(ah); 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_ci if (en_int) 103062306a36Sopenharmony_ci ar9003_mci_enable_interrupt(ah); 103162306a36Sopenharmony_ci 103262306a36Sopenharmony_ci if (ath9k_hw_is_aic_enabled(ah)) 103362306a36Sopenharmony_ci ar9003_aic_start_normal(ah); 103462306a36Sopenharmony_ci 103562306a36Sopenharmony_ci return 0; 103662306a36Sopenharmony_ci} 103762306a36Sopenharmony_ci 103862306a36Sopenharmony_civoid ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep) 103962306a36Sopenharmony_ci{ 104062306a36Sopenharmony_ci struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; 104162306a36Sopenharmony_ci 104262306a36Sopenharmony_ci ar9003_mci_disable_interrupt(ah); 104362306a36Sopenharmony_ci 104462306a36Sopenharmony_ci if (mci_hw->ready && !save_fullsleep) { 104562306a36Sopenharmony_ci ar9003_mci_mute_bt(ah); 104662306a36Sopenharmony_ci udelay(20); 104762306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_CTRL, 0); 104862306a36Sopenharmony_ci } 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_ci mci_hw->bt_state = MCI_BT_SLEEP; 105162306a36Sopenharmony_ci mci_hw->ready = false; 105262306a36Sopenharmony_ci} 105362306a36Sopenharmony_ci 105462306a36Sopenharmony_cistatic void ar9003_mci_send_2g5g_status(struct ath_hw *ah, bool wait_done) 105562306a36Sopenharmony_ci{ 105662306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 105762306a36Sopenharmony_ci u32 to_set, to_clear; 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_ci if (!mci->update_2g5g || (mci->bt_state == MCI_BT_SLEEP)) 106062306a36Sopenharmony_ci return; 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci if (mci->is_2g) { 106362306a36Sopenharmony_ci to_clear = MCI_2G_FLAGS_CLEAR_MASK; 106462306a36Sopenharmony_ci to_set = MCI_2G_FLAGS_SET_MASK; 106562306a36Sopenharmony_ci } else { 106662306a36Sopenharmony_ci to_clear = MCI_5G_FLAGS_CLEAR_MASK; 106762306a36Sopenharmony_ci to_set = MCI_5G_FLAGS_SET_MASK; 106862306a36Sopenharmony_ci } 106962306a36Sopenharmony_ci 107062306a36Sopenharmony_ci if (to_clear) 107162306a36Sopenharmony_ci ar9003_mci_send_coex_bt_flags(ah, wait_done, 107262306a36Sopenharmony_ci MCI_GPM_COEX_BT_FLAGS_CLEAR, 107362306a36Sopenharmony_ci to_clear); 107462306a36Sopenharmony_ci if (to_set) 107562306a36Sopenharmony_ci ar9003_mci_send_coex_bt_flags(ah, wait_done, 107662306a36Sopenharmony_ci MCI_GPM_COEX_BT_FLAGS_SET, 107762306a36Sopenharmony_ci to_set); 107862306a36Sopenharmony_ci} 107962306a36Sopenharmony_ci 108062306a36Sopenharmony_cistatic void ar9003_mci_queue_unsent_gpm(struct ath_hw *ah, u8 header, 108162306a36Sopenharmony_ci u32 *payload, bool queue) 108262306a36Sopenharmony_ci{ 108362306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 108462306a36Sopenharmony_ci u8 type, opcode; 108562306a36Sopenharmony_ci 108662306a36Sopenharmony_ci /* check if the message is to be queued */ 108762306a36Sopenharmony_ci if (header != MCI_GPM) 108862306a36Sopenharmony_ci return; 108962306a36Sopenharmony_ci 109062306a36Sopenharmony_ci type = MCI_GPM_TYPE(payload); 109162306a36Sopenharmony_ci opcode = MCI_GPM_OPCODE(payload); 109262306a36Sopenharmony_ci 109362306a36Sopenharmony_ci if (type != MCI_GPM_COEX_AGENT) 109462306a36Sopenharmony_ci return; 109562306a36Sopenharmony_ci 109662306a36Sopenharmony_ci switch (opcode) { 109762306a36Sopenharmony_ci case MCI_GPM_COEX_BT_UPDATE_FLAGS: 109862306a36Sopenharmony_ci if (*(((u8 *)payload) + MCI_GPM_COEX_B_BT_FLAGS_OP) == 109962306a36Sopenharmony_ci MCI_GPM_COEX_BT_FLAGS_READ) 110062306a36Sopenharmony_ci break; 110162306a36Sopenharmony_ci 110262306a36Sopenharmony_ci mci->update_2g5g = queue; 110362306a36Sopenharmony_ci 110462306a36Sopenharmony_ci break; 110562306a36Sopenharmony_ci case MCI_GPM_COEX_WLAN_CHANNELS: 110662306a36Sopenharmony_ci mci->wlan_channels_update = queue; 110762306a36Sopenharmony_ci break; 110862306a36Sopenharmony_ci case MCI_GPM_COEX_HALT_BT_GPM: 110962306a36Sopenharmony_ci if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) == 111062306a36Sopenharmony_ci MCI_GPM_COEX_BT_GPM_UNHALT) { 111162306a36Sopenharmony_ci mci->unhalt_bt_gpm = queue; 111262306a36Sopenharmony_ci 111362306a36Sopenharmony_ci if (!queue) 111462306a36Sopenharmony_ci mci->halted_bt_gpm = false; 111562306a36Sopenharmony_ci } 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_ci if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) == 111862306a36Sopenharmony_ci MCI_GPM_COEX_BT_GPM_HALT) { 111962306a36Sopenharmony_ci 112062306a36Sopenharmony_ci mci->halted_bt_gpm = !queue; 112162306a36Sopenharmony_ci } 112262306a36Sopenharmony_ci 112362306a36Sopenharmony_ci break; 112462306a36Sopenharmony_ci default: 112562306a36Sopenharmony_ci break; 112662306a36Sopenharmony_ci } 112762306a36Sopenharmony_ci} 112862306a36Sopenharmony_ci 112962306a36Sopenharmony_civoid ar9003_mci_2g5g_switch(struct ath_hw *ah, bool force) 113062306a36Sopenharmony_ci{ 113162306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 113262306a36Sopenharmony_ci 113362306a36Sopenharmony_ci if (!mci->update_2g5g && !force) 113462306a36Sopenharmony_ci return; 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci if (mci->is_2g) { 113762306a36Sopenharmony_ci ar9003_mci_send_2g5g_status(ah, true); 113862306a36Sopenharmony_ci ar9003_mci_send_lna_transfer(ah, true); 113962306a36Sopenharmony_ci udelay(5); 114062306a36Sopenharmony_ci 114162306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_MCI_TX_CTRL, 114262306a36Sopenharmony_ci AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); 114362306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_PHY_GLB_CONTROL, 114462306a36Sopenharmony_ci AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL); 114562306a36Sopenharmony_ci 114662306a36Sopenharmony_ci if (!(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA)) 114762306a36Sopenharmony_ci ar9003_mci_osla_setup(ah, true); 114862306a36Sopenharmony_ci 114962306a36Sopenharmony_ci if (AR_SREV_9462(ah)) 115062306a36Sopenharmony_ci REG_WRITE(ah, AR_SELFGEN_MASK, 0x02); 115162306a36Sopenharmony_ci } else { 115262306a36Sopenharmony_ci ar9003_mci_send_lna_take(ah, true); 115362306a36Sopenharmony_ci udelay(5); 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_ci REG_SET_BIT(ah, AR_MCI_TX_CTRL, 115662306a36Sopenharmony_ci AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); 115762306a36Sopenharmony_ci REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, 115862306a36Sopenharmony_ci AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL); 115962306a36Sopenharmony_ci 116062306a36Sopenharmony_ci ar9003_mci_osla_setup(ah, false); 116162306a36Sopenharmony_ci ar9003_mci_send_2g5g_status(ah, true); 116262306a36Sopenharmony_ci } 116362306a36Sopenharmony_ci} 116462306a36Sopenharmony_ci 116562306a36Sopenharmony_cibool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag, 116662306a36Sopenharmony_ci u32 *payload, u8 len, bool wait_done, 116762306a36Sopenharmony_ci bool check_bt) 116862306a36Sopenharmony_ci{ 116962306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 117062306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 117162306a36Sopenharmony_ci bool msg_sent = false; 117262306a36Sopenharmony_ci u32 regval; 117362306a36Sopenharmony_ci u32 saved_mci_int_en; 117462306a36Sopenharmony_ci int i; 117562306a36Sopenharmony_ci 117662306a36Sopenharmony_ci saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN); 117762306a36Sopenharmony_ci regval = REG_READ(ah, AR_BTCOEX_CTRL); 117862306a36Sopenharmony_ci 117962306a36Sopenharmony_ci if ((regval == 0xdeadbeef) || !(regval & AR_BTCOEX_CTRL_MCI_MODE_EN)) { 118062306a36Sopenharmony_ci ath_dbg(common, MCI, 118162306a36Sopenharmony_ci "MCI Not sending 0x%x. MCI is not enabled. full_sleep = %d\n", 118262306a36Sopenharmony_ci header, (ah->power_mode == ATH9K_PM_FULL_SLEEP) ? 1 : 0); 118362306a36Sopenharmony_ci ar9003_mci_queue_unsent_gpm(ah, header, payload, true); 118462306a36Sopenharmony_ci return false; 118562306a36Sopenharmony_ci } else if (check_bt && (mci->bt_state == MCI_BT_SLEEP)) { 118662306a36Sopenharmony_ci ath_dbg(common, MCI, 118762306a36Sopenharmony_ci "MCI Don't send message 0x%x. BT is in sleep state\n", 118862306a36Sopenharmony_ci header); 118962306a36Sopenharmony_ci ar9003_mci_queue_unsent_gpm(ah, header, payload, true); 119062306a36Sopenharmony_ci return false; 119162306a36Sopenharmony_ci } 119262306a36Sopenharmony_ci 119362306a36Sopenharmony_ci if (wait_done) 119462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0); 119562306a36Sopenharmony_ci 119662306a36Sopenharmony_ci /* Need to clear SW_MSG_DONE raw bit before wait */ 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, 119962306a36Sopenharmony_ci (AR_MCI_INTERRUPT_SW_MSG_DONE | 120062306a36Sopenharmony_ci AR_MCI_INTERRUPT_MSG_FAIL_MASK)); 120162306a36Sopenharmony_ci 120262306a36Sopenharmony_ci if (payload) { 120362306a36Sopenharmony_ci for (i = 0; (i * 4) < len; i++) 120462306a36Sopenharmony_ci REG_WRITE(ah, (AR_MCI_TX_PAYLOAD0 + i * 4), 120562306a36Sopenharmony_ci *(payload + i)); 120662306a36Sopenharmony_ci } 120762306a36Sopenharmony_ci 120862306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_COMMAND0, 120962306a36Sopenharmony_ci (SM((flag & MCI_FLAG_DISABLE_TIMESTAMP), 121062306a36Sopenharmony_ci AR_MCI_COMMAND0_DISABLE_TIMESTAMP) | 121162306a36Sopenharmony_ci SM(len, AR_MCI_COMMAND0_LEN) | 121262306a36Sopenharmony_ci SM(header, AR_MCI_COMMAND0_HEADER))); 121362306a36Sopenharmony_ci 121462306a36Sopenharmony_ci if (wait_done && 121562306a36Sopenharmony_ci !(ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RAW, 121662306a36Sopenharmony_ci AR_MCI_INTERRUPT_SW_MSG_DONE, 500))) 121762306a36Sopenharmony_ci ar9003_mci_queue_unsent_gpm(ah, header, payload, true); 121862306a36Sopenharmony_ci else { 121962306a36Sopenharmony_ci ar9003_mci_queue_unsent_gpm(ah, header, payload, false); 122062306a36Sopenharmony_ci msg_sent = true; 122162306a36Sopenharmony_ci } 122262306a36Sopenharmony_ci 122362306a36Sopenharmony_ci if (wait_done) 122462306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en); 122562306a36Sopenharmony_ci 122662306a36Sopenharmony_ci return msg_sent; 122762306a36Sopenharmony_ci} 122862306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_send_message); 122962306a36Sopenharmony_ci 123062306a36Sopenharmony_civoid ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable) 123162306a36Sopenharmony_ci{ 123262306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 123362306a36Sopenharmony_ci struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; 123462306a36Sopenharmony_ci u32 pld[4] = {0, 0, 0, 0}; 123562306a36Sopenharmony_ci 123662306a36Sopenharmony_ci if ((mci_hw->bt_state != MCI_BT_AWAKE) || 123762306a36Sopenharmony_ci (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL)) 123862306a36Sopenharmony_ci return; 123962306a36Sopenharmony_ci 124062306a36Sopenharmony_ci MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_REQ); 124162306a36Sopenharmony_ci pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_seq++; 124262306a36Sopenharmony_ci 124362306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false); 124462306a36Sopenharmony_ci 124562306a36Sopenharmony_ci if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_GRANT, 0, 50000)) { 124662306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI BT_CAL_GRANT received\n"); 124762306a36Sopenharmony_ci } else { 124862306a36Sopenharmony_ci *is_reusable = false; 124962306a36Sopenharmony_ci ath_dbg(common, MCI, "MCI BT_CAL_GRANT not received\n"); 125062306a36Sopenharmony_ci } 125162306a36Sopenharmony_ci} 125262306a36Sopenharmony_ci 125362306a36Sopenharmony_civoid ar9003_mci_init_cal_done(struct ath_hw *ah) 125462306a36Sopenharmony_ci{ 125562306a36Sopenharmony_ci struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; 125662306a36Sopenharmony_ci u32 pld[4] = {0, 0, 0, 0}; 125762306a36Sopenharmony_ci 125862306a36Sopenharmony_ci if ((mci_hw->bt_state != MCI_BT_AWAKE) || 125962306a36Sopenharmony_ci (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL)) 126062306a36Sopenharmony_ci return; 126162306a36Sopenharmony_ci 126262306a36Sopenharmony_ci MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_DONE); 126362306a36Sopenharmony_ci pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_done++; 126462306a36Sopenharmony_ci ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false); 126562306a36Sopenharmony_ci} 126662306a36Sopenharmony_ci 126762306a36Sopenharmony_ciint ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf, 126862306a36Sopenharmony_ci u16 len, u32 sched_addr) 126962306a36Sopenharmony_ci{ 127062306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 127162306a36Sopenharmony_ci 127262306a36Sopenharmony_ci mci->gpm_addr = gpm_addr; 127362306a36Sopenharmony_ci mci->gpm_buf = gpm_buf; 127462306a36Sopenharmony_ci mci->gpm_len = len; 127562306a36Sopenharmony_ci mci->sched_addr = sched_addr; 127662306a36Sopenharmony_ci 127762306a36Sopenharmony_ci return ar9003_mci_reset(ah, true, true, true); 127862306a36Sopenharmony_ci} 127962306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_setup); 128062306a36Sopenharmony_ci 128162306a36Sopenharmony_civoid ar9003_mci_cleanup(struct ath_hw *ah) 128262306a36Sopenharmony_ci{ 128362306a36Sopenharmony_ci /* Turn off MCI and Jupiter mode. */ 128462306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_CTRL, 0x00); 128562306a36Sopenharmony_ci ar9003_mci_disable_interrupt(ah); 128662306a36Sopenharmony_ci} 128762306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_cleanup); 128862306a36Sopenharmony_ci 128962306a36Sopenharmony_ciu32 ar9003_mci_state(struct ath_hw *ah, u32 state_type) 129062306a36Sopenharmony_ci{ 129162306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 129262306a36Sopenharmony_ci u32 value = 0, tsf; 129362306a36Sopenharmony_ci u8 query_type; 129462306a36Sopenharmony_ci 129562306a36Sopenharmony_ci switch (state_type) { 129662306a36Sopenharmony_ci case MCI_STATE_ENABLE: 129762306a36Sopenharmony_ci if (mci->ready) { 129862306a36Sopenharmony_ci value = REG_READ(ah, AR_BTCOEX_CTRL); 129962306a36Sopenharmony_ci 130062306a36Sopenharmony_ci if ((value == 0xdeadbeef) || (value == 0xffffffff)) 130162306a36Sopenharmony_ci value = 0; 130262306a36Sopenharmony_ci } 130362306a36Sopenharmony_ci value &= AR_BTCOEX_CTRL_MCI_MODE_EN; 130462306a36Sopenharmony_ci break; 130562306a36Sopenharmony_ci case MCI_STATE_INIT_GPM_OFFSET: 130662306a36Sopenharmony_ci value = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR); 130762306a36Sopenharmony_ci 130862306a36Sopenharmony_ci if (value < mci->gpm_len) 130962306a36Sopenharmony_ci mci->gpm_idx = value; 131062306a36Sopenharmony_ci else 131162306a36Sopenharmony_ci mci->gpm_idx = 0; 131262306a36Sopenharmony_ci break; 131362306a36Sopenharmony_ci case MCI_STATE_LAST_SCHD_MSG_OFFSET: 131462306a36Sopenharmony_ci value = MS(REG_READ(ah, AR_MCI_RX_STATUS), 131562306a36Sopenharmony_ci AR_MCI_RX_LAST_SCHD_MSG_INDEX); 131662306a36Sopenharmony_ci /* Make it in bytes */ 131762306a36Sopenharmony_ci value <<= 4; 131862306a36Sopenharmony_ci break; 131962306a36Sopenharmony_ci case MCI_STATE_REMOTE_SLEEP: 132062306a36Sopenharmony_ci value = MS(REG_READ(ah, AR_MCI_RX_STATUS), 132162306a36Sopenharmony_ci AR_MCI_RX_REMOTE_SLEEP) ? 132262306a36Sopenharmony_ci MCI_BT_SLEEP : MCI_BT_AWAKE; 132362306a36Sopenharmony_ci break; 132462306a36Sopenharmony_ci case MCI_STATE_SET_BT_AWAKE: 132562306a36Sopenharmony_ci mci->bt_state = MCI_BT_AWAKE; 132662306a36Sopenharmony_ci ar9003_mci_send_coex_version_query(ah, true); 132762306a36Sopenharmony_ci ar9003_mci_send_coex_wlan_channels(ah, true); 132862306a36Sopenharmony_ci 132962306a36Sopenharmony_ci if (mci->unhalt_bt_gpm) 133062306a36Sopenharmony_ci ar9003_mci_send_coex_halt_bt_gpm(ah, false, true); 133162306a36Sopenharmony_ci 133262306a36Sopenharmony_ci ar9003_mci_2g5g_switch(ah, false); 133362306a36Sopenharmony_ci break; 133462306a36Sopenharmony_ci case MCI_STATE_RESET_REQ_WAKE: 133562306a36Sopenharmony_ci ar9003_mci_reset_req_wakeup(ah); 133662306a36Sopenharmony_ci mci->update_2g5g = true; 133762306a36Sopenharmony_ci 133862306a36Sopenharmony_ci if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MASK) { 133962306a36Sopenharmony_ci /* Check if we still have control of the GPIOs */ 134062306a36Sopenharmony_ci if ((REG_READ(ah, AR_GLB_GPIO_CONTROL) & 134162306a36Sopenharmony_ci ATH_MCI_CONFIG_MCI_OBS_GPIO) != 134262306a36Sopenharmony_ci ATH_MCI_CONFIG_MCI_OBS_GPIO) { 134362306a36Sopenharmony_ci ar9003_mci_observation_set_up(ah); 134462306a36Sopenharmony_ci } 134562306a36Sopenharmony_ci } 134662306a36Sopenharmony_ci break; 134762306a36Sopenharmony_ci case MCI_STATE_SEND_WLAN_COEX_VERSION: 134862306a36Sopenharmony_ci ar9003_mci_send_coex_version_response(ah, true); 134962306a36Sopenharmony_ci break; 135062306a36Sopenharmony_ci case MCI_STATE_SEND_VERSION_QUERY: 135162306a36Sopenharmony_ci ar9003_mci_send_coex_version_query(ah, true); 135262306a36Sopenharmony_ci break; 135362306a36Sopenharmony_ci case MCI_STATE_SEND_STATUS_QUERY: 135462306a36Sopenharmony_ci query_type = MCI_GPM_COEX_QUERY_BT_TOPOLOGY; 135562306a36Sopenharmony_ci ar9003_mci_send_coex_bt_status_query(ah, true, query_type); 135662306a36Sopenharmony_ci break; 135762306a36Sopenharmony_ci case MCI_STATE_RECOVER_RX: 135862306a36Sopenharmony_ci tsf = ath9k_hw_gettsf32(ah); 135962306a36Sopenharmony_ci if ((tsf - mci->last_recovery) <= MCI_RECOVERY_DUR_TSF) { 136062306a36Sopenharmony_ci ath_dbg(ath9k_hw_common(ah), MCI, 136162306a36Sopenharmony_ci "(MCI) ignore Rx recovery\n"); 136262306a36Sopenharmony_ci break; 136362306a36Sopenharmony_ci } 136462306a36Sopenharmony_ci ath_dbg(ath9k_hw_common(ah), MCI, "(MCI) RECOVER RX\n"); 136562306a36Sopenharmony_ci mci->last_recovery = tsf; 136662306a36Sopenharmony_ci ar9003_mci_prep_interface(ah); 136762306a36Sopenharmony_ci mci->query_bt = true; 136862306a36Sopenharmony_ci mci->need_flush_btinfo = true; 136962306a36Sopenharmony_ci ar9003_mci_send_coex_wlan_channels(ah, true); 137062306a36Sopenharmony_ci ar9003_mci_2g5g_switch(ah, false); 137162306a36Sopenharmony_ci break; 137262306a36Sopenharmony_ci case MCI_STATE_NEED_FTP_STOMP: 137362306a36Sopenharmony_ci value = !(mci->config & ATH_MCI_CONFIG_DISABLE_FTP_STOMP); 137462306a36Sopenharmony_ci break; 137562306a36Sopenharmony_ci case MCI_STATE_NEED_FLUSH_BT_INFO: 137662306a36Sopenharmony_ci value = (!mci->unhalt_bt_gpm && mci->need_flush_btinfo) ? 1 : 0; 137762306a36Sopenharmony_ci mci->need_flush_btinfo = false; 137862306a36Sopenharmony_ci break; 137962306a36Sopenharmony_ci case MCI_STATE_AIC_CAL: 138062306a36Sopenharmony_ci if (ath9k_hw_is_aic_enabled(ah)) 138162306a36Sopenharmony_ci value = ar9003_aic_calibration(ah); 138262306a36Sopenharmony_ci break; 138362306a36Sopenharmony_ci case MCI_STATE_AIC_START: 138462306a36Sopenharmony_ci if (ath9k_hw_is_aic_enabled(ah)) 138562306a36Sopenharmony_ci ar9003_aic_start_normal(ah); 138662306a36Sopenharmony_ci break; 138762306a36Sopenharmony_ci case MCI_STATE_AIC_CAL_RESET: 138862306a36Sopenharmony_ci if (ath9k_hw_is_aic_enabled(ah)) 138962306a36Sopenharmony_ci value = ar9003_aic_cal_reset(ah); 139062306a36Sopenharmony_ci break; 139162306a36Sopenharmony_ci case MCI_STATE_AIC_CAL_SINGLE: 139262306a36Sopenharmony_ci if (ath9k_hw_is_aic_enabled(ah)) 139362306a36Sopenharmony_ci value = ar9003_aic_calibration_single(ah); 139462306a36Sopenharmony_ci break; 139562306a36Sopenharmony_ci default: 139662306a36Sopenharmony_ci break; 139762306a36Sopenharmony_ci } 139862306a36Sopenharmony_ci 139962306a36Sopenharmony_ci return value; 140062306a36Sopenharmony_ci} 140162306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_state); 140262306a36Sopenharmony_ci 140362306a36Sopenharmony_civoid ar9003_mci_bt_gain_ctrl(struct ath_hw *ah) 140462306a36Sopenharmony_ci{ 140562306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 140662306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 140762306a36Sopenharmony_ci 140862306a36Sopenharmony_ci ath_dbg(common, MCI, "Give LNA and SPDT control to BT\n"); 140962306a36Sopenharmony_ci 141062306a36Sopenharmony_ci ar9003_mci_send_lna_take(ah, true); 141162306a36Sopenharmony_ci udelay(50); 141262306a36Sopenharmony_ci 141362306a36Sopenharmony_ci REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL); 141462306a36Sopenharmony_ci mci->is_2g = false; 141562306a36Sopenharmony_ci mci->update_2g5g = true; 141662306a36Sopenharmony_ci ar9003_mci_send_2g5g_status(ah, true); 141762306a36Sopenharmony_ci 141862306a36Sopenharmony_ci /* Force another 2g5g update at next scanning */ 141962306a36Sopenharmony_ci mci->update_2g5g = true; 142062306a36Sopenharmony_ci} 142162306a36Sopenharmony_ci 142262306a36Sopenharmony_civoid ar9003_mci_set_power_awake(struct ath_hw *ah) 142362306a36Sopenharmony_ci{ 142462306a36Sopenharmony_ci u32 btcoex_ctrl2, diag_sw; 142562306a36Sopenharmony_ci int i; 142662306a36Sopenharmony_ci u8 lna_ctrl, bt_sleep; 142762306a36Sopenharmony_ci 142862306a36Sopenharmony_ci for (i = 0; i < AH_WAIT_TIMEOUT; i++) { 142962306a36Sopenharmony_ci btcoex_ctrl2 = REG_READ(ah, AR_BTCOEX_CTRL2); 143062306a36Sopenharmony_ci if (btcoex_ctrl2 != 0xdeadbeef) 143162306a36Sopenharmony_ci break; 143262306a36Sopenharmony_ci udelay(AH_TIME_QUANTUM); 143362306a36Sopenharmony_ci } 143462306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_CTRL2, (btcoex_ctrl2 | BIT(23))); 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_ci for (i = 0; i < AH_WAIT_TIMEOUT; i++) { 143762306a36Sopenharmony_ci diag_sw = REG_READ(ah, AR_DIAG_SW); 143862306a36Sopenharmony_ci if (diag_sw != 0xdeadbeef) 143962306a36Sopenharmony_ci break; 144062306a36Sopenharmony_ci udelay(AH_TIME_QUANTUM); 144162306a36Sopenharmony_ci } 144262306a36Sopenharmony_ci REG_WRITE(ah, AR_DIAG_SW, (diag_sw | BIT(27) | BIT(19) | BIT(18))); 144362306a36Sopenharmony_ci lna_ctrl = REG_READ(ah, AR_OBS_BUS_CTRL) & 0x3; 144462306a36Sopenharmony_ci bt_sleep = MS(REG_READ(ah, AR_MCI_RX_STATUS), AR_MCI_RX_REMOTE_SLEEP); 144562306a36Sopenharmony_ci 144662306a36Sopenharmony_ci REG_WRITE(ah, AR_BTCOEX_CTRL2, btcoex_ctrl2); 144762306a36Sopenharmony_ci REG_WRITE(ah, AR_DIAG_SW, diag_sw); 144862306a36Sopenharmony_ci 144962306a36Sopenharmony_ci if (bt_sleep && (lna_ctrl == 2)) { 145062306a36Sopenharmony_ci REG_SET_BIT(ah, AR_BTCOEX_RC, 0x1); 145162306a36Sopenharmony_ci REG_CLR_BIT(ah, AR_BTCOEX_RC, 0x1); 145262306a36Sopenharmony_ci udelay(50); 145362306a36Sopenharmony_ci } 145462306a36Sopenharmony_ci} 145562306a36Sopenharmony_ci 145662306a36Sopenharmony_civoid ar9003_mci_check_gpm_offset(struct ath_hw *ah) 145762306a36Sopenharmony_ci{ 145862306a36Sopenharmony_ci struct ath_common *common = ath9k_hw_common(ah); 145962306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 146062306a36Sopenharmony_ci u32 offset; 146162306a36Sopenharmony_ci 146262306a36Sopenharmony_ci /* 146362306a36Sopenharmony_ci * This should only be called before "MAC Warm Reset" or "MCI Reset Rx". 146462306a36Sopenharmony_ci */ 146562306a36Sopenharmony_ci offset = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR); 146662306a36Sopenharmony_ci if (mci->gpm_idx == offset) 146762306a36Sopenharmony_ci return; 146862306a36Sopenharmony_ci ath_dbg(common, MCI, "GPM cached write pointer mismatch %d %d\n", 146962306a36Sopenharmony_ci mci->gpm_idx, offset); 147062306a36Sopenharmony_ci mci->query_bt = true; 147162306a36Sopenharmony_ci mci->need_flush_btinfo = true; 147262306a36Sopenharmony_ci mci->gpm_idx = 0; 147362306a36Sopenharmony_ci} 147462306a36Sopenharmony_ci 147562306a36Sopenharmony_ciu32 ar9003_mci_get_next_gpm_offset(struct ath_hw *ah, u32 *more) 147662306a36Sopenharmony_ci{ 147762306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 147862306a36Sopenharmony_ci u32 offset, more_gpm = 0, gpm_ptr; 147962306a36Sopenharmony_ci 148062306a36Sopenharmony_ci /* 148162306a36Sopenharmony_ci * This could be useful to avoid new GPM message interrupt which 148262306a36Sopenharmony_ci * may lead to spurious interrupt after power sleep, or multiple 148362306a36Sopenharmony_ci * entry of ath_mci_intr(). 148462306a36Sopenharmony_ci * Adding empty GPM check by returning HAL_MCI_GPM_INVALID can 148562306a36Sopenharmony_ci * alleviate this effect, but clearing GPM RX interrupt bit is 148662306a36Sopenharmony_ci * safe, because whether this is called from hw or driver code 148762306a36Sopenharmony_ci * there must be an interrupt bit set/triggered initially 148862306a36Sopenharmony_ci */ 148962306a36Sopenharmony_ci REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, 149062306a36Sopenharmony_ci AR_MCI_INTERRUPT_RX_MSG_GPM); 149162306a36Sopenharmony_ci 149262306a36Sopenharmony_ci gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR); 149362306a36Sopenharmony_ci offset = gpm_ptr; 149462306a36Sopenharmony_ci 149562306a36Sopenharmony_ci if (!offset) 149662306a36Sopenharmony_ci offset = mci->gpm_len - 1; 149762306a36Sopenharmony_ci else if (offset >= mci->gpm_len) { 149862306a36Sopenharmony_ci if (offset != 0xFFFF) 149962306a36Sopenharmony_ci offset = 0; 150062306a36Sopenharmony_ci } else { 150162306a36Sopenharmony_ci offset--; 150262306a36Sopenharmony_ci } 150362306a36Sopenharmony_ci 150462306a36Sopenharmony_ci if ((offset == 0xFFFF) || (gpm_ptr == mci->gpm_idx)) { 150562306a36Sopenharmony_ci offset = MCI_GPM_INVALID; 150662306a36Sopenharmony_ci more_gpm = MCI_GPM_NOMORE; 150762306a36Sopenharmony_ci goto out; 150862306a36Sopenharmony_ci } 150962306a36Sopenharmony_ci for (;;) { 151062306a36Sopenharmony_ci u32 temp_index; 151162306a36Sopenharmony_ci 151262306a36Sopenharmony_ci /* skip reserved GPM if any */ 151362306a36Sopenharmony_ci 151462306a36Sopenharmony_ci if (offset != mci->gpm_idx) 151562306a36Sopenharmony_ci more_gpm = MCI_GPM_MORE; 151662306a36Sopenharmony_ci else 151762306a36Sopenharmony_ci more_gpm = MCI_GPM_NOMORE; 151862306a36Sopenharmony_ci 151962306a36Sopenharmony_ci temp_index = mci->gpm_idx; 152062306a36Sopenharmony_ci 152162306a36Sopenharmony_ci if (temp_index >= mci->gpm_len) 152262306a36Sopenharmony_ci temp_index = 0; 152362306a36Sopenharmony_ci 152462306a36Sopenharmony_ci mci->gpm_idx++; 152562306a36Sopenharmony_ci 152662306a36Sopenharmony_ci if (mci->gpm_idx >= mci->gpm_len) 152762306a36Sopenharmony_ci mci->gpm_idx = 0; 152862306a36Sopenharmony_ci 152962306a36Sopenharmony_ci if (ar9003_mci_is_gpm_valid(ah, temp_index)) { 153062306a36Sopenharmony_ci offset = temp_index; 153162306a36Sopenharmony_ci break; 153262306a36Sopenharmony_ci } 153362306a36Sopenharmony_ci 153462306a36Sopenharmony_ci if (more_gpm == MCI_GPM_NOMORE) { 153562306a36Sopenharmony_ci offset = MCI_GPM_INVALID; 153662306a36Sopenharmony_ci break; 153762306a36Sopenharmony_ci } 153862306a36Sopenharmony_ci } 153962306a36Sopenharmony_ci 154062306a36Sopenharmony_ci if (offset != MCI_GPM_INVALID) 154162306a36Sopenharmony_ci offset <<= 4; 154262306a36Sopenharmony_ciout: 154362306a36Sopenharmony_ci if (more) 154462306a36Sopenharmony_ci *more = more_gpm; 154562306a36Sopenharmony_ci 154662306a36Sopenharmony_ci return offset; 154762306a36Sopenharmony_ci} 154862306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_get_next_gpm_offset); 154962306a36Sopenharmony_ci 155062306a36Sopenharmony_civoid ar9003_mci_set_bt_version(struct ath_hw *ah, u8 major, u8 minor) 155162306a36Sopenharmony_ci{ 155262306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 155362306a36Sopenharmony_ci 155462306a36Sopenharmony_ci mci->bt_ver_major = major; 155562306a36Sopenharmony_ci mci->bt_ver_minor = minor; 155662306a36Sopenharmony_ci mci->bt_version_known = true; 155762306a36Sopenharmony_ci ath_dbg(ath9k_hw_common(ah), MCI, "MCI BT version set: %d.%d\n", 155862306a36Sopenharmony_ci mci->bt_ver_major, mci->bt_ver_minor); 155962306a36Sopenharmony_ci} 156062306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_set_bt_version); 156162306a36Sopenharmony_ci 156262306a36Sopenharmony_civoid ar9003_mci_send_wlan_channels(struct ath_hw *ah) 156362306a36Sopenharmony_ci{ 156462306a36Sopenharmony_ci struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; 156562306a36Sopenharmony_ci 156662306a36Sopenharmony_ci mci->wlan_channels_update = true; 156762306a36Sopenharmony_ci ar9003_mci_send_coex_wlan_channels(ah, true); 156862306a36Sopenharmony_ci} 156962306a36Sopenharmony_ciEXPORT_SYMBOL(ar9003_mci_send_wlan_channels); 157062306a36Sopenharmony_ci 157162306a36Sopenharmony_ciu16 ar9003_mci_get_max_txpower(struct ath_hw *ah, u8 ctlmode) 157262306a36Sopenharmony_ci{ 157362306a36Sopenharmony_ci if (!ah->btcoex_hw.mci.concur_tx) 157462306a36Sopenharmony_ci goto out; 157562306a36Sopenharmony_ci 157662306a36Sopenharmony_ci if (ctlmode == CTL_2GHT20) 157762306a36Sopenharmony_ci return ATH_BTCOEX_HT20_MAX_TXPOWER; 157862306a36Sopenharmony_ci else if (ctlmode == CTL_2GHT40) 157962306a36Sopenharmony_ci return ATH_BTCOEX_HT40_MAX_TXPOWER; 158062306a36Sopenharmony_ci 158162306a36Sopenharmony_ciout: 158262306a36Sopenharmony_ci return -1; 158362306a36Sopenharmony_ci} 1584