162306a36Sopenharmony_ci/* SPDX-License-Identifier: BSD-3-Clause-Clear */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#ifndef ATH12K_HAL_H
862306a36Sopenharmony_ci#define ATH12K_HAL_H
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include "hal_desc.h"
1162306a36Sopenharmony_ci#include "rx_desc.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cistruct ath12k_base;
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define HAL_LINK_DESC_SIZE			(32 << 2)
1662306a36Sopenharmony_ci#define HAL_LINK_DESC_ALIGN			128
1762306a36Sopenharmony_ci#define HAL_NUM_MPDUS_PER_LINK_DESC		6
1862306a36Sopenharmony_ci#define HAL_NUM_TX_MSDUS_PER_LINK_DESC		7
1962306a36Sopenharmony_ci#define HAL_NUM_RX_MSDUS_PER_LINK_DESC		6
2062306a36Sopenharmony_ci#define HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC	12
2162306a36Sopenharmony_ci#define HAL_MAX_AVAIL_BLK_RES			3
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define HAL_RING_BASE_ALIGN	8
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#define HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX	32704
2662306a36Sopenharmony_ci/* TODO: Check with hw team on the supported scatter buf size */
2762306a36Sopenharmony_ci#define HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE	8
2862306a36Sopenharmony_ci#define HAL_WBM_IDLE_SCATTER_BUF_SIZE (HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX - \
2962306a36Sopenharmony_ci				       HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE)
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci/* TODO: 16 entries per radio times MAX_VAPS_SUPPORTED */
3262306a36Sopenharmony_ci#define HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX	32
3362306a36Sopenharmony_ci#define HAL_DSCP_TID_TBL_SIZE			24
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci/* calculate the register address from bar0 of shadow register x */
3662306a36Sopenharmony_ci#define HAL_SHADOW_BASE_ADDR			0x000008fc
3762306a36Sopenharmony_ci#define HAL_SHADOW_NUM_REGS			40
3862306a36Sopenharmony_ci#define HAL_HP_OFFSET_IN_REG_START		1
3962306a36Sopenharmony_ci#define HAL_OFFSET_FROM_HP_TO_TP		4
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#define HAL_SHADOW_REG(x) (HAL_SHADOW_BASE_ADDR + (4 * (x)))
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/* WCSS Relative address */
4462306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_OFFSET		0x00a00000
4562306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_REO_REG		0x00a38000
4662306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_TCL_REG		0x00a44000
4762306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_CE0_SRC_REG		0x01b80000
4862306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_CE0_DST_REG		0x01b81000
4962306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_CE1_SRC_REG		0x01b82000
5062306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_CE1_DST_REG		0x01b83000
5162306a36Sopenharmony_ci#define HAL_SEQ_WCSS_UMAC_WBM_REG		0x00a34000
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci#define HAL_CE_WFSS_CE_REG_BASE			0x01b80000
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci#define HAL_TCL_SW_CONFIG_BANK_ADDR		0x00a4408c
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci/* SW2TCL(x) R0 ring configuration address */
5862306a36Sopenharmony_ci#define HAL_TCL1_RING_CMN_CTRL_REG		0x00000020
5962306a36Sopenharmony_ci#define HAL_TCL1_RING_DSCP_TID_MAP		0x00000240
6062306a36Sopenharmony_ci#define HAL_TCL1_RING_BASE_LSB			0x00000900
6162306a36Sopenharmony_ci#define HAL_TCL1_RING_BASE_MSB			0x00000904
6262306a36Sopenharmony_ci#define HAL_TCL1_RING_ID(ab)			((ab)->hw_params->regs->hal_tcl1_ring_id)
6362306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC(ab) \
6462306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_misc)
6562306a36Sopenharmony_ci#define HAL_TCL1_RING_TP_ADDR_LSB(ab) \
6662306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_tp_addr_lsb)
6762306a36Sopenharmony_ci#define HAL_TCL1_RING_TP_ADDR_MSB(ab) \
6862306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_tp_addr_msb)
6962306a36Sopenharmony_ci#define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) \
7062306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_consumer_int_setup_ix0)
7162306a36Sopenharmony_ci#define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) \
7262306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_consumer_int_setup_ix1)
7362306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_BASE_LSB(ab) \
7462306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_msi1_base_lsb)
7562306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_BASE_MSB(ab) \
7662306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_msi1_base_msb)
7762306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_DATA(ab) \
7862306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl1_ring_msi1_data)
7962306a36Sopenharmony_ci#define HAL_TCL2_RING_BASE_LSB			0x00000978
8062306a36Sopenharmony_ci#define HAL_TCL_RING_BASE_LSB(ab) \
8162306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl_ring_base_lsb)
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_BASE_LSB_OFFSET(ab)				\
8462306a36Sopenharmony_ci	(HAL_TCL1_RING_MSI1_BASE_LSB(ab) - HAL_TCL1_RING_BASE_LSB)
8562306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_BASE_MSB_OFFSET(ab)				\
8662306a36Sopenharmony_ci	(HAL_TCL1_RING_MSI1_BASE_MSB(ab) - HAL_TCL1_RING_BASE_LSB)
8762306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_DATA_OFFSET(ab)				\
8862306a36Sopenharmony_ci	(HAL_TCL1_RING_MSI1_DATA(ab) - HAL_TCL1_RING_BASE_LSB)
8962306a36Sopenharmony_ci#define HAL_TCL1_RING_BASE_MSB_OFFSET				\
9062306a36Sopenharmony_ci	(HAL_TCL1_RING_BASE_MSB - HAL_TCL1_RING_BASE_LSB)
9162306a36Sopenharmony_ci#define HAL_TCL1_RING_ID_OFFSET(ab)				\
9262306a36Sopenharmony_ci	(HAL_TCL1_RING_ID(ab) - HAL_TCL1_RING_BASE_LSB)
9362306a36Sopenharmony_ci#define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_OFFSET(ab)			\
9462306a36Sopenharmony_ci	(HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) - HAL_TCL1_RING_BASE_LSB)
9562306a36Sopenharmony_ci#define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_OFFSET(ab) \
9662306a36Sopenharmony_ci		(HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) - HAL_TCL1_RING_BASE_LSB)
9762306a36Sopenharmony_ci#define HAL_TCL1_RING_TP_ADDR_LSB_OFFSET(ab) \
9862306a36Sopenharmony_ci		(HAL_TCL1_RING_TP_ADDR_LSB(ab) - HAL_TCL1_RING_BASE_LSB)
9962306a36Sopenharmony_ci#define HAL_TCL1_RING_TP_ADDR_MSB_OFFSET(ab) \
10062306a36Sopenharmony_ci		(HAL_TCL1_RING_TP_ADDR_MSB(ab) - HAL_TCL1_RING_BASE_LSB)
10162306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC_OFFSET(ab) \
10262306a36Sopenharmony_ci		(HAL_TCL1_RING_MISC(ab) - HAL_TCL1_RING_BASE_LSB)
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/* SW2TCL(x) R2 ring pointers (head/tail) address */
10562306a36Sopenharmony_ci#define HAL_TCL1_RING_HP			0x00002000
10662306a36Sopenharmony_ci#define HAL_TCL1_RING_TP			0x00002004
10762306a36Sopenharmony_ci#define HAL_TCL2_RING_HP			0x00002008
10862306a36Sopenharmony_ci#define HAL_TCL_RING_HP				0x00002028
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci#define HAL_TCL1_RING_TP_OFFSET \
11162306a36Sopenharmony_ci		(HAL_TCL1_RING_TP - HAL_TCL1_RING_HP)
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci/* TCL STATUS ring address */
11462306a36Sopenharmony_ci#define HAL_TCL_STATUS_RING_BASE_LSB(ab) \
11562306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_tcl_status_ring_base_lsb)
11662306a36Sopenharmony_ci#define HAL_TCL_STATUS_RING_HP			0x00002048
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci/* PPE2TCL1 Ring address */
11962306a36Sopenharmony_ci#define HAL_TCL_PPE2TCL1_RING_BASE_LSB		0x00000c48
12062306a36Sopenharmony_ci#define HAL_TCL_PPE2TCL1_RING_HP		0x00002038
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci/* WBM PPE Release Ring address */
12362306a36Sopenharmony_ci#define HAL_WBM_PPE_RELEASE_RING_BASE_LSB(ab) \
12462306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_ppe_rel_ring_base)
12562306a36Sopenharmony_ci#define HAL_WBM_PPE_RELEASE_RING_HP		0x00003020
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/* REO2SW(x) R0 ring configuration address */
12862306a36Sopenharmony_ci#define HAL_REO1_GEN_ENABLE			0x00000000
12962306a36Sopenharmony_ci#define HAL_REO1_MISC_CTRL_ADDR(ab) \
13062306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_reo1_misc_ctrl_addr)
13162306a36Sopenharmony_ci#define HAL_REO1_DEST_RING_CTRL_IX_0		0x00000004
13262306a36Sopenharmony_ci#define HAL_REO1_DEST_RING_CTRL_IX_1		0x00000008
13362306a36Sopenharmony_ci#define HAL_REO1_DEST_RING_CTRL_IX_2		0x0000000c
13462306a36Sopenharmony_ci#define HAL_REO1_DEST_RING_CTRL_IX_3		0x00000010
13562306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG0(ab)	((ab)->hw_params->regs->hal_reo1_sw_cookie_cfg0)
13662306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG1(ab)	((ab)->hw_params->regs->hal_reo1_sw_cookie_cfg1)
13762306a36Sopenharmony_ci#define HAL_REO1_QDESC_LUT_BASE0(ab)	((ab)->hw_params->regs->hal_reo1_qdesc_lut_base0)
13862306a36Sopenharmony_ci#define HAL_REO1_QDESC_LUT_BASE1(ab)	((ab)->hw_params->regs->hal_reo1_qdesc_lut_base1)
13962306a36Sopenharmony_ci#define HAL_REO1_RING_BASE_LSB(ab)	((ab)->hw_params->regs->hal_reo1_ring_base_lsb)
14062306a36Sopenharmony_ci#define HAL_REO1_RING_BASE_MSB(ab)	((ab)->hw_params->regs->hal_reo1_ring_base_msb)
14162306a36Sopenharmony_ci#define HAL_REO1_RING_ID(ab)		((ab)->hw_params->regs->hal_reo1_ring_id)
14262306a36Sopenharmony_ci#define HAL_REO1_RING_MISC(ab)		((ab)->hw_params->regs->hal_reo1_ring_misc)
14362306a36Sopenharmony_ci#define HAL_REO1_RING_HP_ADDR_LSB(ab)	((ab)->hw_params->regs->hal_reo1_ring_hp_addr_lsb)
14462306a36Sopenharmony_ci#define HAL_REO1_RING_HP_ADDR_MSB(ab)	((ab)->hw_params->regs->hal_reo1_ring_hp_addr_msb)
14562306a36Sopenharmony_ci#define HAL_REO1_RING_PRODUCER_INT_SETUP(ab) \
14662306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_reo1_ring_producer_int_setup)
14762306a36Sopenharmony_ci#define HAL_REO1_RING_MSI1_BASE_LSB(ab)	\
14862306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_reo1_ring_msi1_base_lsb)
14962306a36Sopenharmony_ci#define HAL_REO1_RING_MSI1_BASE_MSB(ab)	\
15062306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_reo1_ring_msi1_base_msb)
15162306a36Sopenharmony_ci#define HAL_REO1_RING_MSI1_DATA(ab)	((ab)->hw_params->regs->hal_reo1_ring_msi1_data)
15262306a36Sopenharmony_ci#define HAL_REO2_RING_BASE_LSB(ab)	((ab)->hw_params->regs->hal_reo2_ring_base)
15362306a36Sopenharmony_ci#define HAL_REO1_AGING_THRESH_IX_0(ab)	((ab)->hw_params->regs->hal_reo1_aging_thres_ix0)
15462306a36Sopenharmony_ci#define HAL_REO1_AGING_THRESH_IX_1(ab)	((ab)->hw_params->regs->hal_reo1_aging_thres_ix1)
15562306a36Sopenharmony_ci#define HAL_REO1_AGING_THRESH_IX_2(ab)	((ab)->hw_params->regs->hal_reo1_aging_thres_ix2)
15662306a36Sopenharmony_ci#define HAL_REO1_AGING_THRESH_IX_3(ab)	((ab)->hw_params->regs->hal_reo1_aging_thres_ix3)
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci/* REO2SW(x) R2 ring pointers (head/tail) address */
15962306a36Sopenharmony_ci#define HAL_REO1_RING_HP			0x00003048
16062306a36Sopenharmony_ci#define HAL_REO1_RING_TP			0x0000304c
16162306a36Sopenharmony_ci#define HAL_REO2_RING_HP			0x00003050
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci#define HAL_REO1_RING_TP_OFFSET			(HAL_REO1_RING_TP - HAL_REO1_RING_HP)
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci/* REO2SW0 ring configuration address */
16662306a36Sopenharmony_ci#define HAL_REO_SW0_RING_BASE_LSB(ab) \
16762306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_reo2_sw0_ring_base)
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci/* REO2SW0 R2 ring pointer (head/tail) address */
17062306a36Sopenharmony_ci#define HAL_REO_SW0_RING_HP			0x00003088
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci/* REO CMD R0 address */
17362306a36Sopenharmony_ci#define HAL_REO_CMD_RING_BASE_LSB(ab) \
17462306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_reo_cmd_ring_base)
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci/* REO CMD R2 address */
17762306a36Sopenharmony_ci#define HAL_REO_CMD_HP				0x00003020
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci/* SW2REO R0 address */
18062306a36Sopenharmony_ci#define	HAL_SW2REO_RING_BASE_LSB(ab) \
18162306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_sw2reo_ring_base)
18262306a36Sopenharmony_ci#define HAL_SW2REO1_RING_BASE_LSB(ab) \
18362306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_sw2reo1_ring_base)
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci/* SW2REO R2 address */
18662306a36Sopenharmony_ci#define HAL_SW2REO_RING_HP			0x00003028
18762306a36Sopenharmony_ci#define HAL_SW2REO1_RING_HP			0x00003030
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci/* CE ring R0 address */
19062306a36Sopenharmony_ci#define HAL_CE_SRC_RING_BASE_LSB                0x00000000
19162306a36Sopenharmony_ci#define HAL_CE_DST_RING_BASE_LSB		0x00000000
19262306a36Sopenharmony_ci#define HAL_CE_DST_STATUS_RING_BASE_LSB		0x00000058
19362306a36Sopenharmony_ci#define HAL_CE_DST_RING_CTRL			0x000000b0
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci/* CE ring R2 address */
19662306a36Sopenharmony_ci#define HAL_CE_DST_RING_HP			0x00000400
19762306a36Sopenharmony_ci#define HAL_CE_DST_STATUS_RING_HP		0x00000408
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci/* REO status address */
20062306a36Sopenharmony_ci#define HAL_REO_STATUS_RING_BASE_LSB(ab) \
20162306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_reo_status_ring_base)
20262306a36Sopenharmony_ci#define HAL_REO_STATUS_HP			0x000030a8
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci/* WBM Idle R0 address */
20562306a36Sopenharmony_ci#define HAL_WBM_IDLE_LINK_RING_BASE_LSB(ab) \
20662306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_idle_ring_base_lsb)
20762306a36Sopenharmony_ci#define HAL_WBM_IDLE_LINK_RING_MISC_ADDR(ab) \
20862306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_idle_ring_misc_addr)
20962306a36Sopenharmony_ci#define HAL_WBM_R0_IDLE_LIST_CONTROL_ADDR(ab) \
21062306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_r0_idle_list_cntl_addr)
21162306a36Sopenharmony_ci#define HAL_WBM_R0_IDLE_LIST_SIZE_ADDR(ab) \
21262306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_r0_idle_list_size_addr)
21362306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_RING_BASE_LSB(ab) \
21462306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_scattered_ring_base_lsb)
21562306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_RING_BASE_MSB(ab) \
21662306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_scattered_ring_base_msb)
21762306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX0(ab) \
21862306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_scattered_desc_head_info_ix0)
21962306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX1(ab) \
22062306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_scattered_desc_head_info_ix1)
22162306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX0(ab) \
22262306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_scattered_desc_tail_info_ix0)
22362306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX1(ab) \
22462306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_scattered_desc_tail_info_ix1)
22562306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_PTR_HP_ADDR(ab) \
22662306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_scattered_desc_ptr_hp_addr)
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci/* WBM Idle R2 address */
22962306a36Sopenharmony_ci#define HAL_WBM_IDLE_LINK_RING_HP		0x000030b8
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci/* SW2WBM R0 release address */
23262306a36Sopenharmony_ci#define HAL_WBM_SW_RELEASE_RING_BASE_LSB(ab) \
23362306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_sw_release_ring_base_lsb)
23462306a36Sopenharmony_ci#define HAL_WBM_SW1_RELEASE_RING_BASE_LSB(ab) \
23562306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm_sw1_release_ring_base_lsb)
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci/* SW2WBM R2 release address */
23862306a36Sopenharmony_ci#define HAL_WBM_SW_RELEASE_RING_HP		0x00003010
23962306a36Sopenharmony_ci#define HAL_WBM_SW1_RELEASE_RING_HP		0x00003018
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci/* WBM2SW R0 release address */
24262306a36Sopenharmony_ci#define HAL_WBM0_RELEASE_RING_BASE_LSB(ab) \
24362306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm0_release_ring_base_lsb)
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci#define HAL_WBM1_RELEASE_RING_BASE_LSB(ab) \
24662306a36Sopenharmony_ci	((ab)->hw_params->regs->hal_wbm1_release_ring_base_lsb)
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci/* WBM2SW R2 release address */
24962306a36Sopenharmony_ci#define HAL_WBM0_RELEASE_RING_HP		0x000030c8
25062306a36Sopenharmony_ci#define HAL_WBM1_RELEASE_RING_HP		0x000030d0
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci/* WBM cookie config address and mask */
25362306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG0			0x00000040
25462306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG1			0x00000044
25562306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG2			0x00000090
25662306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CONVERT_CFG		0x00000094
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG_CMEM_BASE_ADDR_MSB	GENMASK(7, 0)
25962306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG_COOKIE_PPT_MSB		GENMASK(12, 8)
26062306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG_COOKIE_SPT_MSB		GENMASK(17, 13)
26162306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG_ALIGN			BIT(18)
26262306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG_RELEASE_PATH_EN		BIT(0)
26362306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG_ERR_PATH_EN		BIT(1)
26462306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CFG_CONV_IND_EN		BIT(3)
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW0_EN		BIT(1)
26762306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW1_EN		BIT(2)
26862306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW2_EN		BIT(3)
26962306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW3_EN		BIT(4)
27062306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW4_EN		BIT(5)
27162306a36Sopenharmony_ci#define HAL_WBM_SW_COOKIE_CONV_CFG_GLOBAL_EN		BIT(8)
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci/* TCL ring field mask and offset */
27462306a36Sopenharmony_ci#define HAL_TCL1_RING_BASE_MSB_RING_SIZE		GENMASK(27, 8)
27562306a36Sopenharmony_ci#define HAL_TCL1_RING_BASE_MSB_RING_BASE_ADDR_MSB	GENMASK(7, 0)
27662306a36Sopenharmony_ci#define HAL_TCL1_RING_ID_ENTRY_SIZE			GENMASK(7, 0)
27762306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC_MSI_RING_ID_DISABLE		BIT(0)
27862306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC_MSI_LOOPCNT_DISABLE		BIT(1)
27962306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC_MSI_SWAP			BIT(3)
28062306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC_HOST_FW_SWAP			BIT(4)
28162306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC_DATA_TLV_SWAP		BIT(5)
28262306a36Sopenharmony_ci#define HAL_TCL1_RING_MISC_SRNG_ENABLE			BIT(6)
28362306a36Sopenharmony_ci#define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_INTR_TMR_THOLD   GENMASK(31, 16)
28462306a36Sopenharmony_ci#define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_BATCH_COUNTER_THOLD GENMASK(14, 0)
28562306a36Sopenharmony_ci#define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_LOW_THOLD	GENMASK(15, 0)
28662306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_BASE_MSB_MSI1_ENABLE		BIT(8)
28762306a36Sopenharmony_ci#define HAL_TCL1_RING_MSI1_BASE_MSB_ADDR		GENMASK(7, 0)
28862306a36Sopenharmony_ci#define HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN	BIT(23)
28962306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP		GENMASK(31, 0)
29062306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP0		GENMASK(2, 0)
29162306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP1		GENMASK(5, 3)
29262306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP2		GENMASK(8, 6)
29362306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP3		GENMASK(11, 9)
29462306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP4		GENMASK(14, 12)
29562306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP5		GENMASK(17, 15)
29662306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP6		GENMASK(20, 18)
29762306a36Sopenharmony_ci#define HAL_TCL1_RING_FIELD_DSCP_TID_MAP7		GENMASK(23, 21)
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci/* REO ring field mask and offset */
30062306a36Sopenharmony_ci#define HAL_REO1_RING_BASE_MSB_RING_SIZE		GENMASK(27, 8)
30162306a36Sopenharmony_ci#define HAL_REO1_RING_BASE_MSB_RING_BASE_ADDR_MSB	GENMASK(7, 0)
30262306a36Sopenharmony_ci#define HAL_REO1_RING_ID_RING_ID			GENMASK(15, 8)
30362306a36Sopenharmony_ci#define HAL_REO1_RING_ID_ENTRY_SIZE			GENMASK(7, 0)
30462306a36Sopenharmony_ci#define HAL_REO1_RING_MISC_MSI_SWAP			BIT(3)
30562306a36Sopenharmony_ci#define HAL_REO1_RING_MISC_HOST_FW_SWAP			BIT(4)
30662306a36Sopenharmony_ci#define HAL_REO1_RING_MISC_DATA_TLV_SWAP		BIT(5)
30762306a36Sopenharmony_ci#define HAL_REO1_RING_MISC_SRNG_ENABLE			BIT(6)
30862306a36Sopenharmony_ci#define HAL_REO1_RING_PRDR_INT_SETUP_INTR_TMR_THOLD	GENMASK(31, 16)
30962306a36Sopenharmony_ci#define HAL_REO1_RING_PRDR_INT_SETUP_BATCH_COUNTER_THOLD GENMASK(14, 0)
31062306a36Sopenharmony_ci#define HAL_REO1_RING_MSI1_BASE_MSB_MSI1_ENABLE		BIT(8)
31162306a36Sopenharmony_ci#define HAL_REO1_RING_MSI1_BASE_MSB_ADDR		GENMASK(7, 0)
31262306a36Sopenharmony_ci#define HAL_REO1_MISC_CTL_FRAG_DST_RING			GENMASK(20, 17)
31362306a36Sopenharmony_ci#define HAL_REO1_MISC_CTL_BAR_DST_RING			GENMASK(24, 21)
31462306a36Sopenharmony_ci#define HAL_REO1_GEN_ENABLE_AGING_LIST_ENABLE		BIT(2)
31562306a36Sopenharmony_ci#define HAL_REO1_GEN_ENABLE_AGING_FLUSH_ENABLE		BIT(3)
31662306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG_CMEM_BASE_ADDR_MSB	GENMASK(7, 0)
31762306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG_COOKIE_PPT_MSB		GENMASK(12, 8)
31862306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG_COOKIE_SPT_MSB		GENMASK(17, 13)
31962306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG_ALIGN			BIT(18)
32062306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG_ENABLE			BIT(19)
32162306a36Sopenharmony_ci#define HAL_REO1_SW_COOKIE_CFG_GLOBAL_ENABLE		BIT(20)
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci/* CE ring bit field mask and shift */
32462306a36Sopenharmony_ci#define HAL_CE_DST_R0_DEST_CTRL_MAX_LEN			GENMASK(15, 0)
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci#define HAL_ADDR_LSB_REG_MASK				0xffffffff
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci#define HAL_ADDR_MSB_REG_SHIFT				32
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci/* WBM ring bit field mask and shift */
33162306a36Sopenharmony_ci#define HAL_WBM_LINK_DESC_IDLE_LIST_MODE		BIT(1)
33262306a36Sopenharmony_ci#define HAL_WBM_SCATTER_BUFFER_SIZE			GENMASK(10, 2)
33362306a36Sopenharmony_ci#define HAL_WBM_SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST GENMASK(31, 16)
33462306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32	GENMASK(7, 0)
33562306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_MATCH_TAG	GENMASK(31, 8)
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_HEAD_P_OFFSET_IX1	GENMASK(20, 8)
33862306a36Sopenharmony_ci#define HAL_WBM_SCATTERED_DESC_TAIL_P_OFFSET_IX1	GENMASK(20, 8)
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci#define HAL_WBM_IDLE_LINK_RING_MISC_SRNG_ENABLE		BIT(6)
34162306a36Sopenharmony_ci#define HAL_WBM_IDLE_LINK_RING_MISC_RIND_ID_DISABLE	BIT(0)
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci#define BASE_ADDR_MATCH_TAG_VAL 0x5
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci#define HAL_REO_REO2SW1_RING_BASE_MSB_RING_SIZE		0x000fffff
34662306a36Sopenharmony_ci#define HAL_REO_REO2SW0_RING_BASE_MSB_RING_SIZE		0x000fffff
34762306a36Sopenharmony_ci#define HAL_REO_SW2REO_RING_BASE_MSB_RING_SIZE		0x0000ffff
34862306a36Sopenharmony_ci#define HAL_REO_CMD_RING_BASE_MSB_RING_SIZE		0x0000ffff
34962306a36Sopenharmony_ci#define HAL_REO_STATUS_RING_BASE_MSB_RING_SIZE		0x0000ffff
35062306a36Sopenharmony_ci#define HAL_SW2TCL1_RING_BASE_MSB_RING_SIZE		0x000fffff
35162306a36Sopenharmony_ci#define HAL_SW2TCL1_CMD_RING_BASE_MSB_RING_SIZE		0x000fffff
35262306a36Sopenharmony_ci#define HAL_TCL_STATUS_RING_BASE_MSB_RING_SIZE		0x0000ffff
35362306a36Sopenharmony_ci#define HAL_CE_SRC_RING_BASE_MSB_RING_SIZE		0x0000ffff
35462306a36Sopenharmony_ci#define HAL_CE_DST_RING_BASE_MSB_RING_SIZE		0x0000ffff
35562306a36Sopenharmony_ci#define HAL_CE_DST_STATUS_RING_BASE_MSB_RING_SIZE	0x0000ffff
35662306a36Sopenharmony_ci#define HAL_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE	0x000fffff
35762306a36Sopenharmony_ci#define HAL_SW2WBM_RELEASE_RING_BASE_MSB_RING_SIZE	0x0000ffff
35862306a36Sopenharmony_ci#define HAL_WBM2SW_RELEASE_RING_BASE_MSB_RING_SIZE	0x000fffff
35962306a36Sopenharmony_ci#define HAL_RXDMA_RING_MAX_SIZE				0x0000ffff
36062306a36Sopenharmony_ci#define HAL_RXDMA_RING_MAX_SIZE_BE			0x000fffff
36162306a36Sopenharmony_ci#define HAL_WBM2PPE_RELEASE_RING_BASE_MSB_RING_SIZE	0x000fffff
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci#define HAL_WBM2SW_REL_ERR_RING_NUM 3
36462306a36Sopenharmony_ci/* Add any other errors here and return them in
36562306a36Sopenharmony_ci * ath12k_hal_rx_desc_get_err().
36662306a36Sopenharmony_ci */
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_cienum hal_srng_ring_id {
36962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW0 = 0,
37062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW1,
37162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW2,
37262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW3,
37362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW4,
37462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW5,
37562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW6,
37662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW7,
37762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2SW8,
37862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2TCL,
37962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO2PPE,
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2REO  = 16,
38262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2REO1,
38362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2REO2,
38462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2REO3,
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO_CMD,
38762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_REO_STATUS,
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL1 = 24,
39062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL2,
39162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL3,
39262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL4,
39362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL5,
39462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL6,
39562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_PPE2TCL1 = 30,
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL_CMD = 40,
39862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_SW2TCL1_CMD,
39962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_TCL_STATUS,
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE0_SRC = 64,
40262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE1_SRC,
40362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE2_SRC,
40462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE3_SRC,
40562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE4_SRC,
40662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE5_SRC,
40762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE6_SRC,
40862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE7_SRC,
40962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE8_SRC,
41062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE9_SRC,
41162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE10_SRC,
41262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE11_SRC,
41362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE12_SRC,
41462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE13_SRC,
41562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE14_SRC,
41662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE15_SRC,
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE0_DST = 81,
41962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE1_DST,
42062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE2_DST,
42162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE3_DST,
42262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE4_DST,
42362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE5_DST,
42462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE6_DST,
42562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE7_DST,
42662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE8_DST,
42762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE9_DST,
42862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE10_DST,
42962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE11_DST,
43062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE12_DST,
43162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE13_DST,
43262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE14_DST,
43362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE15_DST,
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE0_DST_STATUS = 100,
43662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE1_DST_STATUS,
43762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE2_DST_STATUS,
43862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE3_DST_STATUS,
43962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE4_DST_STATUS,
44062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE5_DST_STATUS,
44162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE6_DST_STATUS,
44262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE7_DST_STATUS,
44362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE8_DST_STATUS,
44462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE9_DST_STATUS,
44562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE10_DST_STATUS,
44662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE11_DST_STATUS,
44762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE12_DST_STATUS,
44862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE13_DST_STATUS,
44962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE14_DST_STATUS,
45062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_CE15_DST_STATUS,
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM_IDLE_LINK = 120,
45362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM_SW0_RELEASE,
45462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM_SW1_RELEASE,
45562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM_PPE_RELEASE = 123,
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW0_RELEASE = 128,
45862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW1_RELEASE,
45962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW2_RELEASE,
46062306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW3_RELEASE, /* RX ERROR RING */
46162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW4_RELEASE,
46262306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW5_RELEASE,
46362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW6_RELEASE,
46462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WBM2SW7_RELEASE,
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_UMAC_ID_END = 159,
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_ci	/* Common DMAC rings shared by all LMACs */
46962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_DMAC_CMN_ID_START = 160,
47062306a36Sopenharmony_ci	HAL_SRNG_SW2RXDMA_BUF0 = HAL_SRNG_RING_ID_DMAC_CMN_ID_START,
47162306a36Sopenharmony_ci	HAL_SRNG_SW2RXDMA_BUF1 = 161,
47262306a36Sopenharmony_ci	HAL_SRNG_SW2RXDMA_BUF2 = 162,
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	HAL_SRNG_SW2RXMON_BUF0 = 168,
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_ci	HAL_SRNG_SW2TXMON_BUF0 = 176,
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_DMAC_CMN_ID_END = 183,
47962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_PMAC1_ID_START = 184,
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WMAC1_SW2RXMON_BUF0 = HAL_SRNG_RING_ID_PMAC1_ID_START,
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WMAC1_RXDMA2SW0,
48462306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WMAC1_RXDMA2SW1,
48562306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WMAC1_RXMON2SW0 = HAL_SRNG_RING_ID_WMAC1_RXDMA2SW1,
48662306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_DESC,
48762306a36Sopenharmony_ci	HAL_SRNG_RING_ID_RXDMA_DIR_BUF,
48862306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WMAC1_SW2TXMON_BUF0,
48962306a36Sopenharmony_ci	HAL_SRNG_RING_ID_WMAC1_TXMON2SW0_BUF0,
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	HAL_SRNG_RING_ID_PMAC1_ID_END,
49262306a36Sopenharmony_ci};
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci/* SRNG registers are split into two groups R0 and R2 */
49562306a36Sopenharmony_ci#define HAL_SRNG_REG_GRP_R0	0
49662306a36Sopenharmony_ci#define HAL_SRNG_REG_GRP_R2	1
49762306a36Sopenharmony_ci#define HAL_SRNG_NUM_REG_GRP    2
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci/* TODO: number of PMACs */
50062306a36Sopenharmony_ci#define HAL_SRNG_NUM_PMACS      3
50162306a36Sopenharmony_ci#define HAL_SRNG_NUM_DMAC_RINGS (HAL_SRNG_RING_ID_DMAC_CMN_ID_END - \
50262306a36Sopenharmony_ci				 HAL_SRNG_RING_ID_DMAC_CMN_ID_START)
50362306a36Sopenharmony_ci#define HAL_SRNG_RINGS_PER_PMAC (HAL_SRNG_RING_ID_PMAC1_ID_END - \
50462306a36Sopenharmony_ci				 HAL_SRNG_RING_ID_PMAC1_ID_START)
50562306a36Sopenharmony_ci#define HAL_SRNG_NUM_PMAC_RINGS (HAL_SRNG_NUM_PMACS * HAL_SRNG_RINGS_PER_PMAC)
50662306a36Sopenharmony_ci#define HAL_SRNG_RING_ID_MAX    (HAL_SRNG_RING_ID_DMAC_CMN_ID_END + \
50762306a36Sopenharmony_ci				 HAL_SRNG_NUM_PMAC_RINGS)
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cienum hal_ring_type {
51062306a36Sopenharmony_ci	HAL_REO_DST,
51162306a36Sopenharmony_ci	HAL_REO_EXCEPTION,
51262306a36Sopenharmony_ci	HAL_REO_REINJECT,
51362306a36Sopenharmony_ci	HAL_REO_CMD,
51462306a36Sopenharmony_ci	HAL_REO_STATUS,
51562306a36Sopenharmony_ci	HAL_TCL_DATA,
51662306a36Sopenharmony_ci	HAL_TCL_CMD,
51762306a36Sopenharmony_ci	HAL_TCL_STATUS,
51862306a36Sopenharmony_ci	HAL_CE_SRC,
51962306a36Sopenharmony_ci	HAL_CE_DST,
52062306a36Sopenharmony_ci	HAL_CE_DST_STATUS,
52162306a36Sopenharmony_ci	HAL_WBM_IDLE_LINK,
52262306a36Sopenharmony_ci	HAL_SW2WBM_RELEASE,
52362306a36Sopenharmony_ci	HAL_WBM2SW_RELEASE,
52462306a36Sopenharmony_ci	HAL_RXDMA_BUF,
52562306a36Sopenharmony_ci	HAL_RXDMA_DST,
52662306a36Sopenharmony_ci	HAL_RXDMA_MONITOR_BUF,
52762306a36Sopenharmony_ci	HAL_RXDMA_MONITOR_STATUS,
52862306a36Sopenharmony_ci	HAL_RXDMA_MONITOR_DST,
52962306a36Sopenharmony_ci	HAL_RXDMA_MONITOR_DESC,
53062306a36Sopenharmony_ci	HAL_RXDMA_DIR_BUF,
53162306a36Sopenharmony_ci	HAL_PPE2TCL,
53262306a36Sopenharmony_ci	HAL_PPE_RELEASE,
53362306a36Sopenharmony_ci	HAL_TX_MONITOR_BUF,
53462306a36Sopenharmony_ci	HAL_TX_MONITOR_DST,
53562306a36Sopenharmony_ci	HAL_MAX_RING_TYPES,
53662306a36Sopenharmony_ci};
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci#define HAL_RX_MAX_BA_WINDOW	256
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci#define HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_USEC	(100 * 1000)
54162306a36Sopenharmony_ci#define HAL_DEFAULT_VO_REO_TIMEOUT_USEC		(40 * 1000)
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_ci/**
54462306a36Sopenharmony_ci * enum hal_reo_cmd_type: Enum for REO command type
54562306a36Sopenharmony_ci * @HAL_REO_CMD_GET_QUEUE_STATS: Get REO queue status/stats
54662306a36Sopenharmony_ci * @HAL_REO_CMD_FLUSH_QUEUE: Flush all frames in REO queue
54762306a36Sopenharmony_ci * @HAL_REO_CMD_FLUSH_CACHE: Flush descriptor entries in the cache
54862306a36Sopenharmony_ci * @HAL_REO_CMD_UNBLOCK_CACHE: Unblock a descriptor's address that was blocked
54962306a36Sopenharmony_ci *      earlier with a 'REO_FLUSH_CACHE' command
55062306a36Sopenharmony_ci * @HAL_REO_CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
55162306a36Sopenharmony_ci * @HAL_REO_CMD_UPDATE_RX_QUEUE: Update REO queue settings
55262306a36Sopenharmony_ci */
55362306a36Sopenharmony_cienum hal_reo_cmd_type {
55462306a36Sopenharmony_ci	HAL_REO_CMD_GET_QUEUE_STATS     = 0,
55562306a36Sopenharmony_ci	HAL_REO_CMD_FLUSH_QUEUE         = 1,
55662306a36Sopenharmony_ci	HAL_REO_CMD_FLUSH_CACHE         = 2,
55762306a36Sopenharmony_ci	HAL_REO_CMD_UNBLOCK_CACHE       = 3,
55862306a36Sopenharmony_ci	HAL_REO_CMD_FLUSH_TIMEOUT_LIST  = 4,
55962306a36Sopenharmony_ci	HAL_REO_CMD_UPDATE_RX_QUEUE     = 5,
56062306a36Sopenharmony_ci};
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci/**
56362306a36Sopenharmony_ci * enum hal_reo_cmd_status: Enum for execution status of REO command
56462306a36Sopenharmony_ci * @HAL_REO_CMD_SUCCESS: Command has successfully executed
56562306a36Sopenharmony_ci * @HAL_REO_CMD_BLOCKED: Command could not be executed as the queue
56662306a36Sopenharmony_ci *			 or cache was blocked
56762306a36Sopenharmony_ci * @HAL_REO_CMD_FAILED: Command execution failed, could be due to
56862306a36Sopenharmony_ci *			invalid queue desc
56962306a36Sopenharmony_ci * @HAL_REO_CMD_RESOURCE_BLOCKED:
57062306a36Sopenharmony_ci * @HAL_REO_CMD_DRAIN:
57162306a36Sopenharmony_ci */
57262306a36Sopenharmony_cienum hal_reo_cmd_status {
57362306a36Sopenharmony_ci	HAL_REO_CMD_SUCCESS		= 0,
57462306a36Sopenharmony_ci	HAL_REO_CMD_BLOCKED		= 1,
57562306a36Sopenharmony_ci	HAL_REO_CMD_FAILED		= 2,
57662306a36Sopenharmony_ci	HAL_REO_CMD_RESOURCE_BLOCKED	= 3,
57762306a36Sopenharmony_ci	HAL_REO_CMD_DRAIN		= 0xff,
57862306a36Sopenharmony_ci};
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_cistruct hal_wbm_idle_scatter_list {
58162306a36Sopenharmony_ci	dma_addr_t paddr;
58262306a36Sopenharmony_ci	struct hal_wbm_link_desc *vaddr;
58362306a36Sopenharmony_ci};
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_cistruct hal_srng_params {
58662306a36Sopenharmony_ci	dma_addr_t ring_base_paddr;
58762306a36Sopenharmony_ci	u32 *ring_base_vaddr;
58862306a36Sopenharmony_ci	int num_entries;
58962306a36Sopenharmony_ci	u32 intr_batch_cntr_thres_entries;
59062306a36Sopenharmony_ci	u32 intr_timer_thres_us;
59162306a36Sopenharmony_ci	u32 flags;
59262306a36Sopenharmony_ci	u32 max_buffer_len;
59362306a36Sopenharmony_ci	u32 low_threshold;
59462306a36Sopenharmony_ci	u32 high_threshold;
59562306a36Sopenharmony_ci	dma_addr_t msi_addr;
59662306a36Sopenharmony_ci	dma_addr_t msi2_addr;
59762306a36Sopenharmony_ci	u32 msi_data;
59862306a36Sopenharmony_ci	u32 msi2_data;
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci	/* Add more params as needed */
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cienum hal_srng_dir {
60462306a36Sopenharmony_ci	HAL_SRNG_DIR_SRC,
60562306a36Sopenharmony_ci	HAL_SRNG_DIR_DST
60662306a36Sopenharmony_ci};
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci/* srng flags */
60962306a36Sopenharmony_ci#define HAL_SRNG_FLAGS_MSI_SWAP			0x00000008
61062306a36Sopenharmony_ci#define HAL_SRNG_FLAGS_RING_PTR_SWAP		0x00000010
61162306a36Sopenharmony_ci#define HAL_SRNG_FLAGS_DATA_TLV_SWAP		0x00000020
61262306a36Sopenharmony_ci#define HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN	0x00010000
61362306a36Sopenharmony_ci#define HAL_SRNG_FLAGS_MSI_INTR			0x00020000
61462306a36Sopenharmony_ci#define HAL_SRNG_FLAGS_HIGH_THRESH_INTR_EN	0x00080000
61562306a36Sopenharmony_ci#define HAL_SRNG_FLAGS_LMAC_RING		0x80000000
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci#define HAL_SRNG_TLV_HDR_TAG		GENMASK(9, 1)
61862306a36Sopenharmony_ci#define HAL_SRNG_TLV_HDR_LEN		GENMASK(25, 10)
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci/* Common SRNG ring structure for source and destination rings */
62162306a36Sopenharmony_cistruct hal_srng {
62262306a36Sopenharmony_ci	/* Unique SRNG ring ID */
62362306a36Sopenharmony_ci	u8 ring_id;
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci	/* Ring initialization done */
62662306a36Sopenharmony_ci	u8 initialized;
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_ci	/* Interrupt/MSI value assigned to this ring */
62962306a36Sopenharmony_ci	int irq;
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_ci	/* Physical base address of the ring */
63262306a36Sopenharmony_ci	dma_addr_t ring_base_paddr;
63362306a36Sopenharmony_ci
63462306a36Sopenharmony_ci	/* Virtual base address of the ring */
63562306a36Sopenharmony_ci	u32 *ring_base_vaddr;
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci	/* Number of entries in ring */
63862306a36Sopenharmony_ci	u32 num_entries;
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci	/* Ring size */
64162306a36Sopenharmony_ci	u32 ring_size;
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	/* Ring size mask */
64462306a36Sopenharmony_ci	u32 ring_size_mask;
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_ci	/* Size of ring entry */
64762306a36Sopenharmony_ci	u32 entry_size;
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	/* Interrupt timer threshold - in micro seconds */
65062306a36Sopenharmony_ci	u32 intr_timer_thres_us;
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci	/* Interrupt batch counter threshold - in number of ring entries */
65362306a36Sopenharmony_ci	u32 intr_batch_cntr_thres_entries;
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	/* MSI Address */
65662306a36Sopenharmony_ci	dma_addr_t msi_addr;
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	/* MSI data */
65962306a36Sopenharmony_ci	u32 msi_data;
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci	/* MSI2 Address */
66262306a36Sopenharmony_ci	dma_addr_t msi2_addr;
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci	/* MSI2 data */
66562306a36Sopenharmony_ci	u32 msi2_data;
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	/* Misc flags */
66862306a36Sopenharmony_ci	u32 flags;
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_ci	/* Lock for serializing ring index updates */
67162306a36Sopenharmony_ci	spinlock_t lock;
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	struct lock_class_key lock_key;
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_ci	/* Start offset of SRNG register groups for this ring
67662306a36Sopenharmony_ci	 * TBD: See if this is required - register address can be derived
67762306a36Sopenharmony_ci	 * from ring ID
67862306a36Sopenharmony_ci	 */
67962306a36Sopenharmony_ci	u32 hwreg_base[HAL_SRNG_NUM_REG_GRP];
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_ci	u64 timestamp;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	/* Source or Destination ring */
68462306a36Sopenharmony_ci	enum hal_srng_dir ring_dir;
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_ci	union {
68762306a36Sopenharmony_ci		struct {
68862306a36Sopenharmony_ci			/* SW tail pointer */
68962306a36Sopenharmony_ci			u32 tp;
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_ci			/* Shadow head pointer location to be updated by HW */
69262306a36Sopenharmony_ci			volatile u32 *hp_addr;
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_ci			/* Cached head pointer */
69562306a36Sopenharmony_ci			u32 cached_hp;
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci			/* Tail pointer location to be updated by SW - This
69862306a36Sopenharmony_ci			 * will be a register address and need not be
69962306a36Sopenharmony_ci			 * accessed through SW structure
70062306a36Sopenharmony_ci			 */
70162306a36Sopenharmony_ci			u32 *tp_addr;
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci			/* Current SW loop cnt */
70462306a36Sopenharmony_ci			u32 loop_cnt;
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci			/* max transfer size */
70762306a36Sopenharmony_ci			u16 max_buffer_length;
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci			/* head pointer at access end */
71062306a36Sopenharmony_ci			u32 last_hp;
71162306a36Sopenharmony_ci		} dst_ring;
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci		struct {
71462306a36Sopenharmony_ci			/* SW head pointer */
71562306a36Sopenharmony_ci			u32 hp;
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci			/* SW reap head pointer */
71862306a36Sopenharmony_ci			u32 reap_hp;
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci			/* Shadow tail pointer location to be updated by HW */
72162306a36Sopenharmony_ci			u32 *tp_addr;
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci			/* Cached tail pointer */
72462306a36Sopenharmony_ci			u32 cached_tp;
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_ci			/* Head pointer location to be updated by SW - This
72762306a36Sopenharmony_ci			 * will be a register address and need not be accessed
72862306a36Sopenharmony_ci			 * through SW structure
72962306a36Sopenharmony_ci			 */
73062306a36Sopenharmony_ci			u32 *hp_addr;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci			/* Low threshold - in number of ring entries */
73362306a36Sopenharmony_ci			u32 low_threshold;
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ci			/* tail pointer at access end */
73662306a36Sopenharmony_ci			u32 last_tp;
73762306a36Sopenharmony_ci		} src_ring;
73862306a36Sopenharmony_ci	} u;
73962306a36Sopenharmony_ci};
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_ci/* Interrupt mitigation - Batch threshold in terms of number of frames */
74262306a36Sopenharmony_ci#define HAL_SRNG_INT_BATCH_THRESHOLD_TX 256
74362306a36Sopenharmony_ci#define HAL_SRNG_INT_BATCH_THRESHOLD_RX 128
74462306a36Sopenharmony_ci#define HAL_SRNG_INT_BATCH_THRESHOLD_OTHER 1
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci/* Interrupt mitigation - timer threshold in us */
74762306a36Sopenharmony_ci#define HAL_SRNG_INT_TIMER_THRESHOLD_TX 1000
74862306a36Sopenharmony_ci#define HAL_SRNG_INT_TIMER_THRESHOLD_RX 500
74962306a36Sopenharmony_ci#define HAL_SRNG_INT_TIMER_THRESHOLD_OTHER 256
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_cienum hal_srng_mac_type {
75262306a36Sopenharmony_ci	ATH12K_HAL_SRNG_UMAC,
75362306a36Sopenharmony_ci	ATH12K_HAL_SRNG_DMAC,
75462306a36Sopenharmony_ci	ATH12K_HAL_SRNG_PMAC
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci/* HW SRNG configuration table */
75862306a36Sopenharmony_cistruct hal_srng_config {
75962306a36Sopenharmony_ci	int start_ring_id;
76062306a36Sopenharmony_ci	u16 max_rings;
76162306a36Sopenharmony_ci	u16 entry_size;
76262306a36Sopenharmony_ci	u32 reg_start[HAL_SRNG_NUM_REG_GRP];
76362306a36Sopenharmony_ci	u16 reg_size[HAL_SRNG_NUM_REG_GRP];
76462306a36Sopenharmony_ci	enum hal_srng_mac_type mac_type;
76562306a36Sopenharmony_ci	enum hal_srng_dir ring_dir;
76662306a36Sopenharmony_ci	u32 max_size;
76762306a36Sopenharmony_ci};
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_ci/**
77062306a36Sopenharmony_ci * enum hal_rx_buf_return_buf_manager
77162306a36Sopenharmony_ci *
77262306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
77362306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_WBM_CHIP0_IDLE_DESC_LIST: Descriptor returned to WBM idle
77462306a36Sopenharmony_ci *	descriptor list, where the chip 0 WBM is chosen in case of a multi-chip config
77562306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_WBM_CHIP1_IDLE_DESC_LIST: Descriptor returned to WBM idle
77662306a36Sopenharmony_ci *	descriptor list, where the chip 1 WBM is chosen in case of a multi-chip config
77762306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_WBM_CHIP2_IDLE_DESC_LIST: Descriptor returned to WBM idle
77862306a36Sopenharmony_ci *	descriptor list, where the chip 2 WBM is chosen in case of a multi-chip config
77962306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
78062306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_SW0_BM: For ring 0 -- returned to host
78162306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_SW1_BM: For ring 1 -- returned to host
78262306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_SW2_BM: For ring 2 -- returned to host
78362306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_SW3_BM: For ring 3 -- returned to host
78462306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_SW4_BM: For ring 4 -- returned to host
78562306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_SW5_BM: For ring 5 -- returned to host
78662306a36Sopenharmony_ci * @HAL_RX_BUF_RBM_SW6_BM: For ring 6 -- returned to host
78762306a36Sopenharmony_ci */
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cienum hal_rx_buf_return_buf_manager {
79062306a36Sopenharmony_ci	HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST,
79162306a36Sopenharmony_ci	HAL_RX_BUF_RBM_WBM_CHIP0_IDLE_DESC_LIST,
79262306a36Sopenharmony_ci	HAL_RX_BUF_RBM_WBM_CHIP1_IDLE_DESC_LIST,
79362306a36Sopenharmony_ci	HAL_RX_BUF_RBM_WBM_CHIP2_IDLE_DESC_LIST,
79462306a36Sopenharmony_ci	HAL_RX_BUF_RBM_FW_BM,
79562306a36Sopenharmony_ci	HAL_RX_BUF_RBM_SW0_BM,
79662306a36Sopenharmony_ci	HAL_RX_BUF_RBM_SW1_BM,
79762306a36Sopenharmony_ci	HAL_RX_BUF_RBM_SW2_BM,
79862306a36Sopenharmony_ci	HAL_RX_BUF_RBM_SW3_BM,
79962306a36Sopenharmony_ci	HAL_RX_BUF_RBM_SW4_BM,
80062306a36Sopenharmony_ci	HAL_RX_BUF_RBM_SW5_BM,
80162306a36Sopenharmony_ci	HAL_RX_BUF_RBM_SW6_BM,
80262306a36Sopenharmony_ci};
80362306a36Sopenharmony_ci
80462306a36Sopenharmony_ci#define HAL_SRNG_DESC_LOOP_CNT		0xf0000000
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_NEED_STATUS		BIT(0)
80762306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_STATS_CLEAR		BIT(1)
80862306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_FLUSH_BLOCK_LATER	BIT(2)
80962306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_FLUSH_RELEASE_BLOCKING	BIT(3)
81062306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_FLUSH_NO_INVAL		BIT(4)
81162306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_FLUSH_FWD_ALL_MPDUS	BIT(5)
81262306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_FLUSH_ALL		BIT(6)
81362306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_UNBLK_RESOURCE		BIT(7)
81462306a36Sopenharmony_ci#define HAL_REO_CMD_FLG_UNBLK_CACHE		BIT(8)
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_ci/* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO0_UPD_* fields */
81762306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_RX_QUEUE_NUM		BIT(8)
81862306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_VLD			BIT(9)
81962306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_ALDC			BIT(10)
82062306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_DIS_DUP_DETECTION	BIT(11)
82162306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_SOFT_REORDER_EN	BIT(12)
82262306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_AC			BIT(13)
82362306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_BAR			BIT(14)
82462306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_RETRY			BIT(15)
82562306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_CHECK_2K_MODE		BIT(16)
82662306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_OOR_MODE		BIT(17)
82762306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_BA_WINDOW_SIZE		BIT(18)
82862306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_PN_CHECK		BIT(19)
82962306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_EVEN_PN		BIT(20)
83062306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_UNEVEN_PN		BIT(21)
83162306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_PN_HANDLE_ENABLE	BIT(22)
83262306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_PN_SIZE		BIT(23)
83362306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_IGNORE_AMPDU_FLG	BIT(24)
83462306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_SVLD			BIT(25)
83562306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_SSN			BIT(26)
83662306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_SEQ_2K_ERR		BIT(27)
83762306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_PN_ERR			BIT(28)
83862306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_PN_VALID		BIT(29)
83962306a36Sopenharmony_ci#define HAL_REO_CMD_UPD0_PN			BIT(30)
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_ci/* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO1_* fields */
84262306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_VLD			BIT(16)
84362306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_ALDC			GENMASK(18, 17)
84462306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_DIS_DUP_DETECTION	BIT(19)
84562306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_SOFT_REORDER_EN	BIT(20)
84662306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_AC			GENMASK(22, 21)
84762306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_BAR			BIT(23)
84862306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_RETRY			BIT(24)
84962306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_CHECK_2K_MODE		BIT(25)
85062306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_OOR_MODE		BIT(26)
85162306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_PN_CHECK		BIT(27)
85262306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_EVEN_PN		BIT(28)
85362306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_UNEVEN_PN		BIT(29)
85462306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_PN_HANDLE_ENABLE	BIT(30)
85562306a36Sopenharmony_ci#define HAL_REO_CMD_UPD1_IGNORE_AMPDU_FLG	BIT(31)
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_ci/* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO2_* fields */
85862306a36Sopenharmony_ci#define HAL_REO_CMD_UPD2_SVLD			BIT(10)
85962306a36Sopenharmony_ci#define HAL_REO_CMD_UPD2_SSN			GENMASK(22, 11)
86062306a36Sopenharmony_ci#define HAL_REO_CMD_UPD2_SEQ_2K_ERR		BIT(23)
86162306a36Sopenharmony_ci#define HAL_REO_CMD_UPD2_PN_ERR			BIT(24)
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_cistruct ath12k_hal_reo_cmd {
86462306a36Sopenharmony_ci	u32 addr_lo;
86562306a36Sopenharmony_ci	u32 flag;
86662306a36Sopenharmony_ci	u32 upd0;
86762306a36Sopenharmony_ci	u32 upd1;
86862306a36Sopenharmony_ci	u32 upd2;
86962306a36Sopenharmony_ci	u32 pn[4];
87062306a36Sopenharmony_ci	u16 rx_queue_num;
87162306a36Sopenharmony_ci	u16 min_rel;
87262306a36Sopenharmony_ci	u16 min_fwd;
87362306a36Sopenharmony_ci	u8 addr_hi;
87462306a36Sopenharmony_ci	u8 ac_list;
87562306a36Sopenharmony_ci	u8 blocking_idx;
87662306a36Sopenharmony_ci	u16 ba_window_size;
87762306a36Sopenharmony_ci	u8 pn_size;
87862306a36Sopenharmony_ci};
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_cienum hal_pn_type {
88162306a36Sopenharmony_ci	HAL_PN_TYPE_NONE,
88262306a36Sopenharmony_ci	HAL_PN_TYPE_WPA,
88362306a36Sopenharmony_ci	HAL_PN_TYPE_WAPI_EVEN,
88462306a36Sopenharmony_ci	HAL_PN_TYPE_WAPI_UNEVEN,
88562306a36Sopenharmony_ci};
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_cienum hal_ce_desc {
88862306a36Sopenharmony_ci	HAL_CE_DESC_SRC,
88962306a36Sopenharmony_ci	HAL_CE_DESC_DST,
89062306a36Sopenharmony_ci	HAL_CE_DESC_DST_STATUS,
89162306a36Sopenharmony_ci};
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_ci#define HAL_HASH_ROUTING_RING_TCL 0
89462306a36Sopenharmony_ci#define HAL_HASH_ROUTING_RING_SW1 1
89562306a36Sopenharmony_ci#define HAL_HASH_ROUTING_RING_SW2 2
89662306a36Sopenharmony_ci#define HAL_HASH_ROUTING_RING_SW3 3
89762306a36Sopenharmony_ci#define HAL_HASH_ROUTING_RING_SW4 4
89862306a36Sopenharmony_ci#define HAL_HASH_ROUTING_RING_REL 5
89962306a36Sopenharmony_ci#define HAL_HASH_ROUTING_RING_FW  6
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_cistruct hal_reo_status_header {
90262306a36Sopenharmony_ci	u16 cmd_num;
90362306a36Sopenharmony_ci	enum hal_reo_cmd_status cmd_status;
90462306a36Sopenharmony_ci	u16 cmd_exe_time;
90562306a36Sopenharmony_ci	u32 timestamp;
90662306a36Sopenharmony_ci};
90762306a36Sopenharmony_ci
90862306a36Sopenharmony_cistruct hal_reo_status_queue_stats {
90962306a36Sopenharmony_ci	u16 ssn;
91062306a36Sopenharmony_ci	u16 curr_idx;
91162306a36Sopenharmony_ci	u32 pn[4];
91262306a36Sopenharmony_ci	u32 last_rx_queue_ts;
91362306a36Sopenharmony_ci	u32 last_rx_dequeue_ts;
91462306a36Sopenharmony_ci	u32 rx_bitmap[8]; /* Bitmap from 0-255 */
91562306a36Sopenharmony_ci	u32 curr_mpdu_cnt;
91662306a36Sopenharmony_ci	u32 curr_msdu_cnt;
91762306a36Sopenharmony_ci	u16 fwd_due_to_bar_cnt;
91862306a36Sopenharmony_ci	u16 dup_cnt;
91962306a36Sopenharmony_ci	u32 frames_in_order_cnt;
92062306a36Sopenharmony_ci	u32 num_mpdu_processed_cnt;
92162306a36Sopenharmony_ci	u32 num_msdu_processed_cnt;
92262306a36Sopenharmony_ci	u32 total_num_processed_byte_cnt;
92362306a36Sopenharmony_ci	u32 late_rx_mpdu_cnt;
92462306a36Sopenharmony_ci	u32 reorder_hole_cnt;
92562306a36Sopenharmony_ci	u8 timeout_cnt;
92662306a36Sopenharmony_ci	u8 bar_rx_cnt;
92762306a36Sopenharmony_ci	u8 num_window_2k_jump_cnt;
92862306a36Sopenharmony_ci};
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_cistruct hal_reo_status_flush_queue {
93162306a36Sopenharmony_ci	bool err_detected;
93262306a36Sopenharmony_ci};
93362306a36Sopenharmony_ci
93462306a36Sopenharmony_cienum hal_reo_status_flush_cache_err_code {
93562306a36Sopenharmony_ci	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_SUCCESS,
93662306a36Sopenharmony_ci	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_IN_USE,
93762306a36Sopenharmony_ci	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_NOT_FOUND,
93862306a36Sopenharmony_ci};
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_cistruct hal_reo_status_flush_cache {
94162306a36Sopenharmony_ci	bool err_detected;
94262306a36Sopenharmony_ci	enum hal_reo_status_flush_cache_err_code err_code;
94362306a36Sopenharmony_ci	bool cache_controller_flush_status_hit;
94462306a36Sopenharmony_ci	u8 cache_controller_flush_status_desc_type;
94562306a36Sopenharmony_ci	u8 cache_controller_flush_status_client_id;
94662306a36Sopenharmony_ci	u8 cache_controller_flush_status_err;
94762306a36Sopenharmony_ci	u8 cache_controller_flush_status_cnt;
94862306a36Sopenharmony_ci};
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_cienum hal_reo_status_unblock_cache_type {
95162306a36Sopenharmony_ci	HAL_REO_STATUS_UNBLOCK_BLOCKING_RESOURCE,
95262306a36Sopenharmony_ci	HAL_REO_STATUS_UNBLOCK_ENTIRE_CACHE_USAGE,
95362306a36Sopenharmony_ci};
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_cistruct hal_reo_status_unblock_cache {
95662306a36Sopenharmony_ci	bool err_detected;
95762306a36Sopenharmony_ci	enum hal_reo_status_unblock_cache_type unblock_type;
95862306a36Sopenharmony_ci};
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_cistruct hal_reo_status_flush_timeout_list {
96162306a36Sopenharmony_ci	bool err_detected;
96262306a36Sopenharmony_ci	bool list_empty;
96362306a36Sopenharmony_ci	u16 release_desc_cnt;
96462306a36Sopenharmony_ci	u16 fwd_buf_cnt;
96562306a36Sopenharmony_ci};
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_cienum hal_reo_threshold_idx {
96862306a36Sopenharmony_ci	HAL_REO_THRESHOLD_IDX_DESC_COUNTER0,
96962306a36Sopenharmony_ci	HAL_REO_THRESHOLD_IDX_DESC_COUNTER1,
97062306a36Sopenharmony_ci	HAL_REO_THRESHOLD_IDX_DESC_COUNTER2,
97162306a36Sopenharmony_ci	HAL_REO_THRESHOLD_IDX_DESC_COUNTER_SUM,
97262306a36Sopenharmony_ci};
97362306a36Sopenharmony_ci
97462306a36Sopenharmony_cistruct hal_reo_status_desc_thresh_reached {
97562306a36Sopenharmony_ci	enum hal_reo_threshold_idx threshold_idx;
97662306a36Sopenharmony_ci	u32 link_desc_counter0;
97762306a36Sopenharmony_ci	u32 link_desc_counter1;
97862306a36Sopenharmony_ci	u32 link_desc_counter2;
97962306a36Sopenharmony_ci	u32 link_desc_counter_sum;
98062306a36Sopenharmony_ci};
98162306a36Sopenharmony_ci
98262306a36Sopenharmony_cistruct hal_reo_status {
98362306a36Sopenharmony_ci	struct hal_reo_status_header uniform_hdr;
98462306a36Sopenharmony_ci	u8 loop_cnt;
98562306a36Sopenharmony_ci	union {
98662306a36Sopenharmony_ci		struct hal_reo_status_queue_stats queue_stats;
98762306a36Sopenharmony_ci		struct hal_reo_status_flush_queue flush_queue;
98862306a36Sopenharmony_ci		struct hal_reo_status_flush_cache flush_cache;
98962306a36Sopenharmony_ci		struct hal_reo_status_unblock_cache unblock_cache;
99062306a36Sopenharmony_ci		struct hal_reo_status_flush_timeout_list timeout_list;
99162306a36Sopenharmony_ci		struct hal_reo_status_desc_thresh_reached desc_thresh_reached;
99262306a36Sopenharmony_ci	} u;
99362306a36Sopenharmony_ci};
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_ci/* HAL context to be used to access SRNG APIs (currently used by data path
99662306a36Sopenharmony_ci * and transport (CE) modules)
99762306a36Sopenharmony_ci */
99862306a36Sopenharmony_cistruct ath12k_hal {
99962306a36Sopenharmony_ci	/* HAL internal state for all SRNG rings.
100062306a36Sopenharmony_ci	 */
100162306a36Sopenharmony_ci	struct hal_srng srng_list[HAL_SRNG_RING_ID_MAX];
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_ci	/* SRNG configuration table */
100462306a36Sopenharmony_ci	struct hal_srng_config *srng_config;
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_ci	/* Remote pointer memory for HW/FW updates */
100762306a36Sopenharmony_ci	struct {
100862306a36Sopenharmony_ci		u32 *vaddr;
100962306a36Sopenharmony_ci		dma_addr_t paddr;
101062306a36Sopenharmony_ci	} rdp;
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci	/* Shared memory for ring pointer updates from host to FW */
101362306a36Sopenharmony_ci	struct {
101462306a36Sopenharmony_ci		u32 *vaddr;
101562306a36Sopenharmony_ci		dma_addr_t paddr;
101662306a36Sopenharmony_ci	} wrp;
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci	/* Available REO blocking resources bitmap */
101962306a36Sopenharmony_ci	u8 avail_blk_resource;
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_ci	u8 current_blk_index;
102262306a36Sopenharmony_ci
102362306a36Sopenharmony_ci	/* shadow register configuration */
102462306a36Sopenharmony_ci	u32 shadow_reg_addr[HAL_SHADOW_NUM_REGS];
102562306a36Sopenharmony_ci	int num_shadow_reg_configured;
102662306a36Sopenharmony_ci};
102762306a36Sopenharmony_ci
102862306a36Sopenharmony_ci/* Maps WBM ring number and Return Buffer Manager Id per TCL ring */
102962306a36Sopenharmony_cistruct ath12k_hal_tcl_to_wbm_rbm_map  {
103062306a36Sopenharmony_ci	u8 wbm_ring_num;
103162306a36Sopenharmony_ci	u8 rbm_id;
103262306a36Sopenharmony_ci};
103362306a36Sopenharmony_ci
103462306a36Sopenharmony_cistruct hal_ops {
103562306a36Sopenharmony_ci	bool (*rx_desc_get_first_msdu)(struct hal_rx_desc *desc);
103662306a36Sopenharmony_ci	bool (*rx_desc_get_last_msdu)(struct hal_rx_desc *desc);
103762306a36Sopenharmony_ci	u8 (*rx_desc_get_l3_pad_bytes)(struct hal_rx_desc *desc);
103862306a36Sopenharmony_ci	u8 *(*rx_desc_get_hdr_status)(struct hal_rx_desc *desc);
103962306a36Sopenharmony_ci	bool (*rx_desc_encrypt_valid)(struct hal_rx_desc *desc);
104062306a36Sopenharmony_ci	u32 (*rx_desc_get_encrypt_type)(struct hal_rx_desc *desc);
104162306a36Sopenharmony_ci	u8 (*rx_desc_get_decap_type)(struct hal_rx_desc *desc);
104262306a36Sopenharmony_ci	u8 (*rx_desc_get_mesh_ctl)(struct hal_rx_desc *desc);
104362306a36Sopenharmony_ci	bool (*rx_desc_get_mpdu_seq_ctl_vld)(struct hal_rx_desc *desc);
104462306a36Sopenharmony_ci	bool (*rx_desc_get_mpdu_fc_valid)(struct hal_rx_desc *desc);
104562306a36Sopenharmony_ci	u16 (*rx_desc_get_mpdu_start_seq_no)(struct hal_rx_desc *desc);
104662306a36Sopenharmony_ci	u16 (*rx_desc_get_msdu_len)(struct hal_rx_desc *desc);
104762306a36Sopenharmony_ci	u8 (*rx_desc_get_msdu_sgi)(struct hal_rx_desc *desc);
104862306a36Sopenharmony_ci	u8 (*rx_desc_get_msdu_rate_mcs)(struct hal_rx_desc *desc);
104962306a36Sopenharmony_ci	u8 (*rx_desc_get_msdu_rx_bw)(struct hal_rx_desc *desc);
105062306a36Sopenharmony_ci	u32 (*rx_desc_get_msdu_freq)(struct hal_rx_desc *desc);
105162306a36Sopenharmony_ci	u8 (*rx_desc_get_msdu_pkt_type)(struct hal_rx_desc *desc);
105262306a36Sopenharmony_ci	u8 (*rx_desc_get_msdu_nss)(struct hal_rx_desc *desc);
105362306a36Sopenharmony_ci	u8 (*rx_desc_get_mpdu_tid)(struct hal_rx_desc *desc);
105462306a36Sopenharmony_ci	u16 (*rx_desc_get_mpdu_peer_id)(struct hal_rx_desc *desc);
105562306a36Sopenharmony_ci	void (*rx_desc_copy_end_tlv)(struct hal_rx_desc *fdesc,
105662306a36Sopenharmony_ci				     struct hal_rx_desc *ldesc);
105762306a36Sopenharmony_ci	u32 (*rx_desc_get_mpdu_start_tag)(struct hal_rx_desc *desc);
105862306a36Sopenharmony_ci	u32 (*rx_desc_get_mpdu_ppdu_id)(struct hal_rx_desc *desc);
105962306a36Sopenharmony_ci	void (*rx_desc_set_msdu_len)(struct hal_rx_desc *desc, u16 len);
106062306a36Sopenharmony_ci	struct rx_attention *(*rx_desc_get_attention)(struct hal_rx_desc *desc);
106162306a36Sopenharmony_ci	u8 *(*rx_desc_get_msdu_payload)(struct hal_rx_desc *desc);
106262306a36Sopenharmony_ci	u32 (*rx_desc_get_mpdu_start_offset)(void);
106362306a36Sopenharmony_ci	u32 (*rx_desc_get_msdu_end_offset)(void);
106462306a36Sopenharmony_ci	bool (*rx_desc_mac_addr2_valid)(struct hal_rx_desc *desc);
106562306a36Sopenharmony_ci	u8* (*rx_desc_mpdu_start_addr2)(struct hal_rx_desc *desc);
106662306a36Sopenharmony_ci	bool (*rx_desc_is_da_mcbc)(struct hal_rx_desc *desc);
106762306a36Sopenharmony_ci	void (*rx_desc_get_dot11_hdr)(struct hal_rx_desc *desc,
106862306a36Sopenharmony_ci				      struct ieee80211_hdr *hdr);
106962306a36Sopenharmony_ci	u16 (*rx_desc_get_mpdu_frame_ctl)(struct hal_rx_desc *desc);
107062306a36Sopenharmony_ci	void (*rx_desc_get_crypto_header)(struct hal_rx_desc *desc,
107162306a36Sopenharmony_ci					  u8 *crypto_hdr,
107262306a36Sopenharmony_ci					  enum hal_encrypt_type enctype);
107362306a36Sopenharmony_ci	int (*create_srng_config)(struct ath12k_base *ab);
107462306a36Sopenharmony_ci	bool (*dp_rx_h_msdu_done)(struct hal_rx_desc *desc);
107562306a36Sopenharmony_ci	bool (*dp_rx_h_l4_cksum_fail)(struct hal_rx_desc *desc);
107662306a36Sopenharmony_ci	bool (*dp_rx_h_ip_cksum_fail)(struct hal_rx_desc *desc);
107762306a36Sopenharmony_ci	bool (*dp_rx_h_is_decrypted)(struct hal_rx_desc *desc);
107862306a36Sopenharmony_ci	u32 (*dp_rx_h_mpdu_err)(struct hal_rx_desc *desc);
107962306a36Sopenharmony_ci	const struct ath12k_hal_tcl_to_wbm_rbm_map *tcl_to_wbm_rbm_map;
108062306a36Sopenharmony_ci};
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_ciextern const struct hal_ops hal_qcn9274_ops;
108362306a36Sopenharmony_ciextern const struct hal_ops hal_wcn7850_ops;
108462306a36Sopenharmony_ci
108562306a36Sopenharmony_ciu32 ath12k_hal_reo_qdesc_size(u32 ba_window_size, u8 tid);
108662306a36Sopenharmony_civoid ath12k_hal_reo_qdesc_setup(struct hal_rx_reo_queue *qdesc,
108762306a36Sopenharmony_ci				int tid, u32 ba_window_size,
108862306a36Sopenharmony_ci				u32 start_seq, enum hal_pn_type type);
108962306a36Sopenharmony_civoid ath12k_hal_reo_init_cmd_ring(struct ath12k_base *ab,
109062306a36Sopenharmony_ci				  struct hal_srng *srng);
109162306a36Sopenharmony_civoid ath12k_hal_reo_hw_setup(struct ath12k_base *ab, u32 ring_hash_map);
109262306a36Sopenharmony_civoid ath12k_hal_setup_link_idle_list(struct ath12k_base *ab,
109362306a36Sopenharmony_ci				     struct hal_wbm_idle_scatter_list *sbuf,
109462306a36Sopenharmony_ci				     u32 nsbufs, u32 tot_link_desc,
109562306a36Sopenharmony_ci				     u32 end_offset);
109662306a36Sopenharmony_ci
109762306a36Sopenharmony_cidma_addr_t ath12k_hal_srng_get_tp_addr(struct ath12k_base *ab,
109862306a36Sopenharmony_ci				       struct hal_srng *srng);
109962306a36Sopenharmony_cidma_addr_t ath12k_hal_srng_get_hp_addr(struct ath12k_base *ab,
110062306a36Sopenharmony_ci				       struct hal_srng *srng);
110162306a36Sopenharmony_civoid ath12k_hal_set_link_desc_addr(struct hal_wbm_link_desc *desc, u32 cookie,
110262306a36Sopenharmony_ci				   dma_addr_t paddr);
110362306a36Sopenharmony_ciu32 ath12k_hal_ce_get_desc_size(enum hal_ce_desc type);
110462306a36Sopenharmony_civoid ath12k_hal_ce_src_set_desc(struct hal_ce_srng_src_desc *desc, dma_addr_t paddr,
110562306a36Sopenharmony_ci				u32 len, u32 id, u8 byte_swap_data);
110662306a36Sopenharmony_civoid ath12k_hal_ce_dst_set_desc(struct hal_ce_srng_dest_desc *desc, dma_addr_t paddr);
110762306a36Sopenharmony_ciu32 ath12k_hal_ce_dst_status_get_length(struct hal_ce_srng_dst_status_desc *desc);
110862306a36Sopenharmony_ciint ath12k_hal_srng_get_entrysize(struct ath12k_base *ab, u32 ring_type);
110962306a36Sopenharmony_ciint ath12k_hal_srng_get_max_entries(struct ath12k_base *ab, u32 ring_type);
111062306a36Sopenharmony_civoid ath12k_hal_srng_get_params(struct ath12k_base *ab, struct hal_srng *srng,
111162306a36Sopenharmony_ci				struct hal_srng_params *params);
111262306a36Sopenharmony_civoid *ath12k_hal_srng_dst_get_next_entry(struct ath12k_base *ab,
111362306a36Sopenharmony_ci					 struct hal_srng *srng);
111462306a36Sopenharmony_civoid *ath12k_hal_srng_dst_peek(struct ath12k_base *ab, struct hal_srng *srng);
111562306a36Sopenharmony_ciint ath12k_hal_srng_dst_num_free(struct ath12k_base *ab, struct hal_srng *srng,
111662306a36Sopenharmony_ci				 bool sync_hw_ptr);
111762306a36Sopenharmony_civoid *ath12k_hal_srng_src_get_next_reaped(struct ath12k_base *ab,
111862306a36Sopenharmony_ci					  struct hal_srng *srng);
111962306a36Sopenharmony_civoid *ath12k_hal_srng_src_reap_next(struct ath12k_base *ab,
112062306a36Sopenharmony_ci				    struct hal_srng *srng);
112162306a36Sopenharmony_civoid *ath12k_hal_srng_src_get_next_entry(struct ath12k_base *ab,
112262306a36Sopenharmony_ci					 struct hal_srng *srng);
112362306a36Sopenharmony_ciint ath12k_hal_srng_src_num_free(struct ath12k_base *ab, struct hal_srng *srng,
112462306a36Sopenharmony_ci				 bool sync_hw_ptr);
112562306a36Sopenharmony_civoid ath12k_hal_srng_access_begin(struct ath12k_base *ab,
112662306a36Sopenharmony_ci				  struct hal_srng *srng);
112762306a36Sopenharmony_civoid ath12k_hal_srng_access_end(struct ath12k_base *ab, struct hal_srng *srng);
112862306a36Sopenharmony_ciint ath12k_hal_srng_setup(struct ath12k_base *ab, enum hal_ring_type type,
112962306a36Sopenharmony_ci			  int ring_num, int mac_id,
113062306a36Sopenharmony_ci			  struct hal_srng_params *params);
113162306a36Sopenharmony_ciint ath12k_hal_srng_init(struct ath12k_base *ath12k);
113262306a36Sopenharmony_civoid ath12k_hal_srng_deinit(struct ath12k_base *ath12k);
113362306a36Sopenharmony_civoid ath12k_hal_dump_srng_stats(struct ath12k_base *ab);
113462306a36Sopenharmony_civoid ath12k_hal_srng_get_shadow_config(struct ath12k_base *ab,
113562306a36Sopenharmony_ci				       u32 **cfg, u32 *len);
113662306a36Sopenharmony_ciint ath12k_hal_srng_update_shadow_config(struct ath12k_base *ab,
113762306a36Sopenharmony_ci					 enum hal_ring_type ring_type,
113862306a36Sopenharmony_ci					int ring_num);
113962306a36Sopenharmony_civoid ath12k_hal_srng_shadow_config(struct ath12k_base *ab);
114062306a36Sopenharmony_civoid ath12k_hal_srng_shadow_update_hp_tp(struct ath12k_base *ab,
114162306a36Sopenharmony_ci					 struct hal_srng *srng);
114262306a36Sopenharmony_ci#endif
1143