162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* Freescale QUICC Engine HDLC Device Driver 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright 2014 Freescale Semiconductor Inc. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#ifndef _UCC_HDLC_H_ 862306a36Sopenharmony_ci#define _UCC_HDLC_H_ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/kernel.h> 1162306a36Sopenharmony_ci#include <linux/list.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <soc/fsl/qe/immap_qe.h> 1462306a36Sopenharmony_ci#include <soc/fsl/qe/qe.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <soc/fsl/qe/ucc.h> 1762306a36Sopenharmony_ci#include <soc/fsl/qe/ucc_fast.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/* UCC HDLC event register */ 2062306a36Sopenharmony_ci#define UCCE_HDLC_RX_EVENTS \ 2162306a36Sopenharmony_ci(UCC_HDLC_UCCE_RXF | UCC_HDLC_UCCE_RXB | UCC_HDLC_UCCE_BSY) 2262306a36Sopenharmony_ci#define UCCE_HDLC_TX_EVENTS (UCC_HDLC_UCCE_TXB | UCC_HDLC_UCCE_TXE) 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistruct ucc_hdlc_param { 2562306a36Sopenharmony_ci __be16 riptr; 2662306a36Sopenharmony_ci __be16 tiptr; 2762306a36Sopenharmony_ci __be16 res0; 2862306a36Sopenharmony_ci __be16 mrblr; 2962306a36Sopenharmony_ci __be32 rstate; 3062306a36Sopenharmony_ci __be32 rbase; 3162306a36Sopenharmony_ci __be16 rbdstat; 3262306a36Sopenharmony_ci __be16 rbdlen; 3362306a36Sopenharmony_ci __be32 rdptr; 3462306a36Sopenharmony_ci __be32 tstate; 3562306a36Sopenharmony_ci __be32 tbase; 3662306a36Sopenharmony_ci __be16 tbdstat; 3762306a36Sopenharmony_ci __be16 tbdlen; 3862306a36Sopenharmony_ci __be32 tdptr; 3962306a36Sopenharmony_ci __be32 rbptr; 4062306a36Sopenharmony_ci __be32 tbptr; 4162306a36Sopenharmony_ci __be32 rcrc; 4262306a36Sopenharmony_ci __be32 res1; 4362306a36Sopenharmony_ci __be32 tcrc; 4462306a36Sopenharmony_ci __be32 res2; 4562306a36Sopenharmony_ci __be32 res3; 4662306a36Sopenharmony_ci __be32 c_mask; 4762306a36Sopenharmony_ci __be32 c_pres; 4862306a36Sopenharmony_ci __be16 disfc; 4962306a36Sopenharmony_ci __be16 crcec; 5062306a36Sopenharmony_ci __be16 abtsc; 5162306a36Sopenharmony_ci __be16 nmarc; 5262306a36Sopenharmony_ci __be32 max_cnt; 5362306a36Sopenharmony_ci __be16 mflr; 5462306a36Sopenharmony_ci __be16 rfthr; 5562306a36Sopenharmony_ci __be16 rfcnt; 5662306a36Sopenharmony_ci __be16 hmask; 5762306a36Sopenharmony_ci __be16 haddr1; 5862306a36Sopenharmony_ci __be16 haddr2; 5962306a36Sopenharmony_ci __be16 haddr3; 6062306a36Sopenharmony_ci __be16 haddr4; 6162306a36Sopenharmony_ci __be16 ts_tmp; 6262306a36Sopenharmony_ci __be16 tmp_mb; 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistruct ucc_hdlc_private { 6662306a36Sopenharmony_ci struct ucc_tdm *utdm; 6762306a36Sopenharmony_ci struct ucc_tdm_info *ut_info; 6862306a36Sopenharmony_ci struct ucc_fast_private *uccf; 6962306a36Sopenharmony_ci struct device *dev; 7062306a36Sopenharmony_ci struct net_device *ndev; 7162306a36Sopenharmony_ci struct napi_struct napi; 7262306a36Sopenharmony_ci struct ucc_fast __iomem *uf_regs; /* UCC Fast registers */ 7362306a36Sopenharmony_ci struct ucc_hdlc_param __iomem *ucc_pram; 7462306a36Sopenharmony_ci u16 tsa; 7562306a36Sopenharmony_ci bool hdlc_busy; 7662306a36Sopenharmony_ci bool loopback; 7762306a36Sopenharmony_ci bool hdlc_bus; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci u8 *tx_buffer; 8062306a36Sopenharmony_ci u8 *rx_buffer; 8162306a36Sopenharmony_ci dma_addr_t dma_tx_addr; 8262306a36Sopenharmony_ci dma_addr_t dma_rx_addr; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci struct qe_bd *tx_bd_base; 8562306a36Sopenharmony_ci struct qe_bd *rx_bd_base; 8662306a36Sopenharmony_ci dma_addr_t dma_tx_bd; 8762306a36Sopenharmony_ci dma_addr_t dma_rx_bd; 8862306a36Sopenharmony_ci struct qe_bd *curtx_bd; 8962306a36Sopenharmony_ci struct qe_bd *currx_bd; 9062306a36Sopenharmony_ci struct qe_bd *dirty_tx; 9162306a36Sopenharmony_ci u16 currx_bdnum; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci struct sk_buff **tx_skbuff; 9462306a36Sopenharmony_ci struct sk_buff **rx_skbuff; 9562306a36Sopenharmony_ci u16 skb_curtx; 9662306a36Sopenharmony_ci u16 skb_currx; 9762306a36Sopenharmony_ci unsigned short skb_dirtytx; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci unsigned short tx_ring_size; 10062306a36Sopenharmony_ci unsigned short rx_ring_size; 10162306a36Sopenharmony_ci s32 ucc_pram_offset; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci unsigned short encoding; 10462306a36Sopenharmony_ci unsigned short parity; 10562306a36Sopenharmony_ci unsigned short hmask; 10662306a36Sopenharmony_ci u32 clocking; 10762306a36Sopenharmony_ci spinlock_t lock; /* lock for Tx BD and Tx buffer */ 10862306a36Sopenharmony_ci#ifdef CONFIG_PM 10962306a36Sopenharmony_ci struct ucc_hdlc_param *ucc_pram_bak; 11062306a36Sopenharmony_ci u32 gumr; 11162306a36Sopenharmony_ci u8 guemr; 11262306a36Sopenharmony_ci u32 cmxsi1cr_l, cmxsi1cr_h; 11362306a36Sopenharmony_ci u32 cmxsi1syr; 11462306a36Sopenharmony_ci u32 cmxucr[4]; 11562306a36Sopenharmony_ci#endif 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci#define TX_BD_RING_LEN 0x10 11962306a36Sopenharmony_ci#define RX_BD_RING_LEN 0x20 12062306a36Sopenharmony_ci#define RX_CLEAN_MAX 0x10 12162306a36Sopenharmony_ci#define NUM_OF_BUF 4 12262306a36Sopenharmony_ci#define MAX_RX_BUF_LENGTH (48 * 0x20) 12362306a36Sopenharmony_ci#define MAX_FRAME_LENGTH (MAX_RX_BUF_LENGTH + 8) 12462306a36Sopenharmony_ci#define ALIGNMENT_OF_UCC_HDLC_PRAM 64 12562306a36Sopenharmony_ci#define SI_BANK_SIZE 128 12662306a36Sopenharmony_ci#define MAX_HDLC_NUM 4 12762306a36Sopenharmony_ci#define HDLC_HEAD_LEN 2 12862306a36Sopenharmony_ci#define HDLC_CRC_SIZE 2 12962306a36Sopenharmony_ci#define TX_RING_MOD_MASK(size) (size - 1) 13062306a36Sopenharmony_ci#define RX_RING_MOD_MASK(size) (size - 1) 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci#define HDLC_HEAD_MASK 0x0000 13362306a36Sopenharmony_ci#define DEFAULT_HDLC_HEAD 0xff44 13462306a36Sopenharmony_ci#define DEFAULT_ADDR_MASK 0x00ff 13562306a36Sopenharmony_ci#define DEFAULT_HDLC_ADDR 0x00ff 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci#define BMR_GBL 0x20000000 13862306a36Sopenharmony_ci#define BMR_BIG_ENDIAN 0x10000000 13962306a36Sopenharmony_ci#define CRC_16BIT_MASK 0x0000F0B8 14062306a36Sopenharmony_ci#define CRC_16BIT_PRES 0x0000FFFF 14162306a36Sopenharmony_ci#define DEFAULT_RFTHR 1 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci#define DEFAULT_PPP_HEAD 0xff03 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci#endif 146