162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* drivers/net/phy/realtek.c 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Driver for Realtek PHYs 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Author: Johnson Leung <r58129@freescale.com> 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Copyright (c) 2004 Freescale Semiconductor, Inc. 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci#include <linux/bitops.h> 1162306a36Sopenharmony_ci#include <linux/of.h> 1262306a36Sopenharmony_ci#include <linux/phy.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/delay.h> 1562306a36Sopenharmony_ci#include <linux/clk.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define RTL821x_PHYSR 0x11 1862306a36Sopenharmony_ci#define RTL821x_PHYSR_DUPLEX BIT(13) 1962306a36Sopenharmony_ci#define RTL821x_PHYSR_SPEED GENMASK(15, 14) 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define RTL821x_INER 0x12 2262306a36Sopenharmony_ci#define RTL8211B_INER_INIT 0x6400 2362306a36Sopenharmony_ci#define RTL8211E_INER_LINK_STATUS BIT(10) 2462306a36Sopenharmony_ci#define RTL8211F_INER_LINK_STATUS BIT(4) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define RTL821x_INSR 0x13 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define RTL821x_EXT_PAGE_SELECT 0x1e 2962306a36Sopenharmony_ci#define RTL821x_PAGE_SELECT 0x1f 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define RTL8211F_PHYCR1 0x18 3262306a36Sopenharmony_ci#define RTL8211F_PHYCR2 0x19 3362306a36Sopenharmony_ci#define RTL8211F_INSR 0x1d 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define RTL8211F_TX_DELAY BIT(8) 3662306a36Sopenharmony_ci#define RTL8211F_RX_DELAY BIT(3) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define RTL8211F_ALDPS_PLL_OFF BIT(1) 3962306a36Sopenharmony_ci#define RTL8211F_ALDPS_ENABLE BIT(2) 4062306a36Sopenharmony_ci#define RTL8211F_ALDPS_XTAL_OFF BIT(12) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define RTL8211E_CTRL_DELAY BIT(13) 4362306a36Sopenharmony_ci#define RTL8211E_TX_DELAY BIT(12) 4462306a36Sopenharmony_ci#define RTL8211E_RX_DELAY BIT(11) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define RTL8211F_CLKOUT_EN BIT(0) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define RTL8201F_ISR 0x1e 4962306a36Sopenharmony_ci#define RTL8201F_ISR_ANERR BIT(15) 5062306a36Sopenharmony_ci#define RTL8201F_ISR_DUPLEX BIT(13) 5162306a36Sopenharmony_ci#define RTL8201F_ISR_LINK BIT(11) 5262306a36Sopenharmony_ci#define RTL8201F_ISR_MASK (RTL8201F_ISR_ANERR | \ 5362306a36Sopenharmony_ci RTL8201F_ISR_DUPLEX | \ 5462306a36Sopenharmony_ci RTL8201F_ISR_LINK) 5562306a36Sopenharmony_ci#define RTL8201F_IER 0x13 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define RTL8366RB_POWER_SAVE 0x15 5862306a36Sopenharmony_ci#define RTL8366RB_POWER_SAVE_ON BIT(12) 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#define RTL_SUPPORTS_5000FULL BIT(14) 6162306a36Sopenharmony_ci#define RTL_SUPPORTS_2500FULL BIT(13) 6262306a36Sopenharmony_ci#define RTL_SUPPORTS_10000FULL BIT(0) 6362306a36Sopenharmony_ci#define RTL_ADV_2500FULL BIT(7) 6462306a36Sopenharmony_ci#define RTL_LPADV_10000FULL BIT(11) 6562306a36Sopenharmony_ci#define RTL_LPADV_5000FULL BIT(6) 6662306a36Sopenharmony_ci#define RTL_LPADV_2500FULL BIT(5) 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define RTL9000A_GINMR 0x14 6962306a36Sopenharmony_ci#define RTL9000A_GINMR_LINK_STATUS BIT(4) 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci#define RTLGEN_SPEED_MASK 0x0630 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define RTL_GENERIC_PHYID 0x001cc800 7462306a36Sopenharmony_ci#define RTL_8211FVD_PHYID 0x001cc878 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ciMODULE_DESCRIPTION("Realtek PHY driver"); 7762306a36Sopenharmony_ciMODULE_AUTHOR("Johnson Leung"); 7862306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistruct rtl821x_priv { 8162306a36Sopenharmony_ci u16 phycr1; 8262306a36Sopenharmony_ci u16 phycr2; 8362306a36Sopenharmony_ci bool has_phycr2; 8462306a36Sopenharmony_ci struct clk *clk; 8562306a36Sopenharmony_ci}; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic int rtl821x_read_page(struct phy_device *phydev) 8862306a36Sopenharmony_ci{ 8962306a36Sopenharmony_ci return __phy_read(phydev, RTL821x_PAGE_SELECT); 9062306a36Sopenharmony_ci} 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic int rtl821x_write_page(struct phy_device *phydev, int page) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci return __phy_write(phydev, RTL821x_PAGE_SELECT, page); 9562306a36Sopenharmony_ci} 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cistatic int rtl821x_probe(struct phy_device *phydev) 9862306a36Sopenharmony_ci{ 9962306a36Sopenharmony_ci struct device *dev = &phydev->mdio.dev; 10062306a36Sopenharmony_ci struct rtl821x_priv *priv; 10162306a36Sopenharmony_ci u32 phy_id = phydev->drv->phy_id; 10262306a36Sopenharmony_ci int ret; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 10562306a36Sopenharmony_ci if (!priv) 10662306a36Sopenharmony_ci return -ENOMEM; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci priv->clk = devm_clk_get_optional_enabled(dev, NULL); 10962306a36Sopenharmony_ci if (IS_ERR(priv->clk)) 11062306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(priv->clk), 11162306a36Sopenharmony_ci "failed to get phy clock\n"); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR1); 11462306a36Sopenharmony_ci if (ret < 0) 11562306a36Sopenharmony_ci return ret; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci priv->phycr1 = ret & (RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF); 11862306a36Sopenharmony_ci if (of_property_read_bool(dev->of_node, "realtek,aldps-enable")) 11962306a36Sopenharmony_ci priv->phycr1 |= RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci priv->has_phycr2 = !(phy_id == RTL_8211FVD_PHYID); 12262306a36Sopenharmony_ci if (priv->has_phycr2) { 12362306a36Sopenharmony_ci ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR2); 12462306a36Sopenharmony_ci if (ret < 0) 12562306a36Sopenharmony_ci return ret; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci priv->phycr2 = ret & RTL8211F_CLKOUT_EN; 12862306a36Sopenharmony_ci if (of_property_read_bool(dev->of_node, "realtek,clkout-disable")) 12962306a36Sopenharmony_ci priv->phycr2 &= ~RTL8211F_CLKOUT_EN; 13062306a36Sopenharmony_ci } 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci phydev->priv = priv; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci return 0; 13562306a36Sopenharmony_ci} 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_cistatic int rtl8201_ack_interrupt(struct phy_device *phydev) 13862306a36Sopenharmony_ci{ 13962306a36Sopenharmony_ci int err; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci err = phy_read(phydev, RTL8201F_ISR); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci return (err < 0) ? err : 0; 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic int rtl821x_ack_interrupt(struct phy_device *phydev) 14762306a36Sopenharmony_ci{ 14862306a36Sopenharmony_ci int err; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci err = phy_read(phydev, RTL821x_INSR); 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci return (err < 0) ? err : 0; 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic int rtl8211f_ack_interrupt(struct phy_device *phydev) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci int err; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci err = phy_read_paged(phydev, 0xa43, RTL8211F_INSR); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci return (err < 0) ? err : 0; 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic int rtl8201_config_intr(struct phy_device *phydev) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci u16 val; 16762306a36Sopenharmony_ci int err; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 17062306a36Sopenharmony_ci err = rtl8201_ack_interrupt(phydev); 17162306a36Sopenharmony_ci if (err) 17262306a36Sopenharmony_ci return err; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci val = BIT(13) | BIT(12) | BIT(11); 17562306a36Sopenharmony_ci err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val); 17662306a36Sopenharmony_ci } else { 17762306a36Sopenharmony_ci val = 0; 17862306a36Sopenharmony_ci err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val); 17962306a36Sopenharmony_ci if (err) 18062306a36Sopenharmony_ci return err; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci err = rtl8201_ack_interrupt(phydev); 18362306a36Sopenharmony_ci } 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci return err; 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic int rtl8211b_config_intr(struct phy_device *phydev) 18962306a36Sopenharmony_ci{ 19062306a36Sopenharmony_ci int err; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 19362306a36Sopenharmony_ci err = rtl821x_ack_interrupt(phydev); 19462306a36Sopenharmony_ci if (err) 19562306a36Sopenharmony_ci return err; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci err = phy_write(phydev, RTL821x_INER, 19862306a36Sopenharmony_ci RTL8211B_INER_INIT); 19962306a36Sopenharmony_ci } else { 20062306a36Sopenharmony_ci err = phy_write(phydev, RTL821x_INER, 0); 20162306a36Sopenharmony_ci if (err) 20262306a36Sopenharmony_ci return err; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci err = rtl821x_ack_interrupt(phydev); 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci return err; 20862306a36Sopenharmony_ci} 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic int rtl8211e_config_intr(struct phy_device *phydev) 21162306a36Sopenharmony_ci{ 21262306a36Sopenharmony_ci int err; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 21562306a36Sopenharmony_ci err = rtl821x_ack_interrupt(phydev); 21662306a36Sopenharmony_ci if (err) 21762306a36Sopenharmony_ci return err; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci err = phy_write(phydev, RTL821x_INER, 22062306a36Sopenharmony_ci RTL8211E_INER_LINK_STATUS); 22162306a36Sopenharmony_ci } else { 22262306a36Sopenharmony_ci err = phy_write(phydev, RTL821x_INER, 0); 22362306a36Sopenharmony_ci if (err) 22462306a36Sopenharmony_ci return err; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci err = rtl821x_ack_interrupt(phydev); 22762306a36Sopenharmony_ci } 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci return err; 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic int rtl8211f_config_intr(struct phy_device *phydev) 23362306a36Sopenharmony_ci{ 23462306a36Sopenharmony_ci u16 val; 23562306a36Sopenharmony_ci int err; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 23862306a36Sopenharmony_ci err = rtl8211f_ack_interrupt(phydev); 23962306a36Sopenharmony_ci if (err) 24062306a36Sopenharmony_ci return err; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci val = RTL8211F_INER_LINK_STATUS; 24362306a36Sopenharmony_ci err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val); 24462306a36Sopenharmony_ci } else { 24562306a36Sopenharmony_ci val = 0; 24662306a36Sopenharmony_ci err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val); 24762306a36Sopenharmony_ci if (err) 24862306a36Sopenharmony_ci return err; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci err = rtl8211f_ack_interrupt(phydev); 25162306a36Sopenharmony_ci } 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci return err; 25462306a36Sopenharmony_ci} 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic irqreturn_t rtl8201_handle_interrupt(struct phy_device *phydev) 25762306a36Sopenharmony_ci{ 25862306a36Sopenharmony_ci int irq_status; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci irq_status = phy_read(phydev, RTL8201F_ISR); 26162306a36Sopenharmony_ci if (irq_status < 0) { 26262306a36Sopenharmony_ci phy_error(phydev); 26362306a36Sopenharmony_ci return IRQ_NONE; 26462306a36Sopenharmony_ci } 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci if (!(irq_status & RTL8201F_ISR_MASK)) 26762306a36Sopenharmony_ci return IRQ_NONE; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci phy_trigger_machine(phydev); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci return IRQ_HANDLED; 27262306a36Sopenharmony_ci} 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cistatic irqreturn_t rtl821x_handle_interrupt(struct phy_device *phydev) 27562306a36Sopenharmony_ci{ 27662306a36Sopenharmony_ci int irq_status, irq_enabled; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci irq_status = phy_read(phydev, RTL821x_INSR); 27962306a36Sopenharmony_ci if (irq_status < 0) { 28062306a36Sopenharmony_ci phy_error(phydev); 28162306a36Sopenharmony_ci return IRQ_NONE; 28262306a36Sopenharmony_ci } 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci irq_enabled = phy_read(phydev, RTL821x_INER); 28562306a36Sopenharmony_ci if (irq_enabled < 0) { 28662306a36Sopenharmony_ci phy_error(phydev); 28762306a36Sopenharmony_ci return IRQ_NONE; 28862306a36Sopenharmony_ci } 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci if (!(irq_status & irq_enabled)) 29162306a36Sopenharmony_ci return IRQ_NONE; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci phy_trigger_machine(phydev); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci return IRQ_HANDLED; 29662306a36Sopenharmony_ci} 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_cistatic irqreturn_t rtl8211f_handle_interrupt(struct phy_device *phydev) 29962306a36Sopenharmony_ci{ 30062306a36Sopenharmony_ci int irq_status; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci irq_status = phy_read_paged(phydev, 0xa43, RTL8211F_INSR); 30362306a36Sopenharmony_ci if (irq_status < 0) { 30462306a36Sopenharmony_ci phy_error(phydev); 30562306a36Sopenharmony_ci return IRQ_NONE; 30662306a36Sopenharmony_ci } 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci if (!(irq_status & RTL8211F_INER_LINK_STATUS)) 30962306a36Sopenharmony_ci return IRQ_NONE; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci phy_trigger_machine(phydev); 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci return IRQ_HANDLED; 31462306a36Sopenharmony_ci} 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_cistatic int rtl8211_config_aneg(struct phy_device *phydev) 31762306a36Sopenharmony_ci{ 31862306a36Sopenharmony_ci int ret; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci ret = genphy_config_aneg(phydev); 32162306a36Sopenharmony_ci if (ret < 0) 32262306a36Sopenharmony_ci return ret; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci /* Quirk was copied from vendor driver. Unfortunately it includes no 32562306a36Sopenharmony_ci * description of the magic numbers. 32662306a36Sopenharmony_ci */ 32762306a36Sopenharmony_ci if (phydev->speed == SPEED_100 && phydev->autoneg == AUTONEG_DISABLE) { 32862306a36Sopenharmony_ci phy_write(phydev, 0x17, 0x2138); 32962306a36Sopenharmony_ci phy_write(phydev, 0x0e, 0x0260); 33062306a36Sopenharmony_ci } else { 33162306a36Sopenharmony_ci phy_write(phydev, 0x17, 0x2108); 33262306a36Sopenharmony_ci phy_write(phydev, 0x0e, 0x0000); 33362306a36Sopenharmony_ci } 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci return 0; 33662306a36Sopenharmony_ci} 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic int rtl8211c_config_init(struct phy_device *phydev) 33962306a36Sopenharmony_ci{ 34062306a36Sopenharmony_ci /* RTL8211C has an issue when operating in Gigabit slave mode */ 34162306a36Sopenharmony_ci return phy_set_bits(phydev, MII_CTRL1000, 34262306a36Sopenharmony_ci CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER); 34362306a36Sopenharmony_ci} 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic int rtl8211f_config_init(struct phy_device *phydev) 34662306a36Sopenharmony_ci{ 34762306a36Sopenharmony_ci struct rtl821x_priv *priv = phydev->priv; 34862306a36Sopenharmony_ci struct device *dev = &phydev->mdio.dev; 34962306a36Sopenharmony_ci u16 val_txdly, val_rxdly; 35062306a36Sopenharmony_ci int ret; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci ret = phy_modify_paged_changed(phydev, 0xa43, RTL8211F_PHYCR1, 35362306a36Sopenharmony_ci RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF, 35462306a36Sopenharmony_ci priv->phycr1); 35562306a36Sopenharmony_ci if (ret < 0) { 35662306a36Sopenharmony_ci dev_err(dev, "aldps mode configuration failed: %pe\n", 35762306a36Sopenharmony_ci ERR_PTR(ret)); 35862306a36Sopenharmony_ci return ret; 35962306a36Sopenharmony_ci } 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci switch (phydev->interface) { 36262306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII: 36362306a36Sopenharmony_ci val_txdly = 0; 36462306a36Sopenharmony_ci val_rxdly = 0; 36562306a36Sopenharmony_ci break; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_RXID: 36862306a36Sopenharmony_ci val_txdly = 0; 36962306a36Sopenharmony_ci val_rxdly = RTL8211F_RX_DELAY; 37062306a36Sopenharmony_ci break; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_TXID: 37362306a36Sopenharmony_ci val_txdly = RTL8211F_TX_DELAY; 37462306a36Sopenharmony_ci val_rxdly = 0; 37562306a36Sopenharmony_ci break; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_ID: 37862306a36Sopenharmony_ci val_txdly = RTL8211F_TX_DELAY; 37962306a36Sopenharmony_ci val_rxdly = RTL8211F_RX_DELAY; 38062306a36Sopenharmony_ci break; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci default: /* the rest of the modes imply leaving delay as is. */ 38362306a36Sopenharmony_ci return 0; 38462306a36Sopenharmony_ci } 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci ret = phy_modify_paged_changed(phydev, 0xd08, 0x11, RTL8211F_TX_DELAY, 38762306a36Sopenharmony_ci val_txdly); 38862306a36Sopenharmony_ci if (ret < 0) { 38962306a36Sopenharmony_ci dev_err(dev, "Failed to update the TX delay register\n"); 39062306a36Sopenharmony_ci return ret; 39162306a36Sopenharmony_ci } else if (ret) { 39262306a36Sopenharmony_ci dev_dbg(dev, 39362306a36Sopenharmony_ci "%s 2ns TX delay (and changing the value from pin-strapping RXD1 or the bootloader)\n", 39462306a36Sopenharmony_ci val_txdly ? "Enabling" : "Disabling"); 39562306a36Sopenharmony_ci } else { 39662306a36Sopenharmony_ci dev_dbg(dev, 39762306a36Sopenharmony_ci "2ns TX delay was already %s (by pin-strapping RXD1 or bootloader configuration)\n", 39862306a36Sopenharmony_ci val_txdly ? "enabled" : "disabled"); 39962306a36Sopenharmony_ci } 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci ret = phy_modify_paged_changed(phydev, 0xd08, 0x15, RTL8211F_RX_DELAY, 40262306a36Sopenharmony_ci val_rxdly); 40362306a36Sopenharmony_ci if (ret < 0) { 40462306a36Sopenharmony_ci dev_err(dev, "Failed to update the RX delay register\n"); 40562306a36Sopenharmony_ci return ret; 40662306a36Sopenharmony_ci } else if (ret) { 40762306a36Sopenharmony_ci dev_dbg(dev, 40862306a36Sopenharmony_ci "%s 2ns RX delay (and changing the value from pin-strapping RXD0 or the bootloader)\n", 40962306a36Sopenharmony_ci val_rxdly ? "Enabling" : "Disabling"); 41062306a36Sopenharmony_ci } else { 41162306a36Sopenharmony_ci dev_dbg(dev, 41262306a36Sopenharmony_ci "2ns RX delay was already %s (by pin-strapping RXD0 or bootloader configuration)\n", 41362306a36Sopenharmony_ci val_rxdly ? "enabled" : "disabled"); 41462306a36Sopenharmony_ci } 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci if (priv->has_phycr2) { 41762306a36Sopenharmony_ci ret = phy_modify_paged(phydev, 0xa43, RTL8211F_PHYCR2, 41862306a36Sopenharmony_ci RTL8211F_CLKOUT_EN, priv->phycr2); 41962306a36Sopenharmony_ci if (ret < 0) { 42062306a36Sopenharmony_ci dev_err(dev, "clkout configuration failed: %pe\n", 42162306a36Sopenharmony_ci ERR_PTR(ret)); 42262306a36Sopenharmony_ci return ret; 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci return genphy_soft_reset(phydev); 42662306a36Sopenharmony_ci } 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci return 0; 42962306a36Sopenharmony_ci} 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_cistatic int rtl821x_suspend(struct phy_device *phydev) 43262306a36Sopenharmony_ci{ 43362306a36Sopenharmony_ci struct rtl821x_priv *priv = phydev->priv; 43462306a36Sopenharmony_ci int ret = 0; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci if (!phydev->wol_enabled) { 43762306a36Sopenharmony_ci ret = genphy_suspend(phydev); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci if (ret) 44062306a36Sopenharmony_ci return ret; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci clk_disable_unprepare(priv->clk); 44362306a36Sopenharmony_ci } 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci return ret; 44662306a36Sopenharmony_ci} 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_cistatic int rtl821x_resume(struct phy_device *phydev) 44962306a36Sopenharmony_ci{ 45062306a36Sopenharmony_ci struct rtl821x_priv *priv = phydev->priv; 45162306a36Sopenharmony_ci int ret; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci if (!phydev->wol_enabled) 45462306a36Sopenharmony_ci clk_prepare_enable(priv->clk); 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci ret = genphy_resume(phydev); 45762306a36Sopenharmony_ci if (ret < 0) 45862306a36Sopenharmony_ci return ret; 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci msleep(20); 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci return 0; 46362306a36Sopenharmony_ci} 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_cistatic int rtl8211e_config_init(struct phy_device *phydev) 46662306a36Sopenharmony_ci{ 46762306a36Sopenharmony_ci int ret = 0, oldpage; 46862306a36Sopenharmony_ci u16 val; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci /* enable TX/RX delay for rgmii-* modes, and disable them for rgmii. */ 47162306a36Sopenharmony_ci switch (phydev->interface) { 47262306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII: 47362306a36Sopenharmony_ci val = RTL8211E_CTRL_DELAY | 0; 47462306a36Sopenharmony_ci break; 47562306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_ID: 47662306a36Sopenharmony_ci val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY; 47762306a36Sopenharmony_ci break; 47862306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_RXID: 47962306a36Sopenharmony_ci val = RTL8211E_CTRL_DELAY | RTL8211E_RX_DELAY; 48062306a36Sopenharmony_ci break; 48162306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_TXID: 48262306a36Sopenharmony_ci val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY; 48362306a36Sopenharmony_ci break; 48462306a36Sopenharmony_ci default: /* the rest of the modes imply leaving delays as is. */ 48562306a36Sopenharmony_ci return 0; 48662306a36Sopenharmony_ci } 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci /* According to a sample driver there is a 0x1c config register on the 48962306a36Sopenharmony_ci * 0xa4 extension page (0x7) layout. It can be used to disable/enable 49062306a36Sopenharmony_ci * the RX/TX delays otherwise controlled by RXDLY/TXDLY pins. 49162306a36Sopenharmony_ci * The configuration register definition: 49262306a36Sopenharmony_ci * 14 = reserved 49362306a36Sopenharmony_ci * 13 = Force Tx RX Delay controlled by bit12 bit11, 49462306a36Sopenharmony_ci * 12 = RX Delay, 11 = TX Delay 49562306a36Sopenharmony_ci * 10:0 = Test && debug settings reserved by realtek 49662306a36Sopenharmony_ci */ 49762306a36Sopenharmony_ci oldpage = phy_select_page(phydev, 0x7); 49862306a36Sopenharmony_ci if (oldpage < 0) 49962306a36Sopenharmony_ci goto err_restore_page; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci ret = __phy_write(phydev, RTL821x_EXT_PAGE_SELECT, 0xa4); 50262306a36Sopenharmony_ci if (ret) 50362306a36Sopenharmony_ci goto err_restore_page; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci ret = __phy_modify(phydev, 0x1c, RTL8211E_CTRL_DELAY 50662306a36Sopenharmony_ci | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY, 50762306a36Sopenharmony_ci val); 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_cierr_restore_page: 51062306a36Sopenharmony_ci return phy_restore_page(phydev, oldpage, ret); 51162306a36Sopenharmony_ci} 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_cistatic int rtl8211b_suspend(struct phy_device *phydev) 51462306a36Sopenharmony_ci{ 51562306a36Sopenharmony_ci phy_write(phydev, MII_MMD_DATA, BIT(9)); 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci return genphy_suspend(phydev); 51862306a36Sopenharmony_ci} 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_cistatic int rtl8211b_resume(struct phy_device *phydev) 52162306a36Sopenharmony_ci{ 52262306a36Sopenharmony_ci phy_write(phydev, MII_MMD_DATA, 0); 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci return genphy_resume(phydev); 52562306a36Sopenharmony_ci} 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_cistatic int rtl8366rb_config_init(struct phy_device *phydev) 52862306a36Sopenharmony_ci{ 52962306a36Sopenharmony_ci int ret; 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci ret = phy_set_bits(phydev, RTL8366RB_POWER_SAVE, 53262306a36Sopenharmony_ci RTL8366RB_POWER_SAVE_ON); 53362306a36Sopenharmony_ci if (ret) { 53462306a36Sopenharmony_ci dev_err(&phydev->mdio.dev, 53562306a36Sopenharmony_ci "error enabling power management\n"); 53662306a36Sopenharmony_ci } 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci return ret; 53962306a36Sopenharmony_ci} 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci/* get actual speed to cover the downshift case */ 54262306a36Sopenharmony_cistatic int rtlgen_get_speed(struct phy_device *phydev) 54362306a36Sopenharmony_ci{ 54462306a36Sopenharmony_ci int val; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci if (!phydev->link) 54762306a36Sopenharmony_ci return 0; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci val = phy_read_paged(phydev, 0xa43, 0x12); 55062306a36Sopenharmony_ci if (val < 0) 55162306a36Sopenharmony_ci return val; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci switch (val & RTLGEN_SPEED_MASK) { 55462306a36Sopenharmony_ci case 0x0000: 55562306a36Sopenharmony_ci phydev->speed = SPEED_10; 55662306a36Sopenharmony_ci break; 55762306a36Sopenharmony_ci case 0x0010: 55862306a36Sopenharmony_ci phydev->speed = SPEED_100; 55962306a36Sopenharmony_ci break; 56062306a36Sopenharmony_ci case 0x0020: 56162306a36Sopenharmony_ci phydev->speed = SPEED_1000; 56262306a36Sopenharmony_ci break; 56362306a36Sopenharmony_ci case 0x0200: 56462306a36Sopenharmony_ci phydev->speed = SPEED_10000; 56562306a36Sopenharmony_ci break; 56662306a36Sopenharmony_ci case 0x0210: 56762306a36Sopenharmony_ci phydev->speed = SPEED_2500; 56862306a36Sopenharmony_ci break; 56962306a36Sopenharmony_ci case 0x0220: 57062306a36Sopenharmony_ci phydev->speed = SPEED_5000; 57162306a36Sopenharmony_ci break; 57262306a36Sopenharmony_ci default: 57362306a36Sopenharmony_ci break; 57462306a36Sopenharmony_ci } 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci return 0; 57762306a36Sopenharmony_ci} 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_cistatic int rtlgen_read_status(struct phy_device *phydev) 58062306a36Sopenharmony_ci{ 58162306a36Sopenharmony_ci int ret; 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci ret = genphy_read_status(phydev); 58462306a36Sopenharmony_ci if (ret < 0) 58562306a36Sopenharmony_ci return ret; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci return rtlgen_get_speed(phydev); 58862306a36Sopenharmony_ci} 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_cistatic int rtlgen_read_mmd(struct phy_device *phydev, int devnum, u16 regnum) 59162306a36Sopenharmony_ci{ 59262306a36Sopenharmony_ci int ret; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_ci if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE) { 59562306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa5c); 59662306a36Sopenharmony_ci ret = __phy_read(phydev, 0x12); 59762306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 59862306a36Sopenharmony_ci } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) { 59962306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa5d); 60062306a36Sopenharmony_ci ret = __phy_read(phydev, 0x10); 60162306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 60262306a36Sopenharmony_ci } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE) { 60362306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa5d); 60462306a36Sopenharmony_ci ret = __phy_read(phydev, 0x11); 60562306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 60662306a36Sopenharmony_ci } else { 60762306a36Sopenharmony_ci ret = -EOPNOTSUPP; 60862306a36Sopenharmony_ci } 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci return ret; 61162306a36Sopenharmony_ci} 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_cistatic int rtlgen_write_mmd(struct phy_device *phydev, int devnum, u16 regnum, 61462306a36Sopenharmony_ci u16 val) 61562306a36Sopenharmony_ci{ 61662306a36Sopenharmony_ci int ret; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) { 61962306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa5d); 62062306a36Sopenharmony_ci ret = __phy_write(phydev, 0x10, val); 62162306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 62262306a36Sopenharmony_ci } else { 62362306a36Sopenharmony_ci ret = -EOPNOTSUPP; 62462306a36Sopenharmony_ci } 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci return ret; 62762306a36Sopenharmony_ci} 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_cistatic int rtl822x_read_mmd(struct phy_device *phydev, int devnum, u16 regnum) 63062306a36Sopenharmony_ci{ 63162306a36Sopenharmony_ci int ret = rtlgen_read_mmd(phydev, devnum, regnum); 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci if (ret != -EOPNOTSUPP) 63462306a36Sopenharmony_ci return ret; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE2) { 63762306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa6e); 63862306a36Sopenharmony_ci ret = __phy_read(phydev, 0x16); 63962306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 64062306a36Sopenharmony_ci } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) { 64162306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa6d); 64262306a36Sopenharmony_ci ret = __phy_read(phydev, 0x12); 64362306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 64462306a36Sopenharmony_ci } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE2) { 64562306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa6d); 64662306a36Sopenharmony_ci ret = __phy_read(phydev, 0x10); 64762306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci return ret; 65162306a36Sopenharmony_ci} 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_cistatic int rtl822x_write_mmd(struct phy_device *phydev, int devnum, u16 regnum, 65462306a36Sopenharmony_ci u16 val) 65562306a36Sopenharmony_ci{ 65662306a36Sopenharmony_ci int ret = rtlgen_write_mmd(phydev, devnum, regnum, val); 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci if (ret != -EOPNOTSUPP) 65962306a36Sopenharmony_ci return ret; 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) { 66262306a36Sopenharmony_ci rtl821x_write_page(phydev, 0xa6d); 66362306a36Sopenharmony_ci ret = __phy_write(phydev, 0x12, val); 66462306a36Sopenharmony_ci rtl821x_write_page(phydev, 0); 66562306a36Sopenharmony_ci } 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci return ret; 66862306a36Sopenharmony_ci} 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_cistatic int rtl822x_get_features(struct phy_device *phydev) 67162306a36Sopenharmony_ci{ 67262306a36Sopenharmony_ci int val; 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci val = phy_read_paged(phydev, 0xa61, 0x13); 67562306a36Sopenharmony_ci if (val < 0) 67662306a36Sopenharmony_ci return val; 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_ci linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT, 67962306a36Sopenharmony_ci phydev->supported, val & RTL_SUPPORTS_2500FULL); 68062306a36Sopenharmony_ci linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT, 68162306a36Sopenharmony_ci phydev->supported, val & RTL_SUPPORTS_5000FULL); 68262306a36Sopenharmony_ci linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT, 68362306a36Sopenharmony_ci phydev->supported, val & RTL_SUPPORTS_10000FULL); 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci return genphy_read_abilities(phydev); 68662306a36Sopenharmony_ci} 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_cistatic int rtl822x_config_aneg(struct phy_device *phydev) 68962306a36Sopenharmony_ci{ 69062306a36Sopenharmony_ci int ret = 0; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci if (phydev->autoneg == AUTONEG_ENABLE) { 69362306a36Sopenharmony_ci u16 adv2500 = 0; 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT, 69662306a36Sopenharmony_ci phydev->advertising)) 69762306a36Sopenharmony_ci adv2500 = RTL_ADV_2500FULL; 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci ret = phy_modify_paged_changed(phydev, 0xa5d, 0x12, 70062306a36Sopenharmony_ci RTL_ADV_2500FULL, adv2500); 70162306a36Sopenharmony_ci if (ret < 0) 70262306a36Sopenharmony_ci return ret; 70362306a36Sopenharmony_ci } 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci return __genphy_config_aneg(phydev, ret); 70662306a36Sopenharmony_ci} 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_cistatic int rtl822x_read_status(struct phy_device *phydev) 70962306a36Sopenharmony_ci{ 71062306a36Sopenharmony_ci int ret; 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci if (phydev->autoneg == AUTONEG_ENABLE) { 71362306a36Sopenharmony_ci int lpadv = phy_read_paged(phydev, 0xa5d, 0x13); 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci if (lpadv < 0) 71662306a36Sopenharmony_ci return lpadv; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT, 71962306a36Sopenharmony_ci phydev->lp_advertising, lpadv & RTL_LPADV_10000FULL); 72062306a36Sopenharmony_ci linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT, 72162306a36Sopenharmony_ci phydev->lp_advertising, lpadv & RTL_LPADV_5000FULL); 72262306a36Sopenharmony_ci linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT, 72362306a36Sopenharmony_ci phydev->lp_advertising, lpadv & RTL_LPADV_2500FULL); 72462306a36Sopenharmony_ci } 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci ret = genphy_read_status(phydev); 72762306a36Sopenharmony_ci if (ret < 0) 72862306a36Sopenharmony_ci return ret; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci return rtlgen_get_speed(phydev); 73162306a36Sopenharmony_ci} 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_cistatic bool rtlgen_supports_2_5gbps(struct phy_device *phydev) 73462306a36Sopenharmony_ci{ 73562306a36Sopenharmony_ci int val; 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_ci phy_write(phydev, RTL821x_PAGE_SELECT, 0xa61); 73862306a36Sopenharmony_ci val = phy_read(phydev, 0x13); 73962306a36Sopenharmony_ci phy_write(phydev, RTL821x_PAGE_SELECT, 0); 74062306a36Sopenharmony_ci 74162306a36Sopenharmony_ci return val >= 0 && val & RTL_SUPPORTS_2500FULL; 74262306a36Sopenharmony_ci} 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_cistatic int rtlgen_match_phy_device(struct phy_device *phydev) 74562306a36Sopenharmony_ci{ 74662306a36Sopenharmony_ci return phydev->phy_id == RTL_GENERIC_PHYID && 74762306a36Sopenharmony_ci !rtlgen_supports_2_5gbps(phydev); 74862306a36Sopenharmony_ci} 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_cistatic int rtl8226_match_phy_device(struct phy_device *phydev) 75162306a36Sopenharmony_ci{ 75262306a36Sopenharmony_ci return phydev->phy_id == RTL_GENERIC_PHYID && 75362306a36Sopenharmony_ci rtlgen_supports_2_5gbps(phydev); 75462306a36Sopenharmony_ci} 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_cistatic int rtlgen_resume(struct phy_device *phydev) 75762306a36Sopenharmony_ci{ 75862306a36Sopenharmony_ci int ret = genphy_resume(phydev); 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci /* Internal PHY's from RTL8168h up may not be instantly ready */ 76162306a36Sopenharmony_ci msleep(20); 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_ci return ret; 76462306a36Sopenharmony_ci} 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_cistatic int rtl9000a_config_init(struct phy_device *phydev) 76762306a36Sopenharmony_ci{ 76862306a36Sopenharmony_ci phydev->autoneg = AUTONEG_DISABLE; 76962306a36Sopenharmony_ci phydev->speed = SPEED_100; 77062306a36Sopenharmony_ci phydev->duplex = DUPLEX_FULL; 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_ci return 0; 77362306a36Sopenharmony_ci} 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_cistatic int rtl9000a_config_aneg(struct phy_device *phydev) 77662306a36Sopenharmony_ci{ 77762306a36Sopenharmony_ci int ret; 77862306a36Sopenharmony_ci u16 ctl = 0; 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci switch (phydev->master_slave_set) { 78162306a36Sopenharmony_ci case MASTER_SLAVE_CFG_MASTER_FORCE: 78262306a36Sopenharmony_ci ctl |= CTL1000_AS_MASTER; 78362306a36Sopenharmony_ci break; 78462306a36Sopenharmony_ci case MASTER_SLAVE_CFG_SLAVE_FORCE: 78562306a36Sopenharmony_ci break; 78662306a36Sopenharmony_ci case MASTER_SLAVE_CFG_UNKNOWN: 78762306a36Sopenharmony_ci case MASTER_SLAVE_CFG_UNSUPPORTED: 78862306a36Sopenharmony_ci return 0; 78962306a36Sopenharmony_ci default: 79062306a36Sopenharmony_ci phydev_warn(phydev, "Unsupported Master/Slave mode\n"); 79162306a36Sopenharmony_ci return -EOPNOTSUPP; 79262306a36Sopenharmony_ci } 79362306a36Sopenharmony_ci 79462306a36Sopenharmony_ci ret = phy_modify_changed(phydev, MII_CTRL1000, CTL1000_AS_MASTER, ctl); 79562306a36Sopenharmony_ci if (ret == 1) 79662306a36Sopenharmony_ci ret = genphy_soft_reset(phydev); 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_ci return ret; 79962306a36Sopenharmony_ci} 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_cistatic int rtl9000a_read_status(struct phy_device *phydev) 80262306a36Sopenharmony_ci{ 80362306a36Sopenharmony_ci int ret; 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_ci phydev->master_slave_get = MASTER_SLAVE_CFG_UNKNOWN; 80662306a36Sopenharmony_ci phydev->master_slave_state = MASTER_SLAVE_STATE_UNKNOWN; 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci ret = genphy_update_link(phydev); 80962306a36Sopenharmony_ci if (ret) 81062306a36Sopenharmony_ci return ret; 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_ci ret = phy_read(phydev, MII_CTRL1000); 81362306a36Sopenharmony_ci if (ret < 0) 81462306a36Sopenharmony_ci return ret; 81562306a36Sopenharmony_ci if (ret & CTL1000_AS_MASTER) 81662306a36Sopenharmony_ci phydev->master_slave_get = MASTER_SLAVE_CFG_MASTER_FORCE; 81762306a36Sopenharmony_ci else 81862306a36Sopenharmony_ci phydev->master_slave_get = MASTER_SLAVE_CFG_SLAVE_FORCE; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci ret = phy_read(phydev, MII_STAT1000); 82162306a36Sopenharmony_ci if (ret < 0) 82262306a36Sopenharmony_ci return ret; 82362306a36Sopenharmony_ci if (ret & LPA_1000MSRES) 82462306a36Sopenharmony_ci phydev->master_slave_state = MASTER_SLAVE_STATE_MASTER; 82562306a36Sopenharmony_ci else 82662306a36Sopenharmony_ci phydev->master_slave_state = MASTER_SLAVE_STATE_SLAVE; 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_ci return 0; 82962306a36Sopenharmony_ci} 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_cistatic int rtl9000a_ack_interrupt(struct phy_device *phydev) 83262306a36Sopenharmony_ci{ 83362306a36Sopenharmony_ci int err; 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_ci err = phy_read(phydev, RTL8211F_INSR); 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci return (err < 0) ? err : 0; 83862306a36Sopenharmony_ci} 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_cistatic int rtl9000a_config_intr(struct phy_device *phydev) 84162306a36Sopenharmony_ci{ 84262306a36Sopenharmony_ci u16 val; 84362306a36Sopenharmony_ci int err; 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_ci if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 84662306a36Sopenharmony_ci err = rtl9000a_ack_interrupt(phydev); 84762306a36Sopenharmony_ci if (err) 84862306a36Sopenharmony_ci return err; 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_ci val = (u16)~RTL9000A_GINMR_LINK_STATUS; 85162306a36Sopenharmony_ci err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val); 85262306a36Sopenharmony_ci } else { 85362306a36Sopenharmony_ci val = ~0; 85462306a36Sopenharmony_ci err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val); 85562306a36Sopenharmony_ci if (err) 85662306a36Sopenharmony_ci return err; 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_ci err = rtl9000a_ack_interrupt(phydev); 85962306a36Sopenharmony_ci } 86062306a36Sopenharmony_ci 86162306a36Sopenharmony_ci return phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val); 86262306a36Sopenharmony_ci} 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_cistatic irqreturn_t rtl9000a_handle_interrupt(struct phy_device *phydev) 86562306a36Sopenharmony_ci{ 86662306a36Sopenharmony_ci int irq_status; 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci irq_status = phy_read(phydev, RTL8211F_INSR); 86962306a36Sopenharmony_ci if (irq_status < 0) { 87062306a36Sopenharmony_ci phy_error(phydev); 87162306a36Sopenharmony_ci return IRQ_NONE; 87262306a36Sopenharmony_ci } 87362306a36Sopenharmony_ci 87462306a36Sopenharmony_ci if (!(irq_status & RTL8211F_INER_LINK_STATUS)) 87562306a36Sopenharmony_ci return IRQ_NONE; 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci phy_trigger_machine(phydev); 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_ci return IRQ_HANDLED; 88062306a36Sopenharmony_ci} 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_cistatic struct phy_driver realtek_drvs[] = { 88362306a36Sopenharmony_ci { 88462306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x00008201), 88562306a36Sopenharmony_ci .name = "RTL8201CP Ethernet", 88662306a36Sopenharmony_ci .read_page = rtl821x_read_page, 88762306a36Sopenharmony_ci .write_page = rtl821x_write_page, 88862306a36Sopenharmony_ci }, { 88962306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc816), 89062306a36Sopenharmony_ci .name = "RTL8201F Fast Ethernet", 89162306a36Sopenharmony_ci .config_intr = &rtl8201_config_intr, 89262306a36Sopenharmony_ci .handle_interrupt = rtl8201_handle_interrupt, 89362306a36Sopenharmony_ci .suspend = genphy_suspend, 89462306a36Sopenharmony_ci .resume = genphy_resume, 89562306a36Sopenharmony_ci .read_page = rtl821x_read_page, 89662306a36Sopenharmony_ci .write_page = rtl821x_write_page, 89762306a36Sopenharmony_ci }, { 89862306a36Sopenharmony_ci PHY_ID_MATCH_MODEL(0x001cc880), 89962306a36Sopenharmony_ci .name = "RTL8208 Fast Ethernet", 90062306a36Sopenharmony_ci .read_mmd = genphy_read_mmd_unsupported, 90162306a36Sopenharmony_ci .write_mmd = genphy_write_mmd_unsupported, 90262306a36Sopenharmony_ci .suspend = genphy_suspend, 90362306a36Sopenharmony_ci .resume = genphy_resume, 90462306a36Sopenharmony_ci .read_page = rtl821x_read_page, 90562306a36Sopenharmony_ci .write_page = rtl821x_write_page, 90662306a36Sopenharmony_ci }, { 90762306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc910), 90862306a36Sopenharmony_ci .name = "RTL8211 Gigabit Ethernet", 90962306a36Sopenharmony_ci .config_aneg = rtl8211_config_aneg, 91062306a36Sopenharmony_ci .read_mmd = &genphy_read_mmd_unsupported, 91162306a36Sopenharmony_ci .write_mmd = &genphy_write_mmd_unsupported, 91262306a36Sopenharmony_ci .read_page = rtl821x_read_page, 91362306a36Sopenharmony_ci .write_page = rtl821x_write_page, 91462306a36Sopenharmony_ci }, { 91562306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc912), 91662306a36Sopenharmony_ci .name = "RTL8211B Gigabit Ethernet", 91762306a36Sopenharmony_ci .config_intr = &rtl8211b_config_intr, 91862306a36Sopenharmony_ci .handle_interrupt = rtl821x_handle_interrupt, 91962306a36Sopenharmony_ci .read_mmd = &genphy_read_mmd_unsupported, 92062306a36Sopenharmony_ci .write_mmd = &genphy_write_mmd_unsupported, 92162306a36Sopenharmony_ci .suspend = rtl8211b_suspend, 92262306a36Sopenharmony_ci .resume = rtl8211b_resume, 92362306a36Sopenharmony_ci .read_page = rtl821x_read_page, 92462306a36Sopenharmony_ci .write_page = rtl821x_write_page, 92562306a36Sopenharmony_ci }, { 92662306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc913), 92762306a36Sopenharmony_ci .name = "RTL8211C Gigabit Ethernet", 92862306a36Sopenharmony_ci .config_init = rtl8211c_config_init, 92962306a36Sopenharmony_ci .read_mmd = &genphy_read_mmd_unsupported, 93062306a36Sopenharmony_ci .write_mmd = &genphy_write_mmd_unsupported, 93162306a36Sopenharmony_ci .read_page = rtl821x_read_page, 93262306a36Sopenharmony_ci .write_page = rtl821x_write_page, 93362306a36Sopenharmony_ci }, { 93462306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc914), 93562306a36Sopenharmony_ci .name = "RTL8211DN Gigabit Ethernet", 93662306a36Sopenharmony_ci .config_intr = rtl8211e_config_intr, 93762306a36Sopenharmony_ci .handle_interrupt = rtl821x_handle_interrupt, 93862306a36Sopenharmony_ci .suspend = genphy_suspend, 93962306a36Sopenharmony_ci .resume = genphy_resume, 94062306a36Sopenharmony_ci .read_page = rtl821x_read_page, 94162306a36Sopenharmony_ci .write_page = rtl821x_write_page, 94262306a36Sopenharmony_ci }, { 94362306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc915), 94462306a36Sopenharmony_ci .name = "RTL8211E Gigabit Ethernet", 94562306a36Sopenharmony_ci .config_init = &rtl8211e_config_init, 94662306a36Sopenharmony_ci .config_intr = &rtl8211e_config_intr, 94762306a36Sopenharmony_ci .handle_interrupt = rtl821x_handle_interrupt, 94862306a36Sopenharmony_ci .suspend = genphy_suspend, 94962306a36Sopenharmony_ci .resume = genphy_resume, 95062306a36Sopenharmony_ci .read_page = rtl821x_read_page, 95162306a36Sopenharmony_ci .write_page = rtl821x_write_page, 95262306a36Sopenharmony_ci }, { 95362306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc916), 95462306a36Sopenharmony_ci .name = "RTL8211F Gigabit Ethernet", 95562306a36Sopenharmony_ci .probe = rtl821x_probe, 95662306a36Sopenharmony_ci .config_init = &rtl8211f_config_init, 95762306a36Sopenharmony_ci .read_status = rtlgen_read_status, 95862306a36Sopenharmony_ci .config_intr = &rtl8211f_config_intr, 95962306a36Sopenharmony_ci .handle_interrupt = rtl8211f_handle_interrupt, 96062306a36Sopenharmony_ci .suspend = rtl821x_suspend, 96162306a36Sopenharmony_ci .resume = rtl821x_resume, 96262306a36Sopenharmony_ci .read_page = rtl821x_read_page, 96362306a36Sopenharmony_ci .write_page = rtl821x_write_page, 96462306a36Sopenharmony_ci .flags = PHY_ALWAYS_CALL_SUSPEND, 96562306a36Sopenharmony_ci }, { 96662306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(RTL_8211FVD_PHYID), 96762306a36Sopenharmony_ci .name = "RTL8211F-VD Gigabit Ethernet", 96862306a36Sopenharmony_ci .probe = rtl821x_probe, 96962306a36Sopenharmony_ci .config_init = &rtl8211f_config_init, 97062306a36Sopenharmony_ci .read_status = rtlgen_read_status, 97162306a36Sopenharmony_ci .config_intr = &rtl8211f_config_intr, 97262306a36Sopenharmony_ci .handle_interrupt = rtl8211f_handle_interrupt, 97362306a36Sopenharmony_ci .suspend = rtl821x_suspend, 97462306a36Sopenharmony_ci .resume = rtl821x_resume, 97562306a36Sopenharmony_ci .read_page = rtl821x_read_page, 97662306a36Sopenharmony_ci .write_page = rtl821x_write_page, 97762306a36Sopenharmony_ci .flags = PHY_ALWAYS_CALL_SUSPEND, 97862306a36Sopenharmony_ci }, { 97962306a36Sopenharmony_ci .name = "Generic FE-GE Realtek PHY", 98062306a36Sopenharmony_ci .match_phy_device = rtlgen_match_phy_device, 98162306a36Sopenharmony_ci .read_status = rtlgen_read_status, 98262306a36Sopenharmony_ci .suspend = genphy_suspend, 98362306a36Sopenharmony_ci .resume = rtlgen_resume, 98462306a36Sopenharmony_ci .read_page = rtl821x_read_page, 98562306a36Sopenharmony_ci .write_page = rtl821x_write_page, 98662306a36Sopenharmony_ci .read_mmd = rtlgen_read_mmd, 98762306a36Sopenharmony_ci .write_mmd = rtlgen_write_mmd, 98862306a36Sopenharmony_ci }, { 98962306a36Sopenharmony_ci .name = "RTL8226 2.5Gbps PHY", 99062306a36Sopenharmony_ci .match_phy_device = rtl8226_match_phy_device, 99162306a36Sopenharmony_ci .get_features = rtl822x_get_features, 99262306a36Sopenharmony_ci .config_aneg = rtl822x_config_aneg, 99362306a36Sopenharmony_ci .read_status = rtl822x_read_status, 99462306a36Sopenharmony_ci .suspend = genphy_suspend, 99562306a36Sopenharmony_ci .resume = rtlgen_resume, 99662306a36Sopenharmony_ci .read_page = rtl821x_read_page, 99762306a36Sopenharmony_ci .write_page = rtl821x_write_page, 99862306a36Sopenharmony_ci .read_mmd = rtl822x_read_mmd, 99962306a36Sopenharmony_ci .write_mmd = rtl822x_write_mmd, 100062306a36Sopenharmony_ci }, { 100162306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc840), 100262306a36Sopenharmony_ci .name = "RTL8226B_RTL8221B 2.5Gbps PHY", 100362306a36Sopenharmony_ci .get_features = rtl822x_get_features, 100462306a36Sopenharmony_ci .config_aneg = rtl822x_config_aneg, 100562306a36Sopenharmony_ci .read_status = rtl822x_read_status, 100662306a36Sopenharmony_ci .suspend = genphy_suspend, 100762306a36Sopenharmony_ci .resume = rtlgen_resume, 100862306a36Sopenharmony_ci .read_page = rtl821x_read_page, 100962306a36Sopenharmony_ci .write_page = rtl821x_write_page, 101062306a36Sopenharmony_ci .read_mmd = rtl822x_read_mmd, 101162306a36Sopenharmony_ci .write_mmd = rtl822x_write_mmd, 101262306a36Sopenharmony_ci }, { 101362306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc838), 101462306a36Sopenharmony_ci .name = "RTL8226-CG 2.5Gbps PHY", 101562306a36Sopenharmony_ci .get_features = rtl822x_get_features, 101662306a36Sopenharmony_ci .config_aneg = rtl822x_config_aneg, 101762306a36Sopenharmony_ci .read_status = rtl822x_read_status, 101862306a36Sopenharmony_ci .suspend = genphy_suspend, 101962306a36Sopenharmony_ci .resume = rtlgen_resume, 102062306a36Sopenharmony_ci .read_page = rtl821x_read_page, 102162306a36Sopenharmony_ci .write_page = rtl821x_write_page, 102262306a36Sopenharmony_ci }, { 102362306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc848), 102462306a36Sopenharmony_ci .name = "RTL8226B-CG_RTL8221B-CG 2.5Gbps PHY", 102562306a36Sopenharmony_ci .get_features = rtl822x_get_features, 102662306a36Sopenharmony_ci .config_aneg = rtl822x_config_aneg, 102762306a36Sopenharmony_ci .read_status = rtl822x_read_status, 102862306a36Sopenharmony_ci .suspend = genphy_suspend, 102962306a36Sopenharmony_ci .resume = rtlgen_resume, 103062306a36Sopenharmony_ci .read_page = rtl821x_read_page, 103162306a36Sopenharmony_ci .write_page = rtl821x_write_page, 103262306a36Sopenharmony_ci }, { 103362306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc849), 103462306a36Sopenharmony_ci .name = "RTL8221B-VB-CG 2.5Gbps PHY", 103562306a36Sopenharmony_ci .get_features = rtl822x_get_features, 103662306a36Sopenharmony_ci .config_aneg = rtl822x_config_aneg, 103762306a36Sopenharmony_ci .read_status = rtl822x_read_status, 103862306a36Sopenharmony_ci .suspend = genphy_suspend, 103962306a36Sopenharmony_ci .resume = rtlgen_resume, 104062306a36Sopenharmony_ci .read_page = rtl821x_read_page, 104162306a36Sopenharmony_ci .write_page = rtl821x_write_page, 104262306a36Sopenharmony_ci }, { 104362306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc84a), 104462306a36Sopenharmony_ci .name = "RTL8221B-VM-CG 2.5Gbps PHY", 104562306a36Sopenharmony_ci .get_features = rtl822x_get_features, 104662306a36Sopenharmony_ci .config_aneg = rtl822x_config_aneg, 104762306a36Sopenharmony_ci .read_status = rtl822x_read_status, 104862306a36Sopenharmony_ci .suspend = genphy_suspend, 104962306a36Sopenharmony_ci .resume = rtlgen_resume, 105062306a36Sopenharmony_ci .read_page = rtl821x_read_page, 105162306a36Sopenharmony_ci .write_page = rtl821x_write_page, 105262306a36Sopenharmony_ci }, { 105362306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc961), 105462306a36Sopenharmony_ci .name = "RTL8366RB Gigabit Ethernet", 105562306a36Sopenharmony_ci .config_init = &rtl8366rb_config_init, 105662306a36Sopenharmony_ci /* These interrupts are handled by the irq controller 105762306a36Sopenharmony_ci * embedded inside the RTL8366RB, they get unmasked when the 105862306a36Sopenharmony_ci * irq is requested and ACKed by reading the status register, 105962306a36Sopenharmony_ci * which is done by the irqchip code. 106062306a36Sopenharmony_ci */ 106162306a36Sopenharmony_ci .config_intr = genphy_no_config_intr, 106262306a36Sopenharmony_ci .handle_interrupt = genphy_handle_interrupt_no_ack, 106362306a36Sopenharmony_ci .suspend = genphy_suspend, 106462306a36Sopenharmony_ci .resume = genphy_resume, 106562306a36Sopenharmony_ci }, { 106662306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001ccb00), 106762306a36Sopenharmony_ci .name = "RTL9000AA_RTL9000AN Ethernet", 106862306a36Sopenharmony_ci .features = PHY_BASIC_T1_FEATURES, 106962306a36Sopenharmony_ci .config_init = rtl9000a_config_init, 107062306a36Sopenharmony_ci .config_aneg = rtl9000a_config_aneg, 107162306a36Sopenharmony_ci .read_status = rtl9000a_read_status, 107262306a36Sopenharmony_ci .config_intr = rtl9000a_config_intr, 107362306a36Sopenharmony_ci .handle_interrupt = rtl9000a_handle_interrupt, 107462306a36Sopenharmony_ci .suspend = genphy_suspend, 107562306a36Sopenharmony_ci .resume = genphy_resume, 107662306a36Sopenharmony_ci .read_page = rtl821x_read_page, 107762306a36Sopenharmony_ci .write_page = rtl821x_write_page, 107862306a36Sopenharmony_ci }, { 107962306a36Sopenharmony_ci PHY_ID_MATCH_EXACT(0x001cc942), 108062306a36Sopenharmony_ci .name = "RTL8365MB-VC Gigabit Ethernet", 108162306a36Sopenharmony_ci /* Interrupt handling analogous to RTL8366RB */ 108262306a36Sopenharmony_ci .config_intr = genphy_no_config_intr, 108362306a36Sopenharmony_ci .handle_interrupt = genphy_handle_interrupt_no_ack, 108462306a36Sopenharmony_ci .suspend = genphy_suspend, 108562306a36Sopenharmony_ci .resume = genphy_resume, 108662306a36Sopenharmony_ci }, 108762306a36Sopenharmony_ci}; 108862306a36Sopenharmony_ci 108962306a36Sopenharmony_cimodule_phy_driver(realtek_drvs); 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_cistatic const struct mdio_device_id __maybe_unused realtek_tbl[] = { 109262306a36Sopenharmony_ci { PHY_ID_MATCH_VENDOR(0x001cc800) }, 109362306a36Sopenharmony_ci { } 109462306a36Sopenharmony_ci}; 109562306a36Sopenharmony_ci 109662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(mdio, realtek_tbl); 1097