162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Driver for ICPlus PHYs 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2007 Freescale Semiconductor, Inc. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/kernel.h> 862306a36Sopenharmony_ci#include <linux/string.h> 962306a36Sopenharmony_ci#include <linux/errno.h> 1062306a36Sopenharmony_ci#include <linux/unistd.h> 1162306a36Sopenharmony_ci#include <linux/interrupt.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/delay.h> 1462306a36Sopenharmony_ci#include <linux/netdevice.h> 1562306a36Sopenharmony_ci#include <linux/etherdevice.h> 1662306a36Sopenharmony_ci#include <linux/skbuff.h> 1762306a36Sopenharmony_ci#include <linux/spinlock.h> 1862306a36Sopenharmony_ci#include <linux/mm.h> 1962306a36Sopenharmony_ci#include <linux/module.h> 2062306a36Sopenharmony_ci#include <linux/mii.h> 2162306a36Sopenharmony_ci#include <linux/ethtool.h> 2262306a36Sopenharmony_ci#include <linux/phy.h> 2362306a36Sopenharmony_ci#include <linux/property.h> 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#include <asm/io.h> 2662306a36Sopenharmony_ci#include <asm/irq.h> 2762306a36Sopenharmony_ci#include <linux/uaccess.h> 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ciMODULE_DESCRIPTION("ICPlus IP175C/IP101A/IP101G/IC1001 PHY drivers"); 3062306a36Sopenharmony_ciMODULE_AUTHOR("Michael Barkowski"); 3162306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/* IP101A/G - IP1001 */ 3462306a36Sopenharmony_ci#define IP10XX_SPEC_CTRL_STATUS 16 /* Spec. Control Register */ 3562306a36Sopenharmony_ci#define IP1001_RXPHASE_SEL BIT(0) /* Add delay on RX_CLK */ 3662306a36Sopenharmony_ci#define IP1001_TXPHASE_SEL BIT(1) /* Add delay on TX_CLK */ 3762306a36Sopenharmony_ci#define IP1001_SPEC_CTRL_STATUS_2 20 /* IP1001 Spec. Control Reg 2 */ 3862306a36Sopenharmony_ci#define IP1001_APS_ON 11 /* IP1001 APS Mode bit */ 3962306a36Sopenharmony_ci#define IP101A_G_APS_ON BIT(1) /* IP101A/G APS Mode bit */ 4062306a36Sopenharmony_ci#define IP101A_G_AUTO_MDIX_DIS BIT(11) 4162306a36Sopenharmony_ci#define IP101A_G_IRQ_CONF_STATUS 0x11 /* Conf Info IRQ & Status Reg */ 4262306a36Sopenharmony_ci#define IP101A_G_IRQ_PIN_USED BIT(15) /* INTR pin used */ 4362306a36Sopenharmony_ci#define IP101A_G_IRQ_ALL_MASK BIT(11) /* IRQ's inactive */ 4462306a36Sopenharmony_ci#define IP101A_G_IRQ_SPEED_CHANGE BIT(2) 4562306a36Sopenharmony_ci#define IP101A_G_IRQ_DUPLEX_CHANGE BIT(1) 4662306a36Sopenharmony_ci#define IP101A_G_IRQ_LINK_CHANGE BIT(0) 4762306a36Sopenharmony_ci#define IP101A_G_PHY_STATUS 18 4862306a36Sopenharmony_ci#define IP101A_G_MDIX BIT(9) 4962306a36Sopenharmony_ci#define IP101A_G_PHY_SPEC_CTRL 30 5062306a36Sopenharmony_ci#define IP101A_G_FORCE_MDIX BIT(3) 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define IP101G_PAGE_CONTROL 0x14 5362306a36Sopenharmony_ci#define IP101G_PAGE_CONTROL_MASK GENMASK(4, 0) 5462306a36Sopenharmony_ci#define IP101G_DIGITAL_IO_SPEC_CTRL 0x1d 5562306a36Sopenharmony_ci#define IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32 BIT(2) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define IP101G_DEFAULT_PAGE 16 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci#define IP101G_P1_CNT_CTRL 17 6062306a36Sopenharmony_ci#define CNT_CTRL_RX_EN BIT(13) 6162306a36Sopenharmony_ci#define IP101G_P8_CNT_CTRL 17 6262306a36Sopenharmony_ci#define CNT_CTRL_RDCLR_EN BIT(15) 6362306a36Sopenharmony_ci#define IP101G_CNT_REG 18 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci#define IP175C_PHY_ID 0x02430d80 6662306a36Sopenharmony_ci#define IP1001_PHY_ID 0x02430d90 6762306a36Sopenharmony_ci#define IP101A_PHY_ID 0x02430c54 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci/* The 32-pin IP101GR package can re-configure the mode of the RXER/INTR_32 pin 7062306a36Sopenharmony_ci * (pin number 21). The hardware default is RXER (receive error) mode. But it 7162306a36Sopenharmony_ci * can be configured to interrupt mode manually. 7262306a36Sopenharmony_ci */ 7362306a36Sopenharmony_cienum ip101gr_sel_intr32 { 7462306a36Sopenharmony_ci IP101GR_SEL_INTR32_KEEP, 7562306a36Sopenharmony_ci IP101GR_SEL_INTR32_INTR, 7662306a36Sopenharmony_ci IP101GR_SEL_INTR32_RXER, 7762306a36Sopenharmony_ci}; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistruct ip101g_hw_stat { 8062306a36Sopenharmony_ci const char *name; 8162306a36Sopenharmony_ci int page; 8262306a36Sopenharmony_ci}; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic struct ip101g_hw_stat ip101g_hw_stats[] = { 8562306a36Sopenharmony_ci { "phy_crc_errors", 1 }, 8662306a36Sopenharmony_ci { "phy_symbol_errors", 11, }, 8762306a36Sopenharmony_ci}; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistruct ip101a_g_phy_priv { 9062306a36Sopenharmony_ci enum ip101gr_sel_intr32 sel_intr32; 9162306a36Sopenharmony_ci u64 stats[ARRAY_SIZE(ip101g_hw_stats)]; 9262306a36Sopenharmony_ci}; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_cistatic int ip175c_config_init(struct phy_device *phydev) 9562306a36Sopenharmony_ci{ 9662306a36Sopenharmony_ci int err, i; 9762306a36Sopenharmony_ci static int full_reset_performed; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci if (full_reset_performed == 0) { 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci /* master reset */ 10262306a36Sopenharmony_ci err = mdiobus_write(phydev->mdio.bus, 30, 0, 0x175c); 10362306a36Sopenharmony_ci if (err < 0) 10462306a36Sopenharmony_ci return err; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci /* ensure no bus delays overlap reset period */ 10762306a36Sopenharmony_ci err = mdiobus_read(phydev->mdio.bus, 30, 0); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci /* data sheet specifies reset period is 2 msec */ 11062306a36Sopenharmony_ci mdelay(2); 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci /* enable IP175C mode */ 11362306a36Sopenharmony_ci err = mdiobus_write(phydev->mdio.bus, 29, 31, 0x175c); 11462306a36Sopenharmony_ci if (err < 0) 11562306a36Sopenharmony_ci return err; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* Set MII0 speed and duplex (in PHY mode) */ 11862306a36Sopenharmony_ci err = mdiobus_write(phydev->mdio.bus, 29, 22, 0x420); 11962306a36Sopenharmony_ci if (err < 0) 12062306a36Sopenharmony_ci return err; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci /* reset switch ports */ 12362306a36Sopenharmony_ci for (i = 0; i < 5; i++) { 12462306a36Sopenharmony_ci err = mdiobus_write(phydev->mdio.bus, i, 12562306a36Sopenharmony_ci MII_BMCR, BMCR_RESET); 12662306a36Sopenharmony_ci if (err < 0) 12762306a36Sopenharmony_ci return err; 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci for (i = 0; i < 5; i++) 13162306a36Sopenharmony_ci err = mdiobus_read(phydev->mdio.bus, i, MII_BMCR); 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci mdelay(2); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci full_reset_performed = 1; 13662306a36Sopenharmony_ci } 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci if (phydev->mdio.addr != 4) { 13962306a36Sopenharmony_ci phydev->state = PHY_RUNNING; 14062306a36Sopenharmony_ci phydev->speed = SPEED_100; 14162306a36Sopenharmony_ci phydev->duplex = DUPLEX_FULL; 14262306a36Sopenharmony_ci phydev->link = 1; 14362306a36Sopenharmony_ci netif_carrier_on(phydev->attached_dev); 14462306a36Sopenharmony_ci } 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci return 0; 14762306a36Sopenharmony_ci} 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic int ip1001_config_init(struct phy_device *phydev) 15062306a36Sopenharmony_ci{ 15162306a36Sopenharmony_ci int c; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci /* Enable Auto Power Saving mode */ 15462306a36Sopenharmony_ci c = phy_read(phydev, IP1001_SPEC_CTRL_STATUS_2); 15562306a36Sopenharmony_ci if (c < 0) 15662306a36Sopenharmony_ci return c; 15762306a36Sopenharmony_ci c |= IP1001_APS_ON; 15862306a36Sopenharmony_ci c = phy_write(phydev, IP1001_SPEC_CTRL_STATUS_2, c); 15962306a36Sopenharmony_ci if (c < 0) 16062306a36Sopenharmony_ci return c; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci if (phy_interface_is_rgmii(phydev)) { 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci c = phy_read(phydev, IP10XX_SPEC_CTRL_STATUS); 16562306a36Sopenharmony_ci if (c < 0) 16662306a36Sopenharmony_ci return c; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci c &= ~(IP1001_RXPHASE_SEL | IP1001_TXPHASE_SEL); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) 17162306a36Sopenharmony_ci c |= (IP1001_RXPHASE_SEL | IP1001_TXPHASE_SEL); 17262306a36Sopenharmony_ci else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) 17362306a36Sopenharmony_ci c |= IP1001_RXPHASE_SEL; 17462306a36Sopenharmony_ci else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) 17562306a36Sopenharmony_ci c |= IP1001_TXPHASE_SEL; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci c = phy_write(phydev, IP10XX_SPEC_CTRL_STATUS, c); 17862306a36Sopenharmony_ci if (c < 0) 17962306a36Sopenharmony_ci return c; 18062306a36Sopenharmony_ci } 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci return 0; 18362306a36Sopenharmony_ci} 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic int ip175c_read_status(struct phy_device *phydev) 18662306a36Sopenharmony_ci{ 18762306a36Sopenharmony_ci if (phydev->mdio.addr == 4) /* WAN port */ 18862306a36Sopenharmony_ci genphy_read_status(phydev); 18962306a36Sopenharmony_ci else 19062306a36Sopenharmony_ci /* Don't need to read status for switch ports */ 19162306a36Sopenharmony_ci phydev->irq = PHY_MAC_INTERRUPT; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci return 0; 19462306a36Sopenharmony_ci} 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic int ip175c_config_aneg(struct phy_device *phydev) 19762306a36Sopenharmony_ci{ 19862306a36Sopenharmony_ci if (phydev->mdio.addr == 4) /* WAN port */ 19962306a36Sopenharmony_ci genphy_config_aneg(phydev); 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci return 0; 20262306a36Sopenharmony_ci} 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic int ip101a_g_probe(struct phy_device *phydev) 20562306a36Sopenharmony_ci{ 20662306a36Sopenharmony_ci struct device *dev = &phydev->mdio.dev; 20762306a36Sopenharmony_ci struct ip101a_g_phy_priv *priv; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 21062306a36Sopenharmony_ci if (!priv) 21162306a36Sopenharmony_ci return -ENOMEM; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci /* Both functions (RX error and interrupt status) are sharing the same 21462306a36Sopenharmony_ci * pin on the 32-pin IP101GR, so this is an exclusive choice. 21562306a36Sopenharmony_ci */ 21662306a36Sopenharmony_ci if (device_property_read_bool(dev, "icplus,select-rx-error") && 21762306a36Sopenharmony_ci device_property_read_bool(dev, "icplus,select-interrupt")) { 21862306a36Sopenharmony_ci dev_err(dev, 21962306a36Sopenharmony_ci "RXER and INTR mode cannot be selected together\n"); 22062306a36Sopenharmony_ci return -EINVAL; 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci if (device_property_read_bool(dev, "icplus,select-rx-error")) 22462306a36Sopenharmony_ci priv->sel_intr32 = IP101GR_SEL_INTR32_RXER; 22562306a36Sopenharmony_ci else if (device_property_read_bool(dev, "icplus,select-interrupt")) 22662306a36Sopenharmony_ci priv->sel_intr32 = IP101GR_SEL_INTR32_INTR; 22762306a36Sopenharmony_ci else 22862306a36Sopenharmony_ci priv->sel_intr32 = IP101GR_SEL_INTR32_KEEP; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci phydev->priv = priv; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci return 0; 23362306a36Sopenharmony_ci} 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic int ip101a_g_config_intr_pin(struct phy_device *phydev) 23662306a36Sopenharmony_ci{ 23762306a36Sopenharmony_ci struct ip101a_g_phy_priv *priv = phydev->priv; 23862306a36Sopenharmony_ci int oldpage, err = 0; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci oldpage = phy_select_page(phydev, IP101G_DEFAULT_PAGE); 24162306a36Sopenharmony_ci if (oldpage < 0) 24262306a36Sopenharmony_ci goto out; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci /* configure the RXER/INTR_32 pin of the 32-pin IP101GR if needed: */ 24562306a36Sopenharmony_ci switch (priv->sel_intr32) { 24662306a36Sopenharmony_ci case IP101GR_SEL_INTR32_RXER: 24762306a36Sopenharmony_ci err = __phy_modify(phydev, IP101G_DIGITAL_IO_SPEC_CTRL, 24862306a36Sopenharmony_ci IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32, 0); 24962306a36Sopenharmony_ci if (err < 0) 25062306a36Sopenharmony_ci goto out; 25162306a36Sopenharmony_ci break; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci case IP101GR_SEL_INTR32_INTR: 25462306a36Sopenharmony_ci err = __phy_modify(phydev, IP101G_DIGITAL_IO_SPEC_CTRL, 25562306a36Sopenharmony_ci IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32, 25662306a36Sopenharmony_ci IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32); 25762306a36Sopenharmony_ci if (err < 0) 25862306a36Sopenharmony_ci goto out; 25962306a36Sopenharmony_ci break; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci default: 26262306a36Sopenharmony_ci /* Don't touch IP101G_DIGITAL_IO_SPEC_CTRL because it's not 26362306a36Sopenharmony_ci * documented on IP101A and it's not clear whether this would 26462306a36Sopenharmony_ci * cause problems. 26562306a36Sopenharmony_ci * For the 32-pin IP101GR we simply keep the SEL_INTR32 26662306a36Sopenharmony_ci * configuration as set by the bootloader when not configured 26762306a36Sopenharmony_ci * to one of the special functions. 26862306a36Sopenharmony_ci */ 26962306a36Sopenharmony_ci break; 27062306a36Sopenharmony_ci } 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ciout: 27362306a36Sopenharmony_ci return phy_restore_page(phydev, oldpage, err); 27462306a36Sopenharmony_ci} 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_cistatic int ip101a_config_init(struct phy_device *phydev) 27762306a36Sopenharmony_ci{ 27862306a36Sopenharmony_ci int ret; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci /* Enable Auto Power Saving mode */ 28162306a36Sopenharmony_ci ret = phy_set_bits(phydev, IP10XX_SPEC_CTRL_STATUS, IP101A_G_APS_ON); 28262306a36Sopenharmony_ci if (ret) 28362306a36Sopenharmony_ci return ret; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci return ip101a_g_config_intr_pin(phydev); 28662306a36Sopenharmony_ci} 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_cistatic int ip101g_config_init(struct phy_device *phydev) 28962306a36Sopenharmony_ci{ 29062306a36Sopenharmony_ci int ret; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci /* Enable the PHY counters */ 29362306a36Sopenharmony_ci ret = phy_modify_paged(phydev, 1, IP101G_P1_CNT_CTRL, 29462306a36Sopenharmony_ci CNT_CTRL_RX_EN, CNT_CTRL_RX_EN); 29562306a36Sopenharmony_ci if (ret) 29662306a36Sopenharmony_ci return ret; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci /* Clear error counters on read */ 29962306a36Sopenharmony_ci ret = phy_modify_paged(phydev, 8, IP101G_P8_CNT_CTRL, 30062306a36Sopenharmony_ci CNT_CTRL_RDCLR_EN, CNT_CTRL_RDCLR_EN); 30162306a36Sopenharmony_ci if (ret) 30262306a36Sopenharmony_ci return ret; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci return ip101a_g_config_intr_pin(phydev); 30562306a36Sopenharmony_ci} 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_cistatic int ip101a_g_read_status(struct phy_device *phydev) 30862306a36Sopenharmony_ci{ 30962306a36Sopenharmony_ci int oldpage, ret, stat1, stat2; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci ret = genphy_read_status(phydev); 31262306a36Sopenharmony_ci if (ret) 31362306a36Sopenharmony_ci return ret; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci oldpage = phy_select_page(phydev, IP101G_DEFAULT_PAGE); 31662306a36Sopenharmony_ci if (oldpage < 0) 31762306a36Sopenharmony_ci goto out; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci ret = __phy_read(phydev, IP10XX_SPEC_CTRL_STATUS); 32062306a36Sopenharmony_ci if (ret < 0) 32162306a36Sopenharmony_ci goto out; 32262306a36Sopenharmony_ci stat1 = ret; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci ret = __phy_read(phydev, IP101A_G_PHY_SPEC_CTRL); 32562306a36Sopenharmony_ci if (ret < 0) 32662306a36Sopenharmony_ci goto out; 32762306a36Sopenharmony_ci stat2 = ret; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci if (stat1 & IP101A_G_AUTO_MDIX_DIS) { 33062306a36Sopenharmony_ci if (stat2 & IP101A_G_FORCE_MDIX) 33162306a36Sopenharmony_ci phydev->mdix_ctrl = ETH_TP_MDI_X; 33262306a36Sopenharmony_ci else 33362306a36Sopenharmony_ci phydev->mdix_ctrl = ETH_TP_MDI; 33462306a36Sopenharmony_ci } else { 33562306a36Sopenharmony_ci phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 33662306a36Sopenharmony_ci } 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci if (stat2 & IP101A_G_MDIX) 33962306a36Sopenharmony_ci phydev->mdix = ETH_TP_MDI_X; 34062306a36Sopenharmony_ci else 34162306a36Sopenharmony_ci phydev->mdix = ETH_TP_MDI; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci ret = 0; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ciout: 34662306a36Sopenharmony_ci return phy_restore_page(phydev, oldpage, ret); 34762306a36Sopenharmony_ci} 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic int ip101a_g_config_mdix(struct phy_device *phydev) 35062306a36Sopenharmony_ci{ 35162306a36Sopenharmony_ci u16 ctrl = 0, ctrl2 = 0; 35262306a36Sopenharmony_ci int oldpage; 35362306a36Sopenharmony_ci int ret = 0; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci switch (phydev->mdix_ctrl) { 35662306a36Sopenharmony_ci case ETH_TP_MDI: 35762306a36Sopenharmony_ci ctrl = IP101A_G_AUTO_MDIX_DIS; 35862306a36Sopenharmony_ci break; 35962306a36Sopenharmony_ci case ETH_TP_MDI_X: 36062306a36Sopenharmony_ci ctrl = IP101A_G_AUTO_MDIX_DIS; 36162306a36Sopenharmony_ci ctrl2 = IP101A_G_FORCE_MDIX; 36262306a36Sopenharmony_ci break; 36362306a36Sopenharmony_ci case ETH_TP_MDI_AUTO: 36462306a36Sopenharmony_ci break; 36562306a36Sopenharmony_ci default: 36662306a36Sopenharmony_ci return 0; 36762306a36Sopenharmony_ci } 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci oldpage = phy_select_page(phydev, IP101G_DEFAULT_PAGE); 37062306a36Sopenharmony_ci if (oldpage < 0) 37162306a36Sopenharmony_ci goto out; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci ret = __phy_modify(phydev, IP10XX_SPEC_CTRL_STATUS, 37462306a36Sopenharmony_ci IP101A_G_AUTO_MDIX_DIS, ctrl); 37562306a36Sopenharmony_ci if (ret) 37662306a36Sopenharmony_ci goto out; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci ret = __phy_modify(phydev, IP101A_G_PHY_SPEC_CTRL, 37962306a36Sopenharmony_ci IP101A_G_FORCE_MDIX, ctrl2); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ciout: 38262306a36Sopenharmony_ci return phy_restore_page(phydev, oldpage, ret); 38362306a36Sopenharmony_ci} 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_cistatic int ip101a_g_config_aneg(struct phy_device *phydev) 38662306a36Sopenharmony_ci{ 38762306a36Sopenharmony_ci int ret; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci ret = ip101a_g_config_mdix(phydev); 39062306a36Sopenharmony_ci if (ret) 39162306a36Sopenharmony_ci return ret; 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci return genphy_config_aneg(phydev); 39462306a36Sopenharmony_ci} 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_cistatic int ip101a_g_ack_interrupt(struct phy_device *phydev) 39762306a36Sopenharmony_ci{ 39862306a36Sopenharmony_ci int err; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci err = phy_read_paged(phydev, IP101G_DEFAULT_PAGE, 40162306a36Sopenharmony_ci IP101A_G_IRQ_CONF_STATUS); 40262306a36Sopenharmony_ci if (err < 0) 40362306a36Sopenharmony_ci return err; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci return 0; 40662306a36Sopenharmony_ci} 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_cistatic int ip101a_g_config_intr(struct phy_device *phydev) 40962306a36Sopenharmony_ci{ 41062306a36Sopenharmony_ci u16 val; 41162306a36Sopenharmony_ci int err; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 41462306a36Sopenharmony_ci err = ip101a_g_ack_interrupt(phydev); 41562306a36Sopenharmony_ci if (err) 41662306a36Sopenharmony_ci return err; 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci /* INTR pin used: Speed/link/duplex will cause an interrupt */ 41962306a36Sopenharmony_ci val = IP101A_G_IRQ_PIN_USED; 42062306a36Sopenharmony_ci err = phy_write_paged(phydev, IP101G_DEFAULT_PAGE, 42162306a36Sopenharmony_ci IP101A_G_IRQ_CONF_STATUS, val); 42262306a36Sopenharmony_ci } else { 42362306a36Sopenharmony_ci val = IP101A_G_IRQ_ALL_MASK; 42462306a36Sopenharmony_ci err = phy_write_paged(phydev, IP101G_DEFAULT_PAGE, 42562306a36Sopenharmony_ci IP101A_G_IRQ_CONF_STATUS, val); 42662306a36Sopenharmony_ci if (err) 42762306a36Sopenharmony_ci return err; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci err = ip101a_g_ack_interrupt(phydev); 43062306a36Sopenharmony_ci } 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci return err; 43362306a36Sopenharmony_ci} 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_cistatic irqreturn_t ip101a_g_handle_interrupt(struct phy_device *phydev) 43662306a36Sopenharmony_ci{ 43762306a36Sopenharmony_ci int irq_status; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci irq_status = phy_read_paged(phydev, IP101G_DEFAULT_PAGE, 44062306a36Sopenharmony_ci IP101A_G_IRQ_CONF_STATUS); 44162306a36Sopenharmony_ci if (irq_status < 0) { 44262306a36Sopenharmony_ci phy_error(phydev); 44362306a36Sopenharmony_ci return IRQ_NONE; 44462306a36Sopenharmony_ci } 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci if (!(irq_status & (IP101A_G_IRQ_SPEED_CHANGE | 44762306a36Sopenharmony_ci IP101A_G_IRQ_DUPLEX_CHANGE | 44862306a36Sopenharmony_ci IP101A_G_IRQ_LINK_CHANGE))) 44962306a36Sopenharmony_ci return IRQ_NONE; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci phy_trigger_machine(phydev); 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci return IRQ_HANDLED; 45462306a36Sopenharmony_ci} 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci/* The IP101A doesn't really have a page register. We just pretend to have one 45762306a36Sopenharmony_ci * so we can use the paged versions of the callbacks of the IP101G. 45862306a36Sopenharmony_ci */ 45962306a36Sopenharmony_cistatic int ip101a_read_page(struct phy_device *phydev) 46062306a36Sopenharmony_ci{ 46162306a36Sopenharmony_ci return IP101G_DEFAULT_PAGE; 46262306a36Sopenharmony_ci} 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_cistatic int ip101a_write_page(struct phy_device *phydev, int page) 46562306a36Sopenharmony_ci{ 46662306a36Sopenharmony_ci WARN_ONCE(page != IP101G_DEFAULT_PAGE, "wrong page selected\n"); 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci return 0; 46962306a36Sopenharmony_ci} 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_cistatic int ip101g_read_page(struct phy_device *phydev) 47262306a36Sopenharmony_ci{ 47362306a36Sopenharmony_ci return __phy_read(phydev, IP101G_PAGE_CONTROL); 47462306a36Sopenharmony_ci} 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_cistatic int ip101g_write_page(struct phy_device *phydev, int page) 47762306a36Sopenharmony_ci{ 47862306a36Sopenharmony_ci return __phy_write(phydev, IP101G_PAGE_CONTROL, page); 47962306a36Sopenharmony_ci} 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_cistatic int ip101a_g_has_page_register(struct phy_device *phydev) 48262306a36Sopenharmony_ci{ 48362306a36Sopenharmony_ci int oldval, val, ret; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci oldval = phy_read(phydev, IP101G_PAGE_CONTROL); 48662306a36Sopenharmony_ci if (oldval < 0) 48762306a36Sopenharmony_ci return oldval; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci ret = phy_write(phydev, IP101G_PAGE_CONTROL, 0xffff); 49062306a36Sopenharmony_ci if (ret) 49162306a36Sopenharmony_ci return ret; 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_ci val = phy_read(phydev, IP101G_PAGE_CONTROL); 49462306a36Sopenharmony_ci if (val < 0) 49562306a36Sopenharmony_ci return val; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci ret = phy_write(phydev, IP101G_PAGE_CONTROL, oldval); 49862306a36Sopenharmony_ci if (ret) 49962306a36Sopenharmony_ci return ret; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci return val == IP101G_PAGE_CONTROL_MASK; 50262306a36Sopenharmony_ci} 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_cistatic int ip101a_g_match_phy_device(struct phy_device *phydev, bool ip101a) 50562306a36Sopenharmony_ci{ 50662306a36Sopenharmony_ci int ret; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci if (phydev->phy_id != IP101A_PHY_ID) 50962306a36Sopenharmony_ci return 0; 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci /* The IP101A and the IP101G share the same PHY identifier.The IP101G 51262306a36Sopenharmony_ci * seems to be a successor of the IP101A and implements more functions. 51362306a36Sopenharmony_ci * Amongst other things there is a page select register, which is not 51462306a36Sopenharmony_ci * available on the IP101A. Use this to distinguish these two. 51562306a36Sopenharmony_ci */ 51662306a36Sopenharmony_ci ret = ip101a_g_has_page_register(phydev); 51762306a36Sopenharmony_ci if (ret < 0) 51862306a36Sopenharmony_ci return ret; 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_ci return ip101a == !ret; 52162306a36Sopenharmony_ci} 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_cistatic int ip101a_match_phy_device(struct phy_device *phydev) 52462306a36Sopenharmony_ci{ 52562306a36Sopenharmony_ci return ip101a_g_match_phy_device(phydev, true); 52662306a36Sopenharmony_ci} 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_cistatic int ip101g_match_phy_device(struct phy_device *phydev) 52962306a36Sopenharmony_ci{ 53062306a36Sopenharmony_ci return ip101a_g_match_phy_device(phydev, false); 53162306a36Sopenharmony_ci} 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_cistatic int ip101g_get_sset_count(struct phy_device *phydev) 53462306a36Sopenharmony_ci{ 53562306a36Sopenharmony_ci return ARRAY_SIZE(ip101g_hw_stats); 53662306a36Sopenharmony_ci} 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_cistatic void ip101g_get_strings(struct phy_device *phydev, u8 *data) 53962306a36Sopenharmony_ci{ 54062306a36Sopenharmony_ci int i; 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ip101g_hw_stats); i++) 54362306a36Sopenharmony_ci strscpy(data + i * ETH_GSTRING_LEN, 54462306a36Sopenharmony_ci ip101g_hw_stats[i].name, ETH_GSTRING_LEN); 54562306a36Sopenharmony_ci} 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_cistatic u64 ip101g_get_stat(struct phy_device *phydev, int i) 54862306a36Sopenharmony_ci{ 54962306a36Sopenharmony_ci struct ip101g_hw_stat stat = ip101g_hw_stats[i]; 55062306a36Sopenharmony_ci struct ip101a_g_phy_priv *priv = phydev->priv; 55162306a36Sopenharmony_ci int val; 55262306a36Sopenharmony_ci u64 ret; 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci val = phy_read_paged(phydev, stat.page, IP101G_CNT_REG); 55562306a36Sopenharmony_ci if (val < 0) { 55662306a36Sopenharmony_ci ret = U64_MAX; 55762306a36Sopenharmony_ci } else { 55862306a36Sopenharmony_ci priv->stats[i] += val; 55962306a36Sopenharmony_ci ret = priv->stats[i]; 56062306a36Sopenharmony_ci } 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci return ret; 56362306a36Sopenharmony_ci} 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_cistatic void ip101g_get_stats(struct phy_device *phydev, 56662306a36Sopenharmony_ci struct ethtool_stats *stats, u64 *data) 56762306a36Sopenharmony_ci{ 56862306a36Sopenharmony_ci int i; 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ip101g_hw_stats); i++) 57162306a36Sopenharmony_ci data[i] = ip101g_get_stat(phydev, i); 57262306a36Sopenharmony_ci} 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_cistatic struct phy_driver icplus_driver[] = { 57562306a36Sopenharmony_ci{ 57662306a36Sopenharmony_ci PHY_ID_MATCH_MODEL(IP175C_PHY_ID), 57762306a36Sopenharmony_ci .name = "ICPlus IP175C", 57862306a36Sopenharmony_ci /* PHY_BASIC_FEATURES */ 57962306a36Sopenharmony_ci .config_init = ip175c_config_init, 58062306a36Sopenharmony_ci .config_aneg = ip175c_config_aneg, 58162306a36Sopenharmony_ci .read_status = ip175c_read_status, 58262306a36Sopenharmony_ci .suspend = genphy_suspend, 58362306a36Sopenharmony_ci .resume = genphy_resume, 58462306a36Sopenharmony_ci}, { 58562306a36Sopenharmony_ci PHY_ID_MATCH_MODEL(IP1001_PHY_ID), 58662306a36Sopenharmony_ci .name = "ICPlus IP1001", 58762306a36Sopenharmony_ci /* PHY_GBIT_FEATURES */ 58862306a36Sopenharmony_ci .config_init = ip1001_config_init, 58962306a36Sopenharmony_ci .soft_reset = genphy_soft_reset, 59062306a36Sopenharmony_ci .suspend = genphy_suspend, 59162306a36Sopenharmony_ci .resume = genphy_resume, 59262306a36Sopenharmony_ci}, { 59362306a36Sopenharmony_ci .name = "ICPlus IP101A", 59462306a36Sopenharmony_ci .match_phy_device = ip101a_match_phy_device, 59562306a36Sopenharmony_ci .probe = ip101a_g_probe, 59662306a36Sopenharmony_ci .read_page = ip101a_read_page, 59762306a36Sopenharmony_ci .write_page = ip101a_write_page, 59862306a36Sopenharmony_ci .config_intr = ip101a_g_config_intr, 59962306a36Sopenharmony_ci .handle_interrupt = ip101a_g_handle_interrupt, 60062306a36Sopenharmony_ci .config_init = ip101a_config_init, 60162306a36Sopenharmony_ci .config_aneg = ip101a_g_config_aneg, 60262306a36Sopenharmony_ci .read_status = ip101a_g_read_status, 60362306a36Sopenharmony_ci .soft_reset = genphy_soft_reset, 60462306a36Sopenharmony_ci .suspend = genphy_suspend, 60562306a36Sopenharmony_ci .resume = genphy_resume, 60662306a36Sopenharmony_ci}, { 60762306a36Sopenharmony_ci .name = "ICPlus IP101G", 60862306a36Sopenharmony_ci .match_phy_device = ip101g_match_phy_device, 60962306a36Sopenharmony_ci .probe = ip101a_g_probe, 61062306a36Sopenharmony_ci .read_page = ip101g_read_page, 61162306a36Sopenharmony_ci .write_page = ip101g_write_page, 61262306a36Sopenharmony_ci .config_intr = ip101a_g_config_intr, 61362306a36Sopenharmony_ci .handle_interrupt = ip101a_g_handle_interrupt, 61462306a36Sopenharmony_ci .config_init = ip101g_config_init, 61562306a36Sopenharmony_ci .config_aneg = ip101a_g_config_aneg, 61662306a36Sopenharmony_ci .read_status = ip101a_g_read_status, 61762306a36Sopenharmony_ci .soft_reset = genphy_soft_reset, 61862306a36Sopenharmony_ci .get_sset_count = ip101g_get_sset_count, 61962306a36Sopenharmony_ci .get_strings = ip101g_get_strings, 62062306a36Sopenharmony_ci .get_stats = ip101g_get_stats, 62162306a36Sopenharmony_ci .suspend = genphy_suspend, 62262306a36Sopenharmony_ci .resume = genphy_resume, 62362306a36Sopenharmony_ci} }; 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_cimodule_phy_driver(icplus_driver); 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_cistatic struct mdio_device_id __maybe_unused icplus_tbl[] = { 62862306a36Sopenharmony_ci { PHY_ID_MATCH_MODEL(IP175C_PHY_ID) }, 62962306a36Sopenharmony_ci { PHY_ID_MATCH_MODEL(IP1001_PHY_ID) }, 63062306a36Sopenharmony_ci { PHY_ID_MATCH_EXACT(IP101A_PHY_ID) }, 63162306a36Sopenharmony_ci { } 63262306a36Sopenharmony_ci}; 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(mdio, icplus_tbl); 635