162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/* Driver for the Texas Instruments DP83867 PHY
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Copyright (C) 2015 Texas Instruments Inc.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/ethtool.h>
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/mii.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/phy.h>
1362306a36Sopenharmony_ci#include <linux/delay.h>
1462306a36Sopenharmony_ci#include <linux/netdevice.h>
1562306a36Sopenharmony_ci#include <linux/etherdevice.h>
1662306a36Sopenharmony_ci#include <linux/bitfield.h>
1762306a36Sopenharmony_ci#include <linux/nvmem-consumer.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include <dt-bindings/net/ti-dp83867.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define DP83867_PHY_ID		0x2000a231
2262306a36Sopenharmony_ci#define DP83867_DEVADDR		0x1f
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define MII_DP83867_PHYCTRL	0x10
2562306a36Sopenharmony_ci#define MII_DP83867_PHYSTS	0x11
2662306a36Sopenharmony_ci#define MII_DP83867_MICR	0x12
2762306a36Sopenharmony_ci#define MII_DP83867_ISR		0x13
2862306a36Sopenharmony_ci#define DP83867_CFG2		0x14
2962306a36Sopenharmony_ci#define DP83867_LEDCR1		0x18
3062306a36Sopenharmony_ci#define DP83867_LEDCR2		0x19
3162306a36Sopenharmony_ci#define DP83867_CFG3		0x1e
3262306a36Sopenharmony_ci#define DP83867_CTRL		0x1f
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci/* Extended Registers */
3562306a36Sopenharmony_ci#define DP83867_FLD_THR_CFG	0x002e
3662306a36Sopenharmony_ci#define DP83867_CFG4		0x0031
3762306a36Sopenharmony_ci#define DP83867_CFG4_SGMII_ANEG_MASK (BIT(5) | BIT(6))
3862306a36Sopenharmony_ci#define DP83867_CFG4_SGMII_ANEG_TIMER_11MS   (3 << 5)
3962306a36Sopenharmony_ci#define DP83867_CFG4_SGMII_ANEG_TIMER_800US  (2 << 5)
4062306a36Sopenharmony_ci#define DP83867_CFG4_SGMII_ANEG_TIMER_2US    (1 << 5)
4162306a36Sopenharmony_ci#define DP83867_CFG4_SGMII_ANEG_TIMER_16MS   (0 << 5)
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define DP83867_RGMIICTL	0x0032
4462306a36Sopenharmony_ci#define DP83867_STRAP_STS1	0x006E
4562306a36Sopenharmony_ci#define DP83867_STRAP_STS2	0x006f
4662306a36Sopenharmony_ci#define DP83867_RGMIIDCTL	0x0086
4762306a36Sopenharmony_ci#define DP83867_DSP_FFE_CFG	0x012c
4862306a36Sopenharmony_ci#define DP83867_RXFCFG		0x0134
4962306a36Sopenharmony_ci#define DP83867_RXFPMD1	0x0136
5062306a36Sopenharmony_ci#define DP83867_RXFPMD2	0x0137
5162306a36Sopenharmony_ci#define DP83867_RXFPMD3	0x0138
5262306a36Sopenharmony_ci#define DP83867_RXFSOP1	0x0139
5362306a36Sopenharmony_ci#define DP83867_RXFSOP2	0x013A
5462306a36Sopenharmony_ci#define DP83867_RXFSOP3	0x013B
5562306a36Sopenharmony_ci#define DP83867_IO_MUX_CFG	0x0170
5662306a36Sopenharmony_ci#define DP83867_SGMIICTL	0x00D3
5762306a36Sopenharmony_ci#define DP83867_10M_SGMII_CFG   0x016F
5862306a36Sopenharmony_ci#define DP83867_10M_SGMII_RATE_ADAPT_MASK BIT(7)
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#define DP83867_SW_RESET	BIT(15)
6162306a36Sopenharmony_ci#define DP83867_SW_RESTART	BIT(14)
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci/* MICR Interrupt bits */
6462306a36Sopenharmony_ci#define MII_DP83867_MICR_AN_ERR_INT_EN		BIT(15)
6562306a36Sopenharmony_ci#define MII_DP83867_MICR_SPEED_CHNG_INT_EN	BIT(14)
6662306a36Sopenharmony_ci#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN	BIT(13)
6762306a36Sopenharmony_ci#define MII_DP83867_MICR_PAGE_RXD_INT_EN	BIT(12)
6862306a36Sopenharmony_ci#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN	BIT(11)
6962306a36Sopenharmony_ci#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN	BIT(10)
7062306a36Sopenharmony_ci#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN	BIT(8)
7162306a36Sopenharmony_ci#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN	BIT(4)
7262306a36Sopenharmony_ci#define MII_DP83867_MICR_WOL_INT_EN		BIT(3)
7362306a36Sopenharmony_ci#define MII_DP83867_MICR_XGMII_ERR_INT_EN	BIT(2)
7462306a36Sopenharmony_ci#define MII_DP83867_MICR_POL_CHNG_INT_EN	BIT(1)
7562306a36Sopenharmony_ci#define MII_DP83867_MICR_JABBER_INT_EN		BIT(0)
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/* RGMIICTL bits */
7862306a36Sopenharmony_ci#define DP83867_RGMII_TX_CLK_DELAY_EN		BIT(1)
7962306a36Sopenharmony_ci#define DP83867_RGMII_RX_CLK_DELAY_EN		BIT(0)
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci/* SGMIICTL bits */
8262306a36Sopenharmony_ci#define DP83867_SGMII_TYPE		BIT(14)
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci/* RXFCFG bits*/
8562306a36Sopenharmony_ci#define DP83867_WOL_MAGIC_EN		BIT(0)
8662306a36Sopenharmony_ci#define DP83867_WOL_BCAST_EN		BIT(2)
8762306a36Sopenharmony_ci#define DP83867_WOL_UCAST_EN		BIT(4)
8862306a36Sopenharmony_ci#define DP83867_WOL_SEC_EN		BIT(5)
8962306a36Sopenharmony_ci#define DP83867_WOL_ENH_MAC		BIT(7)
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/* STRAP_STS1 bits */
9262306a36Sopenharmony_ci#define DP83867_STRAP_STS1_RESERVED		BIT(11)
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci/* STRAP_STS2 bits */
9562306a36Sopenharmony_ci#define DP83867_STRAP_STS2_CLK_SKEW_TX_MASK	GENMASK(6, 4)
9662306a36Sopenharmony_ci#define DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT	4
9762306a36Sopenharmony_ci#define DP83867_STRAP_STS2_CLK_SKEW_RX_MASK	GENMASK(2, 0)
9862306a36Sopenharmony_ci#define DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT	0
9962306a36Sopenharmony_ci#define DP83867_STRAP_STS2_CLK_SKEW_NONE	BIT(2)
10062306a36Sopenharmony_ci#define DP83867_STRAP_STS2_STRAP_FLD		BIT(10)
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci/* PHY CTRL bits */
10362306a36Sopenharmony_ci#define DP83867_PHYCR_TX_FIFO_DEPTH_SHIFT	14
10462306a36Sopenharmony_ci#define DP83867_PHYCR_RX_FIFO_DEPTH_SHIFT	12
10562306a36Sopenharmony_ci#define DP83867_PHYCR_FIFO_DEPTH_MAX		0x03
10662306a36Sopenharmony_ci#define DP83867_PHYCR_TX_FIFO_DEPTH_MASK	GENMASK(15, 14)
10762306a36Sopenharmony_ci#define DP83867_PHYCR_RX_FIFO_DEPTH_MASK	GENMASK(13, 12)
10862306a36Sopenharmony_ci#define DP83867_PHYCR_RESERVED_MASK		BIT(11)
10962306a36Sopenharmony_ci#define DP83867_PHYCR_FORCE_LINK_GOOD		BIT(10)
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci/* RGMIIDCTL bits */
11262306a36Sopenharmony_ci#define DP83867_RGMII_TX_CLK_DELAY_MAX		0xf
11362306a36Sopenharmony_ci#define DP83867_RGMII_TX_CLK_DELAY_SHIFT	4
11462306a36Sopenharmony_ci#define DP83867_RGMII_TX_CLK_DELAY_INV	(DP83867_RGMII_TX_CLK_DELAY_MAX + 1)
11562306a36Sopenharmony_ci#define DP83867_RGMII_RX_CLK_DELAY_MAX		0xf
11662306a36Sopenharmony_ci#define DP83867_RGMII_RX_CLK_DELAY_SHIFT	0
11762306a36Sopenharmony_ci#define DP83867_RGMII_RX_CLK_DELAY_INV	(DP83867_RGMII_RX_CLK_DELAY_MAX + 1)
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci/* IO_MUX_CFG bits */
12062306a36Sopenharmony_ci#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MASK	0x1f
12162306a36Sopenharmony_ci#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX	0x0
12262306a36Sopenharmony_ci#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN	0x1f
12362306a36Sopenharmony_ci#define DP83867_IO_MUX_CFG_CLK_O_DISABLE	BIT(6)
12462306a36Sopenharmony_ci#define DP83867_IO_MUX_CFG_CLK_O_SEL_MASK	(0x1f << 8)
12562306a36Sopenharmony_ci#define DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT	8
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/* PHY STS bits */
12862306a36Sopenharmony_ci#define DP83867_PHYSTS_1000			BIT(15)
12962306a36Sopenharmony_ci#define DP83867_PHYSTS_100			BIT(14)
13062306a36Sopenharmony_ci#define DP83867_PHYSTS_DUPLEX			BIT(13)
13162306a36Sopenharmony_ci#define DP83867_PHYSTS_LINK			BIT(10)
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci/* CFG2 bits */
13462306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_EN		(BIT(8) | BIT(9))
13562306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_ATTEMPT_MASK	(BIT(10) | BIT(11))
13662306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_1_COUNT_VAL	0
13762306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_2_COUNT_VAL	1
13862306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_4_COUNT_VAL	2
13962306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_8_COUNT_VAL	3
14062306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_1_COUNT	1
14162306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_2_COUNT	2
14262306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_4_COUNT	4
14362306a36Sopenharmony_ci#define DP83867_DOWNSHIFT_8_COUNT	8
14462306a36Sopenharmony_ci#define DP83867_SGMII_AUTONEG_EN	BIT(7)
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci/* CFG3 bits */
14762306a36Sopenharmony_ci#define DP83867_CFG3_INT_OE			BIT(7)
14862306a36Sopenharmony_ci#define DP83867_CFG3_ROBUST_AUTO_MDIX		BIT(9)
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci/* CFG4 bits */
15162306a36Sopenharmony_ci#define DP83867_CFG4_PORT_MIRROR_EN              BIT(0)
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci/* FLD_THR_CFG */
15462306a36Sopenharmony_ci#define DP83867_FLD_THR_CFG_ENERGY_LOST_THR_MASK	0x7
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci#define DP83867_LED_COUNT	4
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci/* LED_DRV bits */
15962306a36Sopenharmony_ci#define DP83867_LED_DRV_EN(x)	BIT((x) * 4)
16062306a36Sopenharmony_ci#define DP83867_LED_DRV_VAL(x)	BIT((x) * 4 + 1)
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cienum {
16362306a36Sopenharmony_ci	DP83867_PORT_MIRROING_KEEP,
16462306a36Sopenharmony_ci	DP83867_PORT_MIRROING_EN,
16562306a36Sopenharmony_ci	DP83867_PORT_MIRROING_DIS,
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistruct dp83867_private {
16962306a36Sopenharmony_ci	u32 rx_id_delay;
17062306a36Sopenharmony_ci	u32 tx_id_delay;
17162306a36Sopenharmony_ci	u32 tx_fifo_depth;
17262306a36Sopenharmony_ci	u32 rx_fifo_depth;
17362306a36Sopenharmony_ci	int io_impedance;
17462306a36Sopenharmony_ci	int port_mirroring;
17562306a36Sopenharmony_ci	bool rxctrl_strap_quirk;
17662306a36Sopenharmony_ci	bool set_clk_output;
17762306a36Sopenharmony_ci	u32 clk_output_sel;
17862306a36Sopenharmony_ci	bool sgmii_ref_clk_en;
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic int dp83867_ack_interrupt(struct phy_device *phydev)
18262306a36Sopenharmony_ci{
18362306a36Sopenharmony_ci	int err = phy_read(phydev, MII_DP83867_ISR);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	if (err < 0)
18662306a36Sopenharmony_ci		return err;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	return 0;
18962306a36Sopenharmony_ci}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic int dp83867_set_wol(struct phy_device *phydev,
19262306a36Sopenharmony_ci			   struct ethtool_wolinfo *wol)
19362306a36Sopenharmony_ci{
19462306a36Sopenharmony_ci	struct net_device *ndev = phydev->attached_dev;
19562306a36Sopenharmony_ci	u16 val_rxcfg, val_micr;
19662306a36Sopenharmony_ci	const u8 *mac;
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	val_rxcfg = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RXFCFG);
19962306a36Sopenharmony_ci	val_micr = phy_read(phydev, MII_DP83867_MICR);
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE | WAKE_UCAST |
20262306a36Sopenharmony_ci			    WAKE_BCAST)) {
20362306a36Sopenharmony_ci		val_rxcfg |= DP83867_WOL_ENH_MAC;
20462306a36Sopenharmony_ci		val_micr |= MII_DP83867_MICR_WOL_INT_EN;
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci		if (wol->wolopts & WAKE_MAGIC) {
20762306a36Sopenharmony_ci			mac = (const u8 *)ndev->dev_addr;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci			if (!is_valid_ether_addr(mac))
21062306a36Sopenharmony_ci				return -EINVAL;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci			phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFPMD1,
21362306a36Sopenharmony_ci				      (mac[1] << 8 | mac[0]));
21462306a36Sopenharmony_ci			phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFPMD2,
21562306a36Sopenharmony_ci				      (mac[3] << 8 | mac[2]));
21662306a36Sopenharmony_ci			phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFPMD3,
21762306a36Sopenharmony_ci				      (mac[5] << 8 | mac[4]));
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci			val_rxcfg |= DP83867_WOL_MAGIC_EN;
22062306a36Sopenharmony_ci		} else {
22162306a36Sopenharmony_ci			val_rxcfg &= ~DP83867_WOL_MAGIC_EN;
22262306a36Sopenharmony_ci		}
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci		if (wol->wolopts & WAKE_MAGICSECURE) {
22562306a36Sopenharmony_ci			phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFSOP1,
22662306a36Sopenharmony_ci				      (wol->sopass[1] << 8) | wol->sopass[0]);
22762306a36Sopenharmony_ci			phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFSOP2,
22862306a36Sopenharmony_ci				      (wol->sopass[3] << 8) | wol->sopass[2]);
22962306a36Sopenharmony_ci			phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFSOP3,
23062306a36Sopenharmony_ci				      (wol->sopass[5] << 8) | wol->sopass[4]);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci			val_rxcfg |= DP83867_WOL_SEC_EN;
23362306a36Sopenharmony_ci		} else {
23462306a36Sopenharmony_ci			val_rxcfg &= ~DP83867_WOL_SEC_EN;
23562306a36Sopenharmony_ci		}
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci		if (wol->wolopts & WAKE_UCAST)
23862306a36Sopenharmony_ci			val_rxcfg |= DP83867_WOL_UCAST_EN;
23962306a36Sopenharmony_ci		else
24062306a36Sopenharmony_ci			val_rxcfg &= ~DP83867_WOL_UCAST_EN;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci		if (wol->wolopts & WAKE_BCAST)
24362306a36Sopenharmony_ci			val_rxcfg |= DP83867_WOL_BCAST_EN;
24462306a36Sopenharmony_ci		else
24562306a36Sopenharmony_ci			val_rxcfg &= ~DP83867_WOL_BCAST_EN;
24662306a36Sopenharmony_ci	} else {
24762306a36Sopenharmony_ci		val_rxcfg &= ~DP83867_WOL_ENH_MAC;
24862306a36Sopenharmony_ci		val_micr &= ~MII_DP83867_MICR_WOL_INT_EN;
24962306a36Sopenharmony_ci	}
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFCFG, val_rxcfg);
25262306a36Sopenharmony_ci	phy_write(phydev, MII_DP83867_MICR, val_micr);
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci	return 0;
25562306a36Sopenharmony_ci}
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic void dp83867_get_wol(struct phy_device *phydev,
25862306a36Sopenharmony_ci			    struct ethtool_wolinfo *wol)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	u16 value, sopass_val;
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	wol->supported = (WAKE_UCAST | WAKE_BCAST | WAKE_MAGIC |
26362306a36Sopenharmony_ci			WAKE_MAGICSECURE);
26462306a36Sopenharmony_ci	wol->wolopts = 0;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	value = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RXFCFG);
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	if (value & DP83867_WOL_UCAST_EN)
26962306a36Sopenharmony_ci		wol->wolopts |= WAKE_UCAST;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	if (value & DP83867_WOL_BCAST_EN)
27262306a36Sopenharmony_ci		wol->wolopts |= WAKE_BCAST;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	if (value & DP83867_WOL_MAGIC_EN)
27562306a36Sopenharmony_ci		wol->wolopts |= WAKE_MAGIC;
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	if (value & DP83867_WOL_SEC_EN) {
27862306a36Sopenharmony_ci		sopass_val = phy_read_mmd(phydev, DP83867_DEVADDR,
27962306a36Sopenharmony_ci					  DP83867_RXFSOP1);
28062306a36Sopenharmony_ci		wol->sopass[0] = (sopass_val & 0xff);
28162306a36Sopenharmony_ci		wol->sopass[1] = (sopass_val >> 8);
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci		sopass_val = phy_read_mmd(phydev, DP83867_DEVADDR,
28462306a36Sopenharmony_ci					  DP83867_RXFSOP2);
28562306a36Sopenharmony_ci		wol->sopass[2] = (sopass_val & 0xff);
28662306a36Sopenharmony_ci		wol->sopass[3] = (sopass_val >> 8);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci		sopass_val = phy_read_mmd(phydev, DP83867_DEVADDR,
28962306a36Sopenharmony_ci					  DP83867_RXFSOP3);
29062306a36Sopenharmony_ci		wol->sopass[4] = (sopass_val & 0xff);
29162306a36Sopenharmony_ci		wol->sopass[5] = (sopass_val >> 8);
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci		wol->wolopts |= WAKE_MAGICSECURE;
29462306a36Sopenharmony_ci	}
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	if (!(value & DP83867_WOL_ENH_MAC))
29762306a36Sopenharmony_ci		wol->wolopts = 0;
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic int dp83867_config_intr(struct phy_device *phydev)
30162306a36Sopenharmony_ci{
30262306a36Sopenharmony_ci	int micr_status, err;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
30562306a36Sopenharmony_ci		err = dp83867_ack_interrupt(phydev);
30662306a36Sopenharmony_ci		if (err)
30762306a36Sopenharmony_ci			return err;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci		micr_status = phy_read(phydev, MII_DP83867_MICR);
31062306a36Sopenharmony_ci		if (micr_status < 0)
31162306a36Sopenharmony_ci			return micr_status;
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci		micr_status |=
31462306a36Sopenharmony_ci			(MII_DP83867_MICR_AN_ERR_INT_EN |
31562306a36Sopenharmony_ci			MII_DP83867_MICR_SPEED_CHNG_INT_EN |
31662306a36Sopenharmony_ci			MII_DP83867_MICR_AUTONEG_COMP_INT_EN |
31762306a36Sopenharmony_ci			MII_DP83867_MICR_LINK_STS_CHNG_INT_EN |
31862306a36Sopenharmony_ci			MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN |
31962306a36Sopenharmony_ci			MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci		err = phy_write(phydev, MII_DP83867_MICR, micr_status);
32262306a36Sopenharmony_ci	} else {
32362306a36Sopenharmony_ci		micr_status = 0x0;
32462306a36Sopenharmony_ci		err = phy_write(phydev, MII_DP83867_MICR, micr_status);
32562306a36Sopenharmony_ci		if (err)
32662306a36Sopenharmony_ci			return err;
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci		err = dp83867_ack_interrupt(phydev);
32962306a36Sopenharmony_ci	}
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	return err;
33262306a36Sopenharmony_ci}
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic irqreturn_t dp83867_handle_interrupt(struct phy_device *phydev)
33562306a36Sopenharmony_ci{
33662306a36Sopenharmony_ci	int irq_status, irq_enabled;
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	irq_status = phy_read(phydev, MII_DP83867_ISR);
33962306a36Sopenharmony_ci	if (irq_status < 0) {
34062306a36Sopenharmony_ci		phy_error(phydev);
34162306a36Sopenharmony_ci		return IRQ_NONE;
34262306a36Sopenharmony_ci	}
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	irq_enabled = phy_read(phydev, MII_DP83867_MICR);
34562306a36Sopenharmony_ci	if (irq_enabled < 0) {
34662306a36Sopenharmony_ci		phy_error(phydev);
34762306a36Sopenharmony_ci		return IRQ_NONE;
34862306a36Sopenharmony_ci	}
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	if (!(irq_status & irq_enabled))
35162306a36Sopenharmony_ci		return IRQ_NONE;
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	phy_trigger_machine(phydev);
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	return IRQ_HANDLED;
35662306a36Sopenharmony_ci}
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic int dp83867_read_status(struct phy_device *phydev)
35962306a36Sopenharmony_ci{
36062306a36Sopenharmony_ci	int status = phy_read(phydev, MII_DP83867_PHYSTS);
36162306a36Sopenharmony_ci	int ret;
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	ret = genphy_read_status(phydev);
36462306a36Sopenharmony_ci	if (ret)
36562306a36Sopenharmony_ci		return ret;
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	if (status < 0)
36862306a36Sopenharmony_ci		return status;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	if (status & DP83867_PHYSTS_DUPLEX)
37162306a36Sopenharmony_ci		phydev->duplex = DUPLEX_FULL;
37262306a36Sopenharmony_ci	else
37362306a36Sopenharmony_ci		phydev->duplex = DUPLEX_HALF;
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	if (status & DP83867_PHYSTS_1000)
37662306a36Sopenharmony_ci		phydev->speed = SPEED_1000;
37762306a36Sopenharmony_ci	else if (status & DP83867_PHYSTS_100)
37862306a36Sopenharmony_ci		phydev->speed = SPEED_100;
37962306a36Sopenharmony_ci	else
38062306a36Sopenharmony_ci		phydev->speed = SPEED_10;
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	return 0;
38362306a36Sopenharmony_ci}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic int dp83867_get_downshift(struct phy_device *phydev, u8 *data)
38662306a36Sopenharmony_ci{
38762306a36Sopenharmony_ci	int val, cnt, enable, count;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	val = phy_read(phydev, DP83867_CFG2);
39062306a36Sopenharmony_ci	if (val < 0)
39162306a36Sopenharmony_ci		return val;
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	enable = FIELD_GET(DP83867_DOWNSHIFT_EN, val);
39462306a36Sopenharmony_ci	cnt = FIELD_GET(DP83867_DOWNSHIFT_ATTEMPT_MASK, val);
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	switch (cnt) {
39762306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_1_COUNT_VAL:
39862306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_1_COUNT;
39962306a36Sopenharmony_ci		break;
40062306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_2_COUNT_VAL:
40162306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_2_COUNT;
40262306a36Sopenharmony_ci		break;
40362306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_4_COUNT_VAL:
40462306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_4_COUNT;
40562306a36Sopenharmony_ci		break;
40662306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_8_COUNT_VAL:
40762306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_8_COUNT;
40862306a36Sopenharmony_ci		break;
40962306a36Sopenharmony_ci	default:
41062306a36Sopenharmony_ci		return -EINVAL;
41162306a36Sopenharmony_ci	}
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	*data = enable ? count : DOWNSHIFT_DEV_DISABLE;
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	return 0;
41662306a36Sopenharmony_ci}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic int dp83867_set_downshift(struct phy_device *phydev, u8 cnt)
41962306a36Sopenharmony_ci{
42062306a36Sopenharmony_ci	int val, count;
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci	if (cnt > DP83867_DOWNSHIFT_8_COUNT)
42362306a36Sopenharmony_ci		return -E2BIG;
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	if (!cnt)
42662306a36Sopenharmony_ci		return phy_clear_bits(phydev, DP83867_CFG2,
42762306a36Sopenharmony_ci				      DP83867_DOWNSHIFT_EN);
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci	switch (cnt) {
43062306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_1_COUNT:
43162306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_1_COUNT_VAL;
43262306a36Sopenharmony_ci		break;
43362306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_2_COUNT:
43462306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_2_COUNT_VAL;
43562306a36Sopenharmony_ci		break;
43662306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_4_COUNT:
43762306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_4_COUNT_VAL;
43862306a36Sopenharmony_ci		break;
43962306a36Sopenharmony_ci	case DP83867_DOWNSHIFT_8_COUNT:
44062306a36Sopenharmony_ci		count = DP83867_DOWNSHIFT_8_COUNT_VAL;
44162306a36Sopenharmony_ci		break;
44262306a36Sopenharmony_ci	default:
44362306a36Sopenharmony_ci		phydev_err(phydev,
44462306a36Sopenharmony_ci			   "Downshift count must be 1, 2, 4 or 8\n");
44562306a36Sopenharmony_ci		return -EINVAL;
44662306a36Sopenharmony_ci	}
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	val = DP83867_DOWNSHIFT_EN;
44962306a36Sopenharmony_ci	val |= FIELD_PREP(DP83867_DOWNSHIFT_ATTEMPT_MASK, count);
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ci	return phy_modify(phydev, DP83867_CFG2,
45262306a36Sopenharmony_ci			  DP83867_DOWNSHIFT_EN | DP83867_DOWNSHIFT_ATTEMPT_MASK,
45362306a36Sopenharmony_ci			  val);
45462306a36Sopenharmony_ci}
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_cistatic int dp83867_get_tunable(struct phy_device *phydev,
45762306a36Sopenharmony_ci			       struct ethtool_tunable *tuna, void *data)
45862306a36Sopenharmony_ci{
45962306a36Sopenharmony_ci	switch (tuna->id) {
46062306a36Sopenharmony_ci	case ETHTOOL_PHY_DOWNSHIFT:
46162306a36Sopenharmony_ci		return dp83867_get_downshift(phydev, data);
46262306a36Sopenharmony_ci	default:
46362306a36Sopenharmony_ci		return -EOPNOTSUPP;
46462306a36Sopenharmony_ci	}
46562306a36Sopenharmony_ci}
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_cistatic int dp83867_set_tunable(struct phy_device *phydev,
46862306a36Sopenharmony_ci			       struct ethtool_tunable *tuna, const void *data)
46962306a36Sopenharmony_ci{
47062306a36Sopenharmony_ci	switch (tuna->id) {
47162306a36Sopenharmony_ci	case ETHTOOL_PHY_DOWNSHIFT:
47262306a36Sopenharmony_ci		return dp83867_set_downshift(phydev, *(const u8 *)data);
47362306a36Sopenharmony_ci	default:
47462306a36Sopenharmony_ci		return -EOPNOTSUPP;
47562306a36Sopenharmony_ci	}
47662306a36Sopenharmony_ci}
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_cistatic int dp83867_config_port_mirroring(struct phy_device *phydev)
47962306a36Sopenharmony_ci{
48062306a36Sopenharmony_ci	struct dp83867_private *dp83867 = phydev->priv;
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	if (dp83867->port_mirroring == DP83867_PORT_MIRROING_EN)
48362306a36Sopenharmony_ci		phy_set_bits_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4,
48462306a36Sopenharmony_ci				 DP83867_CFG4_PORT_MIRROR_EN);
48562306a36Sopenharmony_ci	else
48662306a36Sopenharmony_ci		phy_clear_bits_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4,
48762306a36Sopenharmony_ci				   DP83867_CFG4_PORT_MIRROR_EN);
48862306a36Sopenharmony_ci	return 0;
48962306a36Sopenharmony_ci}
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_cistatic int dp83867_verify_rgmii_cfg(struct phy_device *phydev)
49262306a36Sopenharmony_ci{
49362306a36Sopenharmony_ci	struct dp83867_private *dp83867 = phydev->priv;
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci	/* Existing behavior was to use default pin strapping delay in rgmii
49662306a36Sopenharmony_ci	 * mode, but rgmii should have meant no delay.  Warn existing users.
49762306a36Sopenharmony_ci	 */
49862306a36Sopenharmony_ci	if (phydev->interface == PHY_INTERFACE_MODE_RGMII) {
49962306a36Sopenharmony_ci		const u16 val = phy_read_mmd(phydev, DP83867_DEVADDR,
50062306a36Sopenharmony_ci					     DP83867_STRAP_STS2);
50162306a36Sopenharmony_ci		const u16 txskew = (val & DP83867_STRAP_STS2_CLK_SKEW_TX_MASK) >>
50262306a36Sopenharmony_ci				   DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT;
50362306a36Sopenharmony_ci		const u16 rxskew = (val & DP83867_STRAP_STS2_CLK_SKEW_RX_MASK) >>
50462306a36Sopenharmony_ci				   DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT;
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci		if (txskew != DP83867_STRAP_STS2_CLK_SKEW_NONE ||
50762306a36Sopenharmony_ci		    rxskew != DP83867_STRAP_STS2_CLK_SKEW_NONE)
50862306a36Sopenharmony_ci			phydev_warn(phydev,
50962306a36Sopenharmony_ci				    "PHY has delays via pin strapping, but phy-mode = 'rgmii'\n"
51062306a36Sopenharmony_ci				    "Should be 'rgmii-id' to use internal delays txskew:%x rxskew:%x\n",
51162306a36Sopenharmony_ci				    txskew, rxskew);
51262306a36Sopenharmony_ci	}
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci	/* RX delay *must* be specified if internal delay of RX is used. */
51562306a36Sopenharmony_ci	if ((phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
51662306a36Sopenharmony_ci	     phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) &&
51762306a36Sopenharmony_ci	     dp83867->rx_id_delay == DP83867_RGMII_RX_CLK_DELAY_INV) {
51862306a36Sopenharmony_ci		phydev_err(phydev, "ti,rx-internal-delay must be specified\n");
51962306a36Sopenharmony_ci		return -EINVAL;
52062306a36Sopenharmony_ci	}
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	/* TX delay *must* be specified if internal delay of TX is used. */
52362306a36Sopenharmony_ci	if ((phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
52462306a36Sopenharmony_ci	     phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) &&
52562306a36Sopenharmony_ci	     dp83867->tx_id_delay == DP83867_RGMII_TX_CLK_DELAY_INV) {
52662306a36Sopenharmony_ci		phydev_err(phydev, "ti,tx-internal-delay must be specified\n");
52762306a36Sopenharmony_ci		return -EINVAL;
52862306a36Sopenharmony_ci	}
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	return 0;
53162306a36Sopenharmony_ci}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_OF_MDIO)
53462306a36Sopenharmony_cistatic int dp83867_of_init_io_impedance(struct phy_device *phydev)
53562306a36Sopenharmony_ci{
53662306a36Sopenharmony_ci	struct dp83867_private *dp83867 = phydev->priv;
53762306a36Sopenharmony_ci	struct device *dev = &phydev->mdio.dev;
53862306a36Sopenharmony_ci	struct device_node *of_node = dev->of_node;
53962306a36Sopenharmony_ci	struct nvmem_cell *cell;
54062306a36Sopenharmony_ci	u8 *buf, val;
54162306a36Sopenharmony_ci	int ret;
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_ci	cell = of_nvmem_cell_get(of_node, "io_impedance_ctrl");
54462306a36Sopenharmony_ci	if (IS_ERR(cell)) {
54562306a36Sopenharmony_ci		ret = PTR_ERR(cell);
54662306a36Sopenharmony_ci		if (ret != -ENOENT && ret != -EOPNOTSUPP)
54762306a36Sopenharmony_ci			return phydev_err_probe(phydev, ret,
54862306a36Sopenharmony_ci						"failed to get nvmem cell io_impedance_ctrl\n");
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci		/* If no nvmem cell, check for the boolean properties. */
55162306a36Sopenharmony_ci		if (of_property_read_bool(of_node, "ti,max-output-impedance"))
55262306a36Sopenharmony_ci			dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
55362306a36Sopenharmony_ci		else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
55462306a36Sopenharmony_ci			dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
55562306a36Sopenharmony_ci		else
55662306a36Sopenharmony_ci			dp83867->io_impedance = -1; /* leave at default */
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci		return 0;
55962306a36Sopenharmony_ci	}
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_ci	buf = nvmem_cell_read(cell, NULL);
56262306a36Sopenharmony_ci	nvmem_cell_put(cell);
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci	if (IS_ERR(buf))
56562306a36Sopenharmony_ci		return PTR_ERR(buf);
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	val = *buf;
56862306a36Sopenharmony_ci	kfree(buf);
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	if ((val & DP83867_IO_MUX_CFG_IO_IMPEDANCE_MASK) != val) {
57162306a36Sopenharmony_ci		phydev_err(phydev, "nvmem cell 'io_impedance_ctrl' contents out of range\n");
57262306a36Sopenharmony_ci		return -ERANGE;
57362306a36Sopenharmony_ci	}
57462306a36Sopenharmony_ci	dp83867->io_impedance = val;
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci	return 0;
57762306a36Sopenharmony_ci}
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_cistatic int dp83867_of_init(struct phy_device *phydev)
58062306a36Sopenharmony_ci{
58162306a36Sopenharmony_ci	struct dp83867_private *dp83867 = phydev->priv;
58262306a36Sopenharmony_ci	struct device *dev = &phydev->mdio.dev;
58362306a36Sopenharmony_ci	struct device_node *of_node = dev->of_node;
58462306a36Sopenharmony_ci	int ret;
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci	if (!of_node)
58762306a36Sopenharmony_ci		return -ENODEV;
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_ci	/* Optional configuration */
59062306a36Sopenharmony_ci	ret = of_property_read_u32(of_node, "ti,clk-output-sel",
59162306a36Sopenharmony_ci				   &dp83867->clk_output_sel);
59262306a36Sopenharmony_ci	/* If not set, keep default */
59362306a36Sopenharmony_ci	if (!ret) {
59462306a36Sopenharmony_ci		dp83867->set_clk_output = true;
59562306a36Sopenharmony_ci		/* Valid values are 0 to DP83867_CLK_O_SEL_REF_CLK or
59662306a36Sopenharmony_ci		 * DP83867_CLK_O_SEL_OFF.
59762306a36Sopenharmony_ci		 */
59862306a36Sopenharmony_ci		if (dp83867->clk_output_sel > DP83867_CLK_O_SEL_REF_CLK &&
59962306a36Sopenharmony_ci		    dp83867->clk_output_sel != DP83867_CLK_O_SEL_OFF) {
60062306a36Sopenharmony_ci			phydev_err(phydev, "ti,clk-output-sel value %u out of range\n",
60162306a36Sopenharmony_ci				   dp83867->clk_output_sel);
60262306a36Sopenharmony_ci			return -EINVAL;
60362306a36Sopenharmony_ci		}
60462306a36Sopenharmony_ci	}
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	ret = dp83867_of_init_io_impedance(phydev);
60762306a36Sopenharmony_ci	if (ret)
60862306a36Sopenharmony_ci		return ret;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	dp83867->rxctrl_strap_quirk = of_property_read_bool(of_node,
61162306a36Sopenharmony_ci							    "ti,dp83867-rxctrl-strap-quirk");
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_ci	dp83867->sgmii_ref_clk_en = of_property_read_bool(of_node,
61462306a36Sopenharmony_ci							  "ti,sgmii-ref-clock-output-enable");
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci	dp83867->rx_id_delay = DP83867_RGMII_RX_CLK_DELAY_INV;
61762306a36Sopenharmony_ci	ret = of_property_read_u32(of_node, "ti,rx-internal-delay",
61862306a36Sopenharmony_ci				   &dp83867->rx_id_delay);
61962306a36Sopenharmony_ci	if (!ret && dp83867->rx_id_delay > DP83867_RGMII_RX_CLK_DELAY_MAX) {
62062306a36Sopenharmony_ci		phydev_err(phydev,
62162306a36Sopenharmony_ci			   "ti,rx-internal-delay value of %u out of range\n",
62262306a36Sopenharmony_ci			   dp83867->rx_id_delay);
62362306a36Sopenharmony_ci		return -EINVAL;
62462306a36Sopenharmony_ci	}
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	dp83867->tx_id_delay = DP83867_RGMII_TX_CLK_DELAY_INV;
62762306a36Sopenharmony_ci	ret = of_property_read_u32(of_node, "ti,tx-internal-delay",
62862306a36Sopenharmony_ci				   &dp83867->tx_id_delay);
62962306a36Sopenharmony_ci	if (!ret && dp83867->tx_id_delay > DP83867_RGMII_TX_CLK_DELAY_MAX) {
63062306a36Sopenharmony_ci		phydev_err(phydev,
63162306a36Sopenharmony_ci			   "ti,tx-internal-delay value of %u out of range\n",
63262306a36Sopenharmony_ci			   dp83867->tx_id_delay);
63362306a36Sopenharmony_ci		return -EINVAL;
63462306a36Sopenharmony_ci	}
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci	if (of_property_read_bool(of_node, "enet-phy-lane-swap"))
63762306a36Sopenharmony_ci		dp83867->port_mirroring = DP83867_PORT_MIRROING_EN;
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci	if (of_property_read_bool(of_node, "enet-phy-lane-no-swap"))
64062306a36Sopenharmony_ci		dp83867->port_mirroring = DP83867_PORT_MIRROING_DIS;
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_ci	ret = of_property_read_u32(of_node, "ti,fifo-depth",
64362306a36Sopenharmony_ci				   &dp83867->tx_fifo_depth);
64462306a36Sopenharmony_ci	if (ret) {
64562306a36Sopenharmony_ci		ret = of_property_read_u32(of_node, "tx-fifo-depth",
64662306a36Sopenharmony_ci					   &dp83867->tx_fifo_depth);
64762306a36Sopenharmony_ci		if (ret)
64862306a36Sopenharmony_ci			dp83867->tx_fifo_depth =
64962306a36Sopenharmony_ci					DP83867_PHYCR_FIFO_DEPTH_4_B_NIB;
65062306a36Sopenharmony_ci	}
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci	if (dp83867->tx_fifo_depth > DP83867_PHYCR_FIFO_DEPTH_MAX) {
65362306a36Sopenharmony_ci		phydev_err(phydev, "tx-fifo-depth value %u out of range\n",
65462306a36Sopenharmony_ci			   dp83867->tx_fifo_depth);
65562306a36Sopenharmony_ci		return -EINVAL;
65662306a36Sopenharmony_ci	}
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	ret = of_property_read_u32(of_node, "rx-fifo-depth",
65962306a36Sopenharmony_ci				   &dp83867->rx_fifo_depth);
66062306a36Sopenharmony_ci	if (ret)
66162306a36Sopenharmony_ci		dp83867->rx_fifo_depth = DP83867_PHYCR_FIFO_DEPTH_4_B_NIB;
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_ci	if (dp83867->rx_fifo_depth > DP83867_PHYCR_FIFO_DEPTH_MAX) {
66462306a36Sopenharmony_ci		phydev_err(phydev, "rx-fifo-depth value %u out of range\n",
66562306a36Sopenharmony_ci			   dp83867->rx_fifo_depth);
66662306a36Sopenharmony_ci		return -EINVAL;
66762306a36Sopenharmony_ci	}
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	return 0;
67062306a36Sopenharmony_ci}
67162306a36Sopenharmony_ci#else
67262306a36Sopenharmony_cistatic int dp83867_of_init(struct phy_device *phydev)
67362306a36Sopenharmony_ci{
67462306a36Sopenharmony_ci	struct dp83867_private *dp83867 = phydev->priv;
67562306a36Sopenharmony_ci	u16 delay;
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	/* For non-OF device, the RX and TX ID values are either strapped
67862306a36Sopenharmony_ci	 * or take from default value. So, we init RX & TX ID values here
67962306a36Sopenharmony_ci	 * so that the RGMIIDCTL is configured correctly later in
68062306a36Sopenharmony_ci	 * dp83867_config_init();
68162306a36Sopenharmony_ci	 */
68262306a36Sopenharmony_ci	delay = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIIDCTL);
68362306a36Sopenharmony_ci	dp83867->rx_id_delay = delay & DP83867_RGMII_RX_CLK_DELAY_MAX;
68462306a36Sopenharmony_ci	dp83867->tx_id_delay = (delay >> DP83867_RGMII_TX_CLK_DELAY_SHIFT) &
68562306a36Sopenharmony_ci			       DP83867_RGMII_TX_CLK_DELAY_MAX;
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	/* Per datasheet, IO impedance is default to 50-ohm, so we set the
68862306a36Sopenharmony_ci	 * same here or else the default '0' means highest IO impedance
68962306a36Sopenharmony_ci	 * which is wrong.
69062306a36Sopenharmony_ci	 */
69162306a36Sopenharmony_ci	dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN / 2;
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	/* For non-OF device, the RX and TX FIFO depths are taken from
69462306a36Sopenharmony_ci	 * default value. So, we init RX & TX FIFO depths here
69562306a36Sopenharmony_ci	 * so that it is configured correctly later in dp83867_config_init();
69662306a36Sopenharmony_ci	 */
69762306a36Sopenharmony_ci	dp83867->tx_fifo_depth = DP83867_PHYCR_FIFO_DEPTH_4_B_NIB;
69862306a36Sopenharmony_ci	dp83867->rx_fifo_depth = DP83867_PHYCR_FIFO_DEPTH_4_B_NIB;
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci	return 0;
70162306a36Sopenharmony_ci}
70262306a36Sopenharmony_ci#endif /* CONFIG_OF_MDIO */
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_cistatic int dp83867_suspend(struct phy_device *phydev)
70562306a36Sopenharmony_ci{
70662306a36Sopenharmony_ci	/* Disable PHY Interrupts */
70762306a36Sopenharmony_ci	if (phy_interrupt_is_valid(phydev)) {
70862306a36Sopenharmony_ci		phydev->interrupts = PHY_INTERRUPT_DISABLED;
70962306a36Sopenharmony_ci		dp83867_config_intr(phydev);
71062306a36Sopenharmony_ci	}
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci	return genphy_suspend(phydev);
71362306a36Sopenharmony_ci}
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_cistatic int dp83867_resume(struct phy_device *phydev)
71662306a36Sopenharmony_ci{
71762306a36Sopenharmony_ci	/* Enable PHY Interrupts */
71862306a36Sopenharmony_ci	if (phy_interrupt_is_valid(phydev)) {
71962306a36Sopenharmony_ci		phydev->interrupts = PHY_INTERRUPT_ENABLED;
72062306a36Sopenharmony_ci		dp83867_config_intr(phydev);
72162306a36Sopenharmony_ci	}
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	genphy_resume(phydev);
72462306a36Sopenharmony_ci
72562306a36Sopenharmony_ci	return 0;
72662306a36Sopenharmony_ci}
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_cistatic int dp83867_probe(struct phy_device *phydev)
72962306a36Sopenharmony_ci{
73062306a36Sopenharmony_ci	struct dp83867_private *dp83867;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	dp83867 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83867),
73362306a36Sopenharmony_ci			       GFP_KERNEL);
73462306a36Sopenharmony_ci	if (!dp83867)
73562306a36Sopenharmony_ci		return -ENOMEM;
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci	phydev->priv = dp83867;
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	return dp83867_of_init(phydev);
74062306a36Sopenharmony_ci}
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_cistatic int dp83867_config_init(struct phy_device *phydev)
74362306a36Sopenharmony_ci{
74462306a36Sopenharmony_ci	struct dp83867_private *dp83867 = phydev->priv;
74562306a36Sopenharmony_ci	int ret, val, bs;
74662306a36Sopenharmony_ci	u16 delay;
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	/* Force speed optimization for the PHY even if it strapped */
74962306a36Sopenharmony_ci	ret = phy_modify(phydev, DP83867_CFG2, DP83867_DOWNSHIFT_EN,
75062306a36Sopenharmony_ci			 DP83867_DOWNSHIFT_EN);
75162306a36Sopenharmony_ci	if (ret)
75262306a36Sopenharmony_ci		return ret;
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	ret = dp83867_verify_rgmii_cfg(phydev);
75562306a36Sopenharmony_ci	if (ret)
75662306a36Sopenharmony_ci		return ret;
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci	/* RX_DV/RX_CTRL strapped in mode 1 or mode 2 workaround */
75962306a36Sopenharmony_ci	if (dp83867->rxctrl_strap_quirk)
76062306a36Sopenharmony_ci		phy_clear_bits_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4,
76162306a36Sopenharmony_ci				   BIT(7));
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_ci	bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS2);
76462306a36Sopenharmony_ci	if (bs & DP83867_STRAP_STS2_STRAP_FLD) {
76562306a36Sopenharmony_ci		/* When using strap to enable FLD, the ENERGY_LOST_FLD_THR will
76662306a36Sopenharmony_ci		 * be set to 0x2. This may causes the PHY link to be unstable -
76762306a36Sopenharmony_ci		 * the default value 0x1 need to be restored.
76862306a36Sopenharmony_ci		 */
76962306a36Sopenharmony_ci		ret = phy_modify_mmd(phydev, DP83867_DEVADDR,
77062306a36Sopenharmony_ci				     DP83867_FLD_THR_CFG,
77162306a36Sopenharmony_ci				     DP83867_FLD_THR_CFG_ENERGY_LOST_THR_MASK,
77262306a36Sopenharmony_ci				     0x1);
77362306a36Sopenharmony_ci		if (ret)
77462306a36Sopenharmony_ci			return ret;
77562306a36Sopenharmony_ci	}
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_ci	if (phy_interface_is_rgmii(phydev) ||
77862306a36Sopenharmony_ci	    phydev->interface == PHY_INTERFACE_MODE_SGMII) {
77962306a36Sopenharmony_ci		val = phy_read(phydev, MII_DP83867_PHYCTRL);
78062306a36Sopenharmony_ci		if (val < 0)
78162306a36Sopenharmony_ci			return val;
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci		val &= ~DP83867_PHYCR_TX_FIFO_DEPTH_MASK;
78462306a36Sopenharmony_ci		val |= (dp83867->tx_fifo_depth <<
78562306a36Sopenharmony_ci			DP83867_PHYCR_TX_FIFO_DEPTH_SHIFT);
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ci		if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
78862306a36Sopenharmony_ci			val &= ~DP83867_PHYCR_RX_FIFO_DEPTH_MASK;
78962306a36Sopenharmony_ci			val |= (dp83867->rx_fifo_depth <<
79062306a36Sopenharmony_ci				DP83867_PHYCR_RX_FIFO_DEPTH_SHIFT);
79162306a36Sopenharmony_ci		}
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci		ret = phy_write(phydev, MII_DP83867_PHYCTRL, val);
79462306a36Sopenharmony_ci		if (ret)
79562306a36Sopenharmony_ci			return ret;
79662306a36Sopenharmony_ci	}
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci	if (phy_interface_is_rgmii(phydev)) {
79962306a36Sopenharmony_ci		val = phy_read(phydev, MII_DP83867_PHYCTRL);
80062306a36Sopenharmony_ci		if (val < 0)
80162306a36Sopenharmony_ci			return val;
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci		/* The code below checks if "port mirroring" N/A MODE4 has been
80462306a36Sopenharmony_ci		 * enabled during power on bootstrap.
80562306a36Sopenharmony_ci		 *
80662306a36Sopenharmony_ci		 * Such N/A mode enabled by mistake can put PHY IC in some
80762306a36Sopenharmony_ci		 * internal testing mode and disable RGMII transmission.
80862306a36Sopenharmony_ci		 *
80962306a36Sopenharmony_ci		 * In this particular case one needs to check STRAP_STS1
81062306a36Sopenharmony_ci		 * register's bit 11 (marked as RESERVED).
81162306a36Sopenharmony_ci		 */
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ci		bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
81462306a36Sopenharmony_ci		if (bs & DP83867_STRAP_STS1_RESERVED)
81562306a36Sopenharmony_ci			val &= ~DP83867_PHYCR_RESERVED_MASK;
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ci		ret = phy_write(phydev, MII_DP83867_PHYCTRL, val);
81862306a36Sopenharmony_ci		if (ret)
81962306a36Sopenharmony_ci			return ret;
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_ci		/* If rgmii mode with no internal delay is selected, we do NOT use
82262306a36Sopenharmony_ci		 * aligned mode as one might expect.  Instead we use the PHY's default
82362306a36Sopenharmony_ci		 * based on pin strapping.  And the "mode 0" default is to *use*
82462306a36Sopenharmony_ci		 * internal delay with a value of 7 (2.00 ns).
82562306a36Sopenharmony_ci		 *
82662306a36Sopenharmony_ci		 * Set up RGMII delays
82762306a36Sopenharmony_ci		 */
82862306a36Sopenharmony_ci		val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL);
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_ci		val &= ~(DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
83162306a36Sopenharmony_ci		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
83262306a36Sopenharmony_ci			val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_ci		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
83562306a36Sopenharmony_ci			val |= DP83867_RGMII_TX_CLK_DELAY_EN;
83662306a36Sopenharmony_ci
83762306a36Sopenharmony_ci		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
83862306a36Sopenharmony_ci			val |= DP83867_RGMII_RX_CLK_DELAY_EN;
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci		phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_ci		delay = 0;
84362306a36Sopenharmony_ci		if (dp83867->rx_id_delay != DP83867_RGMII_RX_CLK_DELAY_INV)
84462306a36Sopenharmony_ci			delay |= dp83867->rx_id_delay;
84562306a36Sopenharmony_ci		if (dp83867->tx_id_delay != DP83867_RGMII_TX_CLK_DELAY_INV)
84662306a36Sopenharmony_ci			delay |= dp83867->tx_id_delay <<
84762306a36Sopenharmony_ci				 DP83867_RGMII_TX_CLK_DELAY_SHIFT;
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci		phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIIDCTL,
85062306a36Sopenharmony_ci			      delay);
85162306a36Sopenharmony_ci	}
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_ci	/* If specified, set io impedance */
85462306a36Sopenharmony_ci	if (dp83867->io_impedance >= 0)
85562306a36Sopenharmony_ci		phy_modify_mmd(phydev, DP83867_DEVADDR, DP83867_IO_MUX_CFG,
85662306a36Sopenharmony_ci			       DP83867_IO_MUX_CFG_IO_IMPEDANCE_MASK,
85762306a36Sopenharmony_ci			       dp83867->io_impedance);
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_ci	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
86062306a36Sopenharmony_ci		/* For support SPEED_10 in SGMII mode
86162306a36Sopenharmony_ci		 * DP83867_10M_SGMII_RATE_ADAPT bit
86262306a36Sopenharmony_ci		 * has to be cleared by software. That
86362306a36Sopenharmony_ci		 * does not affect SPEED_100 and
86462306a36Sopenharmony_ci		 * SPEED_1000.
86562306a36Sopenharmony_ci		 */
86662306a36Sopenharmony_ci		ret = phy_modify_mmd(phydev, DP83867_DEVADDR,
86762306a36Sopenharmony_ci				     DP83867_10M_SGMII_CFG,
86862306a36Sopenharmony_ci				     DP83867_10M_SGMII_RATE_ADAPT_MASK,
86962306a36Sopenharmony_ci				     0);
87062306a36Sopenharmony_ci		if (ret)
87162306a36Sopenharmony_ci			return ret;
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci		/* After reset SGMII Autoneg timer is set to 2us (bits 6 and 5
87462306a36Sopenharmony_ci		 * are 01). That is not enough to finalize autoneg on some
87562306a36Sopenharmony_ci		 * devices. Increase this timer duration to maximum 16ms.
87662306a36Sopenharmony_ci		 */
87762306a36Sopenharmony_ci		ret = phy_modify_mmd(phydev, DP83867_DEVADDR,
87862306a36Sopenharmony_ci				     DP83867_CFG4,
87962306a36Sopenharmony_ci				     DP83867_CFG4_SGMII_ANEG_MASK,
88062306a36Sopenharmony_ci				     DP83867_CFG4_SGMII_ANEG_TIMER_16MS);
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_ci		if (ret)
88362306a36Sopenharmony_ci			return ret;
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci		val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_SGMIICTL);
88662306a36Sopenharmony_ci		/* SGMII type is set to 4-wire mode by default.
88762306a36Sopenharmony_ci		 * If we place appropriate property in dts (see above)
88862306a36Sopenharmony_ci		 * switch on 6-wire mode.
88962306a36Sopenharmony_ci		 */
89062306a36Sopenharmony_ci		if (dp83867->sgmii_ref_clk_en)
89162306a36Sopenharmony_ci			val |= DP83867_SGMII_TYPE;
89262306a36Sopenharmony_ci		else
89362306a36Sopenharmony_ci			val &= ~DP83867_SGMII_TYPE;
89462306a36Sopenharmony_ci		phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_SGMIICTL, val);
89562306a36Sopenharmony_ci
89662306a36Sopenharmony_ci		/* This is a SW workaround for link instability if RX_CTRL is
89762306a36Sopenharmony_ci		 * not strapped to mode 3 or 4 in HW. This is required for SGMII
89862306a36Sopenharmony_ci		 * in addition to clearing bit 7, handled above.
89962306a36Sopenharmony_ci		 */
90062306a36Sopenharmony_ci		if (dp83867->rxctrl_strap_quirk)
90162306a36Sopenharmony_ci			phy_set_bits_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4,
90262306a36Sopenharmony_ci					 BIT(8));
90362306a36Sopenharmony_ci	}
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci	val = phy_read(phydev, DP83867_CFG3);
90662306a36Sopenharmony_ci	/* Enable Interrupt output INT_OE in CFG3 register */
90762306a36Sopenharmony_ci	if (phy_interrupt_is_valid(phydev))
90862306a36Sopenharmony_ci		val |= DP83867_CFG3_INT_OE;
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_ci	val |= DP83867_CFG3_ROBUST_AUTO_MDIX;
91162306a36Sopenharmony_ci	phy_write(phydev, DP83867_CFG3, val);
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_ci	if (dp83867->port_mirroring != DP83867_PORT_MIRROING_KEEP)
91462306a36Sopenharmony_ci		dp83867_config_port_mirroring(phydev);
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_ci	/* Clock output selection if muxing property is set */
91762306a36Sopenharmony_ci	if (dp83867->set_clk_output) {
91862306a36Sopenharmony_ci		u16 mask = DP83867_IO_MUX_CFG_CLK_O_DISABLE;
91962306a36Sopenharmony_ci
92062306a36Sopenharmony_ci		if (dp83867->clk_output_sel == DP83867_CLK_O_SEL_OFF) {
92162306a36Sopenharmony_ci			val = DP83867_IO_MUX_CFG_CLK_O_DISABLE;
92262306a36Sopenharmony_ci		} else {
92362306a36Sopenharmony_ci			mask |= DP83867_IO_MUX_CFG_CLK_O_SEL_MASK;
92462306a36Sopenharmony_ci			val = dp83867->clk_output_sel <<
92562306a36Sopenharmony_ci			      DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT;
92662306a36Sopenharmony_ci		}
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_ci		phy_modify_mmd(phydev, DP83867_DEVADDR, DP83867_IO_MUX_CFG,
92962306a36Sopenharmony_ci			       mask, val);
93062306a36Sopenharmony_ci	}
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	return 0;
93362306a36Sopenharmony_ci}
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_cistatic int dp83867_phy_reset(struct phy_device *phydev)
93662306a36Sopenharmony_ci{
93762306a36Sopenharmony_ci	int err;
93862306a36Sopenharmony_ci
93962306a36Sopenharmony_ci	err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET);
94062306a36Sopenharmony_ci	if (err < 0)
94162306a36Sopenharmony_ci		return err;
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_ci	usleep_range(10, 20);
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_ci	err = phy_modify(phydev, MII_DP83867_PHYCTRL,
94662306a36Sopenharmony_ci			 DP83867_PHYCR_FORCE_LINK_GOOD, 0);
94762306a36Sopenharmony_ci	if (err < 0)
94862306a36Sopenharmony_ci		return err;
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_ci	/* Configure the DSP Feedforward Equalizer Configuration register to
95162306a36Sopenharmony_ci	 * improve short cable (< 1 meter) performance. This will not affect
95262306a36Sopenharmony_ci	 * long cable performance.
95362306a36Sopenharmony_ci	 */
95462306a36Sopenharmony_ci	err = phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_DSP_FFE_CFG,
95562306a36Sopenharmony_ci			    0x0e81);
95662306a36Sopenharmony_ci	if (err < 0)
95762306a36Sopenharmony_ci		return err;
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_ci	err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESTART);
96062306a36Sopenharmony_ci	if (err < 0)
96162306a36Sopenharmony_ci		return err;
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_ci	usleep_range(10, 20);
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci	return 0;
96662306a36Sopenharmony_ci}
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_cistatic void dp83867_link_change_notify(struct phy_device *phydev)
96962306a36Sopenharmony_ci{
97062306a36Sopenharmony_ci	/* There is a limitation in DP83867 PHY device where SGMII AN is
97162306a36Sopenharmony_ci	 * only triggered once after the device is booted up. Even after the
97262306a36Sopenharmony_ci	 * PHY TPI is down and up again, SGMII AN is not triggered and
97362306a36Sopenharmony_ci	 * hence no new in-band message from PHY to MAC side SGMII.
97462306a36Sopenharmony_ci	 * This could cause an issue during power up, when PHY is up prior
97562306a36Sopenharmony_ci	 * to MAC. At this condition, once MAC side SGMII is up, MAC side
97662306a36Sopenharmony_ci	 * SGMII wouldn`t receive new in-band message from TI PHY with
97762306a36Sopenharmony_ci	 * correct link status, speed and duplex info.
97862306a36Sopenharmony_ci	 * Thus, implemented a SW solution here to retrigger SGMII Auto-Neg
97962306a36Sopenharmony_ci	 * whenever there is a link change.
98062306a36Sopenharmony_ci	 */
98162306a36Sopenharmony_ci	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
98262306a36Sopenharmony_ci		int val = 0;
98362306a36Sopenharmony_ci
98462306a36Sopenharmony_ci		val = phy_clear_bits(phydev, DP83867_CFG2,
98562306a36Sopenharmony_ci				     DP83867_SGMII_AUTONEG_EN);
98662306a36Sopenharmony_ci		if (val < 0)
98762306a36Sopenharmony_ci			return;
98862306a36Sopenharmony_ci
98962306a36Sopenharmony_ci		phy_set_bits(phydev, DP83867_CFG2,
99062306a36Sopenharmony_ci			     DP83867_SGMII_AUTONEG_EN);
99162306a36Sopenharmony_ci	}
99262306a36Sopenharmony_ci}
99362306a36Sopenharmony_ci
99462306a36Sopenharmony_cistatic int dp83867_loopback(struct phy_device *phydev, bool enable)
99562306a36Sopenharmony_ci{
99662306a36Sopenharmony_ci	return phy_modify(phydev, MII_BMCR, BMCR_LOOPBACK,
99762306a36Sopenharmony_ci			  enable ? BMCR_LOOPBACK : 0);
99862306a36Sopenharmony_ci}
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_cistatic int
100162306a36Sopenharmony_cidp83867_led_brightness_set(struct phy_device *phydev,
100262306a36Sopenharmony_ci			   u8 index, enum led_brightness brightness)
100362306a36Sopenharmony_ci{
100462306a36Sopenharmony_ci	u32 val;
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_ci	if (index >= DP83867_LED_COUNT)
100762306a36Sopenharmony_ci		return -EINVAL;
100862306a36Sopenharmony_ci
100962306a36Sopenharmony_ci	/* DRV_EN==1: output is DRV_VAL */
101062306a36Sopenharmony_ci	val = DP83867_LED_DRV_EN(index);
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci	if (brightness)
101362306a36Sopenharmony_ci		val |= DP83867_LED_DRV_VAL(index);
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	return phy_modify(phydev, DP83867_LEDCR2,
101662306a36Sopenharmony_ci			  DP83867_LED_DRV_VAL(index) |
101762306a36Sopenharmony_ci			  DP83867_LED_DRV_EN(index),
101862306a36Sopenharmony_ci			  val);
101962306a36Sopenharmony_ci}
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_cistatic struct phy_driver dp83867_driver[] = {
102262306a36Sopenharmony_ci	{
102362306a36Sopenharmony_ci		.phy_id		= DP83867_PHY_ID,
102462306a36Sopenharmony_ci		.phy_id_mask	= 0xfffffff0,
102562306a36Sopenharmony_ci		.name		= "TI DP83867",
102662306a36Sopenharmony_ci		/* PHY_GBIT_FEATURES */
102762306a36Sopenharmony_ci
102862306a36Sopenharmony_ci		.probe          = dp83867_probe,
102962306a36Sopenharmony_ci		.config_init	= dp83867_config_init,
103062306a36Sopenharmony_ci		.soft_reset	= dp83867_phy_reset,
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_ci		.read_status	= dp83867_read_status,
103362306a36Sopenharmony_ci		.get_tunable	= dp83867_get_tunable,
103462306a36Sopenharmony_ci		.set_tunable	= dp83867_set_tunable,
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_ci		.get_wol	= dp83867_get_wol,
103762306a36Sopenharmony_ci		.set_wol	= dp83867_set_wol,
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ci		/* IRQ related */
104062306a36Sopenharmony_ci		.config_intr	= dp83867_config_intr,
104162306a36Sopenharmony_ci		.handle_interrupt = dp83867_handle_interrupt,
104262306a36Sopenharmony_ci
104362306a36Sopenharmony_ci		.suspend	= dp83867_suspend,
104462306a36Sopenharmony_ci		.resume		= dp83867_resume,
104562306a36Sopenharmony_ci
104662306a36Sopenharmony_ci		.link_change_notify = dp83867_link_change_notify,
104762306a36Sopenharmony_ci		.set_loopback	= dp83867_loopback,
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_ci		.led_brightness_set = dp83867_led_brightness_set,
105062306a36Sopenharmony_ci	},
105162306a36Sopenharmony_ci};
105262306a36Sopenharmony_cimodule_phy_driver(dp83867_driver);
105362306a36Sopenharmony_ci
105462306a36Sopenharmony_cistatic struct mdio_device_id __maybe_unused dp83867_tbl[] = {
105562306a36Sopenharmony_ci	{ DP83867_PHY_ID, 0xfffffff0 },
105662306a36Sopenharmony_ci	{ }
105762306a36Sopenharmony_ci};
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(mdio, dp83867_tbl);
106062306a36Sopenharmony_ci
106162306a36Sopenharmony_ciMODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver");
106262306a36Sopenharmony_ciMODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
106362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1064