162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2015 Broadcom Corporation
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci/* Broadcom Cygnus SoC internal transceivers support. */
762306a36Sopenharmony_ci#include "bcm-phy-lib.h"
862306a36Sopenharmony_ci#include <linux/brcmphy.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/netdevice.h>
1162306a36Sopenharmony_ci#include <linux/phy.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cistruct bcm_omega_phy_priv {
1462306a36Sopenharmony_ci	u64	*stats;
1562306a36Sopenharmony_ci};
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci/* Broadcom Cygnus Phy specific registers */
1862306a36Sopenharmony_ci#define MII_BCM_CYGNUS_AFE_VDAC_ICTRL_0  0x91E5 /* VDAL Control register */
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_cistatic int bcm_cygnus_afe_config(struct phy_device *phydev)
2162306a36Sopenharmony_ci{
2262306a36Sopenharmony_ci	int rc;
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci	/* ensure smdspclk is enabled */
2562306a36Sopenharmony_ci	rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, 0x0c30);
2662306a36Sopenharmony_ci	if (rc < 0)
2762306a36Sopenharmony_ci		return rc;
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci	/* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */
3062306a36Sopenharmony_ci	rc = bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8);
3162306a36Sopenharmony_ci	if (rc < 0)
3262306a36Sopenharmony_ci		return rc;
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci	/* AFE_HPF_TRIM_OTHERS bit11=1, short cascode enable for all modes*/
3562306a36Sopenharmony_ci	rc = bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803);
3662306a36Sopenharmony_ci	if (rc < 0)
3762306a36Sopenharmony_ci		return rc;
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci	/* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */
4062306a36Sopenharmony_ci	rc = bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740);
4162306a36Sopenharmony_ci	if (rc < 0)
4262306a36Sopenharmony_ci		return rc;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	/* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */
4562306a36Sopenharmony_ci	rc = bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400);
4662306a36Sopenharmony_ci	if (rc < 0)
4762306a36Sopenharmony_ci		return rc;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	/* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */
5062306a36Sopenharmony_ci	rc = bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004);
5162306a36Sopenharmony_ci	if (rc < 0)
5262306a36Sopenharmony_ci		return rc;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	/* Adjust bias current trim to overcome digital offSet */
5562306a36Sopenharmony_ci	rc = phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x02);
5662306a36Sopenharmony_ci	if (rc < 0)
5762306a36Sopenharmony_ci		return rc;
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	/* make rcal=100, since rdb default is 000 */
6062306a36Sopenharmony_ci	rc = bcm_phy_write_exp_sel(phydev, MII_BRCM_CORE_EXPB1, 0x10);
6162306a36Sopenharmony_ci	if (rc < 0)
6262306a36Sopenharmony_ci		return rc;
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	/* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */
6562306a36Sopenharmony_ci	rc = bcm_phy_write_exp_sel(phydev, MII_BRCM_CORE_EXPB0, 0x10);
6662306a36Sopenharmony_ci	if (rc < 0)
6762306a36Sopenharmony_ci		return rc;
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	/* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */
7062306a36Sopenharmony_ci	rc = bcm_phy_write_exp_sel(phydev, MII_BRCM_CORE_EXPB0, 0x00);
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	return 0;
7362306a36Sopenharmony_ci}
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic int bcm_cygnus_config_init(struct phy_device *phydev)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	int reg, rc;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	reg = phy_read(phydev, MII_BCM54XX_ECR);
8062306a36Sopenharmony_ci	if (reg < 0)
8162306a36Sopenharmony_ci		return reg;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	/* Mask interrupts globally. */
8462306a36Sopenharmony_ci	reg |= MII_BCM54XX_ECR_IM;
8562306a36Sopenharmony_ci	rc = phy_write(phydev, MII_BCM54XX_ECR, reg);
8662306a36Sopenharmony_ci	if (rc)
8762306a36Sopenharmony_ci		return rc;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	/* Unmask events of interest */
9062306a36Sopenharmony_ci	reg = ~(MII_BCM54XX_INT_DUPLEX |
9162306a36Sopenharmony_ci		MII_BCM54XX_INT_SPEED |
9262306a36Sopenharmony_ci		MII_BCM54XX_INT_LINK);
9362306a36Sopenharmony_ci	rc = phy_write(phydev, MII_BCM54XX_IMR, reg);
9462306a36Sopenharmony_ci	if (rc)
9562306a36Sopenharmony_ci		return rc;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	/* Apply AFE settings for the PHY */
9862306a36Sopenharmony_ci	rc = bcm_cygnus_afe_config(phydev);
9962306a36Sopenharmony_ci	if (rc)
10062306a36Sopenharmony_ci		return rc;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	/* Advertise EEE */
10362306a36Sopenharmony_ci	rc = bcm_phy_set_eee(phydev, true);
10462306a36Sopenharmony_ci	if (rc)
10562306a36Sopenharmony_ci		return rc;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	/* Enable APD */
10862306a36Sopenharmony_ci	return bcm_phy_enable_apd(phydev, false);
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic int bcm_cygnus_resume(struct phy_device *phydev)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	int rc;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	genphy_resume(phydev);
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	/* Re-initialize the PHY to apply AFE work-arounds and
11862306a36Sopenharmony_ci	 * configurations when coming out of suspend.
11962306a36Sopenharmony_ci	 */
12062306a36Sopenharmony_ci	rc = bcm_cygnus_config_init(phydev);
12162306a36Sopenharmony_ci	if (rc)
12262306a36Sopenharmony_ci		return rc;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	/* restart auto negotiation with the new settings */
12562306a36Sopenharmony_ci	return genphy_config_aneg(phydev);
12662306a36Sopenharmony_ci}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic int bcm_omega_config_init(struct phy_device *phydev)
12962306a36Sopenharmony_ci{
13062306a36Sopenharmony_ci	u8 count, rev;
13162306a36Sopenharmony_ci	int ret = 0;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	rev = phydev->phy_id & ~phydev->drv->phy_id_mask;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	pr_info_once("%s: %s PHY revision: 0x%02x\n",
13662306a36Sopenharmony_ci		     phydev_name(phydev), phydev->drv->name, rev);
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	/* Dummy read to a register to workaround an issue upon reset where the
13962306a36Sopenharmony_ci	 * internal inverter may not allow the first MDIO transaction to pass
14062306a36Sopenharmony_ci	 * the MDIO management controller and make us return 0xffff for such
14162306a36Sopenharmony_ci	 * reads.
14262306a36Sopenharmony_ci	 */
14362306a36Sopenharmony_ci	phy_read(phydev, MII_BMSR);
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	switch (rev) {
14662306a36Sopenharmony_ci	case 0x00:
14762306a36Sopenharmony_ci		ret = bcm_phy_28nm_a0b0_afe_config_init(phydev);
14862306a36Sopenharmony_ci		break;
14962306a36Sopenharmony_ci	default:
15062306a36Sopenharmony_ci		break;
15162306a36Sopenharmony_ci	}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	if (ret)
15462306a36Sopenharmony_ci		return ret;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	ret = bcm_phy_downshift_get(phydev, &count);
15762306a36Sopenharmony_ci	if (ret)
15862306a36Sopenharmony_ci		return ret;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	/* Only enable EEE if Wirespeed/downshift is disabled */
16162306a36Sopenharmony_ci	ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
16262306a36Sopenharmony_ci	if (ret)
16362306a36Sopenharmony_ci		return ret;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	return bcm_phy_enable_apd(phydev, true);
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic int bcm_omega_resume(struct phy_device *phydev)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	int ret;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	/* Re-apply workarounds coming out suspend/resume */
17362306a36Sopenharmony_ci	ret = bcm_omega_config_init(phydev);
17462306a36Sopenharmony_ci	if (ret)
17562306a36Sopenharmony_ci		return ret;
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	/* 28nm Gigabit PHYs come out of reset without any half-duplex
17862306a36Sopenharmony_ci	 * or "hub" compliant advertised mode, fix that. This does not
17962306a36Sopenharmony_ci	 * cause any problems with the PHY library since genphy_config_aneg()
18062306a36Sopenharmony_ci	 * gracefully handles auto-negotiated and forced modes.
18162306a36Sopenharmony_ci	 */
18262306a36Sopenharmony_ci	return genphy_config_aneg(phydev);
18362306a36Sopenharmony_ci}
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_cistatic int bcm_omega_get_tunable(struct phy_device *phydev,
18662306a36Sopenharmony_ci				 struct ethtool_tunable *tuna, void *data)
18762306a36Sopenharmony_ci{
18862306a36Sopenharmony_ci	switch (tuna->id) {
18962306a36Sopenharmony_ci	case ETHTOOL_PHY_DOWNSHIFT:
19062306a36Sopenharmony_ci		return bcm_phy_downshift_get(phydev, (u8 *)data);
19162306a36Sopenharmony_ci	default:
19262306a36Sopenharmony_ci		return -EOPNOTSUPP;
19362306a36Sopenharmony_ci	}
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic int bcm_omega_set_tunable(struct phy_device *phydev,
19762306a36Sopenharmony_ci				 struct ethtool_tunable *tuna,
19862306a36Sopenharmony_ci				 const void *data)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	u8 count = *(u8 *)data;
20162306a36Sopenharmony_ci	int ret;
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	switch (tuna->id) {
20462306a36Sopenharmony_ci	case ETHTOOL_PHY_DOWNSHIFT:
20562306a36Sopenharmony_ci		ret = bcm_phy_downshift_set(phydev, count);
20662306a36Sopenharmony_ci		break;
20762306a36Sopenharmony_ci	default:
20862306a36Sopenharmony_ci		return -EOPNOTSUPP;
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	if (ret)
21262306a36Sopenharmony_ci		return ret;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	/* Disable EEE advertisement since this prevents the PHY
21562306a36Sopenharmony_ci	 * from successfully linking up, trigger auto-negotiation restart
21662306a36Sopenharmony_ci	 * to let the MAC decide what to do.
21762306a36Sopenharmony_ci	 */
21862306a36Sopenharmony_ci	ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
21962306a36Sopenharmony_ci	if (ret)
22062306a36Sopenharmony_ci		return ret;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	return genphy_restart_aneg(phydev);
22362306a36Sopenharmony_ci}
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic void bcm_omega_get_phy_stats(struct phy_device *phydev,
22662306a36Sopenharmony_ci				    struct ethtool_stats *stats, u64 *data)
22762306a36Sopenharmony_ci{
22862306a36Sopenharmony_ci	struct bcm_omega_phy_priv *priv = phydev->priv;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	bcm_phy_get_stats(phydev, priv->stats, stats, data);
23162306a36Sopenharmony_ci}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic int bcm_omega_probe(struct phy_device *phydev)
23462306a36Sopenharmony_ci{
23562306a36Sopenharmony_ci	struct bcm_omega_phy_priv *priv;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
23862306a36Sopenharmony_ci	if (!priv)
23962306a36Sopenharmony_ci		return -ENOMEM;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	phydev->priv = priv;
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci	priv->stats = devm_kcalloc(&phydev->mdio.dev,
24462306a36Sopenharmony_ci				   bcm_phy_get_sset_count(phydev), sizeof(u64),
24562306a36Sopenharmony_ci				   GFP_KERNEL);
24662306a36Sopenharmony_ci	if (!priv->stats)
24762306a36Sopenharmony_ci		return -ENOMEM;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	return 0;
25062306a36Sopenharmony_ci}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic struct phy_driver bcm_cygnus_phy_driver[] = {
25362306a36Sopenharmony_ci{
25462306a36Sopenharmony_ci	.phy_id        = PHY_ID_BCM_CYGNUS,
25562306a36Sopenharmony_ci	.phy_id_mask   = 0xfffffff0,
25662306a36Sopenharmony_ci	.name          = "Broadcom Cygnus PHY",
25762306a36Sopenharmony_ci	/* PHY_GBIT_FEATURES */
25862306a36Sopenharmony_ci	.config_init   = bcm_cygnus_config_init,
25962306a36Sopenharmony_ci	.config_intr   = bcm_phy_config_intr,
26062306a36Sopenharmony_ci	.handle_interrupt = bcm_phy_handle_interrupt,
26162306a36Sopenharmony_ci	.suspend       = genphy_suspend,
26262306a36Sopenharmony_ci	.resume        = bcm_cygnus_resume,
26362306a36Sopenharmony_ci}, {
26462306a36Sopenharmony_ci	.phy_id		= PHY_ID_BCM_OMEGA,
26562306a36Sopenharmony_ci	.phy_id_mask	= 0xfffffff0,
26662306a36Sopenharmony_ci	.name		= "Broadcom Omega Combo GPHY",
26762306a36Sopenharmony_ci	/* PHY_GBIT_FEATURES */
26862306a36Sopenharmony_ci	.flags		= PHY_IS_INTERNAL,
26962306a36Sopenharmony_ci	.config_init	= bcm_omega_config_init,
27062306a36Sopenharmony_ci	.suspend	= genphy_suspend,
27162306a36Sopenharmony_ci	.resume		= bcm_omega_resume,
27262306a36Sopenharmony_ci	.get_tunable	= bcm_omega_get_tunable,
27362306a36Sopenharmony_ci	.set_tunable	= bcm_omega_set_tunable,
27462306a36Sopenharmony_ci	.get_sset_count	= bcm_phy_get_sset_count,
27562306a36Sopenharmony_ci	.get_strings	= bcm_phy_get_strings,
27662306a36Sopenharmony_ci	.get_stats	= bcm_omega_get_phy_stats,
27762306a36Sopenharmony_ci	.probe		= bcm_omega_probe,
27862306a36Sopenharmony_ci}
27962306a36Sopenharmony_ci};
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_cistatic struct mdio_device_id __maybe_unused bcm_cygnus_phy_tbl[] = {
28262306a36Sopenharmony_ci	{ PHY_ID_BCM_CYGNUS, 0xfffffff0, },
28362306a36Sopenharmony_ci	{ PHY_ID_BCM_OMEGA, 0xfffffff0, },
28462306a36Sopenharmony_ci	{ }
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(mdio, bcm_cygnus_phy_tbl);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cimodule_phy_driver(bcm_cygnus_phy_driver);
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ciMODULE_DESCRIPTION("Broadcom Cygnus internal PHY driver");
29162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
29262306a36Sopenharmony_ciMODULE_AUTHOR("Broadcom Corporation");
293