162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/* Copyright (c) 2019 - 2022 Beijing WangXun Technology Co., Ltd. */
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/ethtool.h>
562306a36Sopenharmony_ci#include <linux/iopoll.h>
662306a36Sopenharmony_ci#include <linux/pci.h>
762306a36Sopenharmony_ci#include <linux/phy.h>
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include "../libwx/wx_type.h"
1062306a36Sopenharmony_ci#include "../libwx/wx_hw.h"
1162306a36Sopenharmony_ci#include "ngbe_type.h"
1262306a36Sopenharmony_ci#include "ngbe_mdio.h"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cistatic int ngbe_phy_read_reg_internal(struct mii_bus *bus, int phy_addr, int regnum)
1562306a36Sopenharmony_ci{
1662306a36Sopenharmony_ci	struct wx *wx = bus->priv;
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	if (phy_addr != 0)
1962306a36Sopenharmony_ci		return 0xffff;
2062306a36Sopenharmony_ci	return (u16)rd32(wx, NGBE_PHY_CONFIG(regnum));
2162306a36Sopenharmony_ci}
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cistatic int ngbe_phy_write_reg_internal(struct mii_bus *bus, int phy_addr, int regnum, u16 value)
2462306a36Sopenharmony_ci{
2562306a36Sopenharmony_ci	struct wx *wx = bus->priv;
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci	if (phy_addr == 0)
2862306a36Sopenharmony_ci		wr32(wx, NGBE_PHY_CONFIG(regnum), value);
2962306a36Sopenharmony_ci	return 0;
3062306a36Sopenharmony_ci}
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic int ngbe_phy_read_reg_mdi_c22(struct mii_bus *bus, int phy_addr, int regnum)
3362306a36Sopenharmony_ci{
3462306a36Sopenharmony_ci	u32 command, val, device_type = 0;
3562306a36Sopenharmony_ci	struct wx *wx = bus->priv;
3662306a36Sopenharmony_ci	int ret;
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	wr32(wx, NGBE_MDIO_CLAUSE_SELECT, 0xF);
3962306a36Sopenharmony_ci	/* setup and write the address cycle command */
4062306a36Sopenharmony_ci	command = WX_MSCA_RA(regnum) |
4162306a36Sopenharmony_ci		  WX_MSCA_PA(phy_addr) |
4262306a36Sopenharmony_ci		  WX_MSCA_DA(device_type);
4362306a36Sopenharmony_ci	wr32(wx, WX_MSCA, command);
4462306a36Sopenharmony_ci	command = WX_MSCC_CMD(WX_MSCA_CMD_READ) |
4562306a36Sopenharmony_ci		  WX_MSCC_BUSY |
4662306a36Sopenharmony_ci		  WX_MDIO_CLK(6);
4762306a36Sopenharmony_ci	wr32(wx, WX_MSCC, command);
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	/* wait to complete */
5062306a36Sopenharmony_ci	ret = read_poll_timeout(rd32, val, !(val & WX_MSCC_BUSY), 1000,
5162306a36Sopenharmony_ci				100000, false, wx, WX_MSCC);
5262306a36Sopenharmony_ci	if (ret) {
5362306a36Sopenharmony_ci		wx_err(wx, "Mdio read c22 command did not complete.\n");
5462306a36Sopenharmony_ci		return ret;
5562306a36Sopenharmony_ci	}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	return (u16)rd32(wx, WX_MSCC);
5862306a36Sopenharmony_ci}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic int ngbe_phy_write_reg_mdi_c22(struct mii_bus *bus, int phy_addr, int regnum, u16 value)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	u32 command, val, device_type = 0;
6362306a36Sopenharmony_ci	struct wx *wx = bus->priv;
6462306a36Sopenharmony_ci	int ret;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	wr32(wx, NGBE_MDIO_CLAUSE_SELECT, 0xF);
6762306a36Sopenharmony_ci	/* setup and write the address cycle command */
6862306a36Sopenharmony_ci	command = WX_MSCA_RA(regnum) |
6962306a36Sopenharmony_ci		  WX_MSCA_PA(phy_addr) |
7062306a36Sopenharmony_ci		  WX_MSCA_DA(device_type);
7162306a36Sopenharmony_ci	wr32(wx, WX_MSCA, command);
7262306a36Sopenharmony_ci	command = value |
7362306a36Sopenharmony_ci		  WX_MSCC_CMD(WX_MSCA_CMD_WRITE) |
7462306a36Sopenharmony_ci		  WX_MSCC_BUSY |
7562306a36Sopenharmony_ci		  WX_MDIO_CLK(6);
7662306a36Sopenharmony_ci	wr32(wx, WX_MSCC, command);
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	/* wait to complete */
7962306a36Sopenharmony_ci	ret = read_poll_timeout(rd32, val, !(val & WX_MSCC_BUSY), 1000,
8062306a36Sopenharmony_ci				100000, false, wx, WX_MSCC);
8162306a36Sopenharmony_ci	if (ret)
8262306a36Sopenharmony_ci		wx_err(wx, "Mdio write c22 command did not complete.\n");
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	return ret;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic int ngbe_phy_read_reg_mdi_c45(struct mii_bus *bus, int phy_addr, int devnum, int regnum)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	struct wx *wx = bus->priv;
9062306a36Sopenharmony_ci	u32 val, command;
9162306a36Sopenharmony_ci	int ret;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	wr32(wx, NGBE_MDIO_CLAUSE_SELECT, 0x0);
9462306a36Sopenharmony_ci	/* setup and write the address cycle command */
9562306a36Sopenharmony_ci	command = WX_MSCA_RA(regnum) |
9662306a36Sopenharmony_ci		  WX_MSCA_PA(phy_addr) |
9762306a36Sopenharmony_ci		  WX_MSCA_DA(devnum);
9862306a36Sopenharmony_ci	wr32(wx, WX_MSCA, command);
9962306a36Sopenharmony_ci	command = WX_MSCC_CMD(WX_MSCA_CMD_READ) |
10062306a36Sopenharmony_ci		  WX_MSCC_BUSY |
10162306a36Sopenharmony_ci		  WX_MDIO_CLK(6);
10262306a36Sopenharmony_ci	wr32(wx, WX_MSCC, command);
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	/* wait to complete */
10562306a36Sopenharmony_ci	ret = read_poll_timeout(rd32, val, !(val & WX_MSCC_BUSY), 1000,
10662306a36Sopenharmony_ci				100000, false, wx, WX_MSCC);
10762306a36Sopenharmony_ci	if (ret) {
10862306a36Sopenharmony_ci		wx_err(wx, "Mdio read c45 command did not complete.\n");
10962306a36Sopenharmony_ci		return ret;
11062306a36Sopenharmony_ci	}
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	return (u16)rd32(wx, WX_MSCC);
11362306a36Sopenharmony_ci}
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistatic int ngbe_phy_write_reg_mdi_c45(struct mii_bus *bus, int phy_addr,
11662306a36Sopenharmony_ci				      int devnum, int regnum, u16 value)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	struct wx *wx = bus->priv;
11962306a36Sopenharmony_ci	int ret, command;
12062306a36Sopenharmony_ci	u16 val;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	wr32(wx, NGBE_MDIO_CLAUSE_SELECT, 0x0);
12362306a36Sopenharmony_ci	/* setup and write the address cycle command */
12462306a36Sopenharmony_ci	command = WX_MSCA_RA(regnum) |
12562306a36Sopenharmony_ci		  WX_MSCA_PA(phy_addr) |
12662306a36Sopenharmony_ci		  WX_MSCA_DA(devnum);
12762306a36Sopenharmony_ci	wr32(wx, WX_MSCA, command);
12862306a36Sopenharmony_ci	command = value |
12962306a36Sopenharmony_ci		  WX_MSCC_CMD(WX_MSCA_CMD_WRITE) |
13062306a36Sopenharmony_ci		  WX_MSCC_BUSY |
13162306a36Sopenharmony_ci		  WX_MDIO_CLK(6);
13262306a36Sopenharmony_ci	wr32(wx, WX_MSCC, command);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	/* wait to complete */
13562306a36Sopenharmony_ci	ret = read_poll_timeout(rd32, val, !(val & WX_MSCC_BUSY), 1000,
13662306a36Sopenharmony_ci				100000, false, wx, WX_MSCC);
13762306a36Sopenharmony_ci	if (ret)
13862306a36Sopenharmony_ci		wx_err(wx, "Mdio write c45 command did not complete.\n");
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	return ret;
14162306a36Sopenharmony_ci}
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic int ngbe_phy_read_reg_c22(struct mii_bus *bus, int phy_addr, int regnum)
14462306a36Sopenharmony_ci{
14562306a36Sopenharmony_ci	struct wx *wx = bus->priv;
14662306a36Sopenharmony_ci	u16 phy_data;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	if (wx->mac_type == em_mac_type_mdi)
14962306a36Sopenharmony_ci		phy_data = ngbe_phy_read_reg_internal(bus, phy_addr, regnum);
15062306a36Sopenharmony_ci	else
15162306a36Sopenharmony_ci		phy_data = ngbe_phy_read_reg_mdi_c22(bus, phy_addr, regnum);
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	return phy_data;
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_cistatic int ngbe_phy_write_reg_c22(struct mii_bus *bus, int phy_addr,
15762306a36Sopenharmony_ci				  int regnum, u16 value)
15862306a36Sopenharmony_ci{
15962306a36Sopenharmony_ci	struct wx *wx = bus->priv;
16062306a36Sopenharmony_ci	int ret;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	if (wx->mac_type == em_mac_type_mdi)
16362306a36Sopenharmony_ci		ret = ngbe_phy_write_reg_internal(bus, phy_addr, regnum, value);
16462306a36Sopenharmony_ci	else
16562306a36Sopenharmony_ci		ret = ngbe_phy_write_reg_mdi_c22(bus, phy_addr, regnum, value);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	return ret;
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic void ngbe_handle_link_change(struct net_device *dev)
17162306a36Sopenharmony_ci{
17262306a36Sopenharmony_ci	struct wx *wx = netdev_priv(dev);
17362306a36Sopenharmony_ci	struct phy_device *phydev;
17462306a36Sopenharmony_ci	u32 lan_speed, reg;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	phydev = wx->phydev;
17762306a36Sopenharmony_ci	if (!(wx->link != phydev->link ||
17862306a36Sopenharmony_ci	      wx->speed != phydev->speed ||
17962306a36Sopenharmony_ci	      wx->duplex != phydev->duplex))
18062306a36Sopenharmony_ci		return;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	wx->link = phydev->link;
18362306a36Sopenharmony_ci	wx->speed = phydev->speed;
18462306a36Sopenharmony_ci	wx->duplex = phydev->duplex;
18562306a36Sopenharmony_ci	switch (phydev->speed) {
18662306a36Sopenharmony_ci	case SPEED_10:
18762306a36Sopenharmony_ci		lan_speed = 0;
18862306a36Sopenharmony_ci		break;
18962306a36Sopenharmony_ci	case SPEED_100:
19062306a36Sopenharmony_ci		lan_speed = 1;
19162306a36Sopenharmony_ci		break;
19262306a36Sopenharmony_ci	case SPEED_1000:
19362306a36Sopenharmony_ci	default:
19462306a36Sopenharmony_ci		lan_speed = 2;
19562306a36Sopenharmony_ci		break;
19662306a36Sopenharmony_ci	}
19762306a36Sopenharmony_ci	wr32m(wx, NGBE_CFG_LAN_SPEED, 0x3, lan_speed);
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	if (phydev->link) {
20062306a36Sopenharmony_ci		reg = rd32(wx, WX_MAC_TX_CFG);
20162306a36Sopenharmony_ci		reg &= ~WX_MAC_TX_CFG_SPEED_MASK;
20262306a36Sopenharmony_ci		reg |= WX_MAC_TX_CFG_SPEED_1G | WX_MAC_TX_CFG_TE;
20362306a36Sopenharmony_ci		wr32(wx, WX_MAC_TX_CFG, reg);
20462306a36Sopenharmony_ci		/* Re configure MAC RX */
20562306a36Sopenharmony_ci		reg = rd32(wx, WX_MAC_RX_CFG);
20662306a36Sopenharmony_ci		wr32(wx, WX_MAC_RX_CFG, reg);
20762306a36Sopenharmony_ci		wr32(wx, WX_MAC_PKT_FLT, WX_MAC_PKT_FLT_PR);
20862306a36Sopenharmony_ci		reg = rd32(wx, WX_MAC_WDG_TIMEOUT);
20962306a36Sopenharmony_ci		wr32(wx, WX_MAC_WDG_TIMEOUT, reg);
21062306a36Sopenharmony_ci	}
21162306a36Sopenharmony_ci	phy_print_status(phydev);
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ciint ngbe_phy_connect(struct wx *wx)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	int ret;
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	ret = phy_connect_direct(wx->netdev,
21962306a36Sopenharmony_ci				 wx->phydev,
22062306a36Sopenharmony_ci				 ngbe_handle_link_change,
22162306a36Sopenharmony_ci				 PHY_INTERFACE_MODE_RGMII_ID);
22262306a36Sopenharmony_ci	if (ret) {
22362306a36Sopenharmony_ci		wx_err(wx, "PHY connect failed.\n");
22462306a36Sopenharmony_ci		return ret;
22562306a36Sopenharmony_ci	}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	return 0;
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic void ngbe_phy_fixup(struct wx *wx)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	struct phy_device *phydev = wx->phydev;
23362306a36Sopenharmony_ci	struct ethtool_eee eee;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_10baseT_Half_BIT);
23662306a36Sopenharmony_ci	phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_100baseT_Half_BIT);
23762306a36Sopenharmony_ci	phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	phydev->mac_managed_pm = true;
24062306a36Sopenharmony_ci	if (wx->mac_type != em_mac_type_mdi)
24162306a36Sopenharmony_ci		return;
24262306a36Sopenharmony_ci	/* disable EEE, internal phy does not support eee */
24362306a36Sopenharmony_ci	memset(&eee, 0, sizeof(eee));
24462306a36Sopenharmony_ci	phy_ethtool_set_eee(phydev, &eee);
24562306a36Sopenharmony_ci}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ciint ngbe_mdio_init(struct wx *wx)
24862306a36Sopenharmony_ci{
24962306a36Sopenharmony_ci	struct pci_dev *pdev = wx->pdev;
25062306a36Sopenharmony_ci	struct mii_bus *mii_bus;
25162306a36Sopenharmony_ci	int ret;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	mii_bus = devm_mdiobus_alloc(&pdev->dev);
25462306a36Sopenharmony_ci	if (!mii_bus)
25562306a36Sopenharmony_ci		return -ENOMEM;
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	mii_bus->name = "ngbe_mii_bus";
25862306a36Sopenharmony_ci	mii_bus->read = ngbe_phy_read_reg_c22;
25962306a36Sopenharmony_ci	mii_bus->write = ngbe_phy_write_reg_c22;
26062306a36Sopenharmony_ci	mii_bus->phy_mask = GENMASK(31, 4);
26162306a36Sopenharmony_ci	mii_bus->parent = &pdev->dev;
26262306a36Sopenharmony_ci	mii_bus->priv = wx;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	if (wx->mac_type == em_mac_type_rgmii) {
26562306a36Sopenharmony_ci		mii_bus->read_c45 = ngbe_phy_read_reg_mdi_c45;
26662306a36Sopenharmony_ci		mii_bus->write_c45 = ngbe_phy_write_reg_mdi_c45;
26762306a36Sopenharmony_ci	}
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	snprintf(mii_bus->id, MII_BUS_ID_SIZE, "ngbe-%x", pci_dev_id(pdev));
27062306a36Sopenharmony_ci	ret = devm_mdiobus_register(&pdev->dev, mii_bus);
27162306a36Sopenharmony_ci	if (ret)
27262306a36Sopenharmony_ci		return ret;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	wx->phydev = phy_find_first(mii_bus);
27562306a36Sopenharmony_ci	if (!wx->phydev)
27662306a36Sopenharmony_ci		return -ENODEV;
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	phy_attached_info(wx->phydev);
27962306a36Sopenharmony_ci	ngbe_phy_fixup(wx);
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	wx->link = 0;
28262306a36Sopenharmony_ci	wx->speed = 0;
28362306a36Sopenharmony_ci	wx->duplex = 0;
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	return 0;
28662306a36Sopenharmony_ci}
287