162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 1996, 2003 VIA Networking Technologies, Inc. 462306a36Sopenharmony_ci * All rights reserved. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * File: via-velocity.h 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Purpose: Header file to define driver's private structures. 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * Author: Chuang Liang-Shing, AJ Jiang 1162306a36Sopenharmony_ci * 1262306a36Sopenharmony_ci * Date: Jan 24, 2003 1362306a36Sopenharmony_ci */ 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#ifndef VELOCITY_H 1762306a36Sopenharmony_ci#define VELOCITY_H 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define VELOCITY_TX_CSUM_SUPPORT 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define VELOCITY_NAME "via-velocity" 2262306a36Sopenharmony_ci#define VELOCITY_FULL_DRV_NAM "VIA Networking Velocity Family Gigabit Ethernet Adapter Driver" 2362306a36Sopenharmony_ci#define VELOCITY_VERSION "1.15" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define VELOCITY_IO_SIZE 256 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define PKT_BUF_SZ 1540 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define MAX_UNITS 8 3062306a36Sopenharmony_ci#define OPTION_DEFAULT { [0 ... MAX_UNITS-1] = -1} 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define REV_ID_VT6110 (0) 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define BYTE_REG_BITS_ON(x,p) do { writeb(readb((p))|(x),(p));} while (0) 3562306a36Sopenharmony_ci#define WORD_REG_BITS_ON(x,p) do { writew(readw((p))|(x),(p));} while (0) 3662306a36Sopenharmony_ci#define DWORD_REG_BITS_ON(x,p) do { writel(readl((p))|(x),(p));} while (0) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define BYTE_REG_BITS_IS_ON(x,p) (readb((p)) & (x)) 3962306a36Sopenharmony_ci#define WORD_REG_BITS_IS_ON(x,p) (readw((p)) & (x)) 4062306a36Sopenharmony_ci#define DWORD_REG_BITS_IS_ON(x,p) (readl((p)) & (x)) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define BYTE_REG_BITS_OFF(x,p) do { writeb(readb((p)) & (~(x)),(p));} while (0) 4362306a36Sopenharmony_ci#define WORD_REG_BITS_OFF(x,p) do { writew(readw((p)) & (~(x)),(p));} while (0) 4462306a36Sopenharmony_ci#define DWORD_REG_BITS_OFF(x,p) do { writel(readl((p)) & (~(x)),(p));} while (0) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define BYTE_REG_BITS_SET(x,m,p) do { writeb( (readb((p)) & (~(m))) |(x),(p));} while (0) 4762306a36Sopenharmony_ci#define WORD_REG_BITS_SET(x,m,p) do { writew( (readw((p)) & (~(m))) |(x),(p));} while (0) 4862306a36Sopenharmony_ci#define DWORD_REG_BITS_SET(x,m,p) do { writel( (readl((p)) & (~(m)))|(x),(p));} while (0) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci#define VAR_USED(p) do {(p)=(p);} while (0) 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci/* 5362306a36Sopenharmony_ci * Purpose: Structures for MAX RX/TX descriptors. 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define B_OWNED_BY_CHIP 1 5862306a36Sopenharmony_ci#define B_OWNED_BY_HOST 0 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci/* 6162306a36Sopenharmony_ci * Bits in the RSR0 register 6262306a36Sopenharmony_ci */ 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci#define RSR_DETAG cpu_to_le16(0x0080) 6562306a36Sopenharmony_ci#define RSR_SNTAG cpu_to_le16(0x0040) 6662306a36Sopenharmony_ci#define RSR_RXER cpu_to_le16(0x0020) 6762306a36Sopenharmony_ci#define RSR_RL cpu_to_le16(0x0010) 6862306a36Sopenharmony_ci#define RSR_CE cpu_to_le16(0x0008) 6962306a36Sopenharmony_ci#define RSR_FAE cpu_to_le16(0x0004) 7062306a36Sopenharmony_ci#define RSR_CRC cpu_to_le16(0x0002) 7162306a36Sopenharmony_ci#define RSR_VIDM cpu_to_le16(0x0001) 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci/* 7462306a36Sopenharmony_ci * Bits in the RSR1 register 7562306a36Sopenharmony_ci */ 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define RSR_RXOK cpu_to_le16(0x8000) // rx OK 7862306a36Sopenharmony_ci#define RSR_PFT cpu_to_le16(0x4000) // Perfect filtering address match 7962306a36Sopenharmony_ci#define RSR_MAR cpu_to_le16(0x2000) // MAC accept multicast address packet 8062306a36Sopenharmony_ci#define RSR_BAR cpu_to_le16(0x1000) // MAC accept broadcast address packet 8162306a36Sopenharmony_ci#define RSR_PHY cpu_to_le16(0x0800) // MAC accept physical address packet 8262306a36Sopenharmony_ci#define RSR_VTAG cpu_to_le16(0x0400) // 802.1p/1q tagging packet indicator 8362306a36Sopenharmony_ci#define RSR_STP cpu_to_le16(0x0200) // start of packet 8462306a36Sopenharmony_ci#define RSR_EDP cpu_to_le16(0x0100) // end of packet 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci/* 8762306a36Sopenharmony_ci * Bits in the CSM register 8862306a36Sopenharmony_ci */ 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci#define CSM_IPOK 0x40 //IP Checksum validation ok 9162306a36Sopenharmony_ci#define CSM_TUPOK 0x20 //TCP/UDP Checksum validation ok 9262306a36Sopenharmony_ci#define CSM_FRAG 0x10 //Fragment IP datagram 9362306a36Sopenharmony_ci#define CSM_IPKT 0x04 //Received an IP packet 9462306a36Sopenharmony_ci#define CSM_TCPKT 0x02 //Received a TCP packet 9562306a36Sopenharmony_ci#define CSM_UDPKT 0x01 //Received a UDP packet 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci/* 9862306a36Sopenharmony_ci * Bits in the TSR0 register 9962306a36Sopenharmony_ci */ 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci#define TSR0_ABT cpu_to_le16(0x0080) // Tx abort because of excessive collision 10262306a36Sopenharmony_ci#define TSR0_OWT cpu_to_le16(0x0040) // Jumbo frame Tx abort 10362306a36Sopenharmony_ci#define TSR0_OWC cpu_to_le16(0x0020) // Out of window collision 10462306a36Sopenharmony_ci#define TSR0_COLS cpu_to_le16(0x0010) // experience collision in this transmit event 10562306a36Sopenharmony_ci#define TSR0_NCR3 cpu_to_le16(0x0008) // collision retry counter[3] 10662306a36Sopenharmony_ci#define TSR0_NCR2 cpu_to_le16(0x0004) // collision retry counter[2] 10762306a36Sopenharmony_ci#define TSR0_NCR1 cpu_to_le16(0x0002) // collision retry counter[1] 10862306a36Sopenharmony_ci#define TSR0_NCR0 cpu_to_le16(0x0001) // collision retry counter[0] 10962306a36Sopenharmony_ci#define TSR0_TERR cpu_to_le16(0x8000) // 11062306a36Sopenharmony_ci#define TSR0_FDX cpu_to_le16(0x4000) // current transaction is serviced by full duplex mode 11162306a36Sopenharmony_ci#define TSR0_GMII cpu_to_le16(0x2000) // current transaction is serviced by GMII mode 11262306a36Sopenharmony_ci#define TSR0_LNKFL cpu_to_le16(0x1000) // packet serviced during link down 11362306a36Sopenharmony_ci#define TSR0_SHDN cpu_to_le16(0x0400) // shutdown case 11462306a36Sopenharmony_ci#define TSR0_CRS cpu_to_le16(0x0200) // carrier sense lost 11562306a36Sopenharmony_ci#define TSR0_CDH cpu_to_le16(0x0100) // AQE test fail (CD heartbeat) 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci// 11862306a36Sopenharmony_ci// Bits in the TCR0 register 11962306a36Sopenharmony_ci// 12062306a36Sopenharmony_ci#define TCR0_TIC 0x80 // assert interrupt immediately while descriptor has been send complete 12162306a36Sopenharmony_ci#define TCR0_PIC 0x40 // priority interrupt request, INA# is issued over adaptive interrupt scheme 12262306a36Sopenharmony_ci#define TCR0_VETAG 0x20 // enable VLAN tag 12362306a36Sopenharmony_ci#define TCR0_IPCK 0x10 // request IP checksum calculation. 12462306a36Sopenharmony_ci#define TCR0_UDPCK 0x08 // request UDP checksum calculation. 12562306a36Sopenharmony_ci#define TCR0_TCPCK 0x04 // request TCP checksum calculation. 12662306a36Sopenharmony_ci#define TCR0_JMBO 0x02 // indicate a jumbo packet in GMAC side 12762306a36Sopenharmony_ci#define TCR0_CRC 0x01 // disable CRC generation 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci#define TCPLS_NORMAL 3 13062306a36Sopenharmony_ci#define TCPLS_START 2 13162306a36Sopenharmony_ci#define TCPLS_END 1 13262306a36Sopenharmony_ci#define TCPLS_MED 0 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci// max transmit or receive buffer size 13662306a36Sopenharmony_ci#define CB_RX_BUF_SIZE 2048UL // max buffer size 13762306a36Sopenharmony_ci // NOTE: must be multiple of 4 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci#define CB_MAX_RD_NUM 512 // MAX # of RD 14062306a36Sopenharmony_ci#define CB_MAX_TD_NUM 256 // MAX # of TD 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci#define CB_INIT_RD_NUM_3119 128 // init # of RD, for setup VT3119 14362306a36Sopenharmony_ci#define CB_INIT_TD_NUM_3119 64 // init # of TD, for setup VT3119 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci#define CB_INIT_RD_NUM 128 // init # of RD, for setup default 14662306a36Sopenharmony_ci#define CB_INIT_TD_NUM 64 // init # of TD, for setup default 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci// for 3119 14962306a36Sopenharmony_ci#define CB_TD_RING_NUM 4 // # of TD rings. 15062306a36Sopenharmony_ci#define CB_MAX_SEG_PER_PKT 7 // max data seg per packet (Tx) 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci/* 15462306a36Sopenharmony_ci * If collisions excess 15 times , tx will abort, and 15562306a36Sopenharmony_ci * if tx fifo underflow, tx will fail 15662306a36Sopenharmony_ci * we should try to resend it 15762306a36Sopenharmony_ci */ 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci#define CB_MAX_TX_ABORT_RETRY 3 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci/* 16262306a36Sopenharmony_ci * Receive descriptor 16362306a36Sopenharmony_ci */ 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistruct rdesc0 { 16662306a36Sopenharmony_ci __le16 RSR; /* Receive status */ 16762306a36Sopenharmony_ci __le16 len; /* bits 0--13; bit 15 - owner */ 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistruct rdesc1 { 17162306a36Sopenharmony_ci __le16 PQTAG; 17262306a36Sopenharmony_ci u8 CSM; 17362306a36Sopenharmony_ci u8 IPKT; 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cienum { 17762306a36Sopenharmony_ci RX_INTEN = cpu_to_le16(0x8000) 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistruct rx_desc { 18162306a36Sopenharmony_ci struct rdesc0 rdesc0; 18262306a36Sopenharmony_ci struct rdesc1 rdesc1; 18362306a36Sopenharmony_ci __le32 pa_low; /* Low 32 bit PCI address */ 18462306a36Sopenharmony_ci __le16 pa_high; /* Next 16 bit PCI address (48 total) */ 18562306a36Sopenharmony_ci __le16 size; /* bits 0--14 - frame size, bit 15 - enable int. */ 18662306a36Sopenharmony_ci} __packed; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci/* 18962306a36Sopenharmony_ci * Transmit descriptor 19062306a36Sopenharmony_ci */ 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistruct tdesc0 { 19362306a36Sopenharmony_ci __le16 TSR; /* Transmit status register */ 19462306a36Sopenharmony_ci __le16 len; /* bits 0--13 - size of frame, bit 15 - owner */ 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistruct tdesc1 { 19862306a36Sopenharmony_ci __le16 vlan; 19962306a36Sopenharmony_ci u8 TCR; 20062306a36Sopenharmony_ci u8 cmd; /* bits 0--1 - TCPLS, bits 4--7 - CMDZ */ 20162306a36Sopenharmony_ci} __packed; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_cienum { 20462306a36Sopenharmony_ci TD_QUEUE = cpu_to_le16(0x8000) 20562306a36Sopenharmony_ci}; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistruct td_buf { 20862306a36Sopenharmony_ci __le32 pa_low; 20962306a36Sopenharmony_ci __le16 pa_high; 21062306a36Sopenharmony_ci __le16 size; /* bits 0--13 - size, bit 15 - queue */ 21162306a36Sopenharmony_ci} __packed; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistruct tx_desc { 21462306a36Sopenharmony_ci struct tdesc0 tdesc0; 21562306a36Sopenharmony_ci struct tdesc1 tdesc1; 21662306a36Sopenharmony_ci struct td_buf td_buf[7]; 21762306a36Sopenharmony_ci}; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistruct velocity_rd_info { 22062306a36Sopenharmony_ci struct sk_buff *skb; 22162306a36Sopenharmony_ci dma_addr_t skb_dma; 22262306a36Sopenharmony_ci}; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci/* 22562306a36Sopenharmony_ci * Used to track transmit side buffers. 22662306a36Sopenharmony_ci */ 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistruct velocity_td_info { 22962306a36Sopenharmony_ci struct sk_buff *skb; 23062306a36Sopenharmony_ci int nskb_dma; 23162306a36Sopenharmony_ci dma_addr_t skb_dma[7]; 23262306a36Sopenharmony_ci}; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cienum velocity_owner { 23562306a36Sopenharmony_ci OWNED_BY_HOST = 0, 23662306a36Sopenharmony_ci OWNED_BY_NIC = cpu_to_le16(0x8000) 23762306a36Sopenharmony_ci}; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci/* 24162306a36Sopenharmony_ci * MAC registers and macros. 24262306a36Sopenharmony_ci */ 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci#define MCAM_SIZE 64 24662306a36Sopenharmony_ci#define VCAM_SIZE 64 24762306a36Sopenharmony_ci#define TX_QUEUE_NO 4 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci#define MAX_HW_MIB_COUNTER 32 25062306a36Sopenharmony_ci#define VELOCITY_MIN_MTU (64) 25162306a36Sopenharmony_ci#define VELOCITY_MAX_MTU (9000) 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci/* 25462306a36Sopenharmony_ci * Registers in the MAC 25562306a36Sopenharmony_ci */ 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci#define MAC_REG_PAR 0x00 // physical address 25862306a36Sopenharmony_ci#define MAC_REG_RCR 0x06 25962306a36Sopenharmony_ci#define MAC_REG_TCR 0x07 26062306a36Sopenharmony_ci#define MAC_REG_CR0_SET 0x08 26162306a36Sopenharmony_ci#define MAC_REG_CR1_SET 0x09 26262306a36Sopenharmony_ci#define MAC_REG_CR2_SET 0x0A 26362306a36Sopenharmony_ci#define MAC_REG_CR3_SET 0x0B 26462306a36Sopenharmony_ci#define MAC_REG_CR0_CLR 0x0C 26562306a36Sopenharmony_ci#define MAC_REG_CR1_CLR 0x0D 26662306a36Sopenharmony_ci#define MAC_REG_CR2_CLR 0x0E 26762306a36Sopenharmony_ci#define MAC_REG_CR3_CLR 0x0F 26862306a36Sopenharmony_ci#define MAC_REG_MAR 0x10 26962306a36Sopenharmony_ci#define MAC_REG_CAM 0x10 27062306a36Sopenharmony_ci#define MAC_REG_DEC_BASE_HI 0x18 27162306a36Sopenharmony_ci#define MAC_REG_DBF_BASE_HI 0x1C 27262306a36Sopenharmony_ci#define MAC_REG_ISR_CTL 0x20 27362306a36Sopenharmony_ci#define MAC_REG_ISR_HOTMR 0x20 27462306a36Sopenharmony_ci#define MAC_REG_ISR_TSUPTHR 0x20 27562306a36Sopenharmony_ci#define MAC_REG_ISR_RSUPTHR 0x20 27662306a36Sopenharmony_ci#define MAC_REG_ISR_CTL1 0x21 27762306a36Sopenharmony_ci#define MAC_REG_TXE_SR 0x22 27862306a36Sopenharmony_ci#define MAC_REG_RXE_SR 0x23 27962306a36Sopenharmony_ci#define MAC_REG_ISR 0x24 28062306a36Sopenharmony_ci#define MAC_REG_ISR0 0x24 28162306a36Sopenharmony_ci#define MAC_REG_ISR1 0x25 28262306a36Sopenharmony_ci#define MAC_REG_ISR2 0x26 28362306a36Sopenharmony_ci#define MAC_REG_ISR3 0x27 28462306a36Sopenharmony_ci#define MAC_REG_IMR 0x28 28562306a36Sopenharmony_ci#define MAC_REG_IMR0 0x28 28662306a36Sopenharmony_ci#define MAC_REG_IMR1 0x29 28762306a36Sopenharmony_ci#define MAC_REG_IMR2 0x2A 28862306a36Sopenharmony_ci#define MAC_REG_IMR3 0x2B 28962306a36Sopenharmony_ci#define MAC_REG_TDCSR_SET 0x30 29062306a36Sopenharmony_ci#define MAC_REG_RDCSR_SET 0x32 29162306a36Sopenharmony_ci#define MAC_REG_TDCSR_CLR 0x34 29262306a36Sopenharmony_ci#define MAC_REG_RDCSR_CLR 0x36 29362306a36Sopenharmony_ci#define MAC_REG_RDBASE_LO 0x38 29462306a36Sopenharmony_ci#define MAC_REG_RDINDX 0x3C 29562306a36Sopenharmony_ci#define MAC_REG_TDBASE_LO 0x40 29662306a36Sopenharmony_ci#define MAC_REG_RDCSIZE 0x50 29762306a36Sopenharmony_ci#define MAC_REG_TDCSIZE 0x52 29862306a36Sopenharmony_ci#define MAC_REG_TDINDX 0x54 29962306a36Sopenharmony_ci#define MAC_REG_TDIDX0 0x54 30062306a36Sopenharmony_ci#define MAC_REG_TDIDX1 0x56 30162306a36Sopenharmony_ci#define MAC_REG_TDIDX2 0x58 30262306a36Sopenharmony_ci#define MAC_REG_TDIDX3 0x5A 30362306a36Sopenharmony_ci#define MAC_REG_PAUSE_TIMER 0x5C 30462306a36Sopenharmony_ci#define MAC_REG_RBRDU 0x5E 30562306a36Sopenharmony_ci#define MAC_REG_FIFO_TEST0 0x60 30662306a36Sopenharmony_ci#define MAC_REG_FIFO_TEST1 0x64 30762306a36Sopenharmony_ci#define MAC_REG_CAMADDR 0x68 30862306a36Sopenharmony_ci#define MAC_REG_CAMCR 0x69 30962306a36Sopenharmony_ci#define MAC_REG_GFTEST 0x6A 31062306a36Sopenharmony_ci#define MAC_REG_FTSTCMD 0x6B 31162306a36Sopenharmony_ci#define MAC_REG_MIICFG 0x6C 31262306a36Sopenharmony_ci#define MAC_REG_MIISR 0x6D 31362306a36Sopenharmony_ci#define MAC_REG_PHYSR0 0x6E 31462306a36Sopenharmony_ci#define MAC_REG_PHYSR1 0x6F 31562306a36Sopenharmony_ci#define MAC_REG_MIICR 0x70 31662306a36Sopenharmony_ci#define MAC_REG_MIIADR 0x71 31762306a36Sopenharmony_ci#define MAC_REG_MIIDATA 0x72 31862306a36Sopenharmony_ci#define MAC_REG_SOFT_TIMER0 0x74 31962306a36Sopenharmony_ci#define MAC_REG_SOFT_TIMER1 0x76 32062306a36Sopenharmony_ci#define MAC_REG_CFGA 0x78 32162306a36Sopenharmony_ci#define MAC_REG_CFGB 0x79 32262306a36Sopenharmony_ci#define MAC_REG_CFGC 0x7A 32362306a36Sopenharmony_ci#define MAC_REG_CFGD 0x7B 32462306a36Sopenharmony_ci#define MAC_REG_DCFG0 0x7C 32562306a36Sopenharmony_ci#define MAC_REG_DCFG1 0x7D 32662306a36Sopenharmony_ci#define MAC_REG_MCFG0 0x7E 32762306a36Sopenharmony_ci#define MAC_REG_MCFG1 0x7F 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci#define MAC_REG_TBIST 0x80 33062306a36Sopenharmony_ci#define MAC_REG_RBIST 0x81 33162306a36Sopenharmony_ci#define MAC_REG_PMCC 0x82 33262306a36Sopenharmony_ci#define MAC_REG_STICKHW 0x83 33362306a36Sopenharmony_ci#define MAC_REG_MIBCR 0x84 33462306a36Sopenharmony_ci#define MAC_REG_EERSV 0x85 33562306a36Sopenharmony_ci#define MAC_REG_REVID 0x86 33662306a36Sopenharmony_ci#define MAC_REG_MIBREAD 0x88 33762306a36Sopenharmony_ci#define MAC_REG_BPMA 0x8C 33862306a36Sopenharmony_ci#define MAC_REG_EEWR_DATA 0x8C 33962306a36Sopenharmony_ci#define MAC_REG_BPMD_WR 0x8F 34062306a36Sopenharmony_ci#define MAC_REG_BPCMD 0x90 34162306a36Sopenharmony_ci#define MAC_REG_BPMD_RD 0x91 34262306a36Sopenharmony_ci#define MAC_REG_EECHKSUM 0x92 34362306a36Sopenharmony_ci#define MAC_REG_EECSR 0x93 34462306a36Sopenharmony_ci#define MAC_REG_EERD_DATA 0x94 34562306a36Sopenharmony_ci#define MAC_REG_EADDR 0x96 34662306a36Sopenharmony_ci#define MAC_REG_EMBCMD 0x97 34762306a36Sopenharmony_ci#define MAC_REG_JMPSR0 0x98 34862306a36Sopenharmony_ci#define MAC_REG_JMPSR1 0x99 34962306a36Sopenharmony_ci#define MAC_REG_JMPSR2 0x9A 35062306a36Sopenharmony_ci#define MAC_REG_JMPSR3 0x9B 35162306a36Sopenharmony_ci#define MAC_REG_CHIPGSR 0x9C 35262306a36Sopenharmony_ci#define MAC_REG_TESTCFG 0x9D 35362306a36Sopenharmony_ci#define MAC_REG_DEBUG 0x9E 35462306a36Sopenharmony_ci#define MAC_REG_CHIPGCR 0x9F /* Chip Operation and Diagnostic Control */ 35562306a36Sopenharmony_ci#define MAC_REG_WOLCR0_SET 0xA0 35662306a36Sopenharmony_ci#define MAC_REG_WOLCR1_SET 0xA1 35762306a36Sopenharmony_ci#define MAC_REG_PWCFG_SET 0xA2 35862306a36Sopenharmony_ci#define MAC_REG_WOLCFG_SET 0xA3 35962306a36Sopenharmony_ci#define MAC_REG_WOLCR0_CLR 0xA4 36062306a36Sopenharmony_ci#define MAC_REG_WOLCR1_CLR 0xA5 36162306a36Sopenharmony_ci#define MAC_REG_PWCFG_CLR 0xA6 36262306a36Sopenharmony_ci#define MAC_REG_WOLCFG_CLR 0xA7 36362306a36Sopenharmony_ci#define MAC_REG_WOLSR0_SET 0xA8 36462306a36Sopenharmony_ci#define MAC_REG_WOLSR1_SET 0xA9 36562306a36Sopenharmony_ci#define MAC_REG_WOLSR0_CLR 0xAC 36662306a36Sopenharmony_ci#define MAC_REG_WOLSR1_CLR 0xAD 36762306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC0 0xB0 36862306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC1 0xB2 36962306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC2 0xB4 37062306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC3 0xB6 37162306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC4 0xB8 37262306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC5 0xBA 37362306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC6 0xBC 37462306a36Sopenharmony_ci#define MAC_REG_PATRN_CRC7 0xBE 37562306a36Sopenharmony_ci#define MAC_REG_BYTEMSK0_0 0xC0 37662306a36Sopenharmony_ci#define MAC_REG_BYTEMSK0_1 0xC4 37762306a36Sopenharmony_ci#define MAC_REG_BYTEMSK0_2 0xC8 37862306a36Sopenharmony_ci#define MAC_REG_BYTEMSK0_3 0xCC 37962306a36Sopenharmony_ci#define MAC_REG_BYTEMSK1_0 0xD0 38062306a36Sopenharmony_ci#define MAC_REG_BYTEMSK1_1 0xD4 38162306a36Sopenharmony_ci#define MAC_REG_BYTEMSK1_2 0xD8 38262306a36Sopenharmony_ci#define MAC_REG_BYTEMSK1_3 0xDC 38362306a36Sopenharmony_ci#define MAC_REG_BYTEMSK2_0 0xE0 38462306a36Sopenharmony_ci#define MAC_REG_BYTEMSK2_1 0xE4 38562306a36Sopenharmony_ci#define MAC_REG_BYTEMSK2_2 0xE8 38662306a36Sopenharmony_ci#define MAC_REG_BYTEMSK2_3 0xEC 38762306a36Sopenharmony_ci#define MAC_REG_BYTEMSK3_0 0xF0 38862306a36Sopenharmony_ci#define MAC_REG_BYTEMSK3_1 0xF4 38962306a36Sopenharmony_ci#define MAC_REG_BYTEMSK3_2 0xF8 39062306a36Sopenharmony_ci#define MAC_REG_BYTEMSK3_3 0xFC 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci/* 39362306a36Sopenharmony_ci * Bits in the RCR register 39462306a36Sopenharmony_ci */ 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci#define RCR_AS 0x80 39762306a36Sopenharmony_ci#define RCR_AP 0x40 39862306a36Sopenharmony_ci#define RCR_AL 0x20 39962306a36Sopenharmony_ci#define RCR_PROM 0x10 40062306a36Sopenharmony_ci#define RCR_AB 0x08 40162306a36Sopenharmony_ci#define RCR_AM 0x04 40262306a36Sopenharmony_ci#define RCR_AR 0x02 40362306a36Sopenharmony_ci#define RCR_SEP 0x01 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci/* 40662306a36Sopenharmony_ci * Bits in the TCR register 40762306a36Sopenharmony_ci */ 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci#define TCR_TB2BDIS 0x80 41062306a36Sopenharmony_ci#define TCR_COLTMC1 0x08 41162306a36Sopenharmony_ci#define TCR_COLTMC0 0x04 41262306a36Sopenharmony_ci#define TCR_LB1 0x02 /* loopback[1] */ 41362306a36Sopenharmony_ci#define TCR_LB0 0x01 /* loopback[0] */ 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci/* 41662306a36Sopenharmony_ci * Bits in the CR0 register 41762306a36Sopenharmony_ci */ 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci#define CR0_TXON 0x00000008UL 42062306a36Sopenharmony_ci#define CR0_RXON 0x00000004UL 42162306a36Sopenharmony_ci#define CR0_STOP 0x00000002UL /* stop MAC, default = 1 */ 42262306a36Sopenharmony_ci#define CR0_STRT 0x00000001UL /* start MAC */ 42362306a36Sopenharmony_ci#define CR0_SFRST 0x00008000UL /* software reset */ 42462306a36Sopenharmony_ci#define CR0_TM1EN 0x00004000UL 42562306a36Sopenharmony_ci#define CR0_TM0EN 0x00002000UL 42662306a36Sopenharmony_ci#define CR0_DPOLL 0x00000800UL /* disable rx/tx auto polling */ 42762306a36Sopenharmony_ci#define CR0_DISAU 0x00000100UL 42862306a36Sopenharmony_ci#define CR0_XONEN 0x00800000UL 42962306a36Sopenharmony_ci#define CR0_FDXTFCEN 0x00400000UL /* full-duplex TX flow control enable */ 43062306a36Sopenharmony_ci#define CR0_FDXRFCEN 0x00200000UL /* full-duplex RX flow control enable */ 43162306a36Sopenharmony_ci#define CR0_HDXFCEN 0x00100000UL /* half-duplex flow control enable */ 43262306a36Sopenharmony_ci#define CR0_XHITH1 0x00080000UL /* TX XON high threshold 1 */ 43362306a36Sopenharmony_ci#define CR0_XHITH0 0x00040000UL /* TX XON high threshold 0 */ 43462306a36Sopenharmony_ci#define CR0_XLTH1 0x00020000UL /* TX pause frame low threshold 1 */ 43562306a36Sopenharmony_ci#define CR0_XLTH0 0x00010000UL /* TX pause frame low threshold 0 */ 43662306a36Sopenharmony_ci#define CR0_GSPRST 0x80000000UL 43762306a36Sopenharmony_ci#define CR0_FORSRST 0x40000000UL 43862306a36Sopenharmony_ci#define CR0_FPHYRST 0x20000000UL 43962306a36Sopenharmony_ci#define CR0_DIAG 0x10000000UL 44062306a36Sopenharmony_ci#define CR0_INTPCTL 0x04000000UL 44162306a36Sopenharmony_ci#define CR0_GINTMSK1 0x02000000UL 44262306a36Sopenharmony_ci#define CR0_GINTMSK0 0x01000000UL 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci/* 44562306a36Sopenharmony_ci * Bits in the CR1 register 44662306a36Sopenharmony_ci */ 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci#define CR1_SFRST 0x80 /* software reset */ 44962306a36Sopenharmony_ci#define CR1_TM1EN 0x40 45062306a36Sopenharmony_ci#define CR1_TM0EN 0x20 45162306a36Sopenharmony_ci#define CR1_DPOLL 0x08 /* disable rx/tx auto polling */ 45262306a36Sopenharmony_ci#define CR1_DISAU 0x01 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci/* 45562306a36Sopenharmony_ci * Bits in the CR2 register 45662306a36Sopenharmony_ci */ 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci#define CR2_XONEN 0x80 45962306a36Sopenharmony_ci#define CR2_FDXTFCEN 0x40 /* full-duplex TX flow control enable */ 46062306a36Sopenharmony_ci#define CR2_FDXRFCEN 0x20 /* full-duplex RX flow control enable */ 46162306a36Sopenharmony_ci#define CR2_HDXFCEN 0x10 /* half-duplex flow control enable */ 46262306a36Sopenharmony_ci#define CR2_XHITH1 0x08 /* TX XON high threshold 1 */ 46362306a36Sopenharmony_ci#define CR2_XHITH0 0x04 /* TX XON high threshold 0 */ 46462306a36Sopenharmony_ci#define CR2_XLTH1 0x02 /* TX pause frame low threshold 1 */ 46562306a36Sopenharmony_ci#define CR2_XLTH0 0x01 /* TX pause frame low threshold 0 */ 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci/* 46862306a36Sopenharmony_ci * Bits in the CR3 register 46962306a36Sopenharmony_ci */ 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci#define CR3_GSPRST 0x80 47262306a36Sopenharmony_ci#define CR3_FORSRST 0x40 47362306a36Sopenharmony_ci#define CR3_FPHYRST 0x20 47462306a36Sopenharmony_ci#define CR3_DIAG 0x10 47562306a36Sopenharmony_ci#define CR3_INTPCTL 0x04 47662306a36Sopenharmony_ci#define CR3_GINTMSK1 0x02 47762306a36Sopenharmony_ci#define CR3_GINTMSK0 0x01 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci#define ISRCTL_UDPINT 0x8000 48062306a36Sopenharmony_ci#define ISRCTL_TSUPDIS 0x4000 48162306a36Sopenharmony_ci#define ISRCTL_RSUPDIS 0x2000 48262306a36Sopenharmony_ci#define ISRCTL_PMSK1 0x1000 48362306a36Sopenharmony_ci#define ISRCTL_PMSK0 0x0800 48462306a36Sopenharmony_ci#define ISRCTL_INTPD 0x0400 48562306a36Sopenharmony_ci#define ISRCTL_HCRLD 0x0200 48662306a36Sopenharmony_ci#define ISRCTL_SCRLD 0x0100 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci/* 48962306a36Sopenharmony_ci * Bits in the ISR_CTL1 register 49062306a36Sopenharmony_ci */ 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci#define ISRCTL1_UDPINT 0x80 49362306a36Sopenharmony_ci#define ISRCTL1_TSUPDIS 0x40 49462306a36Sopenharmony_ci#define ISRCTL1_RSUPDIS 0x20 49562306a36Sopenharmony_ci#define ISRCTL1_PMSK1 0x10 49662306a36Sopenharmony_ci#define ISRCTL1_PMSK0 0x08 49762306a36Sopenharmony_ci#define ISRCTL1_INTPD 0x04 49862306a36Sopenharmony_ci#define ISRCTL1_HCRLD 0x02 49962306a36Sopenharmony_ci#define ISRCTL1_SCRLD 0x01 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci/* 50262306a36Sopenharmony_ci * Bits in the TXE_SR register 50362306a36Sopenharmony_ci */ 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci#define TXESR_TFDBS 0x08 50662306a36Sopenharmony_ci#define TXESR_TDWBS 0x04 50762306a36Sopenharmony_ci#define TXESR_TDRBS 0x02 50862306a36Sopenharmony_ci#define TXESR_TDSTR 0x01 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci/* 51162306a36Sopenharmony_ci * Bits in the RXE_SR register 51262306a36Sopenharmony_ci */ 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci#define RXESR_RFDBS 0x08 51562306a36Sopenharmony_ci#define RXESR_RDWBS 0x04 51662306a36Sopenharmony_ci#define RXESR_RDRBS 0x02 51762306a36Sopenharmony_ci#define RXESR_RDSTR 0x01 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci/* 52062306a36Sopenharmony_ci * Bits in the ISR register 52162306a36Sopenharmony_ci */ 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci#define ISR_ISR3 0x80000000UL 52462306a36Sopenharmony_ci#define ISR_ISR2 0x40000000UL 52562306a36Sopenharmony_ci#define ISR_ISR1 0x20000000UL 52662306a36Sopenharmony_ci#define ISR_ISR0 0x10000000UL 52762306a36Sopenharmony_ci#define ISR_TXSTLI 0x02000000UL 52862306a36Sopenharmony_ci#define ISR_RXSTLI 0x01000000UL 52962306a36Sopenharmony_ci#define ISR_HFLD 0x00800000UL 53062306a36Sopenharmony_ci#define ISR_UDPI 0x00400000UL 53162306a36Sopenharmony_ci#define ISR_MIBFI 0x00200000UL 53262306a36Sopenharmony_ci#define ISR_SHDNI 0x00100000UL 53362306a36Sopenharmony_ci#define ISR_PHYI 0x00080000UL 53462306a36Sopenharmony_ci#define ISR_PWEI 0x00040000UL 53562306a36Sopenharmony_ci#define ISR_TMR1I 0x00020000UL 53662306a36Sopenharmony_ci#define ISR_TMR0I 0x00010000UL 53762306a36Sopenharmony_ci#define ISR_SRCI 0x00008000UL 53862306a36Sopenharmony_ci#define ISR_LSTPEI 0x00004000UL 53962306a36Sopenharmony_ci#define ISR_LSTEI 0x00002000UL 54062306a36Sopenharmony_ci#define ISR_OVFI 0x00001000UL 54162306a36Sopenharmony_ci#define ISR_FLONI 0x00000800UL 54262306a36Sopenharmony_ci#define ISR_RACEI 0x00000400UL 54362306a36Sopenharmony_ci#define ISR_TXWB1I 0x00000200UL 54462306a36Sopenharmony_ci#define ISR_TXWB0I 0x00000100UL 54562306a36Sopenharmony_ci#define ISR_PTX3I 0x00000080UL 54662306a36Sopenharmony_ci#define ISR_PTX2I 0x00000040UL 54762306a36Sopenharmony_ci#define ISR_PTX1I 0x00000020UL 54862306a36Sopenharmony_ci#define ISR_PTX0I 0x00000010UL 54962306a36Sopenharmony_ci#define ISR_PTXI 0x00000008UL 55062306a36Sopenharmony_ci#define ISR_PRXI 0x00000004UL 55162306a36Sopenharmony_ci#define ISR_PPTXI 0x00000002UL 55262306a36Sopenharmony_ci#define ISR_PPRXI 0x00000001UL 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci/* 55562306a36Sopenharmony_ci * Bits in the IMR register 55662306a36Sopenharmony_ci */ 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci#define IMR_TXSTLM 0x02000000UL 55962306a36Sopenharmony_ci#define IMR_UDPIM 0x00400000UL 56062306a36Sopenharmony_ci#define IMR_MIBFIM 0x00200000UL 56162306a36Sopenharmony_ci#define IMR_SHDNIM 0x00100000UL 56262306a36Sopenharmony_ci#define IMR_PHYIM 0x00080000UL 56362306a36Sopenharmony_ci#define IMR_PWEIM 0x00040000UL 56462306a36Sopenharmony_ci#define IMR_TMR1IM 0x00020000UL 56562306a36Sopenharmony_ci#define IMR_TMR0IM 0x00010000UL 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci#define IMR_SRCIM 0x00008000UL 56862306a36Sopenharmony_ci#define IMR_LSTPEIM 0x00004000UL 56962306a36Sopenharmony_ci#define IMR_LSTEIM 0x00002000UL 57062306a36Sopenharmony_ci#define IMR_OVFIM 0x00001000UL 57162306a36Sopenharmony_ci#define IMR_FLONIM 0x00000800UL 57262306a36Sopenharmony_ci#define IMR_RACEIM 0x00000400UL 57362306a36Sopenharmony_ci#define IMR_TXWB1IM 0x00000200UL 57462306a36Sopenharmony_ci#define IMR_TXWB0IM 0x00000100UL 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci#define IMR_PTX3IM 0x00000080UL 57762306a36Sopenharmony_ci#define IMR_PTX2IM 0x00000040UL 57862306a36Sopenharmony_ci#define IMR_PTX1IM 0x00000020UL 57962306a36Sopenharmony_ci#define IMR_PTX0IM 0x00000010UL 58062306a36Sopenharmony_ci#define IMR_PTXIM 0x00000008UL 58162306a36Sopenharmony_ci#define IMR_PRXIM 0x00000004UL 58262306a36Sopenharmony_ci#define IMR_PPTXIM 0x00000002UL 58362306a36Sopenharmony_ci#define IMR_PPRXIM 0x00000001UL 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci/* 0x0013FB0FUL = initial value of IMR */ 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci#define INT_MASK_DEF (IMR_PPTXIM|IMR_PPRXIM|IMR_PTXIM|IMR_PRXIM|\ 58862306a36Sopenharmony_ci IMR_PWEIM|IMR_TXWB0IM|IMR_TXWB1IM|IMR_FLONIM|\ 58962306a36Sopenharmony_ci IMR_OVFIM|IMR_LSTEIM|IMR_LSTPEIM|IMR_SRCIM|IMR_MIBFIM|\ 59062306a36Sopenharmony_ci IMR_SHDNIM|IMR_TMR1IM|IMR_TMR0IM|IMR_TXSTLM) 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci/* 59362306a36Sopenharmony_ci * Bits in the TDCSR0/1, RDCSR0 register 59462306a36Sopenharmony_ci */ 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci#define TRDCSR_DEAD 0x0008 59762306a36Sopenharmony_ci#define TRDCSR_WAK 0x0004 59862306a36Sopenharmony_ci#define TRDCSR_ACT 0x0002 59962306a36Sopenharmony_ci#define TRDCSR_RUN 0x0001 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci/* 60262306a36Sopenharmony_ci * Bits in the CAMADDR register 60362306a36Sopenharmony_ci */ 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci#define CAMADDR_CAMEN 0x80 60662306a36Sopenharmony_ci#define CAMADDR_VCAMSL 0x40 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci/* 60962306a36Sopenharmony_ci * Bits in the CAMCR register 61062306a36Sopenharmony_ci */ 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci#define CAMCR_PS1 0x80 61362306a36Sopenharmony_ci#define CAMCR_PS0 0x40 61462306a36Sopenharmony_ci#define CAMCR_AITRPKT 0x20 61562306a36Sopenharmony_ci#define CAMCR_AITR16 0x10 61662306a36Sopenharmony_ci#define CAMCR_CAMRD 0x08 61762306a36Sopenharmony_ci#define CAMCR_CAMWR 0x04 61862306a36Sopenharmony_ci#define CAMCR_PS_CAM_MASK 0x40 61962306a36Sopenharmony_ci#define CAMCR_PS_CAM_DATA 0x80 62062306a36Sopenharmony_ci#define CAMCR_PS_MAR 0x00 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci/* 62362306a36Sopenharmony_ci * Bits in the MIICFG register 62462306a36Sopenharmony_ci */ 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci#define MIICFG_MPO1 0x80 62762306a36Sopenharmony_ci#define MIICFG_MPO0 0x40 62862306a36Sopenharmony_ci#define MIICFG_MFDC 0x20 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci/* 63162306a36Sopenharmony_ci * Bits in the MIISR register 63262306a36Sopenharmony_ci */ 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci#define MIISR_MIDLE 0x80 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci/* 63762306a36Sopenharmony_ci * Bits in the PHYSR0 register 63862306a36Sopenharmony_ci */ 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ci#define PHYSR0_PHYRST 0x80 64162306a36Sopenharmony_ci#define PHYSR0_LINKGD 0x40 64262306a36Sopenharmony_ci#define PHYSR0_FDPX 0x10 64362306a36Sopenharmony_ci#define PHYSR0_SPDG 0x08 64462306a36Sopenharmony_ci#define PHYSR0_SPD10 0x04 64562306a36Sopenharmony_ci#define PHYSR0_RXFLC 0x02 64662306a36Sopenharmony_ci#define PHYSR0_TXFLC 0x01 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_ci/* 64962306a36Sopenharmony_ci * Bits in the PHYSR1 register 65062306a36Sopenharmony_ci */ 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci#define PHYSR1_PHYTBI 0x01 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_ci/* 65562306a36Sopenharmony_ci * Bits in the MIICR register 65662306a36Sopenharmony_ci */ 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci#define MIICR_MAUTO 0x80 65962306a36Sopenharmony_ci#define MIICR_RCMD 0x40 66062306a36Sopenharmony_ci#define MIICR_WCMD 0x20 66162306a36Sopenharmony_ci#define MIICR_MDPM 0x10 66262306a36Sopenharmony_ci#define MIICR_MOUT 0x08 66362306a36Sopenharmony_ci#define MIICR_MDO 0x04 66462306a36Sopenharmony_ci#define MIICR_MDI 0x02 66562306a36Sopenharmony_ci#define MIICR_MDC 0x01 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci/* 66862306a36Sopenharmony_ci * Bits in the MIIADR register 66962306a36Sopenharmony_ci */ 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci#define MIIADR_SWMPL 0x80 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci/* 67462306a36Sopenharmony_ci * Bits in the CFGA register 67562306a36Sopenharmony_ci */ 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci#define CFGA_PMHCTG 0x08 67862306a36Sopenharmony_ci#define CFGA_GPIO1PD 0x04 67962306a36Sopenharmony_ci#define CFGA_ABSHDN 0x02 68062306a36Sopenharmony_ci#define CFGA_PACPI 0x01 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci/* 68362306a36Sopenharmony_ci * Bits in the CFGB register 68462306a36Sopenharmony_ci */ 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_ci#define CFGB_GTCKOPT 0x80 68762306a36Sopenharmony_ci#define CFGB_MIIOPT 0x40 68862306a36Sopenharmony_ci#define CFGB_CRSEOPT 0x20 68962306a36Sopenharmony_ci#define CFGB_OFSET 0x10 69062306a36Sopenharmony_ci#define CFGB_CRANDOM 0x08 69162306a36Sopenharmony_ci#define CFGB_CAP 0x04 69262306a36Sopenharmony_ci#define CFGB_MBA 0x02 69362306a36Sopenharmony_ci#define CFGB_BAKOPT 0x01 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci/* 69662306a36Sopenharmony_ci * Bits in the CFGC register 69762306a36Sopenharmony_ci */ 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci#define CFGC_EELOAD 0x80 70062306a36Sopenharmony_ci#define CFGC_BROPT 0x40 70162306a36Sopenharmony_ci#define CFGC_DLYEN 0x20 70262306a36Sopenharmony_ci#define CFGC_DTSEL 0x10 70362306a36Sopenharmony_ci#define CFGC_BTSEL 0x08 70462306a36Sopenharmony_ci#define CFGC_BPS2 0x04 /* bootrom select[2] */ 70562306a36Sopenharmony_ci#define CFGC_BPS1 0x02 /* bootrom select[1] */ 70662306a36Sopenharmony_ci#define CFGC_BPS0 0x01 /* bootrom select[0] */ 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci/* 70962306a36Sopenharmony_ci * Bits in the CFGD register 71062306a36Sopenharmony_ci */ 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci#define CFGD_IODIS 0x80 71362306a36Sopenharmony_ci#define CFGD_MSLVDACEN 0x40 71462306a36Sopenharmony_ci#define CFGD_CFGDACEN 0x20 71562306a36Sopenharmony_ci#define CFGD_PCI64EN 0x10 71662306a36Sopenharmony_ci#define CFGD_HTMRL4 0x08 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci/* 71962306a36Sopenharmony_ci * Bits in the DCFG1 register 72062306a36Sopenharmony_ci */ 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_ci#define DCFG_XMWI 0x8000 72362306a36Sopenharmony_ci#define DCFG_XMRM 0x4000 72462306a36Sopenharmony_ci#define DCFG_XMRL 0x2000 72562306a36Sopenharmony_ci#define DCFG_PERDIS 0x1000 72662306a36Sopenharmony_ci#define DCFG_MRWAIT 0x0400 72762306a36Sopenharmony_ci#define DCFG_MWWAIT 0x0200 72862306a36Sopenharmony_ci#define DCFG_LATMEN 0x0100 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci/* 73162306a36Sopenharmony_ci * Bits in the MCFG0 register 73262306a36Sopenharmony_ci */ 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_ci#define MCFG_RXARB 0x0080 73562306a36Sopenharmony_ci#define MCFG_RFT1 0x0020 73662306a36Sopenharmony_ci#define MCFG_RFT0 0x0010 73762306a36Sopenharmony_ci#define MCFG_LOWTHOPT 0x0008 73862306a36Sopenharmony_ci#define MCFG_PQEN 0x0004 73962306a36Sopenharmony_ci#define MCFG_RTGOPT 0x0002 74062306a36Sopenharmony_ci#define MCFG_VIDFR 0x0001 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci/* 74362306a36Sopenharmony_ci * Bits in the MCFG1 register 74462306a36Sopenharmony_ci */ 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci#define MCFG_TXARB 0x8000 74762306a36Sopenharmony_ci#define MCFG_TXQBK1 0x0800 74862306a36Sopenharmony_ci#define MCFG_TXQBK0 0x0400 74962306a36Sopenharmony_ci#define MCFG_TXQNOBK 0x0200 75062306a36Sopenharmony_ci#define MCFG_SNAPOPT 0x0100 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci/* 75362306a36Sopenharmony_ci * Bits in the PMCC register 75462306a36Sopenharmony_ci */ 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_ci#define PMCC_DSI 0x80 75762306a36Sopenharmony_ci#define PMCC_D2_DIS 0x40 75862306a36Sopenharmony_ci#define PMCC_D1_DIS 0x20 75962306a36Sopenharmony_ci#define PMCC_D3C_EN 0x10 76062306a36Sopenharmony_ci#define PMCC_D3H_EN 0x08 76162306a36Sopenharmony_ci#define PMCC_D2_EN 0x04 76262306a36Sopenharmony_ci#define PMCC_D1_EN 0x02 76362306a36Sopenharmony_ci#define PMCC_D0_EN 0x01 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci/* 76662306a36Sopenharmony_ci * Bits in STICKHW 76762306a36Sopenharmony_ci */ 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci#define STICKHW_SWPTAG 0x10 77062306a36Sopenharmony_ci#define STICKHW_WOLSR 0x08 77162306a36Sopenharmony_ci#define STICKHW_WOLEN 0x04 77262306a36Sopenharmony_ci#define STICKHW_DS1 0x02 /* R/W by software/cfg cycle */ 77362306a36Sopenharmony_ci#define STICKHW_DS0 0x01 /* suspend well DS write port */ 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci/* 77662306a36Sopenharmony_ci * Bits in the MIBCR register 77762306a36Sopenharmony_ci */ 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ci#define MIBCR_MIBISTOK 0x80 78062306a36Sopenharmony_ci#define MIBCR_MIBISTGO 0x40 78162306a36Sopenharmony_ci#define MIBCR_MIBINC 0x20 78262306a36Sopenharmony_ci#define MIBCR_MIBHI 0x10 78362306a36Sopenharmony_ci#define MIBCR_MIBFRZ 0x08 78462306a36Sopenharmony_ci#define MIBCR_MIBFLSH 0x04 78562306a36Sopenharmony_ci#define MIBCR_MPTRINI 0x02 78662306a36Sopenharmony_ci#define MIBCR_MIBCLR 0x01 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_ci/* 78962306a36Sopenharmony_ci * Bits in the EERSV register 79062306a36Sopenharmony_ci */ 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_ci#define EERSV_BOOT_RPL ((u8) 0x01) /* Boot method selection for VT6110 */ 79362306a36Sopenharmony_ci 79462306a36Sopenharmony_ci#define EERSV_BOOT_MASK ((u8) 0x06) 79562306a36Sopenharmony_ci#define EERSV_BOOT_INT19 ((u8) 0x00) 79662306a36Sopenharmony_ci#define EERSV_BOOT_INT18 ((u8) 0x02) 79762306a36Sopenharmony_ci#define EERSV_BOOT_LOCAL ((u8) 0x04) 79862306a36Sopenharmony_ci#define EERSV_BOOT_BEV ((u8) 0x06) 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci/* 80262306a36Sopenharmony_ci * Bits in BPCMD 80362306a36Sopenharmony_ci */ 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_ci#define BPCMD_BPDNE 0x80 80662306a36Sopenharmony_ci#define BPCMD_EBPWR 0x02 80762306a36Sopenharmony_ci#define BPCMD_EBPRD 0x01 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_ci/* 81062306a36Sopenharmony_ci * Bits in the EECSR register 81162306a36Sopenharmony_ci */ 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_ci#define EECSR_EMBP 0x40 /* eeprom embedded programming */ 81462306a36Sopenharmony_ci#define EECSR_RELOAD 0x20 /* eeprom content reload */ 81562306a36Sopenharmony_ci#define EECSR_DPM 0x10 /* eeprom direct programming */ 81662306a36Sopenharmony_ci#define EECSR_ECS 0x08 /* eeprom CS pin */ 81762306a36Sopenharmony_ci#define EECSR_ECK 0x04 /* eeprom CK pin */ 81862306a36Sopenharmony_ci#define EECSR_EDI 0x02 /* eeprom DI pin */ 81962306a36Sopenharmony_ci#define EECSR_EDO 0x01 /* eeprom DO pin */ 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_ci/* 82262306a36Sopenharmony_ci * Bits in the EMBCMD register 82362306a36Sopenharmony_ci */ 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci#define EMBCMD_EDONE 0x80 82662306a36Sopenharmony_ci#define EMBCMD_EWDIS 0x08 82762306a36Sopenharmony_ci#define EMBCMD_EWEN 0x04 82862306a36Sopenharmony_ci#define EMBCMD_EWR 0x02 82962306a36Sopenharmony_ci#define EMBCMD_ERD 0x01 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci/* 83262306a36Sopenharmony_ci * Bits in TESTCFG register 83362306a36Sopenharmony_ci */ 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_ci#define TESTCFG_HBDIS 0x80 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci/* 83862306a36Sopenharmony_ci * Bits in CHIPGCR register 83962306a36Sopenharmony_ci */ 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci#define CHIPGCR_FCGMII 0x80 /* force GMII (else MII only) */ 84262306a36Sopenharmony_ci#define CHIPGCR_FCFDX 0x40 /* force full duplex */ 84362306a36Sopenharmony_ci#define CHIPGCR_FCRESV 0x20 84462306a36Sopenharmony_ci#define CHIPGCR_FCMODE 0x10 /* enable MAC forced mode */ 84562306a36Sopenharmony_ci#define CHIPGCR_LPSOPT 0x08 84662306a36Sopenharmony_ci#define CHIPGCR_TM1US 0x04 84762306a36Sopenharmony_ci#define CHIPGCR_TM0US 0x02 84862306a36Sopenharmony_ci#define CHIPGCR_PHYINTEN 0x01 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_ci/* 85162306a36Sopenharmony_ci * Bits in WOLCR0 85262306a36Sopenharmony_ci */ 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_ci#define WOLCR_MSWOLEN7 0x0080 /* enable pattern match filtering */ 85562306a36Sopenharmony_ci#define WOLCR_MSWOLEN6 0x0040 85662306a36Sopenharmony_ci#define WOLCR_MSWOLEN5 0x0020 85762306a36Sopenharmony_ci#define WOLCR_MSWOLEN4 0x0010 85862306a36Sopenharmony_ci#define WOLCR_MSWOLEN3 0x0008 85962306a36Sopenharmony_ci#define WOLCR_MSWOLEN2 0x0004 86062306a36Sopenharmony_ci#define WOLCR_MSWOLEN1 0x0002 86162306a36Sopenharmony_ci#define WOLCR_MSWOLEN0 0x0001 86262306a36Sopenharmony_ci#define WOLCR_ARP_EN 0x0001 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_ci/* 86562306a36Sopenharmony_ci * Bits in WOLCR1 86662306a36Sopenharmony_ci */ 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci#define WOLCR_LINKOFF_EN 0x0800 /* link off detected enable */ 86962306a36Sopenharmony_ci#define WOLCR_LINKON_EN 0x0400 /* link on detected enable */ 87062306a36Sopenharmony_ci#define WOLCR_MAGIC_EN 0x0200 /* magic packet filter enable */ 87162306a36Sopenharmony_ci#define WOLCR_UNICAST_EN 0x0100 /* unicast filter enable */ 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci 87462306a36Sopenharmony_ci/* 87562306a36Sopenharmony_ci * Bits in PWCFG 87662306a36Sopenharmony_ci */ 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci#define PWCFG_PHYPWOPT 0x80 /* internal MII I/F timing */ 87962306a36Sopenharmony_ci#define PWCFG_PCISTICK 0x40 /* PCI sticky R/W enable */ 88062306a36Sopenharmony_ci#define PWCFG_WOLTYPE 0x20 /* pulse(1) or button (0) */ 88162306a36Sopenharmony_ci#define PWCFG_LEGCY_WOL 0x10 88262306a36Sopenharmony_ci#define PWCFG_PMCSR_PME_SR 0x08 88362306a36Sopenharmony_ci#define PWCFG_PMCSR_PME_EN 0x04 /* control by PCISTICK */ 88462306a36Sopenharmony_ci#define PWCFG_LEGACY_WOLSR 0x02 /* Legacy WOL_SR shadow */ 88562306a36Sopenharmony_ci#define PWCFG_LEGACY_WOLEN 0x01 /* Legacy WOL_EN shadow */ 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_ci/* 88862306a36Sopenharmony_ci * Bits in WOLCFG 88962306a36Sopenharmony_ci */ 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci#define WOLCFG_PMEOVR 0x80 /* for legacy use, force PMEEN always */ 89262306a36Sopenharmony_ci#define WOLCFG_SAM 0x20 /* accept multicast case reset, default=0 */ 89362306a36Sopenharmony_ci#define WOLCFG_SAB 0x10 /* accept broadcast case reset, default=0 */ 89462306a36Sopenharmony_ci#define WOLCFG_SMIIACC 0x08 /* ?? */ 89562306a36Sopenharmony_ci#define WOLCFG_SGENWH 0x02 89662306a36Sopenharmony_ci#define WOLCFG_PHYINTEN 0x01 /* 0:PHYINT trigger enable, 1:use internal MII 89762306a36Sopenharmony_ci to report status change */ 89862306a36Sopenharmony_ci/* 89962306a36Sopenharmony_ci * Bits in WOLSR1 90062306a36Sopenharmony_ci */ 90162306a36Sopenharmony_ci 90262306a36Sopenharmony_ci#define WOLSR_LINKOFF_INT 0x0800 90362306a36Sopenharmony_ci#define WOLSR_LINKON_INT 0x0400 90462306a36Sopenharmony_ci#define WOLSR_MAGIC_INT 0x0200 90562306a36Sopenharmony_ci#define WOLSR_UNICAST_INT 0x0100 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_ci/* 90862306a36Sopenharmony_ci * Ethernet address filter type 90962306a36Sopenharmony_ci */ 91062306a36Sopenharmony_ci 91162306a36Sopenharmony_ci#define PKT_TYPE_NONE 0x0000 /* Turn off receiver */ 91262306a36Sopenharmony_ci#define PKT_TYPE_DIRECTED 0x0001 /* obselete, directed address is always accepted */ 91362306a36Sopenharmony_ci#define PKT_TYPE_MULTICAST 0x0002 91462306a36Sopenharmony_ci#define PKT_TYPE_ALL_MULTICAST 0x0004 91562306a36Sopenharmony_ci#define PKT_TYPE_BROADCAST 0x0008 91662306a36Sopenharmony_ci#define PKT_TYPE_PROMISCUOUS 0x0020 91762306a36Sopenharmony_ci#define PKT_TYPE_LONG 0x2000 /* NOTE.... the definition of LONG is >2048 bytes in our chip */ 91862306a36Sopenharmony_ci#define PKT_TYPE_RUNT 0x4000 91962306a36Sopenharmony_ci#define PKT_TYPE_ERROR 0x8000 /* Accept error packets, e.g. CRC error */ 92062306a36Sopenharmony_ci 92162306a36Sopenharmony_ci/* 92262306a36Sopenharmony_ci * Loopback mode 92362306a36Sopenharmony_ci */ 92462306a36Sopenharmony_ci 92562306a36Sopenharmony_ci#define MAC_LB_NONE 0x00 92662306a36Sopenharmony_ci#define MAC_LB_INTERNAL 0x01 92762306a36Sopenharmony_ci#define MAC_LB_EXTERNAL 0x02 92862306a36Sopenharmony_ci 92962306a36Sopenharmony_ci/* 93062306a36Sopenharmony_ci * Enabled mask value of irq 93162306a36Sopenharmony_ci */ 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_ci#if defined(_SIM) 93462306a36Sopenharmony_ci#define IMR_MASK_VALUE 0x0033FF0FUL /* initial value of IMR 93562306a36Sopenharmony_ci set IMR0 to 0x0F according to spec */ 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci#else 93862306a36Sopenharmony_ci#define IMR_MASK_VALUE 0x0013FB0FUL /* initial value of IMR 93962306a36Sopenharmony_ci ignore MIBFI,RACEI to 94062306a36Sopenharmony_ci reduce intr. frequency 94162306a36Sopenharmony_ci NOTE.... do not enable NoBuf int mask at driver 94262306a36Sopenharmony_ci when (1) NoBuf -> RxThreshold = SF 94362306a36Sopenharmony_ci (2) OK -> RxThreshold = original value 94462306a36Sopenharmony_ci */ 94562306a36Sopenharmony_ci#endif 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci/* 94862306a36Sopenharmony_ci * Revision id 94962306a36Sopenharmony_ci */ 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci#define REV_ID_VT3119_A0 0x00 95262306a36Sopenharmony_ci#define REV_ID_VT3119_A1 0x01 95362306a36Sopenharmony_ci#define REV_ID_VT3216_A0 0x10 95462306a36Sopenharmony_ci 95562306a36Sopenharmony_ci/* 95662306a36Sopenharmony_ci * Max time out delay time 95762306a36Sopenharmony_ci */ 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_ci#define W_MAX_TIMEOUT 0x0FFFU 96062306a36Sopenharmony_ci 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci/* 96362306a36Sopenharmony_ci * MAC registers as a structure. Cannot be directly accessed this 96462306a36Sopenharmony_ci * way but generates offsets for readl/writel() calls 96562306a36Sopenharmony_ci */ 96662306a36Sopenharmony_ci 96762306a36Sopenharmony_cistruct mac_regs { 96862306a36Sopenharmony_ci volatile u8 PAR[6]; /* 0x00 */ 96962306a36Sopenharmony_ci volatile u8 RCR; 97062306a36Sopenharmony_ci volatile u8 TCR; 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_ci volatile __le32 CR0Set; /* 0x08 */ 97362306a36Sopenharmony_ci volatile __le32 CR0Clr; /* 0x0C */ 97462306a36Sopenharmony_ci 97562306a36Sopenharmony_ci volatile u8 MARCAM[8]; /* 0x10 */ 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_ci volatile __le32 DecBaseHi; /* 0x18 */ 97862306a36Sopenharmony_ci volatile __le16 DbfBaseHi; /* 0x1C */ 97962306a36Sopenharmony_ci volatile __le16 reserved_1E; 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_ci volatile __le16 ISRCTL; /* 0x20 */ 98262306a36Sopenharmony_ci volatile u8 TXESR; 98362306a36Sopenharmony_ci volatile u8 RXESR; 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_ci volatile __le32 ISR; /* 0x24 */ 98662306a36Sopenharmony_ci volatile __le32 IMR; 98762306a36Sopenharmony_ci 98862306a36Sopenharmony_ci volatile __le32 TDStatusPort; /* 0x2C */ 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci volatile __le16 TDCSRSet; /* 0x30 */ 99162306a36Sopenharmony_ci volatile u8 RDCSRSet; 99262306a36Sopenharmony_ci volatile u8 reserved_33; 99362306a36Sopenharmony_ci volatile __le16 TDCSRClr; 99462306a36Sopenharmony_ci volatile u8 RDCSRClr; 99562306a36Sopenharmony_ci volatile u8 reserved_37; 99662306a36Sopenharmony_ci 99762306a36Sopenharmony_ci volatile __le32 RDBaseLo; /* 0x38 */ 99862306a36Sopenharmony_ci volatile __le16 RDIdx; /* 0x3C */ 99962306a36Sopenharmony_ci volatile u8 TQETMR; /* 0x3E, VT3216 and above only */ 100062306a36Sopenharmony_ci volatile u8 RQETMR; /* 0x3F, VT3216 and above only */ 100162306a36Sopenharmony_ci 100262306a36Sopenharmony_ci volatile __le32 TDBaseLo[4]; /* 0x40 */ 100362306a36Sopenharmony_ci 100462306a36Sopenharmony_ci volatile __le16 RDCSize; /* 0x50 */ 100562306a36Sopenharmony_ci volatile __le16 TDCSize; /* 0x52 */ 100662306a36Sopenharmony_ci volatile __le16 TDIdx[4]; /* 0x54 */ 100762306a36Sopenharmony_ci volatile __le16 tx_pause_timer; /* 0x5C */ 100862306a36Sopenharmony_ci volatile __le16 RBRDU; /* 0x5E */ 100962306a36Sopenharmony_ci 101062306a36Sopenharmony_ci volatile __le32 FIFOTest0; /* 0x60 */ 101162306a36Sopenharmony_ci volatile __le32 FIFOTest1; /* 0x64 */ 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_ci volatile u8 CAMADDR; /* 0x68 */ 101462306a36Sopenharmony_ci volatile u8 CAMCR; /* 0x69 */ 101562306a36Sopenharmony_ci volatile u8 GFTEST; /* 0x6A */ 101662306a36Sopenharmony_ci volatile u8 FTSTCMD; /* 0x6B */ 101762306a36Sopenharmony_ci 101862306a36Sopenharmony_ci volatile u8 MIICFG; /* 0x6C */ 101962306a36Sopenharmony_ci volatile u8 MIISR; 102062306a36Sopenharmony_ci volatile u8 PHYSR0; 102162306a36Sopenharmony_ci volatile u8 PHYSR1; 102262306a36Sopenharmony_ci volatile u8 MIICR; 102362306a36Sopenharmony_ci volatile u8 MIIADR; 102462306a36Sopenharmony_ci volatile __le16 MIIDATA; 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_ci volatile __le16 SoftTimer0; /* 0x74 */ 102762306a36Sopenharmony_ci volatile __le16 SoftTimer1; 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_ci volatile u8 CFGA; /* 0x78 */ 103062306a36Sopenharmony_ci volatile u8 CFGB; 103162306a36Sopenharmony_ci volatile u8 CFGC; 103262306a36Sopenharmony_ci volatile u8 CFGD; 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci volatile __le16 DCFG; /* 0x7C */ 103562306a36Sopenharmony_ci volatile __le16 MCFG; 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_ci volatile u8 TBIST; /* 0x80 */ 103862306a36Sopenharmony_ci volatile u8 RBIST; 103962306a36Sopenharmony_ci volatile u8 PMCPORT; 104062306a36Sopenharmony_ci volatile u8 STICKHW; 104162306a36Sopenharmony_ci 104262306a36Sopenharmony_ci volatile u8 MIBCR; /* 0x84 */ 104362306a36Sopenharmony_ci volatile u8 reserved_85; 104462306a36Sopenharmony_ci volatile u8 rev_id; 104562306a36Sopenharmony_ci volatile u8 PORSTS; 104662306a36Sopenharmony_ci 104762306a36Sopenharmony_ci volatile __le32 MIBData; /* 0x88 */ 104862306a36Sopenharmony_ci 104962306a36Sopenharmony_ci volatile __le16 EEWrData; 105062306a36Sopenharmony_ci 105162306a36Sopenharmony_ci volatile u8 reserved_8E; 105262306a36Sopenharmony_ci volatile u8 BPMDWr; 105362306a36Sopenharmony_ci volatile u8 BPCMD; 105462306a36Sopenharmony_ci volatile u8 BPMDRd; 105562306a36Sopenharmony_ci 105662306a36Sopenharmony_ci volatile u8 EECHKSUM; /* 0x92 */ 105762306a36Sopenharmony_ci volatile u8 EECSR; 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_ci volatile __le16 EERdData; /* 0x94 */ 106062306a36Sopenharmony_ci volatile u8 EADDR; 106162306a36Sopenharmony_ci volatile u8 EMBCMD; 106262306a36Sopenharmony_ci 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_ci volatile u8 JMPSR0; /* 0x98 */ 106562306a36Sopenharmony_ci volatile u8 JMPSR1; 106662306a36Sopenharmony_ci volatile u8 JMPSR2; 106762306a36Sopenharmony_ci volatile u8 JMPSR3; 106862306a36Sopenharmony_ci volatile u8 CHIPGSR; /* 0x9C */ 106962306a36Sopenharmony_ci volatile u8 TESTCFG; 107062306a36Sopenharmony_ci volatile u8 DEBUG; 107162306a36Sopenharmony_ci volatile u8 CHIPGCR; 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci volatile __le16 WOLCRSet; /* 0xA0 */ 107462306a36Sopenharmony_ci volatile u8 PWCFGSet; 107562306a36Sopenharmony_ci volatile u8 WOLCFGSet; 107662306a36Sopenharmony_ci 107762306a36Sopenharmony_ci volatile __le16 WOLCRClr; /* 0xA4 */ 107862306a36Sopenharmony_ci volatile u8 PWCFGCLR; 107962306a36Sopenharmony_ci volatile u8 WOLCFGClr; 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_ci volatile __le16 WOLSRSet; /* 0xA8 */ 108262306a36Sopenharmony_ci volatile __le16 reserved_AA; 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_ci volatile __le16 WOLSRClr; /* 0xAC */ 108562306a36Sopenharmony_ci volatile __le16 reserved_AE; 108662306a36Sopenharmony_ci 108762306a36Sopenharmony_ci volatile __le16 PatternCRC[8]; /* 0xB0 */ 108862306a36Sopenharmony_ci volatile __le32 ByteMask[4][4]; /* 0xC0 */ 108962306a36Sopenharmony_ci}; 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_ci 109262306a36Sopenharmony_cienum hw_mib { 109362306a36Sopenharmony_ci HW_MIB_ifRxAllPkts = 0, 109462306a36Sopenharmony_ci HW_MIB_ifRxOkPkts, 109562306a36Sopenharmony_ci HW_MIB_ifTxOkPkts, 109662306a36Sopenharmony_ci HW_MIB_ifRxErrorPkts, 109762306a36Sopenharmony_ci HW_MIB_ifRxRuntOkPkt, 109862306a36Sopenharmony_ci HW_MIB_ifRxRuntErrPkt, 109962306a36Sopenharmony_ci HW_MIB_ifRx64Pkts, 110062306a36Sopenharmony_ci HW_MIB_ifTx64Pkts, 110162306a36Sopenharmony_ci HW_MIB_ifRx65To127Pkts, 110262306a36Sopenharmony_ci HW_MIB_ifTx65To127Pkts, 110362306a36Sopenharmony_ci HW_MIB_ifRx128To255Pkts, 110462306a36Sopenharmony_ci HW_MIB_ifTx128To255Pkts, 110562306a36Sopenharmony_ci HW_MIB_ifRx256To511Pkts, 110662306a36Sopenharmony_ci HW_MIB_ifTx256To511Pkts, 110762306a36Sopenharmony_ci HW_MIB_ifRx512To1023Pkts, 110862306a36Sopenharmony_ci HW_MIB_ifTx512To1023Pkts, 110962306a36Sopenharmony_ci HW_MIB_ifRx1024To1518Pkts, 111062306a36Sopenharmony_ci HW_MIB_ifTx1024To1518Pkts, 111162306a36Sopenharmony_ci HW_MIB_ifTxEtherCollisions, 111262306a36Sopenharmony_ci HW_MIB_ifRxPktCRCE, 111362306a36Sopenharmony_ci HW_MIB_ifRxJumboPkts, 111462306a36Sopenharmony_ci HW_MIB_ifTxJumboPkts, 111562306a36Sopenharmony_ci HW_MIB_ifRxMacControlFrames, 111662306a36Sopenharmony_ci HW_MIB_ifTxMacControlFrames, 111762306a36Sopenharmony_ci HW_MIB_ifRxPktFAE, 111862306a36Sopenharmony_ci HW_MIB_ifRxLongOkPkt, 111962306a36Sopenharmony_ci HW_MIB_ifRxLongPktErrPkt, 112062306a36Sopenharmony_ci HW_MIB_ifTXSQEErrors, 112162306a36Sopenharmony_ci HW_MIB_ifRxNobuf, 112262306a36Sopenharmony_ci HW_MIB_ifRxSymbolErrors, 112362306a36Sopenharmony_ci HW_MIB_ifInRangeLengthErrors, 112462306a36Sopenharmony_ci HW_MIB_ifLateCollisions, 112562306a36Sopenharmony_ci HW_MIB_SIZE 112662306a36Sopenharmony_ci}; 112762306a36Sopenharmony_ci 112862306a36Sopenharmony_cienum chip_type { 112962306a36Sopenharmony_ci CHIP_TYPE_VT6110 = 1, 113062306a36Sopenharmony_ci}; 113162306a36Sopenharmony_ci 113262306a36Sopenharmony_cistruct velocity_info_tbl { 113362306a36Sopenharmony_ci enum chip_type chip_id; 113462306a36Sopenharmony_ci const char *name; 113562306a36Sopenharmony_ci int txqueue; 113662306a36Sopenharmony_ci u32 flags; 113762306a36Sopenharmony_ci}; 113862306a36Sopenharmony_ci 113962306a36Sopenharmony_ci#define mac_hw_mibs_init(regs) {\ 114062306a36Sopenharmony_ci BYTE_REG_BITS_ON(MIBCR_MIBFRZ,&((regs)->MIBCR));\ 114162306a36Sopenharmony_ci BYTE_REG_BITS_ON(MIBCR_MIBCLR,&((regs)->MIBCR));\ 114262306a36Sopenharmony_ci do {}\ 114362306a36Sopenharmony_ci while (BYTE_REG_BITS_IS_ON(MIBCR_MIBCLR,&((regs)->MIBCR)));\ 114462306a36Sopenharmony_ci BYTE_REG_BITS_OFF(MIBCR_MIBFRZ,&((regs)->MIBCR));\ 114562306a36Sopenharmony_ci} 114662306a36Sopenharmony_ci 114762306a36Sopenharmony_ci#define mac_read_isr(regs) readl(&((regs)->ISR)) 114862306a36Sopenharmony_ci#define mac_write_isr(regs, x) writel((x),&((regs)->ISR)) 114962306a36Sopenharmony_ci#define mac_clear_isr(regs) writel(0xffffffffL,&((regs)->ISR)) 115062306a36Sopenharmony_ci 115162306a36Sopenharmony_ci#define mac_write_int_mask(mask, regs) writel((mask),&((regs)->IMR)); 115262306a36Sopenharmony_ci#define mac_disable_int(regs) writel(CR0_GINTMSK1,&((regs)->CR0Clr)) 115362306a36Sopenharmony_ci#define mac_enable_int(regs) writel(CR0_GINTMSK1,&((regs)->CR0Set)) 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_ci#define mac_set_dma_length(regs, n) {\ 115662306a36Sopenharmony_ci BYTE_REG_BITS_SET((n),0x07,&((regs)->DCFG));\ 115762306a36Sopenharmony_ci} 115862306a36Sopenharmony_ci 115962306a36Sopenharmony_ci#define mac_set_rx_thresh(regs, n) {\ 116062306a36Sopenharmony_ci BYTE_REG_BITS_SET((n),(MCFG_RFT0|MCFG_RFT1),&((regs)->MCFG));\ 116162306a36Sopenharmony_ci} 116262306a36Sopenharmony_ci 116362306a36Sopenharmony_ci#define mac_rx_queue_run(regs) {\ 116462306a36Sopenharmony_ci writeb(TRDCSR_RUN, &((regs)->RDCSRSet));\ 116562306a36Sopenharmony_ci} 116662306a36Sopenharmony_ci 116762306a36Sopenharmony_ci#define mac_rx_queue_wake(regs) {\ 116862306a36Sopenharmony_ci writeb(TRDCSR_WAK, &((regs)->RDCSRSet));\ 116962306a36Sopenharmony_ci} 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ci#define mac_tx_queue_run(regs, n) {\ 117262306a36Sopenharmony_ci writew(TRDCSR_RUN<<((n)*4),&((regs)->TDCSRSet));\ 117362306a36Sopenharmony_ci} 117462306a36Sopenharmony_ci 117562306a36Sopenharmony_ci#define mac_tx_queue_wake(regs, n) {\ 117662306a36Sopenharmony_ci writew(TRDCSR_WAK<<(n*4),&((regs)->TDCSRSet));\ 117762306a36Sopenharmony_ci} 117862306a36Sopenharmony_ci 117962306a36Sopenharmony_cistatic inline void mac_eeprom_reload(struct mac_regs __iomem * regs) { 118062306a36Sopenharmony_ci int i=0; 118162306a36Sopenharmony_ci 118262306a36Sopenharmony_ci BYTE_REG_BITS_ON(EECSR_RELOAD,&(regs->EECSR)); 118362306a36Sopenharmony_ci do { 118462306a36Sopenharmony_ci udelay(10); 118562306a36Sopenharmony_ci if (i++>0x1000) 118662306a36Sopenharmony_ci break; 118762306a36Sopenharmony_ci } while (BYTE_REG_BITS_IS_ON(EECSR_RELOAD,&(regs->EECSR))); 118862306a36Sopenharmony_ci} 118962306a36Sopenharmony_ci 119062306a36Sopenharmony_ci/* 119162306a36Sopenharmony_ci * Header for WOL definitions. Used to compute hashes 119262306a36Sopenharmony_ci */ 119362306a36Sopenharmony_ci 119462306a36Sopenharmony_citypedef u8 MCAM_ADDR[ETH_ALEN]; 119562306a36Sopenharmony_ci 119662306a36Sopenharmony_cistruct arp_packet { 119762306a36Sopenharmony_ci u8 dest_mac[ETH_ALEN]; 119862306a36Sopenharmony_ci u8 src_mac[ETH_ALEN]; 119962306a36Sopenharmony_ci __be16 type; 120062306a36Sopenharmony_ci __be16 ar_hrd; 120162306a36Sopenharmony_ci __be16 ar_pro; 120262306a36Sopenharmony_ci u8 ar_hln; 120362306a36Sopenharmony_ci u8 ar_pln; 120462306a36Sopenharmony_ci __be16 ar_op; 120562306a36Sopenharmony_ci u8 ar_sha[ETH_ALEN]; 120662306a36Sopenharmony_ci u8 ar_sip[4]; 120762306a36Sopenharmony_ci u8 ar_tha[ETH_ALEN]; 120862306a36Sopenharmony_ci u8 ar_tip[4]; 120962306a36Sopenharmony_ci} __packed; 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_cistruct _magic_packet { 121262306a36Sopenharmony_ci u8 dest_mac[6]; 121362306a36Sopenharmony_ci u8 src_mac[6]; 121462306a36Sopenharmony_ci __be16 type; 121562306a36Sopenharmony_ci u8 MAC[16][6]; 121662306a36Sopenharmony_ci u8 password[6]; 121762306a36Sopenharmony_ci} __packed; 121862306a36Sopenharmony_ci 121962306a36Sopenharmony_ci/* 122062306a36Sopenharmony_ci * Store for chip context when saving and restoring status. Not 122162306a36Sopenharmony_ci * all fields are saved/restored currently. 122262306a36Sopenharmony_ci */ 122362306a36Sopenharmony_ci 122462306a36Sopenharmony_cistruct velocity_context { 122562306a36Sopenharmony_ci u8 mac_reg[256]; 122662306a36Sopenharmony_ci MCAM_ADDR cam_addr[MCAM_SIZE]; 122762306a36Sopenharmony_ci u16 vcam[VCAM_SIZE]; 122862306a36Sopenharmony_ci u32 cammask[2]; 122962306a36Sopenharmony_ci u32 patcrc[2]; 123062306a36Sopenharmony_ci u32 pattern[8]; 123162306a36Sopenharmony_ci}; 123262306a36Sopenharmony_ci 123362306a36Sopenharmony_ci/* 123462306a36Sopenharmony_ci * Registers in the MII (offset unit is WORD) 123562306a36Sopenharmony_ci */ 123662306a36Sopenharmony_ci 123762306a36Sopenharmony_ci// Marvell 88E1000/88E1000S 123862306a36Sopenharmony_ci#define MII_REG_PSCR 0x10 // PHY specific control register 123962306a36Sopenharmony_ci 124062306a36Sopenharmony_ci// 124162306a36Sopenharmony_ci// Bits in the Silicon revision register 124262306a36Sopenharmony_ci// 124362306a36Sopenharmony_ci 124462306a36Sopenharmony_ci#define TCSR_ECHODIS 0x2000 // 124562306a36Sopenharmony_ci#define AUXCR_MDPPS 0x0004 // 124662306a36Sopenharmony_ci 124762306a36Sopenharmony_ci// Bits in the PLED register 124862306a36Sopenharmony_ci#define PLED_LALBE 0x0004 // 124962306a36Sopenharmony_ci 125062306a36Sopenharmony_ci// Marvell 88E1000/88E1000S Bits in the PHY specific control register (10h) 125162306a36Sopenharmony_ci#define PSCR_ACRSTX 0x0800 // Assert CRS on Transmit 125262306a36Sopenharmony_ci 125362306a36Sopenharmony_ci#define PHYID_CICADA_CS8201 0x000FC410UL 125462306a36Sopenharmony_ci#define PHYID_VT3216_32BIT 0x000FC610UL 125562306a36Sopenharmony_ci#define PHYID_VT3216_64BIT 0x000FC600UL 125662306a36Sopenharmony_ci#define PHYID_MARVELL_1000 0x01410C50UL 125762306a36Sopenharmony_ci#define PHYID_MARVELL_1000S 0x01410C40UL 125862306a36Sopenharmony_ci#define PHYID_ICPLUS_IP101A 0x02430C54UL 125962306a36Sopenharmony_ci#define PHYID_REV_ID_MASK 0x0000000FUL 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_ci#define PHYID_GET_PHY_ID(i) ((i) & ~PHYID_REV_ID_MASK) 126262306a36Sopenharmony_ci 126362306a36Sopenharmony_ci#define MII_REG_BITS_ON(x,i,p) do {\ 126462306a36Sopenharmony_ci u16 w;\ 126562306a36Sopenharmony_ci velocity_mii_read((p),(i),&(w));\ 126662306a36Sopenharmony_ci (w)|=(x);\ 126762306a36Sopenharmony_ci velocity_mii_write((p),(i),(w));\ 126862306a36Sopenharmony_ci} while (0) 126962306a36Sopenharmony_ci 127062306a36Sopenharmony_ci#define MII_REG_BITS_OFF(x,i,p) do {\ 127162306a36Sopenharmony_ci u16 w;\ 127262306a36Sopenharmony_ci velocity_mii_read((p),(i),&(w));\ 127362306a36Sopenharmony_ci (w)&=(~(x));\ 127462306a36Sopenharmony_ci velocity_mii_write((p),(i),(w));\ 127562306a36Sopenharmony_ci} while (0) 127662306a36Sopenharmony_ci 127762306a36Sopenharmony_ci#define MII_REG_BITS_IS_ON(x,i,p) ({\ 127862306a36Sopenharmony_ci u16 w;\ 127962306a36Sopenharmony_ci velocity_mii_read((p),(i),&(w));\ 128062306a36Sopenharmony_ci ((int) ((w) & (x)));}) 128162306a36Sopenharmony_ci 128262306a36Sopenharmony_ci#define MII_GET_PHY_ID(p) ({\ 128362306a36Sopenharmony_ci u32 id;\ 128462306a36Sopenharmony_ci velocity_mii_read((p),MII_PHYSID2,(u16 *) &id);\ 128562306a36Sopenharmony_ci velocity_mii_read((p),MII_PHYSID1,((u16 *) &id)+1);\ 128662306a36Sopenharmony_ci (id);}) 128762306a36Sopenharmony_ci 128862306a36Sopenharmony_ci#define VELOCITY_WOL_MAGIC 0x00000000UL 128962306a36Sopenharmony_ci#define VELOCITY_WOL_PHY 0x00000001UL 129062306a36Sopenharmony_ci#define VELOCITY_WOL_ARP 0x00000002UL 129162306a36Sopenharmony_ci#define VELOCITY_WOL_UCAST 0x00000004UL 129262306a36Sopenharmony_ci#define VELOCITY_WOL_BCAST 0x00000010UL 129362306a36Sopenharmony_ci#define VELOCITY_WOL_MCAST 0x00000020UL 129462306a36Sopenharmony_ci#define VELOCITY_WOL_MAGIC_SEC 0x00000040UL 129562306a36Sopenharmony_ci 129662306a36Sopenharmony_ci/* 129762306a36Sopenharmony_ci * Flags for options 129862306a36Sopenharmony_ci */ 129962306a36Sopenharmony_ci 130062306a36Sopenharmony_ci#define VELOCITY_FLAGS_TAGGING 0x00000001UL 130162306a36Sopenharmony_ci#define VELOCITY_FLAGS_RX_CSUM 0x00000004UL 130262306a36Sopenharmony_ci#define VELOCITY_FLAGS_IP_ALIGN 0x00000008UL 130362306a36Sopenharmony_ci#define VELOCITY_FLAGS_VAL_PKT_LEN 0x00000010UL 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_ci#define VELOCITY_FLAGS_FLOW_CTRL 0x01000000UL 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_ci/* 130862306a36Sopenharmony_ci * Flags for driver status 130962306a36Sopenharmony_ci */ 131062306a36Sopenharmony_ci 131162306a36Sopenharmony_ci#define VELOCITY_FLAGS_OPENED 0x00010000UL 131262306a36Sopenharmony_ci#define VELOCITY_FLAGS_VMNS_CONNECTED 0x00020000UL 131362306a36Sopenharmony_ci#define VELOCITY_FLAGS_VMNS_COMMITTED 0x00040000UL 131462306a36Sopenharmony_ci#define VELOCITY_FLAGS_WOL_ENABLED 0x00080000UL 131562306a36Sopenharmony_ci 131662306a36Sopenharmony_ci/* 131762306a36Sopenharmony_ci * Flags for MII status 131862306a36Sopenharmony_ci */ 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_ci#define VELOCITY_LINK_FAIL 0x00000001UL 132162306a36Sopenharmony_ci#define VELOCITY_SPEED_10 0x00000002UL 132262306a36Sopenharmony_ci#define VELOCITY_SPEED_100 0x00000004UL 132362306a36Sopenharmony_ci#define VELOCITY_SPEED_1000 0x00000008UL 132462306a36Sopenharmony_ci#define VELOCITY_DUPLEX_FULL 0x00000010UL 132562306a36Sopenharmony_ci#define VELOCITY_AUTONEG_ENABLE 0x00000020UL 132662306a36Sopenharmony_ci#define VELOCITY_FORCED_BY_EEPROM 0x00000040UL 132762306a36Sopenharmony_ci 132862306a36Sopenharmony_ci/* 132962306a36Sopenharmony_ci * For velocity_set_media_duplex 133062306a36Sopenharmony_ci */ 133162306a36Sopenharmony_ci 133262306a36Sopenharmony_ci#define VELOCITY_LINK_CHANGE 0x00000001UL 133362306a36Sopenharmony_ci 133462306a36Sopenharmony_cienum speed_opt { 133562306a36Sopenharmony_ci SPD_DPX_AUTO = 0, 133662306a36Sopenharmony_ci SPD_DPX_100_HALF = 1, 133762306a36Sopenharmony_ci SPD_DPX_100_FULL = 2, 133862306a36Sopenharmony_ci SPD_DPX_10_HALF = 3, 133962306a36Sopenharmony_ci SPD_DPX_10_FULL = 4, 134062306a36Sopenharmony_ci SPD_DPX_1000_FULL = 5 134162306a36Sopenharmony_ci}; 134262306a36Sopenharmony_ci 134362306a36Sopenharmony_cienum velocity_init_type { 134462306a36Sopenharmony_ci VELOCITY_INIT_COLD = 0, 134562306a36Sopenharmony_ci VELOCITY_INIT_RESET, 134662306a36Sopenharmony_ci VELOCITY_INIT_WOL 134762306a36Sopenharmony_ci}; 134862306a36Sopenharmony_ci 134962306a36Sopenharmony_cienum velocity_flow_cntl_type { 135062306a36Sopenharmony_ci FLOW_CNTL_DEFAULT = 1, 135162306a36Sopenharmony_ci FLOW_CNTL_TX, 135262306a36Sopenharmony_ci FLOW_CNTL_RX, 135362306a36Sopenharmony_ci FLOW_CNTL_TX_RX, 135462306a36Sopenharmony_ci FLOW_CNTL_DISABLE, 135562306a36Sopenharmony_ci}; 135662306a36Sopenharmony_ci 135762306a36Sopenharmony_cistruct velocity_opt { 135862306a36Sopenharmony_ci int numrx; /* Number of RX descriptors */ 135962306a36Sopenharmony_ci int numtx; /* Number of TX descriptors */ 136062306a36Sopenharmony_ci enum speed_opt spd_dpx; /* Media link mode */ 136162306a36Sopenharmony_ci 136262306a36Sopenharmony_ci int DMA_length; /* DMA length */ 136362306a36Sopenharmony_ci int rx_thresh; /* RX_THRESH */ 136462306a36Sopenharmony_ci int flow_cntl; 136562306a36Sopenharmony_ci int wol_opts; /* Wake on lan options */ 136662306a36Sopenharmony_ci int td_int_count; 136762306a36Sopenharmony_ci int int_works; 136862306a36Sopenharmony_ci int rx_bandwidth_hi; 136962306a36Sopenharmony_ci int rx_bandwidth_lo; 137062306a36Sopenharmony_ci int rx_bandwidth_en; 137162306a36Sopenharmony_ci int rxqueue_timer; 137262306a36Sopenharmony_ci int txqueue_timer; 137362306a36Sopenharmony_ci int tx_intsup; 137462306a36Sopenharmony_ci int rx_intsup; 137562306a36Sopenharmony_ci u32 flags; 137662306a36Sopenharmony_ci}; 137762306a36Sopenharmony_ci 137862306a36Sopenharmony_ci#define AVAIL_TD(p,q) ((p)->options.numtx-((p)->tx.used[(q)])) 137962306a36Sopenharmony_ci 138062306a36Sopenharmony_ci#define GET_RD_BY_IDX(vptr, idx) (vptr->rd_ring[idx]) 138162306a36Sopenharmony_ci 138262306a36Sopenharmony_cistruct velocity_info { 138362306a36Sopenharmony_ci struct device *dev; 138462306a36Sopenharmony_ci struct pci_dev *pdev; 138562306a36Sopenharmony_ci struct net_device *netdev; 138662306a36Sopenharmony_ci bool no_eeprom; 138762306a36Sopenharmony_ci 138862306a36Sopenharmony_ci unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 138962306a36Sopenharmony_ci u8 ip_addr[4]; 139062306a36Sopenharmony_ci enum chip_type chip_id; 139162306a36Sopenharmony_ci 139262306a36Sopenharmony_ci struct mac_regs __iomem * mac_regs; 139362306a36Sopenharmony_ci unsigned long memaddr; 139462306a36Sopenharmony_ci unsigned long ioaddr; 139562306a36Sopenharmony_ci 139662306a36Sopenharmony_ci struct tx_info { 139762306a36Sopenharmony_ci int numq; 139862306a36Sopenharmony_ci 139962306a36Sopenharmony_ci /* FIXME: the locality of the data seems rather poor. */ 140062306a36Sopenharmony_ci int used[TX_QUEUE_NO]; 140162306a36Sopenharmony_ci int curr[TX_QUEUE_NO]; 140262306a36Sopenharmony_ci int tail[TX_QUEUE_NO]; 140362306a36Sopenharmony_ci struct tx_desc *rings[TX_QUEUE_NO]; 140462306a36Sopenharmony_ci struct velocity_td_info *infos[TX_QUEUE_NO]; 140562306a36Sopenharmony_ci dma_addr_t pool_dma[TX_QUEUE_NO]; 140662306a36Sopenharmony_ci } tx; 140762306a36Sopenharmony_ci 140862306a36Sopenharmony_ci struct rx_info { 140962306a36Sopenharmony_ci int buf_sz; 141062306a36Sopenharmony_ci 141162306a36Sopenharmony_ci int dirty; 141262306a36Sopenharmony_ci int curr; 141362306a36Sopenharmony_ci u32 filled; 141462306a36Sopenharmony_ci struct rx_desc *ring; 141562306a36Sopenharmony_ci struct velocity_rd_info *info; /* It's an array */ 141662306a36Sopenharmony_ci dma_addr_t pool_dma; 141762306a36Sopenharmony_ci } rx; 141862306a36Sopenharmony_ci 141962306a36Sopenharmony_ci u32 mib_counter[MAX_HW_MIB_COUNTER]; 142062306a36Sopenharmony_ci struct velocity_opt options; 142162306a36Sopenharmony_ci 142262306a36Sopenharmony_ci u32 int_mask; 142362306a36Sopenharmony_ci 142462306a36Sopenharmony_ci u32 flags; 142562306a36Sopenharmony_ci 142662306a36Sopenharmony_ci u32 mii_status; 142762306a36Sopenharmony_ci u32 phy_id; 142862306a36Sopenharmony_ci int multicast_limit; 142962306a36Sopenharmony_ci 143062306a36Sopenharmony_ci u8 vCAMmask[(VCAM_SIZE / 8)]; 143162306a36Sopenharmony_ci u8 mCAMmask[(MCAM_SIZE / 8)]; 143262306a36Sopenharmony_ci 143362306a36Sopenharmony_ci spinlock_t lock; 143462306a36Sopenharmony_ci 143562306a36Sopenharmony_ci int wol_opts; 143662306a36Sopenharmony_ci u8 wol_passwd[6]; 143762306a36Sopenharmony_ci 143862306a36Sopenharmony_ci struct velocity_context context; 143962306a36Sopenharmony_ci 144062306a36Sopenharmony_ci u32 ticks; 144162306a36Sopenharmony_ci u32 ethtool_ops_nesting; 144262306a36Sopenharmony_ci 144362306a36Sopenharmony_ci u8 rev_id; 144462306a36Sopenharmony_ci 144562306a36Sopenharmony_ci struct napi_struct napi; 144662306a36Sopenharmony_ci}; 144762306a36Sopenharmony_ci 144862306a36Sopenharmony_ci/** 144962306a36Sopenharmony_ci * velocity_get_ip - find an IP address for the device 145062306a36Sopenharmony_ci * @vptr: Velocity to query 145162306a36Sopenharmony_ci * 145262306a36Sopenharmony_ci * Dig out an IP address for this interface so that we can 145362306a36Sopenharmony_ci * configure wakeup with WOL for ARP. If there are multiple IP 145462306a36Sopenharmony_ci * addresses on this chain then we use the first - multi-IP WOL is not 145562306a36Sopenharmony_ci * supported. 145662306a36Sopenharmony_ci * 145762306a36Sopenharmony_ci */ 145862306a36Sopenharmony_ci 145962306a36Sopenharmony_cistatic inline int velocity_get_ip(struct velocity_info *vptr) 146062306a36Sopenharmony_ci{ 146162306a36Sopenharmony_ci struct in_device *in_dev; 146262306a36Sopenharmony_ci struct in_ifaddr *ifa; 146362306a36Sopenharmony_ci int res = -ENOENT; 146462306a36Sopenharmony_ci 146562306a36Sopenharmony_ci rcu_read_lock(); 146662306a36Sopenharmony_ci in_dev = __in_dev_get_rcu(vptr->netdev); 146762306a36Sopenharmony_ci if (in_dev != NULL) { 146862306a36Sopenharmony_ci ifa = rcu_dereference(in_dev->ifa_list); 146962306a36Sopenharmony_ci if (ifa != NULL) { 147062306a36Sopenharmony_ci memcpy(vptr->ip_addr, &ifa->ifa_address, 4); 147162306a36Sopenharmony_ci res = 0; 147262306a36Sopenharmony_ci } 147362306a36Sopenharmony_ci } 147462306a36Sopenharmony_ci rcu_read_unlock(); 147562306a36Sopenharmony_ci return res; 147662306a36Sopenharmony_ci} 147762306a36Sopenharmony_ci 147862306a36Sopenharmony_ci/** 147962306a36Sopenharmony_ci * velocity_update_hw_mibs - fetch MIB counters from chip 148062306a36Sopenharmony_ci * @vptr: velocity to update 148162306a36Sopenharmony_ci * 148262306a36Sopenharmony_ci * The velocity hardware keeps certain counters in the hardware 148362306a36Sopenharmony_ci * side. We need to read these when the user asks for statistics 148462306a36Sopenharmony_ci * or when they overflow (causing an interrupt). The read of the 148562306a36Sopenharmony_ci * statistic clears it, so we keep running master counters in user 148662306a36Sopenharmony_ci * space. 148762306a36Sopenharmony_ci */ 148862306a36Sopenharmony_ci 148962306a36Sopenharmony_cistatic inline void velocity_update_hw_mibs(struct velocity_info *vptr) 149062306a36Sopenharmony_ci{ 149162306a36Sopenharmony_ci u32 tmp; 149262306a36Sopenharmony_ci int i; 149362306a36Sopenharmony_ci BYTE_REG_BITS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR)); 149462306a36Sopenharmony_ci 149562306a36Sopenharmony_ci while (BYTE_REG_BITS_IS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR))); 149662306a36Sopenharmony_ci 149762306a36Sopenharmony_ci BYTE_REG_BITS_ON(MIBCR_MPTRINI, &(vptr->mac_regs->MIBCR)); 149862306a36Sopenharmony_ci for (i = 0; i < HW_MIB_SIZE; i++) { 149962306a36Sopenharmony_ci tmp = readl(&(vptr->mac_regs->MIBData)) & 0x00FFFFFFUL; 150062306a36Sopenharmony_ci vptr->mib_counter[i] += tmp; 150162306a36Sopenharmony_ci } 150262306a36Sopenharmony_ci} 150362306a36Sopenharmony_ci 150462306a36Sopenharmony_ci/** 150562306a36Sopenharmony_ci * init_flow_control_register - set up flow control 150662306a36Sopenharmony_ci * @vptr: velocity to configure 150762306a36Sopenharmony_ci * 150862306a36Sopenharmony_ci * Configure the flow control registers for this velocity device. 150962306a36Sopenharmony_ci */ 151062306a36Sopenharmony_ci 151162306a36Sopenharmony_cistatic inline void init_flow_control_register(struct velocity_info *vptr) 151262306a36Sopenharmony_ci{ 151362306a36Sopenharmony_ci struct mac_regs __iomem * regs = vptr->mac_regs; 151462306a36Sopenharmony_ci 151562306a36Sopenharmony_ci /* Set {XHITH1, XHITH0, XLTH1, XLTH0} in FlowCR1 to {1, 0, 1, 1} 151662306a36Sopenharmony_ci depend on RD=64, and Turn on XNOEN in FlowCR1 */ 151762306a36Sopenharmony_ci writel((CR0_XONEN | CR0_XHITH1 | CR0_XLTH1 | CR0_XLTH0), ®s->CR0Set); 151862306a36Sopenharmony_ci writel((CR0_FDXTFCEN | CR0_FDXRFCEN | CR0_HDXFCEN | CR0_XHITH0), ®s->CR0Clr); 151962306a36Sopenharmony_ci 152062306a36Sopenharmony_ci /* Set TxPauseTimer to 0xFFFF */ 152162306a36Sopenharmony_ci writew(0xFFFF, ®s->tx_pause_timer); 152262306a36Sopenharmony_ci 152362306a36Sopenharmony_ci /* Initialize RBRDU to Rx buffer count. */ 152462306a36Sopenharmony_ci writew(vptr->options.numrx, ®s->RBRDU); 152562306a36Sopenharmony_ci} 152662306a36Sopenharmony_ci 152762306a36Sopenharmony_ci 152862306a36Sopenharmony_ci#endif 1529