162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* ICSSG Ethernet driver 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright (C) 2022 Texas Instruments Incorporated - https://www.ti.com 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/iopoll.h> 862306a36Sopenharmony_ci#include <linux/regmap.h> 962306a36Sopenharmony_ci#include <uapi/linux/if_ether.h> 1062306a36Sopenharmony_ci#include "icssg_config.h" 1162306a36Sopenharmony_ci#include "icssg_prueth.h" 1262306a36Sopenharmony_ci#include "icssg_switch_map.h" 1362306a36Sopenharmony_ci#include "icssg_mii_rt.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci/* TX IPG Values to be set for 100M link speed. These values are 1662306a36Sopenharmony_ci * in ocp_clk cycles. So need change if ocp_clk is changed for a specific 1762306a36Sopenharmony_ci * h/w design. 1862306a36Sopenharmony_ci */ 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* IPG is in core_clk cycles */ 2162306a36Sopenharmony_ci#define MII_RT_TX_IPG_100M 0x17 2262306a36Sopenharmony_ci#define MII_RT_TX_IPG_1G 0xb 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define ICSSG_QUEUES_MAX 64 2562306a36Sopenharmony_ci#define ICSSG_QUEUE_OFFSET 0xd00 2662306a36Sopenharmony_ci#define ICSSG_QUEUE_PEEK_OFFSET 0xe00 2762306a36Sopenharmony_ci#define ICSSG_QUEUE_CNT_OFFSET 0xe40 2862306a36Sopenharmony_ci#define ICSSG_QUEUE_RESET_OFFSET 0xf40 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define ICSSG_NUM_TX_QUEUES 8 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define RECYCLE_Q_SLICE0 16 3362306a36Sopenharmony_ci#define RECYCLE_Q_SLICE1 17 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define ICSSG_NUM_OTHER_QUEUES 5 /* port, host and special queues */ 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define PORT_HI_Q_SLICE0 32 3862306a36Sopenharmony_ci#define PORT_LO_Q_SLICE0 33 3962306a36Sopenharmony_ci#define HOST_HI_Q_SLICE0 34 4062306a36Sopenharmony_ci#define HOST_LO_Q_SLICE0 35 4162306a36Sopenharmony_ci#define HOST_SPL_Q_SLICE0 40 /* Special Queue */ 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#define PORT_HI_Q_SLICE1 36 4462306a36Sopenharmony_ci#define PORT_LO_Q_SLICE1 37 4562306a36Sopenharmony_ci#define HOST_HI_Q_SLICE1 38 4662306a36Sopenharmony_ci#define HOST_LO_Q_SLICE1 39 4762306a36Sopenharmony_ci#define HOST_SPL_Q_SLICE1 41 /* Special Queue */ 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci#define MII_RXCFG_DEFAULT (PRUSS_MII_RT_RXCFG_RX_ENABLE | \ 5062306a36Sopenharmony_ci PRUSS_MII_RT_RXCFG_RX_DATA_RDY_MODE_DIS | \ 5162306a36Sopenharmony_ci PRUSS_MII_RT_RXCFG_RX_L2_EN | \ 5262306a36Sopenharmony_ci PRUSS_MII_RT_RXCFG_RX_L2_EOF_SCLR_DIS) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define MII_TXCFG_DEFAULT (PRUSS_MII_RT_TXCFG_TX_ENABLE | \ 5562306a36Sopenharmony_ci PRUSS_MII_RT_TXCFG_TX_AUTO_PREAMBLE | \ 5662306a36Sopenharmony_ci PRUSS_MII_RT_TXCFG_TX_32_MODE_EN | \ 5762306a36Sopenharmony_ci PRUSS_MII_RT_TXCFG_TX_IPG_WIRE_CLK_EN) 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci#define ICSSG_CFG_DEFAULT (ICSSG_CFG_TX_L1_EN | \ 6062306a36Sopenharmony_ci ICSSG_CFG_TX_L2_EN | ICSSG_CFG_RX_L2_G_EN | \ 6162306a36Sopenharmony_ci ICSSG_CFG_TX_PRU_EN | \ 6262306a36Sopenharmony_ci ICSSG_CFG_SGMII_MODE) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci#define FDB_GEN_CFG1 0x60 6562306a36Sopenharmony_ci#define SMEM_VLAN_OFFSET 8 6662306a36Sopenharmony_ci#define SMEM_VLAN_OFFSET_MASK GENMASK(25, 8) 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define FDB_GEN_CFG2 0x64 6962306a36Sopenharmony_ci#define FDB_VLAN_EN BIT(6) 7062306a36Sopenharmony_ci#define FDB_HOST_EN BIT(2) 7162306a36Sopenharmony_ci#define FDB_PRU1_EN BIT(1) 7262306a36Sopenharmony_ci#define FDB_PRU0_EN BIT(0) 7362306a36Sopenharmony_ci#define FDB_EN_ALL (FDB_PRU0_EN | FDB_PRU1_EN | \ 7462306a36Sopenharmony_ci FDB_HOST_EN | FDB_VLAN_EN) 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci/** 7762306a36Sopenharmony_ci * struct map - ICSSG Queue Map 7862306a36Sopenharmony_ci * @queue: Queue number 7962306a36Sopenharmony_ci * @pd_addr_start: Packet descriptor queue reserved memory 8062306a36Sopenharmony_ci * @flags: Flags 8162306a36Sopenharmony_ci * @special: Indicates whether this queue is a special queue or not 8262306a36Sopenharmony_ci */ 8362306a36Sopenharmony_cistruct map { 8462306a36Sopenharmony_ci int queue; 8562306a36Sopenharmony_ci u32 pd_addr_start; 8662306a36Sopenharmony_ci u32 flags; 8762306a36Sopenharmony_ci bool special; 8862306a36Sopenharmony_ci}; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci/* Hardware queue map for ICSSG */ 9162306a36Sopenharmony_cistatic const struct map hwq_map[2][ICSSG_NUM_OTHER_QUEUES] = { 9262306a36Sopenharmony_ci { 9362306a36Sopenharmony_ci { PORT_HI_Q_SLICE0, PORT_DESC0_HI, 0x200000, 0 }, 9462306a36Sopenharmony_ci { PORT_LO_Q_SLICE0, PORT_DESC0_LO, 0, 0 }, 9562306a36Sopenharmony_ci { HOST_HI_Q_SLICE0, HOST_DESC0_HI, 0x200000, 0 }, 9662306a36Sopenharmony_ci { HOST_LO_Q_SLICE0, HOST_DESC0_LO, 0, 0 }, 9762306a36Sopenharmony_ci { HOST_SPL_Q_SLICE0, HOST_SPPD0, 0x400000, 1 }, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci { 10062306a36Sopenharmony_ci { PORT_HI_Q_SLICE1, PORT_DESC1_HI, 0xa00000, 0 }, 10162306a36Sopenharmony_ci { PORT_LO_Q_SLICE1, PORT_DESC1_LO, 0x800000, 0 }, 10262306a36Sopenharmony_ci { HOST_HI_Q_SLICE1, HOST_DESC1_HI, 0xa00000, 0 }, 10362306a36Sopenharmony_ci { HOST_LO_Q_SLICE1, HOST_DESC1_LO, 0x800000, 0 }, 10462306a36Sopenharmony_ci { HOST_SPL_Q_SLICE1, HOST_SPPD1, 0xc00000, 1 }, 10562306a36Sopenharmony_ci }, 10662306a36Sopenharmony_ci}; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cistatic void icssg_config_mii_init(struct prueth_emac *emac) 10962306a36Sopenharmony_ci{ 11062306a36Sopenharmony_ci u32 rxcfg, txcfg, rxcfg_reg, txcfg_reg, pcnt_reg; 11162306a36Sopenharmony_ci struct prueth *prueth = emac->prueth; 11262306a36Sopenharmony_ci int slice = prueth_emac_slice(emac); 11362306a36Sopenharmony_ci struct regmap *mii_rt; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci mii_rt = prueth->mii_rt; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci rxcfg_reg = (slice == ICSS_MII0) ? PRUSS_MII_RT_RXCFG0 : 11862306a36Sopenharmony_ci PRUSS_MII_RT_RXCFG1; 11962306a36Sopenharmony_ci txcfg_reg = (slice == ICSS_MII0) ? PRUSS_MII_RT_TXCFG0 : 12062306a36Sopenharmony_ci PRUSS_MII_RT_TXCFG1; 12162306a36Sopenharmony_ci pcnt_reg = (slice == ICSS_MII0) ? PRUSS_MII_RT_RX_PCNT0 : 12262306a36Sopenharmony_ci PRUSS_MII_RT_RX_PCNT1; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci rxcfg = MII_RXCFG_DEFAULT; 12562306a36Sopenharmony_ci txcfg = MII_TXCFG_DEFAULT; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci if (slice == ICSS_MII1) 12862306a36Sopenharmony_ci rxcfg |= PRUSS_MII_RT_RXCFG_RX_MUX_SEL; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci /* In MII mode TX lines swapped inside ICSSG, so TX_MUX_SEL cfg need 13162306a36Sopenharmony_ci * to be swapped also comparing to RGMII mode. 13262306a36Sopenharmony_ci */ 13362306a36Sopenharmony_ci if (emac->phy_if == PHY_INTERFACE_MODE_MII && slice == ICSS_MII0) 13462306a36Sopenharmony_ci txcfg |= PRUSS_MII_RT_TXCFG_TX_MUX_SEL; 13562306a36Sopenharmony_ci else if (emac->phy_if != PHY_INTERFACE_MODE_MII && slice == ICSS_MII1) 13662306a36Sopenharmony_ci txcfg |= PRUSS_MII_RT_TXCFG_TX_MUX_SEL; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci regmap_write(mii_rt, rxcfg_reg, rxcfg); 13962306a36Sopenharmony_ci regmap_write(mii_rt, txcfg_reg, txcfg); 14062306a36Sopenharmony_ci regmap_write(mii_rt, pcnt_reg, 0x1); 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic void icssg_miig_queues_init(struct prueth *prueth, int slice) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci struct regmap *miig_rt = prueth->miig_rt; 14662306a36Sopenharmony_ci void __iomem *smem = prueth->shram.va; 14762306a36Sopenharmony_ci u8 pd[ICSSG_SPECIAL_PD_SIZE]; 14862306a36Sopenharmony_ci int queue = 0, i, j; 14962306a36Sopenharmony_ci u32 *pdword; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci /* reset hwqueues */ 15262306a36Sopenharmony_ci if (slice) 15362306a36Sopenharmony_ci queue = ICSSG_NUM_TX_QUEUES; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci for (i = 0; i < ICSSG_NUM_TX_QUEUES; i++) { 15662306a36Sopenharmony_ci regmap_write(miig_rt, ICSSG_QUEUE_RESET_OFFSET, queue); 15762306a36Sopenharmony_ci queue++; 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci queue = slice ? RECYCLE_Q_SLICE1 : RECYCLE_Q_SLICE0; 16162306a36Sopenharmony_ci regmap_write(miig_rt, ICSSG_QUEUE_RESET_OFFSET, queue); 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci for (i = 0; i < ICSSG_NUM_OTHER_QUEUES; i++) { 16462306a36Sopenharmony_ci regmap_write(miig_rt, ICSSG_QUEUE_RESET_OFFSET, 16562306a36Sopenharmony_ci hwq_map[slice][i].queue); 16662306a36Sopenharmony_ci } 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci /* initialize packet descriptors in SMEM */ 16962306a36Sopenharmony_ci /* push pakcet descriptors to hwqueues */ 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci pdword = (u32 *)pd; 17262306a36Sopenharmony_ci for (j = 0; j < ICSSG_NUM_OTHER_QUEUES; j++) { 17362306a36Sopenharmony_ci const struct map *mp; 17462306a36Sopenharmony_ci int pd_size, num_pds; 17562306a36Sopenharmony_ci u32 pdaddr; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci mp = &hwq_map[slice][j]; 17862306a36Sopenharmony_ci if (mp->special) { 17962306a36Sopenharmony_ci pd_size = ICSSG_SPECIAL_PD_SIZE; 18062306a36Sopenharmony_ci num_pds = ICSSG_NUM_SPECIAL_PDS; 18162306a36Sopenharmony_ci } else { 18262306a36Sopenharmony_ci pd_size = ICSSG_NORMAL_PD_SIZE; 18362306a36Sopenharmony_ci num_pds = ICSSG_NUM_NORMAL_PDS; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci for (i = 0; i < num_pds; i++) { 18762306a36Sopenharmony_ci memset(pd, 0, pd_size); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci pdword[0] &= ICSSG_FLAG_MASK; 19062306a36Sopenharmony_ci pdword[0] |= mp->flags; 19162306a36Sopenharmony_ci pdaddr = mp->pd_addr_start + i * pd_size; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci memcpy_toio(smem + pdaddr, pd, pd_size); 19462306a36Sopenharmony_ci queue = mp->queue; 19562306a36Sopenharmony_ci regmap_write(miig_rt, ICSSG_QUEUE_OFFSET + 4 * queue, 19662306a36Sopenharmony_ci pdaddr); 19762306a36Sopenharmony_ci } 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci} 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_civoid icssg_config_ipg(struct prueth_emac *emac) 20262306a36Sopenharmony_ci{ 20362306a36Sopenharmony_ci struct prueth *prueth = emac->prueth; 20462306a36Sopenharmony_ci int slice = prueth_emac_slice(emac); 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci switch (emac->speed) { 20762306a36Sopenharmony_ci case SPEED_1000: 20862306a36Sopenharmony_ci icssg_mii_update_ipg(prueth->mii_rt, slice, MII_RT_TX_IPG_1G); 20962306a36Sopenharmony_ci break; 21062306a36Sopenharmony_ci case SPEED_100: 21162306a36Sopenharmony_ci icssg_mii_update_ipg(prueth->mii_rt, slice, MII_RT_TX_IPG_100M); 21262306a36Sopenharmony_ci break; 21362306a36Sopenharmony_ci case SPEED_10: 21462306a36Sopenharmony_ci /* IPG for 10M is same as 100M */ 21562306a36Sopenharmony_ci icssg_mii_update_ipg(prueth->mii_rt, slice, MII_RT_TX_IPG_100M); 21662306a36Sopenharmony_ci break; 21762306a36Sopenharmony_ci default: 21862306a36Sopenharmony_ci /* Other links speeds not supported */ 21962306a36Sopenharmony_ci netdev_err(emac->ndev, "Unsupported link speed\n"); 22062306a36Sopenharmony_ci return; 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic void emac_r30_cmd_init(struct prueth_emac *emac) 22562306a36Sopenharmony_ci{ 22662306a36Sopenharmony_ci struct icssg_r30_cmd __iomem *p; 22762306a36Sopenharmony_ci int i; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci p = emac->dram.va + MGR_R30_CMD_OFFSET; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci for (i = 0; i < 4; i++) 23262306a36Sopenharmony_ci writel(EMAC_NONE, &p->cmd[i]); 23362306a36Sopenharmony_ci} 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic int emac_r30_is_done(struct prueth_emac *emac) 23662306a36Sopenharmony_ci{ 23762306a36Sopenharmony_ci const struct icssg_r30_cmd __iomem *p; 23862306a36Sopenharmony_ci u32 cmd; 23962306a36Sopenharmony_ci int i; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci p = emac->dram.va + MGR_R30_CMD_OFFSET; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci for (i = 0; i < 4; i++) { 24462306a36Sopenharmony_ci cmd = readl(&p->cmd[i]); 24562306a36Sopenharmony_ci if (cmd != EMAC_NONE) 24662306a36Sopenharmony_ci return 0; 24762306a36Sopenharmony_ci } 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci return 1; 25062306a36Sopenharmony_ci} 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic int prueth_emac_buffer_setup(struct prueth_emac *emac) 25362306a36Sopenharmony_ci{ 25462306a36Sopenharmony_ci struct icssg_buffer_pool_cfg __iomem *bpool_cfg; 25562306a36Sopenharmony_ci struct icssg_rxq_ctx __iomem *rxq_ctx; 25662306a36Sopenharmony_ci struct prueth *prueth = emac->prueth; 25762306a36Sopenharmony_ci int slice = prueth_emac_slice(emac); 25862306a36Sopenharmony_ci u32 addr; 25962306a36Sopenharmony_ci int i; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci /* Layout to have 64KB aligned buffer pool 26262306a36Sopenharmony_ci * |BPOOL0|BPOOL1|RX_CTX0|RX_CTX1| 26362306a36Sopenharmony_ci */ 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci addr = lower_32_bits(prueth->msmcram.pa); 26662306a36Sopenharmony_ci if (slice) 26762306a36Sopenharmony_ci addr += PRUETH_NUM_BUF_POOLS * PRUETH_EMAC_BUF_POOL_SIZE; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci if (addr % SZ_64K) { 27062306a36Sopenharmony_ci dev_warn(prueth->dev, "buffer pool needs to be 64KB aligned\n"); 27162306a36Sopenharmony_ci return -EINVAL; 27262306a36Sopenharmony_ci } 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci bpool_cfg = emac->dram.va + BUFFER_POOL_0_ADDR_OFFSET; 27562306a36Sopenharmony_ci /* workaround for f/w bug. bpool 0 needs to be initilalized */ 27662306a36Sopenharmony_ci writel(addr, &bpool_cfg[0].addr); 27762306a36Sopenharmony_ci writel(0, &bpool_cfg[0].len); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci for (i = PRUETH_EMAC_BUF_POOL_START; 28062306a36Sopenharmony_ci i < PRUETH_EMAC_BUF_POOL_START + PRUETH_NUM_BUF_POOLS; 28162306a36Sopenharmony_ci i++) { 28262306a36Sopenharmony_ci writel(addr, &bpool_cfg[i].addr); 28362306a36Sopenharmony_ci writel(PRUETH_EMAC_BUF_POOL_SIZE, &bpool_cfg[i].len); 28462306a36Sopenharmony_ci addr += PRUETH_EMAC_BUF_POOL_SIZE; 28562306a36Sopenharmony_ci } 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci if (!slice) 28862306a36Sopenharmony_ci addr += PRUETH_NUM_BUF_POOLS * PRUETH_EMAC_BUF_POOL_SIZE; 28962306a36Sopenharmony_ci else 29062306a36Sopenharmony_ci addr += PRUETH_EMAC_RX_CTX_BUF_SIZE * 2; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci /* Pre-emptible RX buffer queue */ 29362306a36Sopenharmony_ci rxq_ctx = emac->dram.va + HOST_RX_Q_PRE_CONTEXT_OFFSET; 29462306a36Sopenharmony_ci for (i = 0; i < 3; i++) 29562306a36Sopenharmony_ci writel(addr, &rxq_ctx->start[i]); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci addr += PRUETH_EMAC_RX_CTX_BUF_SIZE; 29862306a36Sopenharmony_ci writel(addr, &rxq_ctx->end); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci /* Express RX buffer queue */ 30162306a36Sopenharmony_ci rxq_ctx = emac->dram.va + HOST_RX_Q_EXP_CONTEXT_OFFSET; 30262306a36Sopenharmony_ci for (i = 0; i < 3; i++) 30362306a36Sopenharmony_ci writel(addr, &rxq_ctx->start[i]); 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci addr += PRUETH_EMAC_RX_CTX_BUF_SIZE; 30662306a36Sopenharmony_ci writel(addr, &rxq_ctx->end); 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci return 0; 30962306a36Sopenharmony_ci} 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_cistatic void icssg_init_emac_mode(struct prueth *prueth) 31262306a36Sopenharmony_ci{ 31362306a36Sopenharmony_ci /* When the device is configured as a bridge and it is being brought 31462306a36Sopenharmony_ci * back to the emac mode, the host mac address has to be set as 0. 31562306a36Sopenharmony_ci */ 31662306a36Sopenharmony_ci u8 mac[ETH_ALEN] = { 0 }; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci if (prueth->emacs_initialized) 31962306a36Sopenharmony_ci return; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci regmap_update_bits(prueth->miig_rt, FDB_GEN_CFG1, 32262306a36Sopenharmony_ci SMEM_VLAN_OFFSET_MASK, 0); 32362306a36Sopenharmony_ci regmap_write(prueth->miig_rt, FDB_GEN_CFG2, 0); 32462306a36Sopenharmony_ci /* Clear host MAC address */ 32562306a36Sopenharmony_ci icssg_class_set_host_mac_addr(prueth->miig_rt, mac); 32662306a36Sopenharmony_ci} 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ciint icssg_config(struct prueth *prueth, struct prueth_emac *emac, int slice) 32962306a36Sopenharmony_ci{ 33062306a36Sopenharmony_ci void __iomem *config = emac->dram.va + ICSSG_CONFIG_OFFSET; 33162306a36Sopenharmony_ci struct icssg_flow_cfg __iomem *flow_cfg; 33262306a36Sopenharmony_ci int ret; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci icssg_init_emac_mode(prueth); 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci memset_io(config, 0, TAS_GATE_MASK_LIST0); 33762306a36Sopenharmony_ci icssg_miig_queues_init(prueth, slice); 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci emac->speed = SPEED_1000; 34062306a36Sopenharmony_ci emac->duplex = DUPLEX_FULL; 34162306a36Sopenharmony_ci if (!phy_interface_mode_is_rgmii(emac->phy_if)) { 34262306a36Sopenharmony_ci emac->speed = SPEED_100; 34362306a36Sopenharmony_ci emac->duplex = DUPLEX_FULL; 34462306a36Sopenharmony_ci } 34562306a36Sopenharmony_ci regmap_update_bits(prueth->miig_rt, ICSSG_CFG_OFFSET, 34662306a36Sopenharmony_ci ICSSG_CFG_DEFAULT, ICSSG_CFG_DEFAULT); 34762306a36Sopenharmony_ci icssg_miig_set_interface_mode(prueth->miig_rt, slice, emac->phy_if); 34862306a36Sopenharmony_ci icssg_config_mii_init(emac); 34962306a36Sopenharmony_ci icssg_config_ipg(emac); 35062306a36Sopenharmony_ci icssg_update_rgmii_cfg(prueth->miig_rt, emac); 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci /* set GPI mode */ 35362306a36Sopenharmony_ci pruss_cfg_gpimode(prueth->pruss, prueth->pru_id[slice], 35462306a36Sopenharmony_ci PRUSS_GPI_MODE_MII); 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci /* enable XFR shift for PRU and RTU */ 35762306a36Sopenharmony_ci pruss_cfg_xfr_enable(prueth->pruss, PRU_TYPE_PRU, true); 35862306a36Sopenharmony_ci pruss_cfg_xfr_enable(prueth->pruss, PRU_TYPE_RTU, true); 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci /* set C28 to 0x100 */ 36162306a36Sopenharmony_ci pru_rproc_set_ctable(prueth->pru[slice], PRU_C28, 0x100 << 8); 36262306a36Sopenharmony_ci pru_rproc_set_ctable(prueth->rtu[slice], PRU_C28, 0x100 << 8); 36362306a36Sopenharmony_ci pru_rproc_set_ctable(prueth->txpru[slice], PRU_C28, 0x100 << 8); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci flow_cfg = config + PSI_L_REGULAR_FLOW_ID_BASE_OFFSET; 36662306a36Sopenharmony_ci writew(emac->rx_flow_id_base, &flow_cfg->rx_base_flow); 36762306a36Sopenharmony_ci writew(0, &flow_cfg->mgm_base_flow); 36862306a36Sopenharmony_ci writeb(0, config + SPL_PKT_DEFAULT_PRIORITY); 36962306a36Sopenharmony_ci writeb(0, config + QUEUE_NUM_UNTAGGED); 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci ret = prueth_emac_buffer_setup(emac); 37262306a36Sopenharmony_ci if (ret) 37362306a36Sopenharmony_ci return ret; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci emac_r30_cmd_init(emac); 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci return 0; 37862306a36Sopenharmony_ci} 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci/* Bitmask for ICSSG r30 commands */ 38162306a36Sopenharmony_cistatic const struct icssg_r30_cmd emac_r32_bitmask[] = { 38262306a36Sopenharmony_ci {{0xffff0004, 0xffff0100, 0xffff0004, EMAC_NONE}}, /* EMAC_PORT_DISABLE */ 38362306a36Sopenharmony_ci {{0xfffb0040, 0xfeff0200, 0xfeff0200, EMAC_NONE}}, /* EMAC_PORT_BLOCK */ 38462306a36Sopenharmony_ci {{0xffbb0000, 0xfcff0000, 0xdcfb0000, EMAC_NONE}}, /* EMAC_PORT_FORWARD */ 38562306a36Sopenharmony_ci {{0xffbb0000, 0xfcff0000, 0xfcff2000, EMAC_NONE}}, /* EMAC_PORT_FORWARD_WO_LEARNING */ 38662306a36Sopenharmony_ci {{0xffff0001, EMAC_NONE, EMAC_NONE, EMAC_NONE}}, /* ACCEPT ALL */ 38762306a36Sopenharmony_ci {{0xfffe0002, EMAC_NONE, EMAC_NONE, EMAC_NONE}}, /* ACCEPT TAGGED */ 38862306a36Sopenharmony_ci {{0xfffc0000, EMAC_NONE, EMAC_NONE, EMAC_NONE}}, /* ACCEPT UNTAGGED and PRIO */ 38962306a36Sopenharmony_ci {{EMAC_NONE, 0xffff0020, EMAC_NONE, EMAC_NONE}}, /* TAS Trigger List change */ 39062306a36Sopenharmony_ci {{EMAC_NONE, 0xdfff1000, EMAC_NONE, EMAC_NONE}}, /* TAS set state ENABLE*/ 39162306a36Sopenharmony_ci {{EMAC_NONE, 0xefff2000, EMAC_NONE, EMAC_NONE}}, /* TAS set state RESET*/ 39262306a36Sopenharmony_ci {{EMAC_NONE, 0xcfff0000, EMAC_NONE, EMAC_NONE}}, /* TAS set state DISABLE*/ 39362306a36Sopenharmony_ci {{EMAC_NONE, EMAC_NONE, 0xffff0400, EMAC_NONE}}, /* UC flooding ENABLE*/ 39462306a36Sopenharmony_ci {{EMAC_NONE, EMAC_NONE, 0xfbff0000, EMAC_NONE}}, /* UC flooding DISABLE*/ 39562306a36Sopenharmony_ci {{EMAC_NONE, EMAC_NONE, 0xffff0800, EMAC_NONE}}, /* MC flooding ENABLE*/ 39662306a36Sopenharmony_ci {{EMAC_NONE, EMAC_NONE, 0xf7ff0000, EMAC_NONE}}, /* MC flooding DISABLE*/ 39762306a36Sopenharmony_ci {{EMAC_NONE, 0xffff4000, EMAC_NONE, EMAC_NONE}}, /* Preemption on Tx ENABLE*/ 39862306a36Sopenharmony_ci {{EMAC_NONE, 0xbfff0000, EMAC_NONE, EMAC_NONE}}, /* Preemption on Tx DISABLE*/ 39962306a36Sopenharmony_ci {{0xffff0010, EMAC_NONE, 0xffff0010, EMAC_NONE}}, /* VLAN AWARE*/ 40062306a36Sopenharmony_ci {{0xffef0000, EMAC_NONE, 0xffef0000, EMAC_NONE}} /* VLAN UNWARE*/ 40162306a36Sopenharmony_ci}; 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ciint emac_set_port_state(struct prueth_emac *emac, 40462306a36Sopenharmony_ci enum icssg_port_state_cmd cmd) 40562306a36Sopenharmony_ci{ 40662306a36Sopenharmony_ci struct icssg_r30_cmd __iomem *p; 40762306a36Sopenharmony_ci int ret = -ETIMEDOUT; 40862306a36Sopenharmony_ci int done = 0; 40962306a36Sopenharmony_ci int i; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci p = emac->dram.va + MGR_R30_CMD_OFFSET; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci if (cmd >= ICSSG_EMAC_PORT_MAX_COMMANDS) { 41462306a36Sopenharmony_ci netdev_err(emac->ndev, "invalid port command\n"); 41562306a36Sopenharmony_ci return -EINVAL; 41662306a36Sopenharmony_ci } 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci /* only one command at a time allowed to firmware */ 41962306a36Sopenharmony_ci mutex_lock(&emac->cmd_lock); 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci for (i = 0; i < 4; i++) 42262306a36Sopenharmony_ci writel(emac_r32_bitmask[cmd].cmd[i], &p->cmd[i]); 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci /* wait for done */ 42562306a36Sopenharmony_ci ret = read_poll_timeout(emac_r30_is_done, done, done == 1, 42662306a36Sopenharmony_ci 1000, 10000, false, emac); 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci if (ret == -ETIMEDOUT) 42962306a36Sopenharmony_ci netdev_err(emac->ndev, "timeout waiting for command done\n"); 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci mutex_unlock(&emac->cmd_lock); 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci return ret; 43462306a36Sopenharmony_ci} 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_civoid icssg_config_set_speed(struct prueth_emac *emac) 43762306a36Sopenharmony_ci{ 43862306a36Sopenharmony_ci u8 fw_speed; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci switch (emac->speed) { 44162306a36Sopenharmony_ci case SPEED_1000: 44262306a36Sopenharmony_ci fw_speed = FW_LINK_SPEED_1G; 44362306a36Sopenharmony_ci break; 44462306a36Sopenharmony_ci case SPEED_100: 44562306a36Sopenharmony_ci fw_speed = FW_LINK_SPEED_100M; 44662306a36Sopenharmony_ci break; 44762306a36Sopenharmony_ci case SPEED_10: 44862306a36Sopenharmony_ci fw_speed = FW_LINK_SPEED_10M; 44962306a36Sopenharmony_ci break; 45062306a36Sopenharmony_ci default: 45162306a36Sopenharmony_ci /* Other links speeds not supported */ 45262306a36Sopenharmony_ci netdev_err(emac->ndev, "Unsupported link speed\n"); 45362306a36Sopenharmony_ci return; 45462306a36Sopenharmony_ci } 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci writeb(fw_speed, emac->dram.va + PORT_LINK_SPEED_OFFSET); 45762306a36Sopenharmony_ci} 458