162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/**************************************************************************** 362306a36Sopenharmony_ci * Driver for Solarflare network controllers and boards 462306a36Sopenharmony_ci * Copyright 2007-2011 Solarflare Communications Inc. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/delay.h> 862306a36Sopenharmony_ci#include <linux/rtnetlink.h> 962306a36Sopenharmony_ci#include <linux/seq_file.h> 1062306a36Sopenharmony_ci#include <linux/slab.h> 1162306a36Sopenharmony_ci#include "efx.h" 1262306a36Sopenharmony_ci#include "mdio_10g.h" 1362306a36Sopenharmony_ci#include "nic.h" 1462306a36Sopenharmony_ci#include "phy.h" 1562306a36Sopenharmony_ci#include "workarounds.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/* We expect these MMDs to be in the package. */ 1862306a36Sopenharmony_ci#define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \ 1962306a36Sopenharmony_ci MDIO_DEVS_PCS | \ 2062306a36Sopenharmony_ci MDIO_DEVS_PHYXS | \ 2162306a36Sopenharmony_ci MDIO_DEVS_AN) 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \ 2462306a36Sopenharmony_ci (1 << LOOPBACK_PCS) | \ 2562306a36Sopenharmony_ci (1 << LOOPBACK_PMAPMD) | \ 2662306a36Sopenharmony_ci (1 << LOOPBACK_PHYXS_WS)) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* We complain if we fail to see the link partner as 10G capable this many 2962306a36Sopenharmony_ci * times in a row (must be > 1 as sampling the autoneg. registers is racy) 3062306a36Sopenharmony_ci */ 3162306a36Sopenharmony_ci#define MAX_BAD_LP_TRIES (5) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/* Extended control register */ 3462306a36Sopenharmony_ci#define PMA_PMD_XCONTROL_REG 49152 3562306a36Sopenharmony_ci#define PMA_PMD_EXT_GMII_EN_LBN 1 3662306a36Sopenharmony_ci#define PMA_PMD_EXT_GMII_EN_WIDTH 1 3762306a36Sopenharmony_ci#define PMA_PMD_EXT_CLK_OUT_LBN 2 3862306a36Sopenharmony_ci#define PMA_PMD_EXT_CLK_OUT_WIDTH 1 3962306a36Sopenharmony_ci#define PMA_PMD_LNPGA_POWERDOWN_LBN 8 4062306a36Sopenharmony_ci#define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1 4162306a36Sopenharmony_ci#define PMA_PMD_EXT_CLK312_WIDTH 1 4262306a36Sopenharmony_ci#define PMA_PMD_EXT_LPOWER_LBN 12 4362306a36Sopenharmony_ci#define PMA_PMD_EXT_LPOWER_WIDTH 1 4462306a36Sopenharmony_ci#define PMA_PMD_EXT_ROBUST_LBN 14 4562306a36Sopenharmony_ci#define PMA_PMD_EXT_ROBUST_WIDTH 1 4662306a36Sopenharmony_ci#define PMA_PMD_EXT_SSR_LBN 15 4762306a36Sopenharmony_ci#define PMA_PMD_EXT_SSR_WIDTH 1 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci/* extended status register */ 5062306a36Sopenharmony_ci#define PMA_PMD_XSTATUS_REG 49153 5162306a36Sopenharmony_ci#define PMA_PMD_XSTAT_MDIX_LBN 14 5262306a36Sopenharmony_ci#define PMA_PMD_XSTAT_FLP_LBN (12) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci/* LED control register */ 5562306a36Sopenharmony_ci#define PMA_PMD_LED_CTRL_REG 49159 5662306a36Sopenharmony_ci#define PMA_PMA_LED_ACTIVITY_LBN (3) 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci/* LED function override register */ 5962306a36Sopenharmony_ci#define PMA_PMD_LED_OVERR_REG 49161 6062306a36Sopenharmony_ci/* Bit positions for different LEDs (there are more but not wired on SFE4001)*/ 6162306a36Sopenharmony_ci#define PMA_PMD_LED_LINK_LBN (0) 6262306a36Sopenharmony_ci#define PMA_PMD_LED_SPEED_LBN (2) 6362306a36Sopenharmony_ci#define PMA_PMD_LED_TX_LBN (4) 6462306a36Sopenharmony_ci#define PMA_PMD_LED_RX_LBN (6) 6562306a36Sopenharmony_ci/* Override settings */ 6662306a36Sopenharmony_ci#define PMA_PMD_LED_AUTO (0) /* H/W control */ 6762306a36Sopenharmony_ci#define PMA_PMD_LED_ON (1) 6862306a36Sopenharmony_ci#define PMA_PMD_LED_OFF (2) 6962306a36Sopenharmony_ci#define PMA_PMD_LED_FLASH (3) 7062306a36Sopenharmony_ci#define PMA_PMD_LED_MASK 3 7162306a36Sopenharmony_ci/* All LEDs under hardware control */ 7262306a36Sopenharmony_ci/* Green and Amber under hardware control, Red off */ 7362306a36Sopenharmony_ci#define SFX7101_PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN) 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci#define PMA_PMD_SPEED_ENABLE_REG 49192 7662306a36Sopenharmony_ci#define PMA_PMD_100TX_ADV_LBN 1 7762306a36Sopenharmony_ci#define PMA_PMD_100TX_ADV_WIDTH 1 7862306a36Sopenharmony_ci#define PMA_PMD_1000T_ADV_LBN 2 7962306a36Sopenharmony_ci#define PMA_PMD_1000T_ADV_WIDTH 1 8062306a36Sopenharmony_ci#define PMA_PMD_10000T_ADV_LBN 3 8162306a36Sopenharmony_ci#define PMA_PMD_10000T_ADV_WIDTH 1 8262306a36Sopenharmony_ci#define PMA_PMD_SPEED_LBN 4 8362306a36Sopenharmony_ci#define PMA_PMD_SPEED_WIDTH 4 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci/* Misc register defines */ 8662306a36Sopenharmony_ci#define PCS_CLOCK_CTRL_REG 55297 8762306a36Sopenharmony_ci#define PLL312_RST_N_LBN 2 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci#define PCS_SOFT_RST2_REG 55302 9062306a36Sopenharmony_ci#define SERDES_RST_N_LBN 13 9162306a36Sopenharmony_ci#define XGXS_RST_N_LBN 12 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci#define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */ 9462306a36Sopenharmony_ci#define CLK312_EN_LBN 3 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/* PHYXS registers */ 9762306a36Sopenharmony_ci#define PHYXS_XCONTROL_REG 49152 9862306a36Sopenharmony_ci#define PHYXS_RESET_LBN 15 9962306a36Sopenharmony_ci#define PHYXS_RESET_WIDTH 1 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci#define PHYXS_TEST1 (49162) 10262306a36Sopenharmony_ci#define LOOPBACK_NEAR_LBN (8) 10362306a36Sopenharmony_ci#define LOOPBACK_NEAR_WIDTH (1) 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci/* Boot status register */ 10662306a36Sopenharmony_ci#define PCS_BOOT_STATUS_REG 53248 10762306a36Sopenharmony_ci#define PCS_BOOT_FATAL_ERROR_LBN 0 10862306a36Sopenharmony_ci#define PCS_BOOT_PROGRESS_LBN 1 10962306a36Sopenharmony_ci#define PCS_BOOT_PROGRESS_WIDTH 2 11062306a36Sopenharmony_ci#define PCS_BOOT_PROGRESS_INIT 0 11162306a36Sopenharmony_ci#define PCS_BOOT_PROGRESS_WAIT_MDIO 1 11262306a36Sopenharmony_ci#define PCS_BOOT_PROGRESS_CHECKSUM 2 11362306a36Sopenharmony_ci#define PCS_BOOT_PROGRESS_JUMP 3 11462306a36Sopenharmony_ci#define PCS_BOOT_DOWNLOAD_WAIT_LBN 3 11562306a36Sopenharmony_ci#define PCS_BOOT_CODE_STARTED_LBN 4 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci/* 100M/1G PHY registers */ 11862306a36Sopenharmony_ci#define GPHY_XCONTROL_REG 49152 11962306a36Sopenharmony_ci#define GPHY_ISOLATE_LBN 10 12062306a36Sopenharmony_ci#define GPHY_ISOLATE_WIDTH 1 12162306a36Sopenharmony_ci#define GPHY_DUPLEX_LBN 8 12262306a36Sopenharmony_ci#define GPHY_DUPLEX_WIDTH 1 12362306a36Sopenharmony_ci#define GPHY_LOOPBACK_NEAR_LBN 14 12462306a36Sopenharmony_ci#define GPHY_LOOPBACK_NEAR_WIDTH 1 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci#define C22EXT_STATUS_REG 49153 12762306a36Sopenharmony_ci#define C22EXT_STATUS_LINK_LBN 2 12862306a36Sopenharmony_ci#define C22EXT_STATUS_LINK_WIDTH 1 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci#define C22EXT_MSTSLV_CTRL 49161 13162306a36Sopenharmony_ci#define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8 13262306a36Sopenharmony_ci#define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci#define C22EXT_MSTSLV_STATUS 49162 13562306a36Sopenharmony_ci#define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10 13662306a36Sopenharmony_ci#define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci/* Time to wait between powering down the LNPGA and turning off the power 13962306a36Sopenharmony_ci * rails */ 14062306a36Sopenharmony_ci#define LNPGA_PDOWN_WAIT (HZ / 5) 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistruct tenxpress_phy_data { 14362306a36Sopenharmony_ci enum ef4_loopback_mode loopback_mode; 14462306a36Sopenharmony_ci enum ef4_phy_mode phy_mode; 14562306a36Sopenharmony_ci int bad_lp_tries; 14662306a36Sopenharmony_ci}; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic int tenxpress_init(struct ef4_nic *efx) 14962306a36Sopenharmony_ci{ 15062306a36Sopenharmony_ci /* Enable 312.5 MHz clock */ 15162306a36Sopenharmony_ci ef4_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG, 15262306a36Sopenharmony_ci 1 << CLK312_EN_LBN); 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */ 15562306a36Sopenharmony_ci ef4_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG, 15662306a36Sopenharmony_ci 1 << PMA_PMA_LED_ACTIVITY_LBN, true); 15762306a36Sopenharmony_ci ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, 15862306a36Sopenharmony_ci SFX7101_PMA_PMD_LED_DEFAULT); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci return 0; 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic int tenxpress_phy_probe(struct ef4_nic *efx) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci struct tenxpress_phy_data *phy_data; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci /* Allocate phy private storage */ 16862306a36Sopenharmony_ci phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL); 16962306a36Sopenharmony_ci if (!phy_data) 17062306a36Sopenharmony_ci return -ENOMEM; 17162306a36Sopenharmony_ci efx->phy_data = phy_data; 17262306a36Sopenharmony_ci phy_data->phy_mode = efx->phy_mode; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci efx->mdio.mmds = TENXPRESS_REQUIRED_DEVS; 17562306a36Sopenharmony_ci efx->mdio.mode_support = MDIO_SUPPORTS_C45; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci efx->loopback_modes = SFX7101_LOOPBACKS | FALCON_XMAC_LOOPBACKS; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci efx->link_advertising = (ADVERTISED_TP | ADVERTISED_Autoneg | 18062306a36Sopenharmony_ci ADVERTISED_10000baseT_Full); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci return 0; 18362306a36Sopenharmony_ci} 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic int tenxpress_phy_init(struct ef4_nic *efx) 18662306a36Sopenharmony_ci{ 18762306a36Sopenharmony_ci int rc; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci falcon_board(efx)->type->init_phy(efx); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci if (!(efx->phy_mode & PHY_MODE_SPECIAL)) { 19262306a36Sopenharmony_ci rc = ef4_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS); 19362306a36Sopenharmony_ci if (rc < 0) 19462306a36Sopenharmony_ci return rc; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci rc = ef4_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS); 19762306a36Sopenharmony_ci if (rc < 0) 19862306a36Sopenharmony_ci return rc; 19962306a36Sopenharmony_ci } 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci rc = tenxpress_init(efx); 20262306a36Sopenharmony_ci if (rc < 0) 20362306a36Sopenharmony_ci return rc; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci /* Reinitialise flow control settings */ 20662306a36Sopenharmony_ci ef4_link_set_wanted_fc(efx, efx->wanted_fc); 20762306a36Sopenharmony_ci ef4_mdio_an_reconfigure(efx); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci schedule_timeout_uninterruptible(HZ / 5); /* 200ms */ 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci /* Let XGXS and SerDes out of reset */ 21262306a36Sopenharmony_ci falcon_reset_xaui(efx); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci return 0; 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci/* Perform a "special software reset" on the PHY. The caller is 21862306a36Sopenharmony_ci * responsible for saving and restoring the PHY hardware registers 21962306a36Sopenharmony_ci * properly, and masking/unmasking LASI */ 22062306a36Sopenharmony_cistatic int tenxpress_special_reset(struct ef4_nic *efx) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci int rc, reg; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci /* The XGMAC clock is driven from the SFX7101 312MHz clock, so 22562306a36Sopenharmony_ci * a special software reset can glitch the XGMAC sufficiently for stats 22662306a36Sopenharmony_ci * requests to fail. */ 22762306a36Sopenharmony_ci falcon_stop_nic_stats(efx); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci /* Initiate reset */ 23062306a36Sopenharmony_ci reg = ef4_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG); 23162306a36Sopenharmony_ci reg |= (1 << PMA_PMD_EXT_SSR_LBN); 23262306a36Sopenharmony_ci ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci mdelay(200); 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci /* Wait for the blocks to come out of reset */ 23762306a36Sopenharmony_ci rc = ef4_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS); 23862306a36Sopenharmony_ci if (rc < 0) 23962306a36Sopenharmony_ci goto out; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci /* Try and reconfigure the device */ 24262306a36Sopenharmony_ci rc = tenxpress_init(efx); 24362306a36Sopenharmony_ci if (rc < 0) 24462306a36Sopenharmony_ci goto out; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci /* Wait for the XGXS state machine to churn */ 24762306a36Sopenharmony_ci mdelay(10); 24862306a36Sopenharmony_ciout: 24962306a36Sopenharmony_ci falcon_start_nic_stats(efx); 25062306a36Sopenharmony_ci return rc; 25162306a36Sopenharmony_ci} 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_cistatic void sfx7101_check_bad_lp(struct ef4_nic *efx, bool link_ok) 25462306a36Sopenharmony_ci{ 25562306a36Sopenharmony_ci struct tenxpress_phy_data *pd = efx->phy_data; 25662306a36Sopenharmony_ci bool bad_lp; 25762306a36Sopenharmony_ci int reg; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci if (link_ok) { 26062306a36Sopenharmony_ci bad_lp = false; 26162306a36Sopenharmony_ci } else { 26262306a36Sopenharmony_ci /* Check that AN has started but not completed. */ 26362306a36Sopenharmony_ci reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1); 26462306a36Sopenharmony_ci if (!(reg & MDIO_AN_STAT1_LPABLE)) 26562306a36Sopenharmony_ci return; /* LP status is unknown */ 26662306a36Sopenharmony_ci bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE); 26762306a36Sopenharmony_ci if (bad_lp) 26862306a36Sopenharmony_ci pd->bad_lp_tries++; 26962306a36Sopenharmony_ci } 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci /* Nothing to do if all is well and was previously so. */ 27262306a36Sopenharmony_ci if (!pd->bad_lp_tries) 27362306a36Sopenharmony_ci return; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci /* Use the RX (red) LED as an error indicator once we've seen AN 27662306a36Sopenharmony_ci * failure several times in a row, and also log a message. */ 27762306a36Sopenharmony_ci if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) { 27862306a36Sopenharmony_ci reg = ef4_mdio_read(efx, MDIO_MMD_PMAPMD, 27962306a36Sopenharmony_ci PMA_PMD_LED_OVERR_REG); 28062306a36Sopenharmony_ci reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN); 28162306a36Sopenharmony_ci if (!bad_lp) { 28262306a36Sopenharmony_ci reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN; 28362306a36Sopenharmony_ci } else { 28462306a36Sopenharmony_ci reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN; 28562306a36Sopenharmony_ci netif_err(efx, link, efx->net_dev, 28662306a36Sopenharmony_ci "appears to be plugged into a port" 28762306a36Sopenharmony_ci " that is not 10GBASE-T capable. The PHY" 28862306a36Sopenharmony_ci " supports 10GBASE-T ONLY, so no link can" 28962306a36Sopenharmony_ci " be established\n"); 29062306a36Sopenharmony_ci } 29162306a36Sopenharmony_ci ef4_mdio_write(efx, MDIO_MMD_PMAPMD, 29262306a36Sopenharmony_ci PMA_PMD_LED_OVERR_REG, reg); 29362306a36Sopenharmony_ci pd->bad_lp_tries = bad_lp; 29462306a36Sopenharmony_ci } 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic bool sfx7101_link_ok(struct ef4_nic *efx) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci return ef4_mdio_links_ok(efx, 30062306a36Sopenharmony_ci MDIO_DEVS_PMAPMD | 30162306a36Sopenharmony_ci MDIO_DEVS_PCS | 30262306a36Sopenharmony_ci MDIO_DEVS_PHYXS); 30362306a36Sopenharmony_ci} 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic void tenxpress_ext_loopback(struct ef4_nic *efx) 30662306a36Sopenharmony_ci{ 30762306a36Sopenharmony_ci ef4_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1, 30862306a36Sopenharmony_ci 1 << LOOPBACK_NEAR_LBN, 30962306a36Sopenharmony_ci efx->loopback_mode == LOOPBACK_PHYXS); 31062306a36Sopenharmony_ci} 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic void tenxpress_low_power(struct ef4_nic *efx) 31362306a36Sopenharmony_ci{ 31462306a36Sopenharmony_ci ef4_mdio_set_mmds_lpower( 31562306a36Sopenharmony_ci efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER), 31662306a36Sopenharmony_ci TENXPRESS_REQUIRED_DEVS); 31762306a36Sopenharmony_ci} 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cistatic int tenxpress_phy_reconfigure(struct ef4_nic *efx) 32062306a36Sopenharmony_ci{ 32162306a36Sopenharmony_ci struct tenxpress_phy_data *phy_data = efx->phy_data; 32262306a36Sopenharmony_ci bool phy_mode_change, loop_reset; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) { 32562306a36Sopenharmony_ci phy_data->phy_mode = efx->phy_mode; 32662306a36Sopenharmony_ci return 0; 32762306a36Sopenharmony_ci } 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL && 33062306a36Sopenharmony_ci phy_data->phy_mode != PHY_MODE_NORMAL); 33162306a36Sopenharmony_ci loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, LOOPBACKS_EXTERNAL(efx)) || 33262306a36Sopenharmony_ci LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY)); 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci if (loop_reset || phy_mode_change) { 33562306a36Sopenharmony_ci tenxpress_special_reset(efx); 33662306a36Sopenharmony_ci falcon_reset_xaui(efx); 33762306a36Sopenharmony_ci } 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci tenxpress_low_power(efx); 34062306a36Sopenharmony_ci ef4_mdio_transmit_disable(efx); 34162306a36Sopenharmony_ci ef4_mdio_phy_reconfigure(efx); 34262306a36Sopenharmony_ci tenxpress_ext_loopback(efx); 34362306a36Sopenharmony_ci ef4_mdio_an_reconfigure(efx); 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci phy_data->loopback_mode = efx->loopback_mode; 34662306a36Sopenharmony_ci phy_data->phy_mode = efx->phy_mode; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci return 0; 34962306a36Sopenharmony_ci} 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci/* Poll for link state changes */ 35262306a36Sopenharmony_cistatic bool tenxpress_phy_poll(struct ef4_nic *efx) 35362306a36Sopenharmony_ci{ 35462306a36Sopenharmony_ci struct ef4_link_state old_state = efx->link_state; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci efx->link_state.up = sfx7101_link_ok(efx); 35762306a36Sopenharmony_ci efx->link_state.speed = 10000; 35862306a36Sopenharmony_ci efx->link_state.fd = true; 35962306a36Sopenharmony_ci efx->link_state.fc = ef4_mdio_get_pause(efx); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci sfx7101_check_bad_lp(efx, efx->link_state.up); 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci return !ef4_link_state_equal(&efx->link_state, &old_state); 36462306a36Sopenharmony_ci} 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_cistatic void sfx7101_phy_fini(struct ef4_nic *efx) 36762306a36Sopenharmony_ci{ 36862306a36Sopenharmony_ci int reg; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci /* Power down the LNPGA */ 37162306a36Sopenharmony_ci reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN); 37262306a36Sopenharmony_ci ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci /* Waiting here ensures that the board fini, which can turn 37562306a36Sopenharmony_ci * off the power to the PHY, won't get run until the LNPGA 37662306a36Sopenharmony_ci * powerdown has been given long enough to complete. */ 37762306a36Sopenharmony_ci schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */ 37862306a36Sopenharmony_ci} 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic void tenxpress_phy_remove(struct ef4_nic *efx) 38162306a36Sopenharmony_ci{ 38262306a36Sopenharmony_ci kfree(efx->phy_data); 38362306a36Sopenharmony_ci efx->phy_data = NULL; 38462306a36Sopenharmony_ci} 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci/* Override the RX, TX and link LEDs */ 38862306a36Sopenharmony_civoid tenxpress_set_id_led(struct ef4_nic *efx, enum ef4_led_mode mode) 38962306a36Sopenharmony_ci{ 39062306a36Sopenharmony_ci int reg; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci switch (mode) { 39362306a36Sopenharmony_ci case EF4_LED_OFF: 39462306a36Sopenharmony_ci reg = (PMA_PMD_LED_OFF << PMA_PMD_LED_TX_LBN) | 39562306a36Sopenharmony_ci (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN) | 39662306a36Sopenharmony_ci (PMA_PMD_LED_OFF << PMA_PMD_LED_LINK_LBN); 39762306a36Sopenharmony_ci break; 39862306a36Sopenharmony_ci case EF4_LED_ON: 39962306a36Sopenharmony_ci reg = (PMA_PMD_LED_ON << PMA_PMD_LED_TX_LBN) | 40062306a36Sopenharmony_ci (PMA_PMD_LED_ON << PMA_PMD_LED_RX_LBN) | 40162306a36Sopenharmony_ci (PMA_PMD_LED_ON << PMA_PMD_LED_LINK_LBN); 40262306a36Sopenharmony_ci break; 40362306a36Sopenharmony_ci default: 40462306a36Sopenharmony_ci reg = SFX7101_PMA_PMD_LED_DEFAULT; 40562306a36Sopenharmony_ci break; 40662306a36Sopenharmony_ci } 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg); 40962306a36Sopenharmony_ci} 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_cistatic const char *const sfx7101_test_names[] = { 41262306a36Sopenharmony_ci "bist" 41362306a36Sopenharmony_ci}; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_cistatic const char *sfx7101_test_name(struct ef4_nic *efx, unsigned int index) 41662306a36Sopenharmony_ci{ 41762306a36Sopenharmony_ci if (index < ARRAY_SIZE(sfx7101_test_names)) 41862306a36Sopenharmony_ci return sfx7101_test_names[index]; 41962306a36Sopenharmony_ci return NULL; 42062306a36Sopenharmony_ci} 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_cistatic int 42362306a36Sopenharmony_cisfx7101_run_tests(struct ef4_nic *efx, int *results, unsigned flags) 42462306a36Sopenharmony_ci{ 42562306a36Sopenharmony_ci int rc; 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci if (!(flags & ETH_TEST_FL_OFFLINE)) 42862306a36Sopenharmony_ci return 0; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci /* BIST is automatically run after a special software reset */ 43162306a36Sopenharmony_ci rc = tenxpress_special_reset(efx); 43262306a36Sopenharmony_ci results[0] = rc ? -1 : 1; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci ef4_mdio_an_reconfigure(efx); 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci return rc; 43762306a36Sopenharmony_ci} 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_cistatic void 44062306a36Sopenharmony_citenxpress_get_link_ksettings(struct ef4_nic *efx, 44162306a36Sopenharmony_ci struct ethtool_link_ksettings *cmd) 44262306a36Sopenharmony_ci{ 44362306a36Sopenharmony_ci u32 adv = 0, lpa = 0; 44462306a36Sopenharmony_ci int reg; 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL); 44762306a36Sopenharmony_ci if (reg & MDIO_AN_10GBT_CTRL_ADV10G) 44862306a36Sopenharmony_ci adv |= ADVERTISED_10000baseT_Full; 44962306a36Sopenharmony_ci reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT); 45062306a36Sopenharmony_ci if (reg & MDIO_AN_10GBT_STAT_LP10G) 45162306a36Sopenharmony_ci lpa |= ADVERTISED_10000baseT_Full; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci mdio45_ethtool_ksettings_get_npage(&efx->mdio, cmd, adv, lpa); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci /* In loopback, the PHY automatically brings up the correct interface, 45662306a36Sopenharmony_ci * but doesn't advertise the correct speed. So override it */ 45762306a36Sopenharmony_ci if (LOOPBACK_EXTERNAL(efx)) 45862306a36Sopenharmony_ci cmd->base.speed = SPEED_10000; 45962306a36Sopenharmony_ci} 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_cistatic int 46262306a36Sopenharmony_citenxpress_set_link_ksettings(struct ef4_nic *efx, 46362306a36Sopenharmony_ci const struct ethtool_link_ksettings *cmd) 46462306a36Sopenharmony_ci{ 46562306a36Sopenharmony_ci if (!cmd->base.autoneg) 46662306a36Sopenharmony_ci return -EINVAL; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci return ef4_mdio_set_link_ksettings(efx, cmd); 46962306a36Sopenharmony_ci} 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_cistatic void sfx7101_set_npage_adv(struct ef4_nic *efx, u32 advertising) 47262306a36Sopenharmony_ci{ 47362306a36Sopenharmony_ci ef4_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL, 47462306a36Sopenharmony_ci MDIO_AN_10GBT_CTRL_ADV10G, 47562306a36Sopenharmony_ci advertising & ADVERTISED_10000baseT_Full); 47662306a36Sopenharmony_ci} 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ciconst struct ef4_phy_operations falcon_sfx7101_phy_ops = { 47962306a36Sopenharmony_ci .probe = tenxpress_phy_probe, 48062306a36Sopenharmony_ci .init = tenxpress_phy_init, 48162306a36Sopenharmony_ci .reconfigure = tenxpress_phy_reconfigure, 48262306a36Sopenharmony_ci .poll = tenxpress_phy_poll, 48362306a36Sopenharmony_ci .fini = sfx7101_phy_fini, 48462306a36Sopenharmony_ci .remove = tenxpress_phy_remove, 48562306a36Sopenharmony_ci .get_link_ksettings = tenxpress_get_link_ksettings, 48662306a36Sopenharmony_ci .set_link_ksettings = tenxpress_set_link_ksettings, 48762306a36Sopenharmony_ci .set_npage_adv = sfx7101_set_npage_adv, 48862306a36Sopenharmony_ci .test_alive = ef4_mdio_test_alive, 48962306a36Sopenharmony_ci .test_name = sfx7101_test_name, 49062306a36Sopenharmony_ci .run_tests = sfx7101_run_tests, 49162306a36Sopenharmony_ci}; 492