162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/****************************************************************************
362306a36Sopenharmony_ci * Driver for Solarflare network controllers and boards
462306a36Sopenharmony_ci * Copyright 2005-2006 Fen Systems Ltd.
562306a36Sopenharmony_ci * Copyright 2006-2013 Solarflare Communications Inc.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/bitops.h>
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/interrupt.h>
1162306a36Sopenharmony_ci#include <linux/pci.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/seq_file.h>
1462306a36Sopenharmony_ci#include <linux/cpu_rmap.h>
1562306a36Sopenharmony_ci#include "net_driver.h"
1662306a36Sopenharmony_ci#include "bitfield.h"
1762306a36Sopenharmony_ci#include "efx.h"
1862306a36Sopenharmony_ci#include "nic.h"
1962306a36Sopenharmony_ci#include "farch_regs.h"
2062306a36Sopenharmony_ci#include "io.h"
2162306a36Sopenharmony_ci#include "workarounds.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/**************************************************************************
2462306a36Sopenharmony_ci *
2562306a36Sopenharmony_ci * Generic buffer handling
2662306a36Sopenharmony_ci * These buffers are used for interrupt status, MAC stats, etc.
2762306a36Sopenharmony_ci *
2862306a36Sopenharmony_ci **************************************************************************/
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ciint ef4_nic_alloc_buffer(struct ef4_nic *efx, struct ef4_buffer *buffer,
3162306a36Sopenharmony_ci			 unsigned int len, gfp_t gfp_flags)
3262306a36Sopenharmony_ci{
3362306a36Sopenharmony_ci	buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len,
3462306a36Sopenharmony_ci					  &buffer->dma_addr, gfp_flags);
3562306a36Sopenharmony_ci	if (!buffer->addr)
3662306a36Sopenharmony_ci		return -ENOMEM;
3762306a36Sopenharmony_ci	buffer->len = len;
3862306a36Sopenharmony_ci	return 0;
3962306a36Sopenharmony_ci}
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_civoid ef4_nic_free_buffer(struct ef4_nic *efx, struct ef4_buffer *buffer)
4262306a36Sopenharmony_ci{
4362306a36Sopenharmony_ci	if (buffer->addr) {
4462306a36Sopenharmony_ci		dma_free_coherent(&efx->pci_dev->dev, buffer->len,
4562306a36Sopenharmony_ci				  buffer->addr, buffer->dma_addr);
4662306a36Sopenharmony_ci		buffer->addr = NULL;
4762306a36Sopenharmony_ci	}
4862306a36Sopenharmony_ci}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci/* Check whether an event is present in the eventq at the current
5162306a36Sopenharmony_ci * read pointer.  Only useful for self-test.
5262306a36Sopenharmony_ci */
5362306a36Sopenharmony_cibool ef4_nic_event_present(struct ef4_channel *channel)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	return ef4_event_present(ef4_event(channel, channel->eventq_read_ptr));
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_civoid ef4_nic_event_test_start(struct ef4_channel *channel)
5962306a36Sopenharmony_ci{
6062306a36Sopenharmony_ci	channel->event_test_cpu = -1;
6162306a36Sopenharmony_ci	smp_wmb();
6262306a36Sopenharmony_ci	channel->efx->type->ev_test_generate(channel);
6362306a36Sopenharmony_ci}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ciint ef4_nic_irq_test_start(struct ef4_nic *efx)
6662306a36Sopenharmony_ci{
6762306a36Sopenharmony_ci	efx->last_irq_cpu = -1;
6862306a36Sopenharmony_ci	smp_wmb();
6962306a36Sopenharmony_ci	return efx->type->irq_test_generate(efx);
7062306a36Sopenharmony_ci}
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci/* Hook interrupt handler(s)
7362306a36Sopenharmony_ci * Try MSI and then legacy interrupts.
7462306a36Sopenharmony_ci */
7562306a36Sopenharmony_ciint ef4_nic_init_interrupt(struct ef4_nic *efx)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	struct ef4_channel *channel;
7862306a36Sopenharmony_ci	unsigned int n_irqs;
7962306a36Sopenharmony_ci	int rc;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	if (!EF4_INT_MODE_USE_MSI(efx)) {
8262306a36Sopenharmony_ci		rc = request_irq(efx->legacy_irq,
8362306a36Sopenharmony_ci				 efx->type->irq_handle_legacy, IRQF_SHARED,
8462306a36Sopenharmony_ci				 efx->name, efx);
8562306a36Sopenharmony_ci		if (rc) {
8662306a36Sopenharmony_ci			netif_err(efx, drv, efx->net_dev,
8762306a36Sopenharmony_ci				  "failed to hook legacy IRQ %d\n",
8862306a36Sopenharmony_ci				  efx->pci_dev->irq);
8962306a36Sopenharmony_ci			goto fail1;
9062306a36Sopenharmony_ci		}
9162306a36Sopenharmony_ci		return 0;
9262306a36Sopenharmony_ci	}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci#ifdef CONFIG_RFS_ACCEL
9562306a36Sopenharmony_ci	if (efx->interrupt_mode == EF4_INT_MODE_MSIX) {
9662306a36Sopenharmony_ci		efx->net_dev->rx_cpu_rmap =
9762306a36Sopenharmony_ci			alloc_irq_cpu_rmap(efx->n_rx_channels);
9862306a36Sopenharmony_ci		if (!efx->net_dev->rx_cpu_rmap) {
9962306a36Sopenharmony_ci			rc = -ENOMEM;
10062306a36Sopenharmony_ci			goto fail1;
10162306a36Sopenharmony_ci		}
10262306a36Sopenharmony_ci	}
10362306a36Sopenharmony_ci#endif
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	/* Hook MSI or MSI-X interrupt */
10662306a36Sopenharmony_ci	n_irqs = 0;
10762306a36Sopenharmony_ci	ef4_for_each_channel(channel, efx) {
10862306a36Sopenharmony_ci		rc = request_irq(channel->irq, efx->type->irq_handle_msi,
10962306a36Sopenharmony_ci				 IRQF_PROBE_SHARED, /* Not shared */
11062306a36Sopenharmony_ci				 efx->msi_context[channel->channel].name,
11162306a36Sopenharmony_ci				 &efx->msi_context[channel->channel]);
11262306a36Sopenharmony_ci		if (rc) {
11362306a36Sopenharmony_ci			netif_err(efx, drv, efx->net_dev,
11462306a36Sopenharmony_ci				  "failed to hook IRQ %d\n", channel->irq);
11562306a36Sopenharmony_ci			goto fail2;
11662306a36Sopenharmony_ci		}
11762306a36Sopenharmony_ci		++n_irqs;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci#ifdef CONFIG_RFS_ACCEL
12062306a36Sopenharmony_ci		if (efx->interrupt_mode == EF4_INT_MODE_MSIX &&
12162306a36Sopenharmony_ci		    channel->channel < efx->n_rx_channels) {
12262306a36Sopenharmony_ci			rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
12362306a36Sopenharmony_ci					      channel->irq);
12462306a36Sopenharmony_ci			if (rc)
12562306a36Sopenharmony_ci				goto fail2;
12662306a36Sopenharmony_ci		}
12762306a36Sopenharmony_ci#endif
12862306a36Sopenharmony_ci	}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	return 0;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci fail2:
13362306a36Sopenharmony_ci#ifdef CONFIG_RFS_ACCEL
13462306a36Sopenharmony_ci	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
13562306a36Sopenharmony_ci	efx->net_dev->rx_cpu_rmap = NULL;
13662306a36Sopenharmony_ci#endif
13762306a36Sopenharmony_ci	ef4_for_each_channel(channel, efx) {
13862306a36Sopenharmony_ci		if (n_irqs-- == 0)
13962306a36Sopenharmony_ci			break;
14062306a36Sopenharmony_ci		free_irq(channel->irq, &efx->msi_context[channel->channel]);
14162306a36Sopenharmony_ci	}
14262306a36Sopenharmony_ci fail1:
14362306a36Sopenharmony_ci	return rc;
14462306a36Sopenharmony_ci}
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_civoid ef4_nic_fini_interrupt(struct ef4_nic *efx)
14762306a36Sopenharmony_ci{
14862306a36Sopenharmony_ci	struct ef4_channel *channel;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci#ifdef CONFIG_RFS_ACCEL
15162306a36Sopenharmony_ci	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
15262306a36Sopenharmony_ci	efx->net_dev->rx_cpu_rmap = NULL;
15362306a36Sopenharmony_ci#endif
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	if (EF4_INT_MODE_USE_MSI(efx)) {
15662306a36Sopenharmony_ci		/* Disable MSI/MSI-X interrupts */
15762306a36Sopenharmony_ci		ef4_for_each_channel(channel, efx)
15862306a36Sopenharmony_ci			free_irq(channel->irq,
15962306a36Sopenharmony_ci				 &efx->msi_context[channel->channel]);
16062306a36Sopenharmony_ci	} else {
16162306a36Sopenharmony_ci		/* Disable legacy interrupt */
16262306a36Sopenharmony_ci		free_irq(efx->legacy_irq, efx);
16362306a36Sopenharmony_ci	}
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci/* Register dump */
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci#define REGISTER_REVISION_FA	1
16962306a36Sopenharmony_ci#define REGISTER_REVISION_FB	2
17062306a36Sopenharmony_ci#define REGISTER_REVISION_FC	3
17162306a36Sopenharmony_ci#define REGISTER_REVISION_FZ	3	/* last Falcon arch revision */
17262306a36Sopenharmony_ci#define REGISTER_REVISION_ED	4
17362306a36Sopenharmony_ci#define REGISTER_REVISION_EZ	4	/* latest EF10 revision */
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistruct ef4_nic_reg {
17662306a36Sopenharmony_ci	u32 offset:24;
17762306a36Sopenharmony_ci	u32 min_revision:3, max_revision:3;
17862306a36Sopenharmony_ci};
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci#define REGISTER(name, arch, min_rev, max_rev) {			\
18162306a36Sopenharmony_ci	arch ## R_ ## min_rev ## max_rev ## _ ## name,			\
18262306a36Sopenharmony_ci	REGISTER_REVISION_ ## arch ## min_rev,				\
18362306a36Sopenharmony_ci	REGISTER_REVISION_ ## arch ## max_rev				\
18462306a36Sopenharmony_ci}
18562306a36Sopenharmony_ci#define REGISTER_AA(name) REGISTER(name, F, A, A)
18662306a36Sopenharmony_ci#define REGISTER_AB(name) REGISTER(name, F, A, B)
18762306a36Sopenharmony_ci#define REGISTER_AZ(name) REGISTER(name, F, A, Z)
18862306a36Sopenharmony_ci#define REGISTER_BB(name) REGISTER(name, F, B, B)
18962306a36Sopenharmony_ci#define REGISTER_BZ(name) REGISTER(name, F, B, Z)
19062306a36Sopenharmony_ci#define REGISTER_CZ(name) REGISTER(name, F, C, Z)
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistatic const struct ef4_nic_reg ef4_nic_regs[] = {
19362306a36Sopenharmony_ci	REGISTER_AZ(ADR_REGION),
19462306a36Sopenharmony_ci	REGISTER_AZ(INT_EN_KER),
19562306a36Sopenharmony_ci	REGISTER_BZ(INT_EN_CHAR),
19662306a36Sopenharmony_ci	REGISTER_AZ(INT_ADR_KER),
19762306a36Sopenharmony_ci	REGISTER_BZ(INT_ADR_CHAR),
19862306a36Sopenharmony_ci	/* INT_ACK_KER is WO */
19962306a36Sopenharmony_ci	/* INT_ISR0 is RC */
20062306a36Sopenharmony_ci	REGISTER_AZ(HW_INIT),
20162306a36Sopenharmony_ci	REGISTER_CZ(USR_EV_CFG),
20262306a36Sopenharmony_ci	REGISTER_AB(EE_SPI_HCMD),
20362306a36Sopenharmony_ci	REGISTER_AB(EE_SPI_HADR),
20462306a36Sopenharmony_ci	REGISTER_AB(EE_SPI_HDATA),
20562306a36Sopenharmony_ci	REGISTER_AB(EE_BASE_PAGE),
20662306a36Sopenharmony_ci	REGISTER_AB(EE_VPD_CFG0),
20762306a36Sopenharmony_ci	/* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
20862306a36Sopenharmony_ci	/* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
20962306a36Sopenharmony_ci	/* PCIE_CORE_INDIRECT is indirect */
21062306a36Sopenharmony_ci	REGISTER_AB(NIC_STAT),
21162306a36Sopenharmony_ci	REGISTER_AB(GPIO_CTL),
21262306a36Sopenharmony_ci	REGISTER_AB(GLB_CTL),
21362306a36Sopenharmony_ci	/* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
21462306a36Sopenharmony_ci	REGISTER_BZ(DP_CTRL),
21562306a36Sopenharmony_ci	REGISTER_AZ(MEM_STAT),
21662306a36Sopenharmony_ci	REGISTER_AZ(CS_DEBUG),
21762306a36Sopenharmony_ci	REGISTER_AZ(ALTERA_BUILD),
21862306a36Sopenharmony_ci	REGISTER_AZ(CSR_SPARE),
21962306a36Sopenharmony_ci	REGISTER_AB(PCIE_SD_CTL0123),
22062306a36Sopenharmony_ci	REGISTER_AB(PCIE_SD_CTL45),
22162306a36Sopenharmony_ci	REGISTER_AB(PCIE_PCS_CTL_STAT),
22262306a36Sopenharmony_ci	/* DEBUG_DATA_OUT is not used */
22362306a36Sopenharmony_ci	/* DRV_EV is WO */
22462306a36Sopenharmony_ci	REGISTER_AZ(EVQ_CTL),
22562306a36Sopenharmony_ci	REGISTER_AZ(EVQ_CNT1),
22662306a36Sopenharmony_ci	REGISTER_AZ(EVQ_CNT2),
22762306a36Sopenharmony_ci	REGISTER_AZ(BUF_TBL_CFG),
22862306a36Sopenharmony_ci	REGISTER_AZ(SRM_RX_DC_CFG),
22962306a36Sopenharmony_ci	REGISTER_AZ(SRM_TX_DC_CFG),
23062306a36Sopenharmony_ci	REGISTER_AZ(SRM_CFG),
23162306a36Sopenharmony_ci	/* BUF_TBL_UPD is WO */
23262306a36Sopenharmony_ci	REGISTER_AZ(SRM_UPD_EVQ),
23362306a36Sopenharmony_ci	REGISTER_AZ(SRAM_PARITY),
23462306a36Sopenharmony_ci	REGISTER_AZ(RX_CFG),
23562306a36Sopenharmony_ci	REGISTER_BZ(RX_FILTER_CTL),
23662306a36Sopenharmony_ci	/* RX_FLUSH_DESCQ is WO */
23762306a36Sopenharmony_ci	REGISTER_AZ(RX_DC_CFG),
23862306a36Sopenharmony_ci	REGISTER_AZ(RX_DC_PF_WM),
23962306a36Sopenharmony_ci	REGISTER_BZ(RX_RSS_TKEY),
24062306a36Sopenharmony_ci	/* RX_NODESC_DROP is RC */
24162306a36Sopenharmony_ci	REGISTER_AA(RX_SELF_RST),
24262306a36Sopenharmony_ci	/* RX_DEBUG, RX_PUSH_DROP are not used */
24362306a36Sopenharmony_ci	REGISTER_CZ(RX_RSS_IPV6_REG1),
24462306a36Sopenharmony_ci	REGISTER_CZ(RX_RSS_IPV6_REG2),
24562306a36Sopenharmony_ci	REGISTER_CZ(RX_RSS_IPV6_REG3),
24662306a36Sopenharmony_ci	/* TX_FLUSH_DESCQ is WO */
24762306a36Sopenharmony_ci	REGISTER_AZ(TX_DC_CFG),
24862306a36Sopenharmony_ci	REGISTER_AA(TX_CHKSM_CFG),
24962306a36Sopenharmony_ci	REGISTER_AZ(TX_CFG),
25062306a36Sopenharmony_ci	/* TX_PUSH_DROP is not used */
25162306a36Sopenharmony_ci	REGISTER_AZ(TX_RESERVED),
25262306a36Sopenharmony_ci	REGISTER_BZ(TX_PACE),
25362306a36Sopenharmony_ci	/* TX_PACE_DROP_QID is RC */
25462306a36Sopenharmony_ci	REGISTER_BB(TX_VLAN),
25562306a36Sopenharmony_ci	REGISTER_BZ(TX_IPFIL_PORTEN),
25662306a36Sopenharmony_ci	REGISTER_AB(MD_TXD),
25762306a36Sopenharmony_ci	REGISTER_AB(MD_RXD),
25862306a36Sopenharmony_ci	REGISTER_AB(MD_CS),
25962306a36Sopenharmony_ci	REGISTER_AB(MD_PHY_ADR),
26062306a36Sopenharmony_ci	REGISTER_AB(MD_ID),
26162306a36Sopenharmony_ci	/* MD_STAT is RC */
26262306a36Sopenharmony_ci	REGISTER_AB(MAC_STAT_DMA),
26362306a36Sopenharmony_ci	REGISTER_AB(MAC_CTRL),
26462306a36Sopenharmony_ci	REGISTER_BB(GEN_MODE),
26562306a36Sopenharmony_ci	REGISTER_AB(MAC_MC_HASH_REG0),
26662306a36Sopenharmony_ci	REGISTER_AB(MAC_MC_HASH_REG1),
26762306a36Sopenharmony_ci	REGISTER_AB(GM_CFG1),
26862306a36Sopenharmony_ci	REGISTER_AB(GM_CFG2),
26962306a36Sopenharmony_ci	/* GM_IPG and GM_HD are not used */
27062306a36Sopenharmony_ci	REGISTER_AB(GM_MAX_FLEN),
27162306a36Sopenharmony_ci	/* GM_TEST is not used */
27262306a36Sopenharmony_ci	REGISTER_AB(GM_ADR1),
27362306a36Sopenharmony_ci	REGISTER_AB(GM_ADR2),
27462306a36Sopenharmony_ci	REGISTER_AB(GMF_CFG0),
27562306a36Sopenharmony_ci	REGISTER_AB(GMF_CFG1),
27662306a36Sopenharmony_ci	REGISTER_AB(GMF_CFG2),
27762306a36Sopenharmony_ci	REGISTER_AB(GMF_CFG3),
27862306a36Sopenharmony_ci	REGISTER_AB(GMF_CFG4),
27962306a36Sopenharmony_ci	REGISTER_AB(GMF_CFG5),
28062306a36Sopenharmony_ci	REGISTER_BB(TX_SRC_MAC_CTL),
28162306a36Sopenharmony_ci	REGISTER_AB(XM_ADR_LO),
28262306a36Sopenharmony_ci	REGISTER_AB(XM_ADR_HI),
28362306a36Sopenharmony_ci	REGISTER_AB(XM_GLB_CFG),
28462306a36Sopenharmony_ci	REGISTER_AB(XM_TX_CFG),
28562306a36Sopenharmony_ci	REGISTER_AB(XM_RX_CFG),
28662306a36Sopenharmony_ci	REGISTER_AB(XM_MGT_INT_MASK),
28762306a36Sopenharmony_ci	REGISTER_AB(XM_FC),
28862306a36Sopenharmony_ci	REGISTER_AB(XM_PAUSE_TIME),
28962306a36Sopenharmony_ci	REGISTER_AB(XM_TX_PARAM),
29062306a36Sopenharmony_ci	REGISTER_AB(XM_RX_PARAM),
29162306a36Sopenharmony_ci	/* XM_MGT_INT_MSK (note no 'A') is RC */
29262306a36Sopenharmony_ci	REGISTER_AB(XX_PWR_RST),
29362306a36Sopenharmony_ci	REGISTER_AB(XX_SD_CTL),
29462306a36Sopenharmony_ci	REGISTER_AB(XX_TXDRV_CTL),
29562306a36Sopenharmony_ci	/* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
29662306a36Sopenharmony_ci	/* XX_CORE_STAT is partly RC */
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistruct ef4_nic_reg_table {
30062306a36Sopenharmony_ci	u32 offset:24;
30162306a36Sopenharmony_ci	u32 min_revision:3, max_revision:3;
30262306a36Sopenharmony_ci	u32 step:6, rows:21;
30362306a36Sopenharmony_ci};
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci#define REGISTER_TABLE_DIMENSIONS(_, offset, arch, min_rev, max_rev, step, rows) { \
30662306a36Sopenharmony_ci	offset,								\
30762306a36Sopenharmony_ci	REGISTER_REVISION_ ## arch ## min_rev,				\
30862306a36Sopenharmony_ci	REGISTER_REVISION_ ## arch ## max_rev,				\
30962306a36Sopenharmony_ci	step, rows							\
31062306a36Sopenharmony_ci}
31162306a36Sopenharmony_ci#define REGISTER_TABLE(name, arch, min_rev, max_rev)			\
31262306a36Sopenharmony_ci	REGISTER_TABLE_DIMENSIONS(					\
31362306a36Sopenharmony_ci		name, arch ## R_ ## min_rev ## max_rev ## _ ## name,	\
31462306a36Sopenharmony_ci		arch, min_rev, max_rev,					\
31562306a36Sopenharmony_ci		arch ## R_ ## min_rev ## max_rev ## _ ## name ## _STEP,	\
31662306a36Sopenharmony_ci		arch ## R_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
31762306a36Sopenharmony_ci#define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, F, A, A)
31862306a36Sopenharmony_ci#define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, F, A, Z)
31962306a36Sopenharmony_ci#define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, F, B, B)
32062306a36Sopenharmony_ci#define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, F, B, Z)
32162306a36Sopenharmony_ci#define REGISTER_TABLE_BB_CZ(name)					\
32262306a36Sopenharmony_ci	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, B, B,	\
32362306a36Sopenharmony_ci				  FR_BZ_ ## name ## _STEP,		\
32462306a36Sopenharmony_ci				  FR_BB_ ## name ## _ROWS),		\
32562306a36Sopenharmony_ci	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, C, Z,	\
32662306a36Sopenharmony_ci				  FR_BZ_ ## name ## _STEP,		\
32762306a36Sopenharmony_ci				  FR_CZ_ ## name ## _ROWS)
32862306a36Sopenharmony_ci#define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, F, C, Z)
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic const struct ef4_nic_reg_table ef4_nic_reg_tables[] = {
33162306a36Sopenharmony_ci	/* DRIVER is not used */
33262306a36Sopenharmony_ci	/* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
33362306a36Sopenharmony_ci	REGISTER_TABLE_BB(TX_IPFIL_TBL),
33462306a36Sopenharmony_ci	REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
33562306a36Sopenharmony_ci	REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
33662306a36Sopenharmony_ci	REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
33762306a36Sopenharmony_ci	REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
33862306a36Sopenharmony_ci	REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
33962306a36Sopenharmony_ci	REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
34062306a36Sopenharmony_ci	REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
34162306a36Sopenharmony_ci	/* We can't reasonably read all of the buffer table (up to 8MB!).
34262306a36Sopenharmony_ci	 * However this driver will only use a few entries.  Reading
34362306a36Sopenharmony_ci	 * 1K entries allows for some expansion of queue count and
34462306a36Sopenharmony_ci	 * size before we need to change the version. */
34562306a36Sopenharmony_ci	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
34662306a36Sopenharmony_ci				  F, A, A, 8, 1024),
34762306a36Sopenharmony_ci	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
34862306a36Sopenharmony_ci				  F, B, Z, 8, 1024),
34962306a36Sopenharmony_ci	REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
35062306a36Sopenharmony_ci	REGISTER_TABLE_BB_CZ(TIMER_TBL),
35162306a36Sopenharmony_ci	REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
35262306a36Sopenharmony_ci	REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
35362306a36Sopenharmony_ci	/* TX_FILTER_TBL0 is huge and not used by this driver */
35462306a36Sopenharmony_ci	REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
35562306a36Sopenharmony_ci	REGISTER_TABLE_CZ(MC_TREG_SMEM),
35662306a36Sopenharmony_ci	/* MSIX_PBA_TABLE is not mapped */
35762306a36Sopenharmony_ci	/* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
35862306a36Sopenharmony_ci	REGISTER_TABLE_BZ(RX_FILTER_TBL0),
35962306a36Sopenharmony_ci};
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_cisize_t ef4_nic_get_regs_len(struct ef4_nic *efx)
36262306a36Sopenharmony_ci{
36362306a36Sopenharmony_ci	const struct ef4_nic_reg *reg;
36462306a36Sopenharmony_ci	const struct ef4_nic_reg_table *table;
36562306a36Sopenharmony_ci	size_t len = 0;
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	for (reg = ef4_nic_regs;
36862306a36Sopenharmony_ci	     reg < ef4_nic_regs + ARRAY_SIZE(ef4_nic_regs);
36962306a36Sopenharmony_ci	     reg++)
37062306a36Sopenharmony_ci		if (efx->type->revision >= reg->min_revision &&
37162306a36Sopenharmony_ci		    efx->type->revision <= reg->max_revision)
37262306a36Sopenharmony_ci			len += sizeof(ef4_oword_t);
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	for (table = ef4_nic_reg_tables;
37562306a36Sopenharmony_ci	     table < ef4_nic_reg_tables + ARRAY_SIZE(ef4_nic_reg_tables);
37662306a36Sopenharmony_ci	     table++)
37762306a36Sopenharmony_ci		if (efx->type->revision >= table->min_revision &&
37862306a36Sopenharmony_ci		    efx->type->revision <= table->max_revision)
37962306a36Sopenharmony_ci			len += table->rows * min_t(size_t, table->step, 16);
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	return len;
38262306a36Sopenharmony_ci}
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_civoid ef4_nic_get_regs(struct ef4_nic *efx, void *buf)
38562306a36Sopenharmony_ci{
38662306a36Sopenharmony_ci	const struct ef4_nic_reg *reg;
38762306a36Sopenharmony_ci	const struct ef4_nic_reg_table *table;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	for (reg = ef4_nic_regs;
39062306a36Sopenharmony_ci	     reg < ef4_nic_regs + ARRAY_SIZE(ef4_nic_regs);
39162306a36Sopenharmony_ci	     reg++) {
39262306a36Sopenharmony_ci		if (efx->type->revision >= reg->min_revision &&
39362306a36Sopenharmony_ci		    efx->type->revision <= reg->max_revision) {
39462306a36Sopenharmony_ci			ef4_reado(efx, (ef4_oword_t *)buf, reg->offset);
39562306a36Sopenharmony_ci			buf += sizeof(ef4_oword_t);
39662306a36Sopenharmony_ci		}
39762306a36Sopenharmony_ci	}
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	for (table = ef4_nic_reg_tables;
40062306a36Sopenharmony_ci	     table < ef4_nic_reg_tables + ARRAY_SIZE(ef4_nic_reg_tables);
40162306a36Sopenharmony_ci	     table++) {
40262306a36Sopenharmony_ci		size_t size, i;
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci		if (!(efx->type->revision >= table->min_revision &&
40562306a36Sopenharmony_ci		      efx->type->revision <= table->max_revision))
40662306a36Sopenharmony_ci			continue;
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci		size = min_t(size_t, table->step, 16);
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci		for (i = 0; i < table->rows; i++) {
41162306a36Sopenharmony_ci			switch (table->step) {
41262306a36Sopenharmony_ci			case 4: /* 32-bit SRAM */
41362306a36Sopenharmony_ci				ef4_readd(efx, buf, table->offset + 4 * i);
41462306a36Sopenharmony_ci				break;
41562306a36Sopenharmony_ci			case 8: /* 64-bit SRAM */
41662306a36Sopenharmony_ci				ef4_sram_readq(efx,
41762306a36Sopenharmony_ci					       efx->membase + table->offset,
41862306a36Sopenharmony_ci					       buf, i);
41962306a36Sopenharmony_ci				break;
42062306a36Sopenharmony_ci			case 16: /* 128-bit-readable register */
42162306a36Sopenharmony_ci				ef4_reado_table(efx, buf, table->offset, i);
42262306a36Sopenharmony_ci				break;
42362306a36Sopenharmony_ci			case 32: /* 128-bit register, interleaved */
42462306a36Sopenharmony_ci				ef4_reado_table(efx, buf, table->offset, 2 * i);
42562306a36Sopenharmony_ci				break;
42662306a36Sopenharmony_ci			default:
42762306a36Sopenharmony_ci				WARN_ON(1);
42862306a36Sopenharmony_ci				return;
42962306a36Sopenharmony_ci			}
43062306a36Sopenharmony_ci			buf += size;
43162306a36Sopenharmony_ci		}
43262306a36Sopenharmony_ci	}
43362306a36Sopenharmony_ci}
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci/**
43662306a36Sopenharmony_ci * ef4_nic_describe_stats - Describe supported statistics for ethtool
43762306a36Sopenharmony_ci * @desc: Array of &struct ef4_hw_stat_desc describing the statistics
43862306a36Sopenharmony_ci * @count: Length of the @desc array
43962306a36Sopenharmony_ci * @mask: Bitmask of which elements of @desc are enabled
44062306a36Sopenharmony_ci * @names: Buffer to copy names to, or %NULL.  The names are copied
44162306a36Sopenharmony_ci *	starting at intervals of %ETH_GSTRING_LEN bytes.
44262306a36Sopenharmony_ci *
44362306a36Sopenharmony_ci * Returns the number of visible statistics, i.e. the number of set
44462306a36Sopenharmony_ci * bits in the first @count bits of @mask for which a name is defined.
44562306a36Sopenharmony_ci */
44662306a36Sopenharmony_cisize_t ef4_nic_describe_stats(const struct ef4_hw_stat_desc *desc, size_t count,
44762306a36Sopenharmony_ci			      const unsigned long *mask, u8 *names)
44862306a36Sopenharmony_ci{
44962306a36Sopenharmony_ci	size_t visible = 0;
45062306a36Sopenharmony_ci	size_t index;
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	for_each_set_bit(index, mask, count) {
45362306a36Sopenharmony_ci		if (desc[index].name) {
45462306a36Sopenharmony_ci			if (names) {
45562306a36Sopenharmony_ci				strscpy(names, desc[index].name,
45662306a36Sopenharmony_ci					ETH_GSTRING_LEN);
45762306a36Sopenharmony_ci				names += ETH_GSTRING_LEN;
45862306a36Sopenharmony_ci			}
45962306a36Sopenharmony_ci			++visible;
46062306a36Sopenharmony_ci		}
46162306a36Sopenharmony_ci	}
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	return visible;
46462306a36Sopenharmony_ci}
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci/**
46762306a36Sopenharmony_ci * ef4_nic_update_stats - Convert statistics DMA buffer to array of u64
46862306a36Sopenharmony_ci * @desc: Array of &struct ef4_hw_stat_desc describing the DMA buffer
46962306a36Sopenharmony_ci *	layout.  DMA widths of 0, 16, 32 and 64 are supported; where
47062306a36Sopenharmony_ci *	the width is specified as 0 the corresponding element of
47162306a36Sopenharmony_ci *	@stats is not updated.
47262306a36Sopenharmony_ci * @count: Length of the @desc array
47362306a36Sopenharmony_ci * @mask: Bitmask of which elements of @desc are enabled
47462306a36Sopenharmony_ci * @stats: Buffer to update with the converted statistics.  The length
47562306a36Sopenharmony_ci *	of this array must be at least @count.
47662306a36Sopenharmony_ci * @dma_buf: DMA buffer containing hardware statistics
47762306a36Sopenharmony_ci * @accumulate: If set, the converted values will be added rather than
47862306a36Sopenharmony_ci *	directly stored to the corresponding elements of @stats
47962306a36Sopenharmony_ci */
48062306a36Sopenharmony_civoid ef4_nic_update_stats(const struct ef4_hw_stat_desc *desc, size_t count,
48162306a36Sopenharmony_ci			  const unsigned long *mask,
48262306a36Sopenharmony_ci			  u64 *stats, const void *dma_buf, bool accumulate)
48362306a36Sopenharmony_ci{
48462306a36Sopenharmony_ci	size_t index;
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	for_each_set_bit(index, mask, count) {
48762306a36Sopenharmony_ci		if (desc[index].dma_width) {
48862306a36Sopenharmony_ci			const void *addr = dma_buf + desc[index].offset;
48962306a36Sopenharmony_ci			u64 val;
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci			switch (desc[index].dma_width) {
49262306a36Sopenharmony_ci			case 16:
49362306a36Sopenharmony_ci				val = le16_to_cpup((__le16 *)addr);
49462306a36Sopenharmony_ci				break;
49562306a36Sopenharmony_ci			case 32:
49662306a36Sopenharmony_ci				val = le32_to_cpup((__le32 *)addr);
49762306a36Sopenharmony_ci				break;
49862306a36Sopenharmony_ci			case 64:
49962306a36Sopenharmony_ci				val = le64_to_cpup((__le64 *)addr);
50062306a36Sopenharmony_ci				break;
50162306a36Sopenharmony_ci			default:
50262306a36Sopenharmony_ci				WARN_ON(1);
50362306a36Sopenharmony_ci				val = 0;
50462306a36Sopenharmony_ci				break;
50562306a36Sopenharmony_ci			}
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_ci			if (accumulate)
50862306a36Sopenharmony_ci				stats[index] += val;
50962306a36Sopenharmony_ci			else
51062306a36Sopenharmony_ci				stats[index] = val;
51162306a36Sopenharmony_ci		}
51262306a36Sopenharmony_ci	}
51362306a36Sopenharmony_ci}
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_civoid ef4_nic_fix_nodesc_drop_stat(struct ef4_nic *efx, u64 *rx_nodesc_drops)
51662306a36Sopenharmony_ci{
51762306a36Sopenharmony_ci	/* if down, or this is the first update after coming up */
51862306a36Sopenharmony_ci	if (!(efx->net_dev->flags & IFF_UP) || !efx->rx_nodesc_drops_prev_state)
51962306a36Sopenharmony_ci		efx->rx_nodesc_drops_while_down +=
52062306a36Sopenharmony_ci			*rx_nodesc_drops - efx->rx_nodesc_drops_total;
52162306a36Sopenharmony_ci	efx->rx_nodesc_drops_total = *rx_nodesc_drops;
52262306a36Sopenharmony_ci	efx->rx_nodesc_drops_prev_state = !!(efx->net_dev->flags & IFF_UP);
52362306a36Sopenharmony_ci	*rx_nodesc_drops -= efx->rx_nodesc_drops_while_down;
52462306a36Sopenharmony_ci}
525