162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/* 10G controller driver for Samsung SoCs
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Copyright (C) 2013 Samsung Electronics Co., Ltd.
562306a36Sopenharmony_ci *		http://www.samsung.com
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Siva Reddy Kallam <siva.kallam@samsung.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci#ifndef __SXGBE_REGMAP_H__
1062306a36Sopenharmony_ci#define __SXGBE_REGMAP_H__
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci/* SXGBE MAC Registers */
1362306a36Sopenharmony_ci#define SXGBE_CORE_TX_CONFIG_REG	0x0000
1462306a36Sopenharmony_ci#define SXGBE_CORE_RX_CONFIG_REG	0x0004
1562306a36Sopenharmony_ci#define SXGBE_CORE_PKT_FILTER_REG	0x0008
1662306a36Sopenharmony_ci#define SXGBE_CORE_WATCHDOG_TIMEOUT_REG 0x000C
1762306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG0	0x0010
1862306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG1	0x0014
1962306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG2	0x0018
2062306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG3	0x001C
2162306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG4	0x0020
2262306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG5	0x0024
2362306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG6	0x0028
2462306a36Sopenharmony_ci#define SXGBE_CORE_HASH_TABLE_REG7	0x002C
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci/* EEE-LPI Registers */
2762306a36Sopenharmony_ci#define SXGBE_CORE_LPI_CTRL_STATUS	0x00D0
2862306a36Sopenharmony_ci#define SXGBE_CORE_LPI_TIMER_CTRL	0x00D4
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/* VLAN Specific Registers */
3162306a36Sopenharmony_ci#define SXGBE_CORE_VLAN_TAG_REG		0x0050
3262306a36Sopenharmony_ci#define SXGBE_CORE_VLAN_HASHTAB_REG	0x0058
3362306a36Sopenharmony_ci#define SXGBE_CORE_VLAN_INSCTL_REG	0x0060
3462306a36Sopenharmony_ci#define SXGBE_CORE_VLAN_INNERCTL_REG	0x0064
3562306a36Sopenharmony_ci#define SXGBE_CORE_RX_ETHTYPE_MATCH_REG 0x006C
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci/* Flow Contol Registers */
3862306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q0_FLOWCTL_REG	0x0070
3962306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q1_FLOWCTL_REG	0x0074
4062306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q2_FLOWCTL_REG	0x0078
4162306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q3_FLOWCTL_REG	0x007C
4262306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q4_FLOWCTL_REG	0x0080
4362306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q5_FLOWCTL_REG	0x0084
4462306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q6_FLOWCTL_REG	0x0088
4562306a36Sopenharmony_ci#define SXGBE_CORE_TX_Q7_FLOWCTL_REG	0x008C
4662306a36Sopenharmony_ci#define SXGBE_CORE_RX_FLOWCTL_REG	0x0090
4762306a36Sopenharmony_ci#define SXGBE_CORE_RX_CTL0_REG		0x00A0
4862306a36Sopenharmony_ci#define SXGBE_CORE_RX_CTL1_REG		0x00A4
4962306a36Sopenharmony_ci#define SXGBE_CORE_RX_CTL2_REG		0x00A8
5062306a36Sopenharmony_ci#define SXGBE_CORE_RX_CTL3_REG		0x00AC
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define SXGBE_CORE_RXQ_ENABLE_MASK	0x0003
5362306a36Sopenharmony_ci#define SXGBE_CORE_RXQ_ENABLE		0x0002
5462306a36Sopenharmony_ci#define SXGBE_CORE_RXQ_DISABLE		0x0000
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci/* Interrupt Registers */
5762306a36Sopenharmony_ci#define SXGBE_CORE_INT_STATUS_REG	0x00B0
5862306a36Sopenharmony_ci#define SXGBE_CORE_INT_ENABLE_REG	0x00B4
5962306a36Sopenharmony_ci#define SXGBE_CORE_RXTX_ERR_STATUS_REG	0x00B8
6062306a36Sopenharmony_ci#define SXGBE_CORE_PMT_CTL_STATUS_REG	0x00C0
6162306a36Sopenharmony_ci#define SXGBE_CORE_RWK_PKT_FILTER_REG	0x00C4
6262306a36Sopenharmony_ci#define SXGBE_CORE_VERSION_REG		0x0110
6362306a36Sopenharmony_ci#define SXGBE_CORE_DEBUG_REG		0x0114
6462306a36Sopenharmony_ci#define SXGBE_CORE_HW_FEA_REG(index)	(0x011C + index * 4)
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci/* SMA(MDIO) module registers */
6762306a36Sopenharmony_ci#define SXGBE_MDIO_SCMD_ADD_REG		0x0200
6862306a36Sopenharmony_ci#define SXGBE_MDIO_SCMD_DATA_REG	0x0204
6962306a36Sopenharmony_ci#define SXGBE_MDIO_CCMD_WADD_REG	0x0208
7062306a36Sopenharmony_ci#define SXGBE_MDIO_CCMD_WDATA_REG	0x020C
7162306a36Sopenharmony_ci#define SXGBE_MDIO_CSCAN_PORT_REG	0x0210
7262306a36Sopenharmony_ci#define SXGBE_MDIO_INT_STATUS_REG	0x0214
7362306a36Sopenharmony_ci#define SXGBE_MDIO_INT_ENABLE_REG	0x0218
7462306a36Sopenharmony_ci#define SXGBE_MDIO_PORT_CONDCON_REG	0x021C
7562306a36Sopenharmony_ci#define SXGBE_MDIO_CLAUSE22_PORT_REG	0x0220
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/* port specific, addr = 0-3 */
7862306a36Sopenharmony_ci#define SXGBE_MDIO_DEV_BASE_REG		0x0230
7962306a36Sopenharmony_ci#define SXGBE_MDIO_PORT_DEV_REG(addr)			\
8062306a36Sopenharmony_ci	(SXGBE_MDIO_DEV_BASE_REG + (0x10 * addr) + 0x0)
8162306a36Sopenharmony_ci#define SXGBE_MDIO_PORT_LSTATUS_REG(addr)		\
8262306a36Sopenharmony_ci	(SXGBE_MDIO_DEV_BASE_REG + (0x10 * addr) + 0x4)
8362306a36Sopenharmony_ci#define SXGBE_MDIO_PORT_ALIVE_REG(addr)			\
8462306a36Sopenharmony_ci	(SXGBE_MDIO_DEV_BASE_REG + (0x10 * addr) + 0x8)
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci#define SXGBE_CORE_GPIO_CTL_REG		0x0278
8762306a36Sopenharmony_ci#define SXGBE_CORE_GPIO_STATUS_REG	0x027C
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci/* Address registers for filtering */
9062306a36Sopenharmony_ci#define SXGBE_CORE_ADD_BASE_REG		0x0300
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/* addr = 0-31 */
9362306a36Sopenharmony_ci#define SXGBE_CORE_ADD_HIGHOFFSET(addr)			\
9462306a36Sopenharmony_ci	(SXGBE_CORE_ADD_BASE_REG + (0x8 * addr) + 0x0)
9562306a36Sopenharmony_ci#define SXGBE_CORE_ADD_LOWOFFSET(addr)			\
9662306a36Sopenharmony_ci	(SXGBE_CORE_ADD_BASE_REG + (0x8 * addr) + 0x4)
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci/* SXGBE MMC registers */
9962306a36Sopenharmony_ci#define SXGBE_MMC_CTL_REG		0x0800
10062306a36Sopenharmony_ci#define SXGBE_MMC_RXINT_STATUS_REG	0x0804
10162306a36Sopenharmony_ci#define SXGBE_MMC_TXINT_STATUS_REG	0x0808
10262306a36Sopenharmony_ci#define SXGBE_MMC_RXINT_ENABLE_REG	0x080C
10362306a36Sopenharmony_ci#define SXGBE_MMC_TXINT_ENABLE_REG	0x0810
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci/* TX specific counters */
10662306a36Sopenharmony_ci#define SXGBE_MMC_TXOCTETHI_GBCNT_REG	0x0814
10762306a36Sopenharmony_ci#define SXGBE_MMC_TXOCTETLO_GBCNT_REG	0x0818
10862306a36Sopenharmony_ci#define SXGBE_MMC_TXFRAMELO_GBCNT_REG	0x081C
10962306a36Sopenharmony_ci#define SXGBE_MMC_TXFRAMEHI_GBCNT_REG	0x0820
11062306a36Sopenharmony_ci#define SXGBE_MMC_TXBROADLO_GCNT_REG	0x0824
11162306a36Sopenharmony_ci#define SXGBE_MMC_TXBROADHI_GCNT_REG	0x0828
11262306a36Sopenharmony_ci#define SXGBE_MMC_TXMULTILO_GCNT_REG	0x082C
11362306a36Sopenharmony_ci#define SXGBE_MMC_TXMULTIHI_GCNT_REG	0x0830
11462306a36Sopenharmony_ci#define SXGBE_MMC_TX64LO_GBCNT_REG	0x0834
11562306a36Sopenharmony_ci#define SXGBE_MMC_TX64HI_GBCNT_REG	0x0838
11662306a36Sopenharmony_ci#define SXGBE_MMC_TX65TO127LO_GBCNT_REG		0x083C
11762306a36Sopenharmony_ci#define SXGBE_MMC_TX65TO127HI_GBCNT_REG		0x0840
11862306a36Sopenharmony_ci#define SXGBE_MMC_TX128TO255LO_GBCNT_REG	0x0844
11962306a36Sopenharmony_ci#define SXGBE_MMC_TX128TO255HI_GBCNT_REG	0x0848
12062306a36Sopenharmony_ci#define SXGBE_MMC_TX256TO511LO_GBCNT_REG	0x084C
12162306a36Sopenharmony_ci#define SXGBE_MMC_TX256TO511HI_GBCNT_REG	0x0850
12262306a36Sopenharmony_ci#define SXGBE_MMC_TX512TO1023LO_GBCNT_REG	0x0854
12362306a36Sopenharmony_ci#define SXGBE_MMC_TX512TO1023HI_GBCNT_REG	0x0858
12462306a36Sopenharmony_ci#define SXGBE_MMC_TX1023TOMAXLO_GBCNT_REG	0x085C
12562306a36Sopenharmony_ci#define SXGBE_MMC_TX1023TOMAXHI_GBCNT_REG	0x0860
12662306a36Sopenharmony_ci#define SXGBE_MMC_TXUNICASTLO_GBCNT_REG		0x0864
12762306a36Sopenharmony_ci#define SXGBE_MMC_TXUNICASTHI_GBCNT_REG		0x0868
12862306a36Sopenharmony_ci#define SXGBE_MMC_TXMULTILO_GBCNT_REG		0x086C
12962306a36Sopenharmony_ci#define SXGBE_MMC_TXMULTIHI_GBCNT_REG		0x0870
13062306a36Sopenharmony_ci#define SXGBE_MMC_TXBROADLO_GBCNT_REG		0x0874
13162306a36Sopenharmony_ci#define SXGBE_MMC_TXBROADHI_GBCNT_REG		0x0878
13262306a36Sopenharmony_ci#define SXGBE_MMC_TXUFLWLO_GBCNT_REG		0x087C
13362306a36Sopenharmony_ci#define SXGBE_MMC_TXUFLWHI_GBCNT_REG		0x0880
13462306a36Sopenharmony_ci#define SXGBE_MMC_TXOCTETLO_GCNT_REG	0x0884
13562306a36Sopenharmony_ci#define SXGBE_MMC_TXOCTETHI_GCNT_REG	0x0888
13662306a36Sopenharmony_ci#define SXGBE_MMC_TXFRAMELO_GCNT_REG	0x088C
13762306a36Sopenharmony_ci#define SXGBE_MMC_TXFRAMEHI_GCNT_REG	0x0890
13862306a36Sopenharmony_ci#define SXGBE_MMC_TXPAUSELO_CNT_REG	0x0894
13962306a36Sopenharmony_ci#define SXGBE_MMC_TXPAUSEHI_CNT_REG	0x0898
14062306a36Sopenharmony_ci#define SXGBE_MMC_TXVLANLO_GCNT_REG	0x089C
14162306a36Sopenharmony_ci#define SXGBE_MMC_TXVLANHI_GCNT_REG	0x08A0
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci/* RX specific counters */
14462306a36Sopenharmony_ci#define SXGBE_MMC_RXFRAMELO_GBCNT_REG	0x0900
14562306a36Sopenharmony_ci#define SXGBE_MMC_RXFRAMEHI_GBCNT_REG	0x0904
14662306a36Sopenharmony_ci#define SXGBE_MMC_RXOCTETLO_GBCNT_REG	0x0908
14762306a36Sopenharmony_ci#define SXGBE_MMC_RXOCTETHI_GBCNT_REG	0x090C
14862306a36Sopenharmony_ci#define SXGBE_MMC_RXOCTETLO_GCNT_REG	0x0910
14962306a36Sopenharmony_ci#define SXGBE_MMC_RXOCTETHI_GCNT_REG	0x0914
15062306a36Sopenharmony_ci#define SXGBE_MMC_RXBROADLO_GCNT_REG	0x0918
15162306a36Sopenharmony_ci#define SXGBE_MMC_RXBROADHI_GCNT_REG	0x091C
15262306a36Sopenharmony_ci#define SXGBE_MMC_RXMULTILO_GCNT_REG	0x0920
15362306a36Sopenharmony_ci#define SXGBE_MMC_RXMULTIHI_GCNT_REG	0x0924
15462306a36Sopenharmony_ci#define SXGBE_MMC_RXCRCERRLO_REG	0x0928
15562306a36Sopenharmony_ci#define SXGBE_MMC_RXCRCERRHI_REG	0x092C
15662306a36Sopenharmony_ci#define SXGBE_MMC_RXSHORT64BFRAME_ERR_REG	0x0930
15762306a36Sopenharmony_ci#define SXGBE_MMC_RXJABBERERR_REG		0x0934
15862306a36Sopenharmony_ci#define SXGBE_MMC_RXSHORT64BFRAME_COR_REG	0x0938
15962306a36Sopenharmony_ci#define SXGBE_MMC_RXOVERMAXFRAME_COR_REG	0x093C
16062306a36Sopenharmony_ci#define SXGBE_MMC_RX64LO_GBCNT_REG		0x0940
16162306a36Sopenharmony_ci#define SXGBE_MMC_RX64HI_GBCNT_REG		0x0944
16262306a36Sopenharmony_ci#define SXGBE_MMC_RX65TO127LO_GBCNT_REG		0x0948
16362306a36Sopenharmony_ci#define SXGBE_MMC_RX65TO127HI_GBCNT_REG		0x094C
16462306a36Sopenharmony_ci#define SXGBE_MMC_RX128TO255LO_GBCNT_REG	0x0950
16562306a36Sopenharmony_ci#define SXGBE_MMC_RX128TO255HI_GBCNT_REG	0x0954
16662306a36Sopenharmony_ci#define SXGBE_MMC_RX256TO511LO_GBCNT_REG	0x0958
16762306a36Sopenharmony_ci#define SXGBE_MMC_RX256TO511HI_GBCNT_REG	0x095C
16862306a36Sopenharmony_ci#define SXGBE_MMC_RX512TO1023LO_GBCNT_REG	0x0960
16962306a36Sopenharmony_ci#define SXGBE_MMC_RX512TO1023HI_GBCNT_REG	0x0964
17062306a36Sopenharmony_ci#define SXGBE_MMC_RX1023TOMAXLO_GBCNT_REG	0x0968
17162306a36Sopenharmony_ci#define SXGBE_MMC_RX1023TOMAXHI_GBCNT_REG	0x096C
17262306a36Sopenharmony_ci#define SXGBE_MMC_RXUNICASTLO_GCNT_REG		0x0970
17362306a36Sopenharmony_ci#define SXGBE_MMC_RXUNICASTHI_GCNT_REG		0x0974
17462306a36Sopenharmony_ci#define SXGBE_MMC_RXLENERRLO_REG		0x0978
17562306a36Sopenharmony_ci#define SXGBE_MMC_RXLENERRHI_REG		0x097C
17662306a36Sopenharmony_ci#define SXGBE_MMC_RXOUTOFRANGETYPELO_REG	0x0980
17762306a36Sopenharmony_ci#define SXGBE_MMC_RXOUTOFRANGETYPEHI_REG	0x0984
17862306a36Sopenharmony_ci#define SXGBE_MMC_RXPAUSELO_CNT_REG		0x0988
17962306a36Sopenharmony_ci#define SXGBE_MMC_RXPAUSEHI_CNT_REG		0x098C
18062306a36Sopenharmony_ci#define SXGBE_MMC_RXFIFOOVERFLOWLO_GBCNT_REG	0x0990
18162306a36Sopenharmony_ci#define SXGBE_MMC_RXFIFOOVERFLOWHI_GBCNT_REG	0x0994
18262306a36Sopenharmony_ci#define SXGBE_MMC_RXVLANLO_GBCNT_REG		0x0998
18362306a36Sopenharmony_ci#define SXGBE_MMC_RXVLANHI_GBCNT_REG		0x099C
18462306a36Sopenharmony_ci#define SXGBE_MMC_RXWATCHDOG_ERR_REG		0x09A0
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci/* L3/L4 function registers */
18762306a36Sopenharmony_ci#define SXGBE_CORE_L34_ADDCTL_REG	0x0C00
18862306a36Sopenharmony_ci#define SXGBE_CORE_L34_DATA_REG		0x0C04
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci/* ARP registers */
19162306a36Sopenharmony_ci#define SXGBE_CORE_ARP_ADD_REG		0x0C10
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci/* RSS registers */
19462306a36Sopenharmony_ci#define SXGBE_CORE_RSS_CTL_REG		0x0C80
19562306a36Sopenharmony_ci#define SXGBE_CORE_RSS_ADD_REG		0x0C88
19662306a36Sopenharmony_ci#define SXGBE_CORE_RSS_DATA_REG		0x0C8C
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci/* RSS control register bits */
19962306a36Sopenharmony_ci#define SXGBE_CORE_RSS_CTL_UDP4TE	BIT(3)
20062306a36Sopenharmony_ci#define SXGBE_CORE_RSS_CTL_TCP4TE	BIT(2)
20162306a36Sopenharmony_ci#define SXGBE_CORE_RSS_CTL_IP2TE	BIT(1)
20262306a36Sopenharmony_ci#define SXGBE_CORE_RSS_CTL_RSSE		BIT(0)
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci/* IEEE 1588 registers */
20562306a36Sopenharmony_ci#define SXGBE_CORE_TSTAMP_CTL_REG	0x0D00
20662306a36Sopenharmony_ci#define SXGBE_CORE_SUBSEC_INC_REG	0x0D04
20762306a36Sopenharmony_ci#define SXGBE_CORE_SYSTIME_SEC_REG	0x0D0C
20862306a36Sopenharmony_ci#define SXGBE_CORE_SYSTIME_NSEC_REG	0x0D10
20962306a36Sopenharmony_ci#define SXGBE_CORE_SYSTIME_SECUP_REG	0x0D14
21062306a36Sopenharmony_ci#define SXGBE_CORE_TSTAMP_ADD_REG	0x0D18
21162306a36Sopenharmony_ci#define SXGBE_CORE_SYSTIME_HWORD_REG	0x0D1C
21262306a36Sopenharmony_ci#define SXGBE_CORE_TSTAMP_STATUS_REG	0x0D20
21362306a36Sopenharmony_ci#define SXGBE_CORE_TXTIME_STATUSNSEC_REG 0x0D30
21462306a36Sopenharmony_ci#define SXGBE_CORE_TXTIME_STATUSSEC_REG	0x0D34
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci/* Auxiliary registers */
21762306a36Sopenharmony_ci#define SXGBE_CORE_AUX_CTL_REG			 0x0D40
21862306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_NSEC_REG		 0x0D48
21962306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_SEC_REG		 0x0D4C
22062306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_INGCOR_REG	 0x0D50
22162306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_ENGCOR_REG	 0x0D54
22262306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_INGCOR_NSEC_REG	 0x0D58
22362306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_INGCOR_SUBNSEC_REG 0x0D5C
22462306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_ENGCOR_NSEC_REG	 0x0D60
22562306a36Sopenharmony_ci#define SXGBE_CORE_AUX_TSTAMP_ENGCOR_SUBNSEC_REG 0x0D64
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci/* PPS registers */
22862306a36Sopenharmony_ci#define SXGBE_CORE_PPS_CTL_REG		0x0D70
22962306a36Sopenharmony_ci#define SXGBE_CORE_PPS_BASE			0x0D80
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci/* addr = 0 - 3 */
23262306a36Sopenharmony_ci#define SXGBE_CORE_PPS_TTIME_SEC_REG(addr)		\
23362306a36Sopenharmony_ci	(SXGBE_CORE_PPS_BASE + (0x10 * addr) + 0x0)
23462306a36Sopenharmony_ci#define SXGBE_CORE_PPS_TTIME_NSEC_REG(addr)		\
23562306a36Sopenharmony_ci	(SXGBE_CORE_PPS_BASE + (0x10 * addr) + 0x4)
23662306a36Sopenharmony_ci#define SXGBE_CORE_PPS_INTERVAL_REG(addr)		\
23762306a36Sopenharmony_ci	(SXGBE_CORE_PPS_BASE + (0x10 * addr) + 0x8)
23862306a36Sopenharmony_ci#define SXGBE_CORE_PPS_WIDTH_REG(addr)			\
23962306a36Sopenharmony_ci	(SXGBE_CORE_PPS_BASE + (0x10 * addr) + 0xC)
24062306a36Sopenharmony_ci#define SXGBE_CORE_PTO_CTL_REG		0x0DC0
24162306a36Sopenharmony_ci#define SXGBE_CORE_SRCPORT_ITY0_REG	0x0DC4
24262306a36Sopenharmony_ci#define SXGBE_CORE_SRCPORT_ITY1_REG	0x0DC8
24362306a36Sopenharmony_ci#define SXGBE_CORE_SRCPORT_ITY2_REG	0x0DCC
24462306a36Sopenharmony_ci#define SXGBE_CORE_LOGMSG_LEVEL_REG	0x0DD0
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci/* SXGBE MTL Registers */
24762306a36Sopenharmony_ci#define SXGBE_MTL_BASE_REG		0x1000
24862306a36Sopenharmony_ci#define SXGBE_MTL_OP_MODE_REG		(SXGBE_MTL_BASE_REG + 0x0000)
24962306a36Sopenharmony_ci#define SXGBE_MTL_DEBUG_CTL_REG		(SXGBE_MTL_BASE_REG + 0x0008)
25062306a36Sopenharmony_ci#define SXGBE_MTL_DEBUG_STATUS_REG	(SXGBE_MTL_BASE_REG + 0x000C)
25162306a36Sopenharmony_ci#define SXGBE_MTL_FIFO_DEBUGDATA_REG	(SXGBE_MTL_BASE_REG + 0x0010)
25262306a36Sopenharmony_ci#define SXGBE_MTL_INT_STATUS_REG	(SXGBE_MTL_BASE_REG + 0x0020)
25362306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_DMAMAP0_REG	(SXGBE_MTL_BASE_REG + 0x0030)
25462306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_DMAMAP1_REG	(SXGBE_MTL_BASE_REG + 0x0034)
25562306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_DMAMAP2_REG	(SXGBE_MTL_BASE_REG + 0x0038)
25662306a36Sopenharmony_ci#define SXGBE_MTL_TX_PRTYMAP0_REG	(SXGBE_MTL_BASE_REG + 0x0040)
25762306a36Sopenharmony_ci#define SXGBE_MTL_TX_PRTYMAP1_REG	(SXGBE_MTL_BASE_REG + 0x0044)
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci/* TC/Queue registers, qnum=0-15 */
26062306a36Sopenharmony_ci#define SXGBE_MTL_TC_TXBASE_REG		(SXGBE_MTL_BASE_REG + 0x0100)
26162306a36Sopenharmony_ci#define SXGBE_MTL_TXQ_OPMODE_REG(qnum)				\
26262306a36Sopenharmony_ci	(SXGBE_MTL_TC_TXBASE_REG + (qnum * 0x80) + 0x00)
26362306a36Sopenharmony_ci#define SXGBE_MTL_SFMODE		BIT(1)
26462306a36Sopenharmony_ci#define SXGBE_MTL_FIFO_LSHIFT		16
26562306a36Sopenharmony_ci#define SXGBE_MTL_ENABLE_QUEUE		0x00000008
26662306a36Sopenharmony_ci#define SXGBE_MTL_TXQ_UNDERFLOW_REG(qnum)			\
26762306a36Sopenharmony_ci	(SXGBE_MTL_TC_TXBASE_REG + (qnum * 0x80) + 0x04)
26862306a36Sopenharmony_ci#define SXGBE_MTL_TXQ_DEBUG_REG(qnum)				\
26962306a36Sopenharmony_ci	(SXGBE_MTL_TC_TXBASE_REG + (qnum * 0x80) + 0x08)
27062306a36Sopenharmony_ci#define SXGBE_MTL_TXQ_ETSCTL_REG(qnum)				\
27162306a36Sopenharmony_ci	(SXGBE_MTL_TC_TXBASE_REG + (qnum * 0x80) + 0x10)
27262306a36Sopenharmony_ci#define SXGBE_MTL_TXQ_ETSSTATUS_REG(qnum)			\
27362306a36Sopenharmony_ci	(SXGBE_MTL_TC_TXBASE_REG + (qnum * 0x80) + 0x14)
27462306a36Sopenharmony_ci#define SXGBE_MTL_TXQ_QUANTWEIGHT_REG(qnum)			\
27562306a36Sopenharmony_ci	(SXGBE_MTL_TC_TXBASE_REG + (qnum * 0x80) + 0x18)
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci#define SXGBE_MTL_TC_RXBASE_REG		0x1140
27862306a36Sopenharmony_ci#define SXGBE_RX_MTL_SFMODE		BIT(5)
27962306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_OPMODE_REG(qnum)				\
28062306a36Sopenharmony_ci	(SXGBE_MTL_TC_RXBASE_REG + (qnum * 0x80) + 0x00)
28162306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_MISPKTOVERFLOW_REG(qnum)			\
28262306a36Sopenharmony_ci	(SXGBE_MTL_TC_RXBASE_REG + (qnum * 0x80) + 0x04)
28362306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_DEBUG_REG(qnum)				\
28462306a36Sopenharmony_ci	(SXGBE_MTL_TC_RXBASE_REG + (qnum * 0x80) + 0x08)
28562306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_CTL_REG(qnum)				\
28662306a36Sopenharmony_ci	(SXGBE_MTL_TC_RXBASE_REG + (qnum * 0x80) + 0x0C)
28762306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_INTENABLE_REG(qnum)			\
28862306a36Sopenharmony_ci	(SXGBE_MTL_TC_RXBASE_REG + (qnum * 0x80) + 0x30)
28962306a36Sopenharmony_ci#define SXGBE_MTL_RXQ_INTSTATUS_REG(qnum)			\
29062306a36Sopenharmony_ci	(SXGBE_MTL_TC_RXBASE_REG + (qnum * 0x80) + 0x34)
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci/* SXGBE DMA Registers */
29362306a36Sopenharmony_ci#define SXGBE_DMA_BASE_REG		0x3000
29462306a36Sopenharmony_ci#define SXGBE_DMA_MODE_REG		(SXGBE_DMA_BASE_REG + 0x0000)
29562306a36Sopenharmony_ci#define SXGBE_DMA_SOFT_RESET		BIT(0)
29662306a36Sopenharmony_ci#define SXGBE_DMA_SYSBUS_MODE_REG	(SXGBE_DMA_BASE_REG + 0x0004)
29762306a36Sopenharmony_ci#define SXGBE_DMA_AXI_UNDEF_BURST	BIT(0)
29862306a36Sopenharmony_ci#define SXGBE_DMA_ENHACE_ADDR_MODE	BIT(11)
29962306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_REG	(SXGBE_DMA_BASE_REG + 0x0008)
30062306a36Sopenharmony_ci#define SXGBE_DMA_AXI_ARCACHECTL_REG	(SXGBE_DMA_BASE_REG + 0x0010)
30162306a36Sopenharmony_ci#define SXGBE_DMA_AXI_AWCACHECTL_REG	(SXGBE_DMA_BASE_REG + 0x0018)
30262306a36Sopenharmony_ci#define SXGBE_DMA_DEBUG_STATUS0_REG	(SXGBE_DMA_BASE_REG + 0x0020)
30362306a36Sopenharmony_ci#define SXGBE_DMA_DEBUG_STATUS1_REG	(SXGBE_DMA_BASE_REG + 0x0024)
30462306a36Sopenharmony_ci#define SXGBE_DMA_DEBUG_STATUS2_REG	(SXGBE_DMA_BASE_REG + 0x0028)
30562306a36Sopenharmony_ci#define SXGBE_DMA_DEBUG_STATUS3_REG	(SXGBE_DMA_BASE_REG + 0x002C)
30662306a36Sopenharmony_ci#define SXGBE_DMA_DEBUG_STATUS4_REG	(SXGBE_DMA_BASE_REG + 0x0030)
30762306a36Sopenharmony_ci#define SXGBE_DMA_DEBUG_STATUS5_REG	(SXGBE_DMA_BASE_REG + 0x0034)
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci/* Channel Registers, cha_num = 0-15 */
31062306a36Sopenharmony_ci#define SXGBE_DMA_CHA_BASE_REG			\
31162306a36Sopenharmony_ci	(SXGBE_DMA_BASE_REG + 0x0100)
31262306a36Sopenharmony_ci#define SXGBE_DMA_CHA_CTL_REG(cha_num)				\
31362306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x00)
31462306a36Sopenharmony_ci#define SXGBE_DMA_PBL_X8MODE			BIT(16)
31562306a36Sopenharmony_ci#define SXGBE_DMA_CHA_TXCTL_TSE_ENABLE		BIT(12)
31662306a36Sopenharmony_ci#define SXGBE_DMA_CHA_TXCTL_REG(cha_num)			\
31762306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x04)
31862306a36Sopenharmony_ci#define SXGBE_DMA_CHA_RXCTL_REG(cha_num)			\
31962306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x08)
32062306a36Sopenharmony_ci#define SXGBE_DMA_CHA_TXDESC_HADD_REG(cha_num)			\
32162306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x10)
32262306a36Sopenharmony_ci#define SXGBE_DMA_CHA_TXDESC_LADD_REG(cha_num)			\
32362306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x14)
32462306a36Sopenharmony_ci#define SXGBE_DMA_CHA_RXDESC_HADD_REG(cha_num)			\
32562306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x18)
32662306a36Sopenharmony_ci#define SXGBE_DMA_CHA_RXDESC_LADD_REG(cha_num)			\
32762306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x1C)
32862306a36Sopenharmony_ci#define SXGBE_DMA_CHA_TXDESC_TAILPTR_REG(cha_num)		\
32962306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x24)
33062306a36Sopenharmony_ci#define SXGBE_DMA_CHA_RXDESC_TAILPTR_REG(cha_num)		\
33162306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x2C)
33262306a36Sopenharmony_ci#define SXGBE_DMA_CHA_TXDESC_RINGLEN_REG(cha_num)		\
33362306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x30)
33462306a36Sopenharmony_ci#define SXGBE_DMA_CHA_RXDESC_RINGLEN_REG(cha_num)		\
33562306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x34)
33662306a36Sopenharmony_ci#define SXGBE_DMA_CHA_INT_ENABLE_REG(cha_num)			\
33762306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x38)
33862306a36Sopenharmony_ci#define SXGBE_DMA_CHA_INT_RXWATCHTMR_REG(cha_num)		\
33962306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x3C)
34062306a36Sopenharmony_ci#define SXGBE_DMA_CHA_TXDESC_CURADDLO_REG(cha_num)		\
34162306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x44)
34262306a36Sopenharmony_ci#define SXGBE_DMA_CHA_RXDESC_CURADDLO_REG(cha_num)		\
34362306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x4C)
34462306a36Sopenharmony_ci#define SXGBE_DMA_CHA_CURTXBUF_ADDHI_REG(cha_num)		\
34562306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x50)
34662306a36Sopenharmony_ci#define SXGBE_DMA_CHA_CURTXBUF_ADDLO_REG(cha_num)		\
34762306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x54)
34862306a36Sopenharmony_ci#define SXGBE_DMA_CHA_CURRXBUF_ADDHI_REG(cha_num)		\
34962306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x58)
35062306a36Sopenharmony_ci#define SXGBE_DMA_CHA_CURRXBUF_ADDLO_REG(cha_num)		\
35162306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x5C)
35262306a36Sopenharmony_ci#define SXGBE_DMA_CHA_STATUS_REG(cha_num)			\
35362306a36Sopenharmony_ci	(SXGBE_DMA_CHA_BASE_REG + (cha_num * 0x80) + 0x60)
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci/* TX DMA control register specific */
35662306a36Sopenharmony_ci#define SXGBE_TX_START_DMA	BIT(0)
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci/* sxgbe tx configuration register bitfields */
35962306a36Sopenharmony_ci#define SXGBE_SPEED_10G		0x0
36062306a36Sopenharmony_ci#define SXGBE_SPEED_2_5G	0x1
36162306a36Sopenharmony_ci#define SXGBE_SPEED_1G		0x2
36262306a36Sopenharmony_ci#define SXGBE_SPEED_LSHIFT	29
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci#define SXGBE_TX_ENABLE		BIT(0)
36562306a36Sopenharmony_ci#define SXGBE_TX_DISDIC_ALGO	BIT(1)
36662306a36Sopenharmony_ci#define SXGBE_TX_JABBER_DISABLE	BIT(16)
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci/* sxgbe rx configuration register bitfields */
36962306a36Sopenharmony_ci#define SXGBE_RX_ENABLE		BIT(0)
37062306a36Sopenharmony_ci#define SXGBE_RX_ACS_ENABLE		BIT(1)
37162306a36Sopenharmony_ci#define SXGBE_RX_WATCHDOG_DISABLE	BIT(7)
37262306a36Sopenharmony_ci#define SXGBE_RX_JUMBPKT_ENABLE		BIT(8)
37362306a36Sopenharmony_ci#define SXGBE_RX_CSUMOFFLOAD_ENABLE	BIT(9)
37462306a36Sopenharmony_ci#define SXGBE_RX_LOOPBACK_ENABLE	BIT(10)
37562306a36Sopenharmony_ci#define SXGBE_RX_ARPOFFLOAD_ENABLE	BIT(31)
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci/* sxgbe vlan Tag Register bitfields */
37862306a36Sopenharmony_ci#define SXGBE_VLAN_SVLAN_ENABLE		BIT(18)
37962306a36Sopenharmony_ci#define SXGBE_VLAN_DOUBLEVLAN_ENABLE	BIT(26)
38062306a36Sopenharmony_ci#define SXGBE_VLAN_INNERVLAN_ENABLE	BIT(27)
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci/* XMAC VLAN Tag Inclusion Register(0x0060) bitfields
38362306a36Sopenharmony_ci * Below fields same for  Inner VLAN Tag Inclusion
38462306a36Sopenharmony_ci * Register(0x0064) register
38562306a36Sopenharmony_ci */
38662306a36Sopenharmony_cienum vlan_tag_ctl_tx {
38762306a36Sopenharmony_ci	VLAN_TAG_TX_NOP,
38862306a36Sopenharmony_ci	VLAN_TAG_TX_DEL,
38962306a36Sopenharmony_ci	VLAN_TAG_TX_INSERT,
39062306a36Sopenharmony_ci	VLAN_TAG_TX_REPLACE
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci#define SXGBE_VLAN_PRTY_CTL	BIT(18)
39362306a36Sopenharmony_ci#define SXGBE_VLAN_CSVL_CTL	BIT(19)
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci/* SXGBE TX Q Flow Control Register bitfields */
39662306a36Sopenharmony_ci#define SXGBE_TX_FLOW_CTL_FCB	BIT(0)
39762306a36Sopenharmony_ci#define SXGBE_TX_FLOW_CTL_TFB	BIT(1)
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci/* SXGBE RX Q Flow Control Register bitfields */
40062306a36Sopenharmony_ci#define SXGBE_RX_FLOW_CTL_ENABLE	BIT(0)
40162306a36Sopenharmony_ci#define SXGBE_RX_UNICAST_DETECT		BIT(1)
40262306a36Sopenharmony_ci#define SXGBE_RX_PRTYFLOW_CTL_ENABLE	BIT(8)
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci/* sxgbe rx Q control0 register bitfields */
40562306a36Sopenharmony_ci#define SXGBE_RX_Q_ENABLE	0x2
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci/* SXGBE hardware features bitfield specific */
40862306a36Sopenharmony_ci/* Capability Register 0 */
40962306a36Sopenharmony_ci#define SXGBE_HW_FEAT_GMII(cap)			((cap & 0x00000002) >> 1)
41062306a36Sopenharmony_ci#define SXGBE_HW_FEAT_VLAN_HASH_FILTER(cap)	((cap & 0x00000010) >> 4)
41162306a36Sopenharmony_ci#define SXGBE_HW_FEAT_SMA(cap)			((cap & 0x00000020) >> 5)
41262306a36Sopenharmony_ci#define SXGBE_HW_FEAT_PMT_TEMOTE_WOP(cap)	((cap & 0x00000040) >> 6)
41362306a36Sopenharmony_ci#define SXGBE_HW_FEAT_PMT_MAGIC_PKT(cap)	((cap & 0x00000080) >> 7)
41462306a36Sopenharmony_ci#define SXGBE_HW_FEAT_RMON(cap)			((cap & 0x00000100) >> 8)
41562306a36Sopenharmony_ci#define SXGBE_HW_FEAT_ARP_OFFLOAD(cap)		((cap & 0x00000200) >> 9)
41662306a36Sopenharmony_ci#define SXGBE_HW_FEAT_IEEE1500_2008(cap)	((cap & 0x00001000) >> 12)
41762306a36Sopenharmony_ci#define SXGBE_HW_FEAT_EEE(cap)			((cap & 0x00002000) >> 13)
41862306a36Sopenharmony_ci#define SXGBE_HW_FEAT_TX_CSUM_OFFLOAD(cap)	((cap & 0x00004000) >> 14)
41962306a36Sopenharmony_ci#define SXGBE_HW_FEAT_RX_CSUM_OFFLOAD(cap)	((cap & 0x00010000) >> 16)
42062306a36Sopenharmony_ci#define SXGBE_HW_FEAT_MACADDR_COUNT(cap)	((cap & 0x007C0000) >> 18)
42162306a36Sopenharmony_ci#define SXGBE_HW_FEAT_TSTMAP_SRC(cap)		((cap & 0x06000000) >> 25)
42262306a36Sopenharmony_ci#define SXGBE_HW_FEAT_SRCADDR_VLAN(cap)		((cap & 0x08000000) >> 27)
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci/* Capability Register 1 */
42562306a36Sopenharmony_ci#define SXGBE_HW_FEAT_RX_FIFO_SIZE(cap)		((cap & 0x0000001F))
42662306a36Sopenharmony_ci#define SXGBE_HW_FEAT_TX_FIFO_SIZE(cap)		((cap & 0x000007C0) >> 6)
42762306a36Sopenharmony_ci#define SXGBE_HW_FEAT_IEEE1588_HWORD(cap)	((cap & 0x00002000) >> 13)
42862306a36Sopenharmony_ci#define SXGBE_HW_FEAT_DCB(cap)			((cap & 0x00010000) >> 16)
42962306a36Sopenharmony_ci#define SXGBE_HW_FEAT_SPLIT_HDR(cap)		((cap & 0x00020000) >> 17)
43062306a36Sopenharmony_ci#define SXGBE_HW_FEAT_TSO(cap)			((cap & 0x00040000) >> 18)
43162306a36Sopenharmony_ci#define SXGBE_HW_FEAT_DEBUG_MEM_IFACE(cap)	((cap & 0x00080000) >> 19)
43262306a36Sopenharmony_ci#define SXGBE_HW_FEAT_RSS(cap)			((cap & 0x00100000) >> 20)
43362306a36Sopenharmony_ci#define SXGBE_HW_FEAT_HASH_TABLE_SIZE(cap)	((cap & 0x03000000) >> 24)
43462306a36Sopenharmony_ci#define SXGBE_HW_FEAT_L3L4_FILTER_NUM(cap)	((cap & 0x78000000) >> 27)
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci/* Capability Register 2 */
43762306a36Sopenharmony_ci#define SXGBE_HW_FEAT_RX_MTL_QUEUES(cap)	((cap & 0x0000000F))
43862306a36Sopenharmony_ci#define SXGBE_HW_FEAT_TX_MTL_QUEUES(cap)	((cap & 0x000003C0) >> 6)
43962306a36Sopenharmony_ci#define SXGBE_HW_FEAT_RX_DMA_CHANNELS(cap)	((cap & 0x0000F000) >> 12)
44062306a36Sopenharmony_ci#define SXGBE_HW_FEAT_TX_DMA_CHANNELS(cap)	((cap & 0x003C0000) >> 18)
44162306a36Sopenharmony_ci#define SXGBE_HW_FEAT_PPS_OUTPUTS(cap)		((cap & 0x07000000) >> 24)
44262306a36Sopenharmony_ci#define SXGBE_HW_FEAT_AUX_SNAPSHOTS(cap)	((cap & 0x70000000) >> 28)
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci/* DMAchannel interrupt enable specific */
44562306a36Sopenharmony_ci/* DMA Normal interrupt */
44662306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_NIE	BIT(16)	/* Normal Summary */
44762306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_TIE	BIT(0)	/* Transmit Interrupt */
44862306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_TUE	BIT(2)	/* Transmit Buffer Unavailable */
44962306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_RIE	BIT(6)	/* Receive Interrupt */
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ci#define SXGBE_DMA_INT_NORMAL					\
45262306a36Sopenharmony_ci	(SXGBE_DMA_INT_ENA_NIE | SXGBE_DMA_INT_ENA_RIE |	\
45362306a36Sopenharmony_ci	 SXGBE_DMA_INT_ENA_TIE | SXGBE_DMA_INT_ENA_TUE)
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci/* DMA Abnormal interrupt */
45662306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_AIE	BIT(15)	/* Abnormal Summary */
45762306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_TSE	BIT(1)	/* Transmit Stopped */
45862306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_RUE	BIT(7)	/* Receive Buffer Unavailable */
45962306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_RSE	BIT(8)	/* Receive Stopped */
46062306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_FBE	BIT(12)	/* Fatal Bus Error */
46162306a36Sopenharmony_ci#define SXGBE_DMA_INT_ENA_CDEE	BIT(13)	/* Context Descriptor Error */
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci#define SXGBE_DMA_INT_ABNORMAL					\
46462306a36Sopenharmony_ci	(SXGBE_DMA_INT_ENA_AIE | SXGBE_DMA_INT_ENA_TSE |	\
46562306a36Sopenharmony_ci	 SXGBE_DMA_INT_ENA_RUE | SXGBE_DMA_INT_ENA_RSE |	\
46662306a36Sopenharmony_ci	 SXGBE_DMA_INT_ENA_FBE | SXGBE_DMA_INT_ENA_CDEE)
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_ci#define SXGBE_DMA_ENA_INT	(SXGBE_DMA_INT_NORMAL | SXGBE_DMA_INT_ABNORMAL)
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci/* DMA channel interrupt status specific */
47162306a36Sopenharmony_ci#define	SXGBE_DMA_INT_STATUS_REB2	BIT(21)
47262306a36Sopenharmony_ci#define	SXGBE_DMA_INT_STATUS_REB1	BIT(20)
47362306a36Sopenharmony_ci#define	SXGBE_DMA_INT_STATUS_REB0	BIT(19)
47462306a36Sopenharmony_ci#define	SXGBE_DMA_INT_STATUS_TEB2	BIT(18)
47562306a36Sopenharmony_ci#define	SXGBE_DMA_INT_STATUS_TEB1	BIT(17)
47662306a36Sopenharmony_ci#define	SXGBE_DMA_INT_STATUS_TEB0	BIT(16)
47762306a36Sopenharmony_ci#define	SXGBE_DMA_INT_STATUS_NIS	BIT(15)
47862306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_AIS	BIT(14)
47962306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_CTXTERR	BIT(13)
48062306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_FBE	BIT(12)
48162306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_RPS	BIT(8)
48262306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_RBU	BIT(7)
48362306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_RI		BIT(6)
48462306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_TBU	BIT(2)
48562306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_TPS	BIT(1)
48662306a36Sopenharmony_ci#define SXGBE_DMA_INT_STATUS_TI		BIT(0)
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci#endif /* __SXGBE_REGMAP_H__ */
489