162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 10G controller driver for Samsung SoCs 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright (C) 2013 Samsung Electronics Co., Ltd. 562306a36Sopenharmony_ci * http://www.samsung.com 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Author: Siva Reddy Kallam <siva.kallam@samsung.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/io.h> 1362306a36Sopenharmony_ci#include <linux/errno.h> 1462306a36Sopenharmony_ci#include <linux/export.h> 1562306a36Sopenharmony_ci#include <linux/jiffies.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "sxgbe_mtl.h" 1862306a36Sopenharmony_ci#include "sxgbe_reg.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic void sxgbe_mtl_init(void __iomem *ioaddr, unsigned int etsalg, 2162306a36Sopenharmony_ci unsigned int raa) 2262306a36Sopenharmony_ci{ 2362306a36Sopenharmony_ci u32 reg_val; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_OP_MODE_REG); 2662306a36Sopenharmony_ci reg_val &= ETS_RST; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci /* ETS Algorith */ 2962306a36Sopenharmony_ci switch (etsalg & SXGBE_MTL_OPMODE_ESTMASK) { 3062306a36Sopenharmony_ci case ETS_WRR: 3162306a36Sopenharmony_ci reg_val &= ETS_WRR; 3262306a36Sopenharmony_ci break; 3362306a36Sopenharmony_ci case ETS_WFQ: 3462306a36Sopenharmony_ci reg_val |= ETS_WFQ; 3562306a36Sopenharmony_ci break; 3662306a36Sopenharmony_ci case ETS_DWRR: 3762306a36Sopenharmony_ci reg_val |= ETS_DWRR; 3862306a36Sopenharmony_ci break; 3962306a36Sopenharmony_ci } 4062306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_OP_MODE_REG); 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci switch (raa & SXGBE_MTL_OPMODE_RAAMASK) { 4362306a36Sopenharmony_ci case RAA_SP: 4462306a36Sopenharmony_ci reg_val &= RAA_SP; 4562306a36Sopenharmony_ci break; 4662306a36Sopenharmony_ci case RAA_WSP: 4762306a36Sopenharmony_ci reg_val |= RAA_WSP; 4862306a36Sopenharmony_ci break; 4962306a36Sopenharmony_ci } 5062306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_OP_MODE_REG); 5162306a36Sopenharmony_ci} 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci/* For Dynamic DMA channel mapping for Rx queue */ 5462306a36Sopenharmony_cistatic void sxgbe_mtl_dma_dm_rxqueue(void __iomem *ioaddr) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci writel(RX_QUEUE_DYNAMIC, ioaddr + SXGBE_MTL_RXQ_DMAMAP0_REG); 5762306a36Sopenharmony_ci writel(RX_QUEUE_DYNAMIC, ioaddr + SXGBE_MTL_RXQ_DMAMAP1_REG); 5862306a36Sopenharmony_ci writel(RX_QUEUE_DYNAMIC, ioaddr + SXGBE_MTL_RXQ_DMAMAP2_REG); 5962306a36Sopenharmony_ci} 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic void sxgbe_mtl_set_txfifosize(void __iomem *ioaddr, int queue_num, 6262306a36Sopenharmony_ci int queue_fifo) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci u32 fifo_bits, reg_val; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci /* 0 means 256 bytes */ 6762306a36Sopenharmony_ci fifo_bits = (queue_fifo / SXGBE_MTL_TX_FIFO_DIV) - 1; 6862306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 6962306a36Sopenharmony_ci reg_val |= (fifo_bits << SXGBE_MTL_FIFO_LSHIFT); 7062306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic void sxgbe_mtl_set_rxfifosize(void __iomem *ioaddr, int queue_num, 7462306a36Sopenharmony_ci int queue_fifo) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci u32 fifo_bits, reg_val; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci /* 0 means 256 bytes */ 7962306a36Sopenharmony_ci fifo_bits = (queue_fifo / SXGBE_MTL_RX_FIFO_DIV)-1; 8062306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 8162306a36Sopenharmony_ci reg_val |= (fifo_bits << SXGBE_MTL_FIFO_LSHIFT); 8262306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 8362306a36Sopenharmony_ci} 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic void sxgbe_mtl_enable_txqueue(void __iomem *ioaddr, int queue_num) 8662306a36Sopenharmony_ci{ 8762306a36Sopenharmony_ci u32 reg_val; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 9062306a36Sopenharmony_ci reg_val |= SXGBE_MTL_ENABLE_QUEUE; 9162306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 9262306a36Sopenharmony_ci} 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_cistatic void sxgbe_mtl_disable_txqueue(void __iomem *ioaddr, int queue_num) 9562306a36Sopenharmony_ci{ 9662306a36Sopenharmony_ci u32 reg_val; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 9962306a36Sopenharmony_ci reg_val &= ~SXGBE_MTL_ENABLE_QUEUE; 10062306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic void sxgbe_mtl_fc_active(void __iomem *ioaddr, int queue_num, 10462306a36Sopenharmony_ci int threshold) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci u32 reg_val; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 10962306a36Sopenharmony_ci reg_val &= ~(SXGBE_MTL_FCMASK << RX_FC_ACTIVE); 11062306a36Sopenharmony_ci reg_val |= (threshold << RX_FC_ACTIVE); 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic void sxgbe_mtl_fc_enable(void __iomem *ioaddr, int queue_num) 11662306a36Sopenharmony_ci{ 11762306a36Sopenharmony_ci u32 reg_val; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 12062306a36Sopenharmony_ci reg_val |= SXGBE_MTL_ENABLE_FC; 12162306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic void sxgbe_mtl_fc_deactive(void __iomem *ioaddr, int queue_num, 12562306a36Sopenharmony_ci int threshold) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci u32 reg_val; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 13062306a36Sopenharmony_ci reg_val &= ~(SXGBE_MTL_FCMASK << RX_FC_DEACTIVE); 13162306a36Sopenharmony_ci reg_val |= (threshold << RX_FC_DEACTIVE); 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 13462306a36Sopenharmony_ci} 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic void sxgbe_mtl_fep_enable(void __iomem *ioaddr, int queue_num) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci u32 reg_val; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 14162306a36Sopenharmony_ci reg_val |= SXGBE_MTL_RXQ_OP_FEP; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic void sxgbe_mtl_fep_disable(void __iomem *ioaddr, int queue_num) 14762306a36Sopenharmony_ci{ 14862306a36Sopenharmony_ci u32 reg_val; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 15162306a36Sopenharmony_ci reg_val &= ~(SXGBE_MTL_RXQ_OP_FEP); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 15462306a36Sopenharmony_ci} 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic void sxgbe_mtl_fup_enable(void __iomem *ioaddr, int queue_num) 15762306a36Sopenharmony_ci{ 15862306a36Sopenharmony_ci u32 reg_val; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 16162306a36Sopenharmony_ci reg_val |= SXGBE_MTL_RXQ_OP_FUP; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 16462306a36Sopenharmony_ci} 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic void sxgbe_mtl_fup_disable(void __iomem *ioaddr, int queue_num) 16762306a36Sopenharmony_ci{ 16862306a36Sopenharmony_ci u32 reg_val; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 17162306a36Sopenharmony_ci reg_val &= ~(SXGBE_MTL_RXQ_OP_FUP); 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_cistatic void sxgbe_set_tx_mtl_mode(void __iomem *ioaddr, int queue_num, 17862306a36Sopenharmony_ci int tx_mode) 17962306a36Sopenharmony_ci{ 18062306a36Sopenharmony_ci u32 reg_val; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 18362306a36Sopenharmony_ci /* TX specific MTL mode settings */ 18462306a36Sopenharmony_ci if (tx_mode == SXGBE_MTL_SFMODE) { 18562306a36Sopenharmony_ci reg_val |= SXGBE_MTL_SFMODE; 18662306a36Sopenharmony_ci } else { 18762306a36Sopenharmony_ci /* set the TTC values */ 18862306a36Sopenharmony_ci if (tx_mode <= 64) 18962306a36Sopenharmony_ci reg_val |= MTL_CONTROL_TTC_64; 19062306a36Sopenharmony_ci else if (tx_mode <= 96) 19162306a36Sopenharmony_ci reg_val |= MTL_CONTROL_TTC_96; 19262306a36Sopenharmony_ci else if (tx_mode <= 128) 19362306a36Sopenharmony_ci reg_val |= MTL_CONTROL_TTC_128; 19462306a36Sopenharmony_ci else if (tx_mode <= 192) 19562306a36Sopenharmony_ci reg_val |= MTL_CONTROL_TTC_192; 19662306a36Sopenharmony_ci else if (tx_mode <= 256) 19762306a36Sopenharmony_ci reg_val |= MTL_CONTROL_TTC_256; 19862306a36Sopenharmony_ci else if (tx_mode <= 384) 19962306a36Sopenharmony_ci reg_val |= MTL_CONTROL_TTC_384; 20062306a36Sopenharmony_ci else 20162306a36Sopenharmony_ci reg_val |= MTL_CONTROL_TTC_512; 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci /* write into TXQ operation register */ 20562306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num)); 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic void sxgbe_set_rx_mtl_mode(void __iomem *ioaddr, int queue_num, 20962306a36Sopenharmony_ci int rx_mode) 21062306a36Sopenharmony_ci{ 21162306a36Sopenharmony_ci u32 reg_val; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 21462306a36Sopenharmony_ci /* RX specific MTL mode settings */ 21562306a36Sopenharmony_ci if (rx_mode == SXGBE_RX_MTL_SFMODE) { 21662306a36Sopenharmony_ci reg_val |= SXGBE_RX_MTL_SFMODE; 21762306a36Sopenharmony_ci } else { 21862306a36Sopenharmony_ci if (rx_mode <= 64) 21962306a36Sopenharmony_ci reg_val |= MTL_CONTROL_RTC_64; 22062306a36Sopenharmony_ci else if (rx_mode <= 96) 22162306a36Sopenharmony_ci reg_val |= MTL_CONTROL_RTC_96; 22262306a36Sopenharmony_ci else if (rx_mode <= 128) 22362306a36Sopenharmony_ci reg_val |= MTL_CONTROL_RTC_128; 22462306a36Sopenharmony_ci } 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci /* write into RXQ operation register */ 22762306a36Sopenharmony_ci writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num)); 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic const struct sxgbe_mtl_ops mtl_ops = { 23162306a36Sopenharmony_ci .mtl_set_txfifosize = sxgbe_mtl_set_txfifosize, 23262306a36Sopenharmony_ci .mtl_set_rxfifosize = sxgbe_mtl_set_rxfifosize, 23362306a36Sopenharmony_ci .mtl_enable_txqueue = sxgbe_mtl_enable_txqueue, 23462306a36Sopenharmony_ci .mtl_disable_txqueue = sxgbe_mtl_disable_txqueue, 23562306a36Sopenharmony_ci .mtl_dynamic_dma_rxqueue = sxgbe_mtl_dma_dm_rxqueue, 23662306a36Sopenharmony_ci .set_tx_mtl_mode = sxgbe_set_tx_mtl_mode, 23762306a36Sopenharmony_ci .set_rx_mtl_mode = sxgbe_set_rx_mtl_mode, 23862306a36Sopenharmony_ci .mtl_init = sxgbe_mtl_init, 23962306a36Sopenharmony_ci .mtl_fc_active = sxgbe_mtl_fc_active, 24062306a36Sopenharmony_ci .mtl_fc_deactive = sxgbe_mtl_fc_deactive, 24162306a36Sopenharmony_ci .mtl_fc_enable = sxgbe_mtl_fc_enable, 24262306a36Sopenharmony_ci .mtl_fep_enable = sxgbe_mtl_fep_enable, 24362306a36Sopenharmony_ci .mtl_fep_disable = sxgbe_mtl_fep_disable, 24462306a36Sopenharmony_ci .mtl_fup_enable = sxgbe_mtl_fup_enable, 24562306a36Sopenharmony_ci .mtl_fup_disable = sxgbe_mtl_fup_disable 24662306a36Sopenharmony_ci}; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ciconst struct sxgbe_mtl_ops *sxgbe_get_mtl_ops(void) 24962306a36Sopenharmony_ci{ 25062306a36Sopenharmony_ci return &mtl_ops; 25162306a36Sopenharmony_ci} 252