162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/* 10G controller driver for Samsung SoCs
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Copyright (C) 2013 Samsung Electronics Co., Ltd.
562306a36Sopenharmony_ci *		http://www.samsung.com
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Siva Reddy Kallam <siva.kallam@samsung.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/export.h>
1162306a36Sopenharmony_ci#include <linux/io.h>
1262306a36Sopenharmony_ci#include <linux/netdevice.h>
1362306a36Sopenharmony_ci#include <linux/phy.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "sxgbe_common.h"
1662306a36Sopenharmony_ci#include "sxgbe_dma.h"
1762306a36Sopenharmony_ci#include "sxgbe_reg.h"
1862306a36Sopenharmony_ci#include "sxgbe_desc.h"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci/* DMA core initialization */
2162306a36Sopenharmony_cistatic int sxgbe_dma_init(void __iomem *ioaddr, int fix_burst, int burst_map)
2262306a36Sopenharmony_ci{
2362306a36Sopenharmony_ci	u32 reg_val;
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci	reg_val = readl(ioaddr + SXGBE_DMA_SYSBUS_MODE_REG);
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci	/* if fix_burst = 0, Set UNDEF = 1 of DMA_Sys_Mode Register.
2862306a36Sopenharmony_ci	 * if fix_burst = 1, Set UNDEF = 0 of DMA_Sys_Mode Register.
2962306a36Sopenharmony_ci	 * burst_map is bitmap for  BLEN[4, 8, 16, 32, 64, 128 and 256].
3062306a36Sopenharmony_ci	 * Set burst_map irrespective of fix_burst value.
3162306a36Sopenharmony_ci	 */
3262306a36Sopenharmony_ci	if (!fix_burst)
3362306a36Sopenharmony_ci		reg_val |= SXGBE_DMA_AXI_UNDEF_BURST;
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci	/* write burst len map */
3662306a36Sopenharmony_ci	reg_val |= (burst_map << SXGBE_DMA_BLENMAP_LSHIFT);
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	writel(reg_val,	ioaddr + SXGBE_DMA_SYSBUS_MODE_REG);
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	return 0;
4162306a36Sopenharmony_ci}
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic void sxgbe_dma_channel_init(void __iomem *ioaddr, int cha_num,
4462306a36Sopenharmony_ci				   int fix_burst, int pbl, dma_addr_t dma_tx,
4562306a36Sopenharmony_ci				   dma_addr_t dma_rx, int t_rsize, int r_rsize)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	u32 reg_val;
4862306a36Sopenharmony_ci	dma_addr_t dma_addr;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	reg_val = readl(ioaddr + SXGBE_DMA_CHA_CTL_REG(cha_num));
5162306a36Sopenharmony_ci	/* set the pbl */
5262306a36Sopenharmony_ci	if (fix_burst) {
5362306a36Sopenharmony_ci		reg_val |= SXGBE_DMA_PBL_X8MODE;
5462306a36Sopenharmony_ci		writel(reg_val, ioaddr + SXGBE_DMA_CHA_CTL_REG(cha_num));
5562306a36Sopenharmony_ci		/* program the TX pbl */
5662306a36Sopenharmony_ci		reg_val = readl(ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cha_num));
5762306a36Sopenharmony_ci		reg_val |= (pbl << SXGBE_DMA_TXPBL_LSHIFT);
5862306a36Sopenharmony_ci		writel(reg_val, ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cha_num));
5962306a36Sopenharmony_ci		/* program the RX pbl */
6062306a36Sopenharmony_ci		reg_val = readl(ioaddr + SXGBE_DMA_CHA_RXCTL_REG(cha_num));
6162306a36Sopenharmony_ci		reg_val |= (pbl << SXGBE_DMA_RXPBL_LSHIFT);
6262306a36Sopenharmony_ci		writel(reg_val, ioaddr + SXGBE_DMA_CHA_RXCTL_REG(cha_num));
6362306a36Sopenharmony_ci	}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	/* program desc registers */
6662306a36Sopenharmony_ci	writel(upper_32_bits(dma_tx),
6762306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_TXDESC_HADD_REG(cha_num));
6862306a36Sopenharmony_ci	writel(lower_32_bits(dma_tx),
6962306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_TXDESC_LADD_REG(cha_num));
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	writel(upper_32_bits(dma_rx),
7262306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_RXDESC_HADD_REG(cha_num));
7362306a36Sopenharmony_ci	writel(lower_32_bits(dma_rx),
7462306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_RXDESC_LADD_REG(cha_num));
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	/* program tail pointers */
7762306a36Sopenharmony_ci	/* assumption: upper 32 bits are constant and
7862306a36Sopenharmony_ci	 * same as TX/RX desc list
7962306a36Sopenharmony_ci	 */
8062306a36Sopenharmony_ci	dma_addr = dma_tx + ((t_rsize - 1) * SXGBE_DESC_SIZE_BYTES);
8162306a36Sopenharmony_ci	writel(lower_32_bits(dma_addr),
8262306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_TXDESC_TAILPTR_REG(cha_num));
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	dma_addr = dma_rx + ((r_rsize - 1) * SXGBE_DESC_SIZE_BYTES);
8562306a36Sopenharmony_ci	writel(lower_32_bits(dma_addr),
8662306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_RXDESC_LADD_REG(cha_num));
8762306a36Sopenharmony_ci	/* program the ring sizes */
8862306a36Sopenharmony_ci	writel(t_rsize - 1, ioaddr + SXGBE_DMA_CHA_TXDESC_RINGLEN_REG(cha_num));
8962306a36Sopenharmony_ci	writel(r_rsize - 1, ioaddr + SXGBE_DMA_CHA_RXDESC_RINGLEN_REG(cha_num));
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	/* Enable TX/RX interrupts */
9262306a36Sopenharmony_ci	writel(SXGBE_DMA_ENA_INT,
9362306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_INT_ENABLE_REG(cha_num));
9462306a36Sopenharmony_ci}
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic void sxgbe_enable_dma_transmission(void __iomem *ioaddr, int cha_num)
9762306a36Sopenharmony_ci{
9862306a36Sopenharmony_ci	u32 tx_config;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	tx_config = readl(ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cha_num));
10162306a36Sopenharmony_ci	tx_config |= SXGBE_TX_START_DMA;
10262306a36Sopenharmony_ci	writel(tx_config, ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cha_num));
10362306a36Sopenharmony_ci}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic void sxgbe_enable_dma_irq(void __iomem *ioaddr, int dma_cnum)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	/* Enable TX/RX interrupts */
10862306a36Sopenharmony_ci	writel(SXGBE_DMA_ENA_INT,
10962306a36Sopenharmony_ci	       ioaddr + SXGBE_DMA_CHA_INT_ENABLE_REG(dma_cnum));
11062306a36Sopenharmony_ci}
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic void sxgbe_disable_dma_irq(void __iomem *ioaddr, int dma_cnum)
11362306a36Sopenharmony_ci{
11462306a36Sopenharmony_ci	/* Disable TX/RX interrupts */
11562306a36Sopenharmony_ci	writel(0, ioaddr + SXGBE_DMA_CHA_INT_ENABLE_REG(dma_cnum));
11662306a36Sopenharmony_ci}
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic void sxgbe_dma_start_tx(void __iomem *ioaddr, int tchannels)
11962306a36Sopenharmony_ci{
12062306a36Sopenharmony_ci	int cnum;
12162306a36Sopenharmony_ci	u32 tx_ctl_reg;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	for (cnum = 0; cnum < tchannels; cnum++) {
12462306a36Sopenharmony_ci		tx_ctl_reg = readl(ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cnum));
12562306a36Sopenharmony_ci		tx_ctl_reg |= SXGBE_TX_ENABLE;
12662306a36Sopenharmony_ci		writel(tx_ctl_reg,
12762306a36Sopenharmony_ci		       ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cnum));
12862306a36Sopenharmony_ci	}
12962306a36Sopenharmony_ci}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic void sxgbe_dma_start_tx_queue(void __iomem *ioaddr, int dma_cnum)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	u32 tx_ctl_reg;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	tx_ctl_reg = readl(ioaddr + SXGBE_DMA_CHA_TXCTL_REG(dma_cnum));
13662306a36Sopenharmony_ci	tx_ctl_reg |= SXGBE_TX_ENABLE;
13762306a36Sopenharmony_ci	writel(tx_ctl_reg, ioaddr + SXGBE_DMA_CHA_TXCTL_REG(dma_cnum));
13862306a36Sopenharmony_ci}
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic void sxgbe_dma_stop_tx_queue(void __iomem *ioaddr, int dma_cnum)
14162306a36Sopenharmony_ci{
14262306a36Sopenharmony_ci	u32 tx_ctl_reg;
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	tx_ctl_reg = readl(ioaddr + SXGBE_DMA_CHA_TXCTL_REG(dma_cnum));
14562306a36Sopenharmony_ci	tx_ctl_reg &= ~(SXGBE_TX_ENABLE);
14662306a36Sopenharmony_ci	writel(tx_ctl_reg, ioaddr + SXGBE_DMA_CHA_TXCTL_REG(dma_cnum));
14762306a36Sopenharmony_ci}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic void sxgbe_dma_stop_tx(void __iomem *ioaddr, int tchannels)
15062306a36Sopenharmony_ci{
15162306a36Sopenharmony_ci	int cnum;
15262306a36Sopenharmony_ci	u32 tx_ctl_reg;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	for (cnum = 0; cnum < tchannels; cnum++) {
15562306a36Sopenharmony_ci		tx_ctl_reg = readl(ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cnum));
15662306a36Sopenharmony_ci		tx_ctl_reg &= ~(SXGBE_TX_ENABLE);
15762306a36Sopenharmony_ci		writel(tx_ctl_reg, ioaddr + SXGBE_DMA_CHA_TXCTL_REG(cnum));
15862306a36Sopenharmony_ci	}
15962306a36Sopenharmony_ci}
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic void sxgbe_dma_start_rx(void __iomem *ioaddr, int rchannels)
16262306a36Sopenharmony_ci{
16362306a36Sopenharmony_ci	int cnum;
16462306a36Sopenharmony_ci	u32 rx_ctl_reg;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	for (cnum = 0; cnum < rchannels; cnum++) {
16762306a36Sopenharmony_ci		rx_ctl_reg = readl(ioaddr + SXGBE_DMA_CHA_RXCTL_REG(cnum));
16862306a36Sopenharmony_ci		rx_ctl_reg |= SXGBE_RX_ENABLE;
16962306a36Sopenharmony_ci		writel(rx_ctl_reg,
17062306a36Sopenharmony_ci		       ioaddr + SXGBE_DMA_CHA_RXCTL_REG(cnum));
17162306a36Sopenharmony_ci	}
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic void sxgbe_dma_stop_rx(void __iomem *ioaddr, int rchannels)
17562306a36Sopenharmony_ci{
17662306a36Sopenharmony_ci	int cnum;
17762306a36Sopenharmony_ci	u32 rx_ctl_reg;
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	for (cnum = 0; cnum < rchannels; cnum++) {
18062306a36Sopenharmony_ci		rx_ctl_reg = readl(ioaddr + SXGBE_DMA_CHA_RXCTL_REG(cnum));
18162306a36Sopenharmony_ci		rx_ctl_reg &= ~(SXGBE_RX_ENABLE);
18262306a36Sopenharmony_ci		writel(rx_ctl_reg, ioaddr + SXGBE_DMA_CHA_RXCTL_REG(cnum));
18362306a36Sopenharmony_ci	}
18462306a36Sopenharmony_ci}
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic int sxgbe_tx_dma_int_status(void __iomem *ioaddr, int channel_no,
18762306a36Sopenharmony_ci				   struct sxgbe_extra_stats *x)
18862306a36Sopenharmony_ci{
18962306a36Sopenharmony_ci	u32 int_status = readl(ioaddr + SXGBE_DMA_CHA_STATUS_REG(channel_no));
19062306a36Sopenharmony_ci	u32 clear_val = 0;
19162306a36Sopenharmony_ci	u32 ret_val = 0;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	/* TX Normal Interrupt Summary */
19462306a36Sopenharmony_ci	if (likely(int_status & SXGBE_DMA_INT_STATUS_NIS)) {
19562306a36Sopenharmony_ci		x->normal_irq_n++;
19662306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_TI) {
19762306a36Sopenharmony_ci			ret_val |= handle_tx;
19862306a36Sopenharmony_ci			x->tx_normal_irq_n++;
19962306a36Sopenharmony_ci			clear_val |= SXGBE_DMA_INT_STATUS_TI;
20062306a36Sopenharmony_ci		}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_TBU) {
20362306a36Sopenharmony_ci			x->tx_underflow_irq++;
20462306a36Sopenharmony_ci			ret_val |= tx_bump_tc;
20562306a36Sopenharmony_ci			clear_val |= SXGBE_DMA_INT_STATUS_TBU;
20662306a36Sopenharmony_ci		}
20762306a36Sopenharmony_ci	} else if (unlikely(int_status & SXGBE_DMA_INT_STATUS_AIS)) {
20862306a36Sopenharmony_ci		/* TX Abnormal Interrupt Summary */
20962306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_TPS) {
21062306a36Sopenharmony_ci			ret_val |= tx_hard_error;
21162306a36Sopenharmony_ci			clear_val |= SXGBE_DMA_INT_STATUS_TPS;
21262306a36Sopenharmony_ci			x->tx_process_stopped_irq++;
21362306a36Sopenharmony_ci		}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_FBE) {
21662306a36Sopenharmony_ci			ret_val |= tx_hard_error;
21762306a36Sopenharmony_ci			x->fatal_bus_error_irq++;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci			/* Assumption: FBE bit is the combination of
22062306a36Sopenharmony_ci			 * all the bus access erros and cleared when
22162306a36Sopenharmony_ci			 * the respective error bits cleared
22262306a36Sopenharmony_ci			 */
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci			/* check for actual cause */
22562306a36Sopenharmony_ci			if (int_status & SXGBE_DMA_INT_STATUS_TEB0) {
22662306a36Sopenharmony_ci				x->tx_read_transfer_err++;
22762306a36Sopenharmony_ci				clear_val |= SXGBE_DMA_INT_STATUS_TEB0;
22862306a36Sopenharmony_ci			} else {
22962306a36Sopenharmony_ci				x->tx_write_transfer_err++;
23062306a36Sopenharmony_ci			}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci			if (int_status & SXGBE_DMA_INT_STATUS_TEB1) {
23362306a36Sopenharmony_ci				x->tx_desc_access_err++;
23462306a36Sopenharmony_ci				clear_val |= SXGBE_DMA_INT_STATUS_TEB1;
23562306a36Sopenharmony_ci			} else {
23662306a36Sopenharmony_ci				x->tx_buffer_access_err++;
23762306a36Sopenharmony_ci			}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci			if (int_status & SXGBE_DMA_INT_STATUS_TEB2) {
24062306a36Sopenharmony_ci				x->tx_data_transfer_err++;
24162306a36Sopenharmony_ci				clear_val |= SXGBE_DMA_INT_STATUS_TEB2;
24262306a36Sopenharmony_ci			}
24362306a36Sopenharmony_ci		}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci		/* context descriptor error */
24662306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_CTXTERR) {
24762306a36Sopenharmony_ci			x->tx_ctxt_desc_err++;
24862306a36Sopenharmony_ci			clear_val |= SXGBE_DMA_INT_STATUS_CTXTERR;
24962306a36Sopenharmony_ci		}
25062306a36Sopenharmony_ci	}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	/* clear the served bits */
25362306a36Sopenharmony_ci	writel(clear_val, ioaddr + SXGBE_DMA_CHA_STATUS_REG(channel_no));
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	return ret_val;
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic int sxgbe_rx_dma_int_status(void __iomem *ioaddr, int channel_no,
25962306a36Sopenharmony_ci				   struct sxgbe_extra_stats *x)
26062306a36Sopenharmony_ci{
26162306a36Sopenharmony_ci	u32 int_status = readl(ioaddr + SXGBE_DMA_CHA_STATUS_REG(channel_no));
26262306a36Sopenharmony_ci	u32 clear_val = 0;
26362306a36Sopenharmony_ci	u32 ret_val = 0;
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	/* RX Normal Interrupt Summary */
26662306a36Sopenharmony_ci	if (likely(int_status & SXGBE_DMA_INT_STATUS_NIS)) {
26762306a36Sopenharmony_ci		x->normal_irq_n++;
26862306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_RI) {
26962306a36Sopenharmony_ci			ret_val |= handle_rx;
27062306a36Sopenharmony_ci			x->rx_normal_irq_n++;
27162306a36Sopenharmony_ci			clear_val |= SXGBE_DMA_INT_STATUS_RI;
27262306a36Sopenharmony_ci		}
27362306a36Sopenharmony_ci	} else if (unlikely(int_status & SXGBE_DMA_INT_STATUS_AIS)) {
27462306a36Sopenharmony_ci		/* RX Abnormal Interrupt Summary */
27562306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_RBU) {
27662306a36Sopenharmony_ci			ret_val |= rx_bump_tc;
27762306a36Sopenharmony_ci			clear_val |= SXGBE_DMA_INT_STATUS_RBU;
27862306a36Sopenharmony_ci			x->rx_underflow_irq++;
27962306a36Sopenharmony_ci		}
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_RPS) {
28262306a36Sopenharmony_ci			ret_val |= rx_hard_error;
28362306a36Sopenharmony_ci			clear_val |= SXGBE_DMA_INT_STATUS_RPS;
28462306a36Sopenharmony_ci			x->rx_process_stopped_irq++;
28562306a36Sopenharmony_ci		}
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci		if (int_status & SXGBE_DMA_INT_STATUS_FBE) {
28862306a36Sopenharmony_ci			ret_val |= rx_hard_error;
28962306a36Sopenharmony_ci			x->fatal_bus_error_irq++;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci			/* Assumption: FBE bit is the combination of
29262306a36Sopenharmony_ci			 * all the bus access erros and cleared when
29362306a36Sopenharmony_ci			 * the respective error bits cleared
29462306a36Sopenharmony_ci			 */
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci			/* check for actual cause */
29762306a36Sopenharmony_ci			if (int_status & SXGBE_DMA_INT_STATUS_REB0) {
29862306a36Sopenharmony_ci				x->rx_read_transfer_err++;
29962306a36Sopenharmony_ci				clear_val |= SXGBE_DMA_INT_STATUS_REB0;
30062306a36Sopenharmony_ci			} else {
30162306a36Sopenharmony_ci				x->rx_write_transfer_err++;
30262306a36Sopenharmony_ci			}
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci			if (int_status & SXGBE_DMA_INT_STATUS_REB1) {
30562306a36Sopenharmony_ci				x->rx_desc_access_err++;
30662306a36Sopenharmony_ci				clear_val |= SXGBE_DMA_INT_STATUS_REB1;
30762306a36Sopenharmony_ci			} else {
30862306a36Sopenharmony_ci				x->rx_buffer_access_err++;
30962306a36Sopenharmony_ci			}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci			if (int_status & SXGBE_DMA_INT_STATUS_REB2) {
31262306a36Sopenharmony_ci				x->rx_data_transfer_err++;
31362306a36Sopenharmony_ci				clear_val |= SXGBE_DMA_INT_STATUS_REB2;
31462306a36Sopenharmony_ci			}
31562306a36Sopenharmony_ci		}
31662306a36Sopenharmony_ci	}
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	/* clear the served bits */
31962306a36Sopenharmony_ci	writel(clear_val, ioaddr + SXGBE_DMA_CHA_STATUS_REG(channel_no));
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	return ret_val;
32262306a36Sopenharmony_ci}
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci/* Program the HW RX Watchdog */
32562306a36Sopenharmony_cistatic void sxgbe_dma_rx_watchdog(void __iomem *ioaddr, u32 riwt)
32662306a36Sopenharmony_ci{
32762306a36Sopenharmony_ci	u32 que_num;
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	SXGBE_FOR_EACH_QUEUE(SXGBE_RX_QUEUES, que_num) {
33062306a36Sopenharmony_ci		writel(riwt,
33162306a36Sopenharmony_ci		       ioaddr + SXGBE_DMA_CHA_INT_RXWATCHTMR_REG(que_num));
33262306a36Sopenharmony_ci	}
33362306a36Sopenharmony_ci}
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_cistatic void sxgbe_enable_tso(void __iomem *ioaddr, u8 chan_num)
33662306a36Sopenharmony_ci{
33762306a36Sopenharmony_ci	u32 ctrl;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	ctrl = readl(ioaddr + SXGBE_DMA_CHA_TXCTL_REG(chan_num));
34062306a36Sopenharmony_ci	ctrl |= SXGBE_DMA_CHA_TXCTL_TSE_ENABLE;
34162306a36Sopenharmony_ci	writel(ctrl, ioaddr + SXGBE_DMA_CHA_TXCTL_REG(chan_num));
34262306a36Sopenharmony_ci}
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic const struct sxgbe_dma_ops sxgbe_dma_ops = {
34562306a36Sopenharmony_ci	.init				= sxgbe_dma_init,
34662306a36Sopenharmony_ci	.cha_init			= sxgbe_dma_channel_init,
34762306a36Sopenharmony_ci	.enable_dma_transmission	= sxgbe_enable_dma_transmission,
34862306a36Sopenharmony_ci	.enable_dma_irq			= sxgbe_enable_dma_irq,
34962306a36Sopenharmony_ci	.disable_dma_irq		= sxgbe_disable_dma_irq,
35062306a36Sopenharmony_ci	.start_tx			= sxgbe_dma_start_tx,
35162306a36Sopenharmony_ci	.start_tx_queue			= sxgbe_dma_start_tx_queue,
35262306a36Sopenharmony_ci	.stop_tx			= sxgbe_dma_stop_tx,
35362306a36Sopenharmony_ci	.stop_tx_queue			= sxgbe_dma_stop_tx_queue,
35462306a36Sopenharmony_ci	.start_rx			= sxgbe_dma_start_rx,
35562306a36Sopenharmony_ci	.stop_rx			= sxgbe_dma_stop_rx,
35662306a36Sopenharmony_ci	.tx_dma_int_status		= sxgbe_tx_dma_int_status,
35762306a36Sopenharmony_ci	.rx_dma_int_status		= sxgbe_rx_dma_int_status,
35862306a36Sopenharmony_ci	.rx_watchdog			= sxgbe_dma_rx_watchdog,
35962306a36Sopenharmony_ci	.enable_tso			= sxgbe_enable_tso,
36062306a36Sopenharmony_ci};
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ciconst struct sxgbe_dma_ops *sxgbe_get_dma_ops(void)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	return &sxgbe_dma_ops;
36562306a36Sopenharmony_ci}
366