162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Register map access API - ENCX24J600 support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright 2015 Gridpoint 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Author: Jon Ringle <jringle@gridpoint.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/delay.h> 1162306a36Sopenharmony_ci#include <linux/errno.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/netdevice.h> 1562306a36Sopenharmony_ci#include <linux/regmap.h> 1662306a36Sopenharmony_ci#include <linux/spi/spi.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include "encx24j600_hw.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic int encx24j600_switch_bank(struct encx24j600_context *ctx, 2162306a36Sopenharmony_ci int bank) 2262306a36Sopenharmony_ci{ 2362306a36Sopenharmony_ci int ret = 0; 2462306a36Sopenharmony_ci int bank_opcode = BANK_SELECT(bank); 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci ret = spi_write(ctx->spi, &bank_opcode, 1); 2762306a36Sopenharmony_ci if (ret == 0) 2862306a36Sopenharmony_ci ctx->bank = bank; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci return ret; 3162306a36Sopenharmony_ci} 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic int encx24j600_cmdn(struct encx24j600_context *ctx, u8 opcode, 3462306a36Sopenharmony_ci const void *buf, size_t len) 3562306a36Sopenharmony_ci{ 3662306a36Sopenharmony_ci struct spi_message m; 3762306a36Sopenharmony_ci struct spi_transfer t[2] = { { .tx_buf = &opcode, .len = 1, }, 3862306a36Sopenharmony_ci { .tx_buf = buf, .len = len }, }; 3962306a36Sopenharmony_ci spi_message_init(&m); 4062306a36Sopenharmony_ci spi_message_add_tail(&t[0], &m); 4162306a36Sopenharmony_ci spi_message_add_tail(&t[1], &m); 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci return spi_sync(ctx->spi, &m); 4462306a36Sopenharmony_ci} 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic void regmap_lock_mutex(void *context) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci mutex_lock(&ctx->mutex); 5162306a36Sopenharmony_ci} 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic void regmap_unlock_mutex(void *context) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci mutex_unlock(&ctx->mutex); 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic int regmap_encx24j600_sfr_read(void *context, u8 reg, u8 *val, 6162306a36Sopenharmony_ci size_t len) 6262306a36Sopenharmony_ci{ 6362306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 6462306a36Sopenharmony_ci u8 banked_reg = reg & ADDR_MASK; 6562306a36Sopenharmony_ci u8 bank = ((reg & BANK_MASK) >> BANK_SHIFT); 6662306a36Sopenharmony_ci u8 cmd = RCRU; 6762306a36Sopenharmony_ci int ret = 0; 6862306a36Sopenharmony_ci int i = 0; 6962306a36Sopenharmony_ci u8 tx_buf[2]; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci if (reg < 0x80) { 7262306a36Sopenharmony_ci cmd = RCRCODE | banked_reg; 7362306a36Sopenharmony_ci if ((banked_reg < 0x16) && (ctx->bank != bank)) 7462306a36Sopenharmony_ci ret = encx24j600_switch_bank(ctx, bank); 7562306a36Sopenharmony_ci if (unlikely(ret)) 7662306a36Sopenharmony_ci return ret; 7762306a36Sopenharmony_ci } else { 7862306a36Sopenharmony_ci /* Translate registers that are more effecient using 7962306a36Sopenharmony_ci * 3-byte SPI commands 8062306a36Sopenharmony_ci */ 8162306a36Sopenharmony_ci switch (reg) { 8262306a36Sopenharmony_ci case EGPRDPT: 8362306a36Sopenharmony_ci cmd = RGPRDPT; break; 8462306a36Sopenharmony_ci case EGPWRPT: 8562306a36Sopenharmony_ci cmd = RGPWRPT; break; 8662306a36Sopenharmony_ci case ERXRDPT: 8762306a36Sopenharmony_ci cmd = RRXRDPT; break; 8862306a36Sopenharmony_ci case ERXWRPT: 8962306a36Sopenharmony_ci cmd = RRXWRPT; break; 9062306a36Sopenharmony_ci case EUDARDPT: 9162306a36Sopenharmony_ci cmd = RUDARDPT; break; 9262306a36Sopenharmony_ci case EUDAWRPT: 9362306a36Sopenharmony_ci cmd = RUDAWRPT; break; 9462306a36Sopenharmony_ci case EGPDATA: 9562306a36Sopenharmony_ci case ERXDATA: 9662306a36Sopenharmony_ci case EUDADATA: 9762306a36Sopenharmony_ci default: 9862306a36Sopenharmony_ci return -EINVAL; 9962306a36Sopenharmony_ci } 10062306a36Sopenharmony_ci } 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci tx_buf[i++] = cmd; 10362306a36Sopenharmony_ci if (cmd == RCRU) 10462306a36Sopenharmony_ci tx_buf[i++] = reg; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci ret = spi_write_then_read(ctx->spi, tx_buf, i, val, len); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci return ret; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic int regmap_encx24j600_sfr_update(struct encx24j600_context *ctx, 11262306a36Sopenharmony_ci u8 reg, u8 *val, size_t len, 11362306a36Sopenharmony_ci u8 unbanked_cmd, u8 banked_code) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci u8 banked_reg = reg & ADDR_MASK; 11662306a36Sopenharmony_ci u8 bank = ((reg & BANK_MASK) >> BANK_SHIFT); 11762306a36Sopenharmony_ci u8 cmd = unbanked_cmd; 11862306a36Sopenharmony_ci struct spi_message m; 11962306a36Sopenharmony_ci struct spi_transfer t[3] = { { .tx_buf = &cmd, .len = sizeof(cmd), }, 12062306a36Sopenharmony_ci { .tx_buf = ®, .len = sizeof(reg), }, 12162306a36Sopenharmony_ci { .tx_buf = val, .len = len }, }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci if (reg < 0x80) { 12462306a36Sopenharmony_ci int ret = 0; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci cmd = banked_code | banked_reg; 12762306a36Sopenharmony_ci if ((banked_reg < 0x16) && (ctx->bank != bank)) 12862306a36Sopenharmony_ci ret = encx24j600_switch_bank(ctx, bank); 12962306a36Sopenharmony_ci if (unlikely(ret)) 13062306a36Sopenharmony_ci return ret; 13162306a36Sopenharmony_ci } else { 13262306a36Sopenharmony_ci /* Translate registers that are more effecient using 13362306a36Sopenharmony_ci * 3-byte SPI commands 13462306a36Sopenharmony_ci */ 13562306a36Sopenharmony_ci switch (reg) { 13662306a36Sopenharmony_ci case EGPRDPT: 13762306a36Sopenharmony_ci cmd = WGPRDPT; break; 13862306a36Sopenharmony_ci case EGPWRPT: 13962306a36Sopenharmony_ci cmd = WGPWRPT; break; 14062306a36Sopenharmony_ci case ERXRDPT: 14162306a36Sopenharmony_ci cmd = WRXRDPT; break; 14262306a36Sopenharmony_ci case ERXWRPT: 14362306a36Sopenharmony_ci cmd = WRXWRPT; break; 14462306a36Sopenharmony_ci case EUDARDPT: 14562306a36Sopenharmony_ci cmd = WUDARDPT; break; 14662306a36Sopenharmony_ci case EUDAWRPT: 14762306a36Sopenharmony_ci cmd = WUDAWRPT; break; 14862306a36Sopenharmony_ci case EGPDATA: 14962306a36Sopenharmony_ci case ERXDATA: 15062306a36Sopenharmony_ci case EUDADATA: 15162306a36Sopenharmony_ci default: 15262306a36Sopenharmony_ci return -EINVAL; 15362306a36Sopenharmony_ci } 15462306a36Sopenharmony_ci } 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci spi_message_init(&m); 15762306a36Sopenharmony_ci spi_message_add_tail(&t[0], &m); 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci if (cmd == unbanked_cmd) { 16062306a36Sopenharmony_ci t[1].tx_buf = ® 16162306a36Sopenharmony_ci spi_message_add_tail(&t[1], &m); 16262306a36Sopenharmony_ci } 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci spi_message_add_tail(&t[2], &m); 16562306a36Sopenharmony_ci return spi_sync(ctx->spi, &m); 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic int regmap_encx24j600_sfr_write(void *context, u8 reg, u8 *val, 16962306a36Sopenharmony_ci size_t len) 17062306a36Sopenharmony_ci{ 17162306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci return regmap_encx24j600_sfr_update(ctx, reg, val, len, WCRU, WCRCODE); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic int regmap_encx24j600_sfr_set_bits(struct encx24j600_context *ctx, 17762306a36Sopenharmony_ci u8 reg, u8 val) 17862306a36Sopenharmony_ci{ 17962306a36Sopenharmony_ci return regmap_encx24j600_sfr_update(ctx, reg, &val, 1, BFSU, BFSCODE); 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic int regmap_encx24j600_sfr_clr_bits(struct encx24j600_context *ctx, 18362306a36Sopenharmony_ci u8 reg, u8 val) 18462306a36Sopenharmony_ci{ 18562306a36Sopenharmony_ci return regmap_encx24j600_sfr_update(ctx, reg, &val, 1, BFCU, BFCCODE); 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic int regmap_encx24j600_reg_update_bits(void *context, unsigned int reg, 18962306a36Sopenharmony_ci unsigned int mask, 19062306a36Sopenharmony_ci unsigned int val) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci int ret = 0; 19562306a36Sopenharmony_ci unsigned int set_mask = mask & val; 19662306a36Sopenharmony_ci unsigned int clr_mask = mask & ~val; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci if ((reg >= 0x40 && reg < 0x6c) || reg >= 0x80) 19962306a36Sopenharmony_ci return -EINVAL; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci if (set_mask & 0xff) 20262306a36Sopenharmony_ci ret = regmap_encx24j600_sfr_set_bits(ctx, reg, set_mask); 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci set_mask = (set_mask & 0xff00) >> 8; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci if ((set_mask & 0xff) && (ret == 0)) 20762306a36Sopenharmony_ci ret = regmap_encx24j600_sfr_set_bits(ctx, reg + 1, set_mask); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci if ((clr_mask & 0xff) && (ret == 0)) 21062306a36Sopenharmony_ci ret = regmap_encx24j600_sfr_clr_bits(ctx, reg, clr_mask); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci clr_mask = (clr_mask & 0xff00) >> 8; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci if ((clr_mask & 0xff) && (ret == 0)) 21562306a36Sopenharmony_ci ret = regmap_encx24j600_sfr_clr_bits(ctx, reg + 1, clr_mask); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci return ret; 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ciint regmap_encx24j600_spi_write(void *context, u8 reg, const u8 *data, 22162306a36Sopenharmony_ci size_t count) 22262306a36Sopenharmony_ci{ 22362306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci if (reg < 0xc0) 22662306a36Sopenharmony_ci return encx24j600_cmdn(ctx, reg, data, count); 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci /* SPI 1-byte command. Ignore data */ 22962306a36Sopenharmony_ci return spi_write(ctx->spi, ®, 1); 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(regmap_encx24j600_spi_write); 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ciint regmap_encx24j600_spi_read(void *context, u8 reg, u8 *data, size_t count) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci if (reg == RBSEL && count > 1) 23862306a36Sopenharmony_ci count = 1; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci return spi_write_then_read(ctx->spi, ®, sizeof(reg), data, count); 24162306a36Sopenharmony_ci} 24262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(regmap_encx24j600_spi_read); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic int regmap_encx24j600_write(void *context, const void *data, 24562306a36Sopenharmony_ci size_t len) 24662306a36Sopenharmony_ci{ 24762306a36Sopenharmony_ci u8 *dout = (u8 *)data; 24862306a36Sopenharmony_ci u8 reg = dout[0]; 24962306a36Sopenharmony_ci ++dout; 25062306a36Sopenharmony_ci --len; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci if (reg > 0xa0) 25362306a36Sopenharmony_ci return regmap_encx24j600_spi_write(context, reg, dout, len); 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci if (len > 2) 25662306a36Sopenharmony_ci return -EINVAL; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci return regmap_encx24j600_sfr_write(context, reg, dout, len); 25962306a36Sopenharmony_ci} 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic int regmap_encx24j600_read(void *context, 26262306a36Sopenharmony_ci const void *reg_buf, size_t reg_size, 26362306a36Sopenharmony_ci void *val, size_t val_size) 26462306a36Sopenharmony_ci{ 26562306a36Sopenharmony_ci u8 reg = *(const u8 *)reg_buf; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci if (reg_size != 1) { 26862306a36Sopenharmony_ci pr_err("%s: reg=%02x reg_size=%zu\n", __func__, reg, reg_size); 26962306a36Sopenharmony_ci return -EINVAL; 27062306a36Sopenharmony_ci } 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci if (reg > 0xa0) 27362306a36Sopenharmony_ci return regmap_encx24j600_spi_read(context, reg, val, val_size); 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci if (val_size > 2) { 27662306a36Sopenharmony_ci pr_err("%s: reg=%02x val_size=%zu\n", __func__, reg, val_size); 27762306a36Sopenharmony_ci return -EINVAL; 27862306a36Sopenharmony_ci } 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci return regmap_encx24j600_sfr_read(context, reg, val, val_size); 28162306a36Sopenharmony_ci} 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_cistatic bool encx24j600_regmap_readable(struct device *dev, unsigned int reg) 28462306a36Sopenharmony_ci{ 28562306a36Sopenharmony_ci if ((reg < 0x36) || 28662306a36Sopenharmony_ci ((reg >= 0x40) && (reg < 0x4c)) || 28762306a36Sopenharmony_ci ((reg >= 0x52) && (reg < 0x56)) || 28862306a36Sopenharmony_ci ((reg >= 0x60) && (reg < 0x66)) || 28962306a36Sopenharmony_ci ((reg >= 0x68) && (reg < 0x80)) || 29062306a36Sopenharmony_ci ((reg >= 0x86) && (reg < 0x92)) || 29162306a36Sopenharmony_ci (reg == 0xc8)) 29262306a36Sopenharmony_ci return true; 29362306a36Sopenharmony_ci else 29462306a36Sopenharmony_ci return false; 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic bool encx24j600_regmap_writeable(struct device *dev, unsigned int reg) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci if ((reg < 0x12) || 30062306a36Sopenharmony_ci ((reg >= 0x14) && (reg < 0x1a)) || 30162306a36Sopenharmony_ci ((reg >= 0x1c) && (reg < 0x36)) || 30262306a36Sopenharmony_ci ((reg >= 0x40) && (reg < 0x4c)) || 30362306a36Sopenharmony_ci ((reg >= 0x52) && (reg < 0x56)) || 30462306a36Sopenharmony_ci ((reg >= 0x60) && (reg < 0x68)) || 30562306a36Sopenharmony_ci ((reg >= 0x6c) && (reg < 0x80)) || 30662306a36Sopenharmony_ci ((reg >= 0x86) && (reg < 0x92)) || 30762306a36Sopenharmony_ci ((reg >= 0xc0) && (reg < 0xc8)) || 30862306a36Sopenharmony_ci ((reg >= 0xca) && (reg < 0xf0))) 30962306a36Sopenharmony_ci return true; 31062306a36Sopenharmony_ci else 31162306a36Sopenharmony_ci return false; 31262306a36Sopenharmony_ci} 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_cistatic bool encx24j600_regmap_volatile(struct device *dev, unsigned int reg) 31562306a36Sopenharmony_ci{ 31662306a36Sopenharmony_ci switch (reg) { 31762306a36Sopenharmony_ci case ERXHEAD: 31862306a36Sopenharmony_ci case EDMACS: 31962306a36Sopenharmony_ci case ETXSTAT: 32062306a36Sopenharmony_ci case ETXWIRE: 32162306a36Sopenharmony_ci case ECON1: /* Can be modified via single byte cmds */ 32262306a36Sopenharmony_ci case ECON2: /* Can be modified via single byte cmds */ 32362306a36Sopenharmony_ci case ESTAT: 32462306a36Sopenharmony_ci case EIR: /* Can be modified via single byte cmds */ 32562306a36Sopenharmony_ci case MIRD: 32662306a36Sopenharmony_ci case MISTAT: 32762306a36Sopenharmony_ci return true; 32862306a36Sopenharmony_ci default: 32962306a36Sopenharmony_ci break; 33062306a36Sopenharmony_ci } 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci return false; 33362306a36Sopenharmony_ci} 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_cistatic bool encx24j600_regmap_precious(struct device *dev, unsigned int reg) 33662306a36Sopenharmony_ci{ 33762306a36Sopenharmony_ci /* single byte cmds are precious */ 33862306a36Sopenharmony_ci if (((reg >= 0xc0) && (reg < 0xc8)) || 33962306a36Sopenharmony_ci ((reg >= 0xca) && (reg < 0xf0))) 34062306a36Sopenharmony_ci return true; 34162306a36Sopenharmony_ci else 34262306a36Sopenharmony_ci return false; 34362306a36Sopenharmony_ci} 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic int regmap_encx24j600_phy_reg_read(void *context, unsigned int reg, 34662306a36Sopenharmony_ci unsigned int *val) 34762306a36Sopenharmony_ci{ 34862306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 34962306a36Sopenharmony_ci int ret; 35062306a36Sopenharmony_ci unsigned int mistat; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci reg = MIREGADR_VAL | (reg & PHREG_MASK); 35362306a36Sopenharmony_ci ret = regmap_write(ctx->regmap, MIREGADR, reg); 35462306a36Sopenharmony_ci if (unlikely(ret)) 35562306a36Sopenharmony_ci goto err_out; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci ret = regmap_write(ctx->regmap, MICMD, MIIRD); 35862306a36Sopenharmony_ci if (unlikely(ret)) 35962306a36Sopenharmony_ci goto err_out; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci usleep_range(26, 100); 36262306a36Sopenharmony_ci while (((ret = regmap_read(ctx->regmap, MISTAT, &mistat)) == 0) && 36362306a36Sopenharmony_ci (mistat & BUSY)) 36462306a36Sopenharmony_ci cpu_relax(); 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci if (unlikely(ret)) 36762306a36Sopenharmony_ci goto err_out; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci ret = regmap_write(ctx->regmap, MICMD, 0); 37062306a36Sopenharmony_ci if (unlikely(ret)) 37162306a36Sopenharmony_ci goto err_out; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci ret = regmap_read(ctx->regmap, MIRD, val); 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cierr_out: 37662306a36Sopenharmony_ci if (ret) 37762306a36Sopenharmony_ci pr_err("%s: error %d reading reg %02x\n", __func__, ret, 37862306a36Sopenharmony_ci reg & PHREG_MASK); 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci return ret; 38162306a36Sopenharmony_ci} 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic int regmap_encx24j600_phy_reg_write(void *context, unsigned int reg, 38462306a36Sopenharmony_ci unsigned int val) 38562306a36Sopenharmony_ci{ 38662306a36Sopenharmony_ci struct encx24j600_context *ctx = context; 38762306a36Sopenharmony_ci int ret; 38862306a36Sopenharmony_ci unsigned int mistat; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci reg = MIREGADR_VAL | (reg & PHREG_MASK); 39162306a36Sopenharmony_ci ret = regmap_write(ctx->regmap, MIREGADR, reg); 39262306a36Sopenharmony_ci if (unlikely(ret)) 39362306a36Sopenharmony_ci goto err_out; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci ret = regmap_write(ctx->regmap, MIWR, val); 39662306a36Sopenharmony_ci if (unlikely(ret)) 39762306a36Sopenharmony_ci goto err_out; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci usleep_range(26, 100); 40062306a36Sopenharmony_ci while (((ret = regmap_read(ctx->regmap, MISTAT, &mistat)) == 0) && 40162306a36Sopenharmony_ci (mistat & BUSY)) 40262306a36Sopenharmony_ci cpu_relax(); 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_cierr_out: 40562306a36Sopenharmony_ci if (ret) 40662306a36Sopenharmony_ci pr_err("%s: error %d writing reg %02x=%04x\n", __func__, ret, 40762306a36Sopenharmony_ci reg & PHREG_MASK, val); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci return ret; 41062306a36Sopenharmony_ci} 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic bool encx24j600_phymap_readable(struct device *dev, unsigned int reg) 41362306a36Sopenharmony_ci{ 41462306a36Sopenharmony_ci switch (reg) { 41562306a36Sopenharmony_ci case PHCON1: 41662306a36Sopenharmony_ci case PHSTAT1: 41762306a36Sopenharmony_ci case PHANA: 41862306a36Sopenharmony_ci case PHANLPA: 41962306a36Sopenharmony_ci case PHANE: 42062306a36Sopenharmony_ci case PHCON2: 42162306a36Sopenharmony_ci case PHSTAT2: 42262306a36Sopenharmony_ci case PHSTAT3: 42362306a36Sopenharmony_ci return true; 42462306a36Sopenharmony_ci default: 42562306a36Sopenharmony_ci return false; 42662306a36Sopenharmony_ci } 42762306a36Sopenharmony_ci} 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_cistatic bool encx24j600_phymap_writeable(struct device *dev, unsigned int reg) 43062306a36Sopenharmony_ci{ 43162306a36Sopenharmony_ci switch (reg) { 43262306a36Sopenharmony_ci case PHCON1: 43362306a36Sopenharmony_ci case PHCON2: 43462306a36Sopenharmony_ci case PHANA: 43562306a36Sopenharmony_ci return true; 43662306a36Sopenharmony_ci case PHSTAT1: 43762306a36Sopenharmony_ci case PHSTAT2: 43862306a36Sopenharmony_ci case PHSTAT3: 43962306a36Sopenharmony_ci case PHANLPA: 44062306a36Sopenharmony_ci case PHANE: 44162306a36Sopenharmony_ci default: 44262306a36Sopenharmony_ci return false; 44362306a36Sopenharmony_ci } 44462306a36Sopenharmony_ci} 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_cistatic bool encx24j600_phymap_volatile(struct device *dev, unsigned int reg) 44762306a36Sopenharmony_ci{ 44862306a36Sopenharmony_ci switch (reg) { 44962306a36Sopenharmony_ci case PHSTAT1: 45062306a36Sopenharmony_ci case PHSTAT2: 45162306a36Sopenharmony_ci case PHSTAT3: 45262306a36Sopenharmony_ci case PHANLPA: 45362306a36Sopenharmony_ci case PHANE: 45462306a36Sopenharmony_ci case PHCON2: 45562306a36Sopenharmony_ci return true; 45662306a36Sopenharmony_ci default: 45762306a36Sopenharmony_ci return false; 45862306a36Sopenharmony_ci } 45962306a36Sopenharmony_ci} 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_cistatic struct regmap_config regcfg = { 46262306a36Sopenharmony_ci .name = "reg", 46362306a36Sopenharmony_ci .reg_bits = 8, 46462306a36Sopenharmony_ci .val_bits = 16, 46562306a36Sopenharmony_ci .max_register = 0xee, 46662306a36Sopenharmony_ci .reg_stride = 2, 46762306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 46862306a36Sopenharmony_ci .val_format_endian = REGMAP_ENDIAN_LITTLE, 46962306a36Sopenharmony_ci .readable_reg = encx24j600_regmap_readable, 47062306a36Sopenharmony_ci .writeable_reg = encx24j600_regmap_writeable, 47162306a36Sopenharmony_ci .volatile_reg = encx24j600_regmap_volatile, 47262306a36Sopenharmony_ci .precious_reg = encx24j600_regmap_precious, 47362306a36Sopenharmony_ci .lock = regmap_lock_mutex, 47462306a36Sopenharmony_ci .unlock = regmap_unlock_mutex, 47562306a36Sopenharmony_ci}; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_cistatic struct regmap_bus regmap_encx24j600 = { 47862306a36Sopenharmony_ci .write = regmap_encx24j600_write, 47962306a36Sopenharmony_ci .read = regmap_encx24j600_read, 48062306a36Sopenharmony_ci .reg_update_bits = regmap_encx24j600_reg_update_bits, 48162306a36Sopenharmony_ci}; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_cistatic struct regmap_config phycfg = { 48462306a36Sopenharmony_ci .name = "phy", 48562306a36Sopenharmony_ci .reg_bits = 8, 48662306a36Sopenharmony_ci .val_bits = 16, 48762306a36Sopenharmony_ci .max_register = 0x1f, 48862306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 48962306a36Sopenharmony_ci .val_format_endian = REGMAP_ENDIAN_LITTLE, 49062306a36Sopenharmony_ci .readable_reg = encx24j600_phymap_readable, 49162306a36Sopenharmony_ci .writeable_reg = encx24j600_phymap_writeable, 49262306a36Sopenharmony_ci .volatile_reg = encx24j600_phymap_volatile, 49362306a36Sopenharmony_ci}; 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_cistatic struct regmap_bus phymap_encx24j600 = { 49662306a36Sopenharmony_ci .reg_write = regmap_encx24j600_phy_reg_write, 49762306a36Sopenharmony_ci .reg_read = regmap_encx24j600_phy_reg_read, 49862306a36Sopenharmony_ci}; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ciint devm_regmap_init_encx24j600(struct device *dev, 50162306a36Sopenharmony_ci struct encx24j600_context *ctx) 50262306a36Sopenharmony_ci{ 50362306a36Sopenharmony_ci mutex_init(&ctx->mutex); 50462306a36Sopenharmony_ci regcfg.lock_arg = ctx; 50562306a36Sopenharmony_ci ctx->regmap = devm_regmap_init(dev, ®map_encx24j600, ctx, ®cfg); 50662306a36Sopenharmony_ci if (IS_ERR(ctx->regmap)) 50762306a36Sopenharmony_ci return PTR_ERR(ctx->regmap); 50862306a36Sopenharmony_ci ctx->phymap = devm_regmap_init(dev, &phymap_encx24j600, ctx, &phycfg); 50962306a36Sopenharmony_ci if (IS_ERR(ctx->phymap)) 51062306a36Sopenharmony_ci return PTR_ERR(ctx->phymap); 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci return 0; 51362306a36Sopenharmony_ci} 51462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(devm_regmap_init_encx24j600); 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 517