162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* Copyright (C) 2022 Lorenzo Bianconi <lorenzo@kernel.org> */ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#ifndef __MTK_WED_WO_H 562306a36Sopenharmony_ci#define __MTK_WED_WO_H 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/skbuff.h> 862306a36Sopenharmony_ci#include <linux/netdevice.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_cistruct mtk_wed_hw; 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cistruct mtk_wed_mcu_hdr { 1362306a36Sopenharmony_ci /* DW0 */ 1462306a36Sopenharmony_ci u8 version; 1562306a36Sopenharmony_ci u8 cmd; 1662306a36Sopenharmony_ci __le16 length; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci /* DW1 */ 1962306a36Sopenharmony_ci __le16 seq; 2062306a36Sopenharmony_ci __le16 flag; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci /* DW2 */ 2362306a36Sopenharmony_ci __le32 status; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci /* DW3 */ 2662306a36Sopenharmony_ci u8 rsv[20]; 2762306a36Sopenharmony_ci}; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistruct mtk_wed_wo_log_info { 3062306a36Sopenharmony_ci __le32 sn; 3162306a36Sopenharmony_ci __le32 total; 3262306a36Sopenharmony_ci __le32 rro; 3362306a36Sopenharmony_ci __le32 mod; 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cienum mtk_wed_wo_event { 3762306a36Sopenharmony_ci MTK_WED_WO_EVT_LOG_DUMP = 0x1, 3862306a36Sopenharmony_ci MTK_WED_WO_EVT_PROFILING = 0x2, 3962306a36Sopenharmony_ci MTK_WED_WO_EVT_RXCNT_INFO = 0x3, 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define MTK_WED_MODULE_ID_WO 1 4362306a36Sopenharmony_ci#define MTK_FW_DL_TIMEOUT 4000000 /* us */ 4462306a36Sopenharmony_ci#define MTK_WOCPU_TIMEOUT 2000000 /* us */ 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cienum { 4762306a36Sopenharmony_ci MTK_WED_WARP_CMD_FLAG_RSP = BIT(0), 4862306a36Sopenharmony_ci MTK_WED_WARP_CMD_FLAG_NEED_RSP = BIT(1), 4962306a36Sopenharmony_ci MTK_WED_WARP_CMD_FLAG_FROM_TO_WO = BIT(2), 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define MTK_WED_WO_CPU_MCUSYS_RESET_ADDR 0x15194050 5362306a36Sopenharmony_ci#define MTK_WED_WO_CPU_WO0_MCUSYS_RESET_MASK 0x20 5462306a36Sopenharmony_ci#define MTK_WED_WO_CPU_WO1_MCUSYS_RESET_MASK 0x1 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cienum { 5762306a36Sopenharmony_ci MTK_WED_WO_REGION_EMI, 5862306a36Sopenharmony_ci MTK_WED_WO_REGION_ILM, 5962306a36Sopenharmony_ci MTK_WED_WO_REGION_DATA, 6062306a36Sopenharmony_ci MTK_WED_WO_REGION_BOOT, 6162306a36Sopenharmony_ci __MTK_WED_WO_REGION_MAX, 6262306a36Sopenharmony_ci}; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cienum mtk_wed_wo_state { 6562306a36Sopenharmony_ci MTK_WED_WO_STATE_UNDEFINED, 6662306a36Sopenharmony_ci MTK_WED_WO_STATE_INIT, 6762306a36Sopenharmony_ci MTK_WED_WO_STATE_ENABLE, 6862306a36Sopenharmony_ci MTK_WED_WO_STATE_DISABLE, 6962306a36Sopenharmony_ci MTK_WED_WO_STATE_HALT, 7062306a36Sopenharmony_ci MTK_WED_WO_STATE_GATING, 7162306a36Sopenharmony_ci MTK_WED_WO_STATE_SER_RESET, 7262306a36Sopenharmony_ci MTK_WED_WO_STATE_WF_RESET, 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cienum mtk_wed_wo_done_state { 7662306a36Sopenharmony_ci MTK_WED_WOIF_UNDEFINED, 7762306a36Sopenharmony_ci MTK_WED_WOIF_DISABLE_DONE, 7862306a36Sopenharmony_ci MTK_WED_WOIF_TRIGGER_ENABLE, 7962306a36Sopenharmony_ci MTK_WED_WOIF_ENABLE_DONE, 8062306a36Sopenharmony_ci MTK_WED_WOIF_TRIGGER_GATING, 8162306a36Sopenharmony_ci MTK_WED_WOIF_GATING_DONE, 8262306a36Sopenharmony_ci MTK_WED_WOIF_TRIGGER_HALT, 8362306a36Sopenharmony_ci MTK_WED_WOIF_HALT_DONE, 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cienum mtk_wed_dummy_cr_idx { 8762306a36Sopenharmony_ci MTK_WED_DUMMY_CR_FWDL, 8862306a36Sopenharmony_ci MTK_WED_DUMMY_CR_WO_STATUS, 8962306a36Sopenharmony_ci}; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci#define MT7981_FIRMWARE_WO "mediatek/mt7981_wo.bin" 9262306a36Sopenharmony_ci#define MT7986_FIRMWARE_WO0 "mediatek/mt7986_wo_0.bin" 9362306a36Sopenharmony_ci#define MT7986_FIRMWARE_WO1 "mediatek/mt7986_wo_1.bin" 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_BASE 0 9662306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_HW_VER_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x000) 9762306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_FW_VER_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x004) 9862306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_CFG_DBG1_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x00c) 9962306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_CFG_DBG2_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x010) 10062306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WF_MCCR_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x014) 10162306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WF_MCCR_SET_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x018) 10262306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WF_MCCR_CLR_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x01c) 10362306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WF_MCU_CFG_WM_WA_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x050) 10462306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WM_BOOT_ADDR_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x060) 10562306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WA_BOOT_ADDR_ADDR (MTK_WO_MCU_CFG_LS_BASE + 0x064) 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WF_WM_WA_WM_CPU_RSTB_MASK BIT(5) 10862306a36Sopenharmony_ci#define MTK_WO_MCU_CFG_LS_WF_WM_WA_WA_CPU_RSTB_MASK BIT(0) 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci#define MTK_WED_WO_RING_SIZE 256 11162306a36Sopenharmony_ci#define MTK_WED_WO_CMD_LEN 1504 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci#define MTK_WED_WO_TXCH_NUM 0 11462306a36Sopenharmony_ci#define MTK_WED_WO_RXCH_NUM 1 11562306a36Sopenharmony_ci#define MTK_WED_WO_RXCH_WO_EXCEPTION 7 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci#define MTK_WED_WO_TXCH_INT_MASK BIT(0) 11862306a36Sopenharmony_ci#define MTK_WED_WO_RXCH_INT_MASK BIT(1) 11962306a36Sopenharmony_ci#define MTK_WED_WO_EXCEPTION_INT_MASK BIT(7) 12062306a36Sopenharmony_ci#define MTK_WED_WO_ALL_INT_MASK (MTK_WED_WO_RXCH_INT_MASK | \ 12162306a36Sopenharmony_ci MTK_WED_WO_EXCEPTION_INT_MASK) 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_BUSY 0x004 12462306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_START 0x008 12562306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_TCHNUM 0x00c 12662306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_RCHNUM 0x010 12762306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_RCHNUM_MASK GENMASK(7, 0) 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_ACK 0x014 13062306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_IRQ0_MASK 0x018 13162306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_IRQ1_MASK 0x01c 13262306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY1 0x020 13362306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY2 0x024 13462306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY3 0x028 13562306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY4 0x02c 13662306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW1 0x030 13762306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW2 0x034 13862306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW3 0x038 13962306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW4 0x03c 14062306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY5 0x050 14162306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY6 0x054 14262306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY7 0x058 14362306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_DUMMY8 0x05c 14462306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW5 0x060 14562306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW6 0x064 14662306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW7 0x068 14762306a36Sopenharmony_ci#define MTK_WED_WO_CCIF_SHADOW8 0x06c 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci#define MTK_WED_WO_CTL_SD_LEN1 GENMASK(13, 0) 15062306a36Sopenharmony_ci#define MTK_WED_WO_CTL_LAST_SEC1 BIT(14) 15162306a36Sopenharmony_ci#define MTK_WED_WO_CTL_BURST BIT(15) 15262306a36Sopenharmony_ci#define MTK_WED_WO_CTL_SD_LEN0_SHIFT 16 15362306a36Sopenharmony_ci#define MTK_WED_WO_CTL_SD_LEN0 GENMASK(29, 16) 15462306a36Sopenharmony_ci#define MTK_WED_WO_CTL_LAST_SEC0 BIT(30) 15562306a36Sopenharmony_ci#define MTK_WED_WO_CTL_DMA_DONE BIT(31) 15662306a36Sopenharmony_ci#define MTK_WED_WO_INFO_WINFO GENMASK(15, 0) 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistruct mtk_wed_wo_memory_region { 15962306a36Sopenharmony_ci const char *name; 16062306a36Sopenharmony_ci void __iomem *addr; 16162306a36Sopenharmony_ci phys_addr_t phy_addr; 16262306a36Sopenharmony_ci u32 size; 16362306a36Sopenharmony_ci bool shared:1; 16462306a36Sopenharmony_ci bool consumed:1; 16562306a36Sopenharmony_ci}; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistruct mtk_wed_fw_region { 16862306a36Sopenharmony_ci __le32 decomp_crc; 16962306a36Sopenharmony_ci __le32 decomp_len; 17062306a36Sopenharmony_ci __le32 decomp_blk_sz; 17162306a36Sopenharmony_ci u8 rsv0[4]; 17262306a36Sopenharmony_ci __le32 addr; 17362306a36Sopenharmony_ci __le32 len; 17462306a36Sopenharmony_ci u8 feature_set; 17562306a36Sopenharmony_ci u8 rsv1[15]; 17662306a36Sopenharmony_ci} __packed; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistruct mtk_wed_fw_trailer { 17962306a36Sopenharmony_ci u8 chip_id; 18062306a36Sopenharmony_ci u8 eco_code; 18162306a36Sopenharmony_ci u8 num_region; 18262306a36Sopenharmony_ci u8 format_ver; 18362306a36Sopenharmony_ci u8 format_flag; 18462306a36Sopenharmony_ci u8 rsv[2]; 18562306a36Sopenharmony_ci char fw_ver[10]; 18662306a36Sopenharmony_ci char build_date[15]; 18762306a36Sopenharmony_ci u32 crc; 18862306a36Sopenharmony_ci}; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistruct mtk_wed_wo_queue_regs { 19162306a36Sopenharmony_ci u32 desc_base; 19262306a36Sopenharmony_ci u32 ring_size; 19362306a36Sopenharmony_ci u32 cpu_idx; 19462306a36Sopenharmony_ci u32 dma_idx; 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistruct mtk_wed_wo_queue_desc { 19862306a36Sopenharmony_ci __le32 buf0; 19962306a36Sopenharmony_ci __le32 ctrl; 20062306a36Sopenharmony_ci __le32 buf1; 20162306a36Sopenharmony_ci __le32 info; 20262306a36Sopenharmony_ci __le32 reserved[4]; 20362306a36Sopenharmony_ci} __packed __aligned(32); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_cistruct mtk_wed_wo_queue_entry { 20662306a36Sopenharmony_ci dma_addr_t addr; 20762306a36Sopenharmony_ci void *buf; 20862306a36Sopenharmony_ci u32 len; 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistruct mtk_wed_wo_queue { 21262306a36Sopenharmony_ci struct mtk_wed_wo_queue_regs regs; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci struct page_frag_cache cache; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci struct mtk_wed_wo_queue_desc *desc; 21762306a36Sopenharmony_ci dma_addr_t desc_dma; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci struct mtk_wed_wo_queue_entry *entry; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci u16 head; 22262306a36Sopenharmony_ci u16 tail; 22362306a36Sopenharmony_ci int n_desc; 22462306a36Sopenharmony_ci int queued; 22562306a36Sopenharmony_ci int buf_size; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci}; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_cistruct mtk_wed_wo { 23062306a36Sopenharmony_ci struct mtk_wed_hw *hw; 23162306a36Sopenharmony_ci struct mtk_wed_wo_memory_region boot; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci struct mtk_wed_wo_queue q_tx; 23462306a36Sopenharmony_ci struct mtk_wed_wo_queue q_rx; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci struct { 23762306a36Sopenharmony_ci struct mutex mutex; 23862306a36Sopenharmony_ci int timeout; 23962306a36Sopenharmony_ci u16 seq; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci struct sk_buff_head res_q; 24262306a36Sopenharmony_ci wait_queue_head_t wait; 24362306a36Sopenharmony_ci } mcu; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci struct { 24662306a36Sopenharmony_ci struct regmap *regs; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci spinlock_t lock; 24962306a36Sopenharmony_ci struct tasklet_struct irq_tasklet; 25062306a36Sopenharmony_ci int irq; 25162306a36Sopenharmony_ci u32 irq_mask; 25262306a36Sopenharmony_ci } mmio; 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic inline int 25662306a36Sopenharmony_cimtk_wed_mcu_check_msg(struct mtk_wed_wo *wo, struct sk_buff *skb) 25762306a36Sopenharmony_ci{ 25862306a36Sopenharmony_ci struct mtk_wed_mcu_hdr *hdr = (struct mtk_wed_mcu_hdr *)skb->data; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci if (hdr->version) 26162306a36Sopenharmony_ci return -EINVAL; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci if (skb->len < sizeof(*hdr) || skb->len != le16_to_cpu(hdr->length)) 26462306a36Sopenharmony_ci return -EINVAL; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci return 0; 26762306a36Sopenharmony_ci} 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_civoid mtk_wed_mcu_rx_event(struct mtk_wed_wo *wo, struct sk_buff *skb); 27062306a36Sopenharmony_civoid mtk_wed_mcu_rx_unsolicited_event(struct mtk_wed_wo *wo, 27162306a36Sopenharmony_ci struct sk_buff *skb); 27262306a36Sopenharmony_ciint mtk_wed_mcu_send_msg(struct mtk_wed_wo *wo, int id, int cmd, 27362306a36Sopenharmony_ci const void *data, int len, bool wait_resp); 27462306a36Sopenharmony_ciint mtk_wed_mcu_msg_update(struct mtk_wed_device *dev, int id, void *data, 27562306a36Sopenharmony_ci int len); 27662306a36Sopenharmony_ciint mtk_wed_mcu_init(struct mtk_wed_wo *wo); 27762306a36Sopenharmony_ciint mtk_wed_wo_init(struct mtk_wed_hw *hw); 27862306a36Sopenharmony_civoid mtk_wed_wo_deinit(struct mtk_wed_hw *hw); 27962306a36Sopenharmony_ciint mtk_wed_wo_queue_tx_skb(struct mtk_wed_wo *dev, struct mtk_wed_wo_queue *q, 28062306a36Sopenharmony_ci struct sk_buff *skb); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci#endif /* __MTK_WED_WO_H */ 283