162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci/* Copyright (c)  2018 Intel Corporation */
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#ifndef _IGC_H_
562306a36Sopenharmony_ci#define _IGC_H_
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/kobject.h>
862306a36Sopenharmony_ci#include <linux/pci.h>
962306a36Sopenharmony_ci#include <linux/netdevice.h>
1062306a36Sopenharmony_ci#include <linux/vmalloc.h>
1162306a36Sopenharmony_ci#include <linux/ethtool.h>
1262306a36Sopenharmony_ci#include <linux/sctp.h>
1362306a36Sopenharmony_ci#include <linux/ptp_clock_kernel.h>
1462306a36Sopenharmony_ci#include <linux/timecounter.h>
1562306a36Sopenharmony_ci#include <linux/net_tstamp.h>
1662306a36Sopenharmony_ci#include <linux/bitfield.h>
1762306a36Sopenharmony_ci#include <linux/hrtimer.h>
1862306a36Sopenharmony_ci#include <net/xdp.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "igc_hw.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_civoid igc_ethtool_set_ops(struct net_device *);
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci/* Transmit and receive queues */
2562306a36Sopenharmony_ci#define IGC_MAX_RX_QUEUES		4
2662306a36Sopenharmony_ci#define IGC_MAX_TX_QUEUES		4
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define MAX_Q_VECTORS			8
2962306a36Sopenharmony_ci#define MAX_STD_JUMBO_FRAME_SIZE	9216
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define MAX_ETYPE_FILTER		8
3262306a36Sopenharmony_ci#define IGC_RETA_SIZE			128
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci/* SDP support */
3562306a36Sopenharmony_ci#define IGC_N_EXTTS	2
3662306a36Sopenharmony_ci#define IGC_N_PEROUT	2
3762306a36Sopenharmony_ci#define IGC_N_SDP	4
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define MAX_FLEX_FILTER			32
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#define IGC_MAX_TX_TSTAMP_REGS		4
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cienum igc_mac_filter_type {
4462306a36Sopenharmony_ci	IGC_MAC_FILTER_TYPE_DST = 0,
4562306a36Sopenharmony_ci	IGC_MAC_FILTER_TYPE_SRC
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cistruct igc_tx_queue_stats {
4962306a36Sopenharmony_ci	u64 packets;
5062306a36Sopenharmony_ci	u64 bytes;
5162306a36Sopenharmony_ci	u64 restart_queue;
5262306a36Sopenharmony_ci	u64 restart_queue2;
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistruct igc_rx_queue_stats {
5662306a36Sopenharmony_ci	u64 packets;
5762306a36Sopenharmony_ci	u64 bytes;
5862306a36Sopenharmony_ci	u64 drops;
5962306a36Sopenharmony_ci	u64 csum_err;
6062306a36Sopenharmony_ci	u64 alloc_failed;
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistruct igc_rx_packet_stats {
6462306a36Sopenharmony_ci	u64 ipv4_packets;      /* IPv4 headers processed */
6562306a36Sopenharmony_ci	u64 ipv4e_packets;     /* IPv4E headers with extensions processed */
6662306a36Sopenharmony_ci	u64 ipv6_packets;      /* IPv6 headers processed */
6762306a36Sopenharmony_ci	u64 ipv6e_packets;     /* IPv6E headers with extensions processed */
6862306a36Sopenharmony_ci	u64 tcp_packets;       /* TCP headers processed */
6962306a36Sopenharmony_ci	u64 udp_packets;       /* UDP headers processed */
7062306a36Sopenharmony_ci	u64 sctp_packets;      /* SCTP headers processed */
7162306a36Sopenharmony_ci	u64 nfs_packets;       /* NFS headers processe */
7262306a36Sopenharmony_ci	u64 other_packets;
7362306a36Sopenharmony_ci};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistruct igc_tx_timestamp_request {
7662306a36Sopenharmony_ci	struct sk_buff *skb;   /* reference to the packet being timestamped */
7762306a36Sopenharmony_ci	unsigned long start;   /* when the tstamp request started (jiffies) */
7862306a36Sopenharmony_ci	u32 mask;              /* _TSYNCTXCTL_TXTT_{X} bit for this request */
7962306a36Sopenharmony_ci	u32 regl;              /* which TXSTMPL_{X} register should be used */
8062306a36Sopenharmony_ci	u32 regh;              /* which TXSTMPH_{X} register should be used */
8162306a36Sopenharmony_ci	u32 flags;             /* flags that should be added to the tx_buffer */
8262306a36Sopenharmony_ci};
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_cistruct igc_ring_container {
8562306a36Sopenharmony_ci	struct igc_ring *ring;          /* pointer to linked list of rings */
8662306a36Sopenharmony_ci	unsigned int total_bytes;       /* total bytes processed this int */
8762306a36Sopenharmony_ci	unsigned int total_packets;     /* total packets processed this int */
8862306a36Sopenharmony_ci	u16 work_limit;                 /* total work allowed per interrupt */
8962306a36Sopenharmony_ci	u8 count;                       /* total number of rings in vector */
9062306a36Sopenharmony_ci	u8 itr;                         /* current ITR setting for ring */
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistruct igc_ring {
9462306a36Sopenharmony_ci	struct igc_q_vector *q_vector;  /* backlink to q_vector */
9562306a36Sopenharmony_ci	struct net_device *netdev;      /* back pointer to net_device */
9662306a36Sopenharmony_ci	struct device *dev;             /* device for dma mapping */
9762306a36Sopenharmony_ci	union {                         /* array of buffer info structs */
9862306a36Sopenharmony_ci		struct igc_tx_buffer *tx_buffer_info;
9962306a36Sopenharmony_ci		struct igc_rx_buffer *rx_buffer_info;
10062306a36Sopenharmony_ci	};
10162306a36Sopenharmony_ci	void *desc;                     /* descriptor ring memory */
10262306a36Sopenharmony_ci	unsigned long flags;            /* ring specific flags */
10362306a36Sopenharmony_ci	void __iomem *tail;             /* pointer to ring tail register */
10462306a36Sopenharmony_ci	dma_addr_t dma;                 /* phys address of the ring */
10562306a36Sopenharmony_ci	unsigned int size;              /* length of desc. ring in bytes */
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	u16 count;                      /* number of desc. in the ring */
10862306a36Sopenharmony_ci	u8 queue_index;                 /* logical index of the ring*/
10962306a36Sopenharmony_ci	u8 reg_idx;                     /* physical index of the ring */
11062306a36Sopenharmony_ci	bool launchtime_enable;         /* true if LaunchTime is enabled */
11162306a36Sopenharmony_ci	ktime_t last_tx_cycle;          /* end of the cycle with a launchtime transmission */
11262306a36Sopenharmony_ci	ktime_t last_ff_cycle;          /* Last cycle with an active first flag */
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	u32 start_time;
11562306a36Sopenharmony_ci	u32 end_time;
11662306a36Sopenharmony_ci	u32 max_sdu;
11762306a36Sopenharmony_ci	bool oper_gate_closed;		/* Operating gate. True if the TX Queue is closed */
11862306a36Sopenharmony_ci	bool admin_gate_closed;		/* Future gate. True if the TX Queue will be closed */
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* CBS parameters */
12162306a36Sopenharmony_ci	bool cbs_enable;                /* indicates if CBS is enabled */
12262306a36Sopenharmony_ci	s32 idleslope;                  /* idleSlope in kbps */
12362306a36Sopenharmony_ci	s32 sendslope;                  /* sendSlope in kbps */
12462306a36Sopenharmony_ci	s32 hicredit;                   /* hiCredit in bytes */
12562306a36Sopenharmony_ci	s32 locredit;                   /* loCredit in bytes */
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	/* everything past this point are written often */
12862306a36Sopenharmony_ci	u16 next_to_clean;
12962306a36Sopenharmony_ci	u16 next_to_use;
13062306a36Sopenharmony_ci	u16 next_to_alloc;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	union {
13362306a36Sopenharmony_ci		/* TX */
13462306a36Sopenharmony_ci		struct {
13562306a36Sopenharmony_ci			struct igc_tx_queue_stats tx_stats;
13662306a36Sopenharmony_ci			struct u64_stats_sync tx_syncp;
13762306a36Sopenharmony_ci			struct u64_stats_sync tx_syncp2;
13862306a36Sopenharmony_ci		};
13962306a36Sopenharmony_ci		/* RX */
14062306a36Sopenharmony_ci		struct {
14162306a36Sopenharmony_ci			struct igc_rx_queue_stats rx_stats;
14262306a36Sopenharmony_ci			struct igc_rx_packet_stats pkt_stats;
14362306a36Sopenharmony_ci			struct u64_stats_sync rx_syncp;
14462306a36Sopenharmony_ci			struct sk_buff *skb;
14562306a36Sopenharmony_ci		};
14662306a36Sopenharmony_ci	};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	struct xdp_rxq_info xdp_rxq;
14962306a36Sopenharmony_ci	struct xsk_buff_pool *xsk_pool;
15062306a36Sopenharmony_ci} ____cacheline_internodealigned_in_smp;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci/* Board specific private data structure */
15362306a36Sopenharmony_cistruct igc_adapter {
15462306a36Sopenharmony_ci	struct net_device *netdev;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	struct ethtool_eee eee;
15762306a36Sopenharmony_ci	u16 eee_advert;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	unsigned long state;
16062306a36Sopenharmony_ci	unsigned int flags;
16162306a36Sopenharmony_ci	unsigned int num_q_vectors;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	struct msix_entry *msix_entries;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	/* TX */
16662306a36Sopenharmony_ci	u16 tx_work_limit;
16762306a36Sopenharmony_ci	u32 tx_timeout_count;
16862306a36Sopenharmony_ci	int num_tx_queues;
16962306a36Sopenharmony_ci	struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	/* RX */
17262306a36Sopenharmony_ci	int num_rx_queues;
17362306a36Sopenharmony_ci	struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	struct timer_list watchdog_timer;
17662306a36Sopenharmony_ci	struct timer_list dma_err_timer;
17762306a36Sopenharmony_ci	struct timer_list phy_info_timer;
17862306a36Sopenharmony_ci	struct hrtimer hrtimer;
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	u32 wol;
18162306a36Sopenharmony_ci	u32 en_mng_pt;
18262306a36Sopenharmony_ci	u16 link_speed;
18362306a36Sopenharmony_ci	u16 link_duplex;
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	u8 port_num;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	u8 __iomem *io_addr;
18862306a36Sopenharmony_ci	/* Interrupt Throttle Rate */
18962306a36Sopenharmony_ci	u32 rx_itr_setting;
19062306a36Sopenharmony_ci	u32 tx_itr_setting;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	struct work_struct reset_task;
19362306a36Sopenharmony_ci	struct work_struct watchdog_task;
19462306a36Sopenharmony_ci	struct work_struct dma_err_task;
19562306a36Sopenharmony_ci	bool fc_autoneg;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	u8 tx_timeout_factor;
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	int msg_enable;
20062306a36Sopenharmony_ci	u32 max_frame_size;
20162306a36Sopenharmony_ci	u32 min_frame_size;
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	int tc_setup_type;
20462306a36Sopenharmony_ci	ktime_t base_time;
20562306a36Sopenharmony_ci	ktime_t cycle_time;
20662306a36Sopenharmony_ci	bool taprio_offload_enable;
20762306a36Sopenharmony_ci	u32 qbv_config_change_errors;
20862306a36Sopenharmony_ci	bool qbv_transition;
20962306a36Sopenharmony_ci	unsigned int qbv_count;
21062306a36Sopenharmony_ci	/* Access to oper_gate_closed, admin_gate_closed and qbv_transition
21162306a36Sopenharmony_ci	 * are protected by the qbv_tx_lock.
21262306a36Sopenharmony_ci	 */
21362306a36Sopenharmony_ci	spinlock_t qbv_tx_lock;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	/* OS defined structs */
21662306a36Sopenharmony_ci	struct pci_dev *pdev;
21762306a36Sopenharmony_ci	/* lock for statistics */
21862306a36Sopenharmony_ci	spinlock_t stats64_lock;
21962306a36Sopenharmony_ci	struct rtnl_link_stats64 stats64;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	/* structs defined in igc_hw.h */
22262306a36Sopenharmony_ci	struct igc_hw hw;
22362306a36Sopenharmony_ci	struct igc_hw_stats stats;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	struct igc_q_vector *q_vector[MAX_Q_VECTORS];
22662306a36Sopenharmony_ci	u32 eims_enable_mask;
22762306a36Sopenharmony_ci	u32 eims_other;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	u16 tx_ring_count;
23062306a36Sopenharmony_ci	u16 rx_ring_count;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	u32 tx_hwtstamp_timeouts;
23362306a36Sopenharmony_ci	u32 tx_hwtstamp_skipped;
23462306a36Sopenharmony_ci	u32 rx_hwtstamp_cleared;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	u32 rss_queues;
23762306a36Sopenharmony_ci	u32 rss_indir_tbl_init;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	/* Any access to elements in nfc_rule_list is protected by the
24062306a36Sopenharmony_ci	 * nfc_rule_lock.
24162306a36Sopenharmony_ci	 */
24262306a36Sopenharmony_ci	struct mutex nfc_rule_lock;
24362306a36Sopenharmony_ci	struct list_head nfc_rule_list;
24462306a36Sopenharmony_ci	unsigned int nfc_rule_count;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	u8 rss_indir_tbl[IGC_RETA_SIZE];
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	unsigned long link_check_timeout;
24962306a36Sopenharmony_ci	struct igc_info ei;
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	u32 test_icr;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	struct ptp_clock *ptp_clock;
25462306a36Sopenharmony_ci	struct ptp_clock_info ptp_caps;
25562306a36Sopenharmony_ci	/* Access to ptp_tx_skb and ptp_tx_start are protected by the
25662306a36Sopenharmony_ci	 * ptp_tx_lock.
25762306a36Sopenharmony_ci	 */
25862306a36Sopenharmony_ci	spinlock_t ptp_tx_lock;
25962306a36Sopenharmony_ci	struct igc_tx_timestamp_request tx_tstamp[IGC_MAX_TX_TSTAMP_REGS];
26062306a36Sopenharmony_ci	struct hwtstamp_config tstamp_config;
26162306a36Sopenharmony_ci	unsigned int ptp_flags;
26262306a36Sopenharmony_ci	/* System time value lock */
26362306a36Sopenharmony_ci	spinlock_t tmreg_lock;
26462306a36Sopenharmony_ci	struct cyclecounter cc;
26562306a36Sopenharmony_ci	struct timecounter tc;
26662306a36Sopenharmony_ci	struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
26762306a36Sopenharmony_ci	ktime_t ptp_reset_start; /* Reset time in clock mono */
26862306a36Sopenharmony_ci	struct system_time_snapshot snapshot;
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	char fw_version[32];
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	struct bpf_prog *xdp_prog;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	bool pps_sys_wrap_on;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	struct ptp_pin_desc sdp_config[IGC_N_SDP];
27762306a36Sopenharmony_ci	struct {
27862306a36Sopenharmony_ci		struct timespec64 start;
27962306a36Sopenharmony_ci		struct timespec64 period;
28062306a36Sopenharmony_ci	} perout[IGC_N_PEROUT];
28162306a36Sopenharmony_ci};
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_civoid igc_up(struct igc_adapter *adapter);
28462306a36Sopenharmony_civoid igc_down(struct igc_adapter *adapter);
28562306a36Sopenharmony_ciint igc_open(struct net_device *netdev);
28662306a36Sopenharmony_ciint igc_close(struct net_device *netdev);
28762306a36Sopenharmony_ciint igc_setup_tx_resources(struct igc_ring *ring);
28862306a36Sopenharmony_ciint igc_setup_rx_resources(struct igc_ring *ring);
28962306a36Sopenharmony_civoid igc_free_tx_resources(struct igc_ring *ring);
29062306a36Sopenharmony_civoid igc_free_rx_resources(struct igc_ring *ring);
29162306a36Sopenharmony_ciunsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
29262306a36Sopenharmony_civoid igc_set_flag_queue_pairs(struct igc_adapter *adapter,
29362306a36Sopenharmony_ci			      const u32 max_rss_queues);
29462306a36Sopenharmony_ciint igc_reinit_queues(struct igc_adapter *adapter);
29562306a36Sopenharmony_civoid igc_write_rss_indir_tbl(struct igc_adapter *adapter);
29662306a36Sopenharmony_cibool igc_has_link(struct igc_adapter *adapter);
29762306a36Sopenharmony_civoid igc_reset(struct igc_adapter *adapter);
29862306a36Sopenharmony_civoid igc_update_stats(struct igc_adapter *adapter);
29962306a36Sopenharmony_civoid igc_disable_rx_ring(struct igc_ring *ring);
30062306a36Sopenharmony_civoid igc_enable_rx_ring(struct igc_ring *ring);
30162306a36Sopenharmony_civoid igc_disable_tx_ring(struct igc_ring *ring);
30262306a36Sopenharmony_civoid igc_enable_tx_ring(struct igc_ring *ring);
30362306a36Sopenharmony_ciint igc_xsk_wakeup(struct net_device *dev, u32 queue_id, u32 flags);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci/* igc_dump declarations */
30662306a36Sopenharmony_civoid igc_rings_dump(struct igc_adapter *adapter);
30762306a36Sopenharmony_civoid igc_regs_dump(struct igc_adapter *adapter);
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ciextern char igc_driver_name[];
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci#define IGC_REGS_LEN			740
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci/* flags controlling PTP/1588 function */
31462306a36Sopenharmony_ci#define IGC_PTP_ENABLED		BIT(0)
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci/* Flags definitions */
31762306a36Sopenharmony_ci#define IGC_FLAG_HAS_MSI		BIT(0)
31862306a36Sopenharmony_ci#define IGC_FLAG_QUEUE_PAIRS		BIT(3)
31962306a36Sopenharmony_ci#define IGC_FLAG_DMAC			BIT(4)
32062306a36Sopenharmony_ci#define IGC_FLAG_PTP			BIT(8)
32162306a36Sopenharmony_ci#define IGC_FLAG_WOL_SUPPORTED		BIT(8)
32262306a36Sopenharmony_ci#define IGC_FLAG_NEED_LINK_UPDATE	BIT(9)
32362306a36Sopenharmony_ci#define IGC_FLAG_HAS_MSIX		BIT(13)
32462306a36Sopenharmony_ci#define IGC_FLAG_EEE			BIT(14)
32562306a36Sopenharmony_ci#define IGC_FLAG_VLAN_PROMISC		BIT(15)
32662306a36Sopenharmony_ci#define IGC_FLAG_RX_LEGACY		BIT(16)
32762306a36Sopenharmony_ci#define IGC_FLAG_TSN_QBV_ENABLED	BIT(17)
32862306a36Sopenharmony_ci#define IGC_FLAG_TSN_QAV_ENABLED	BIT(18)
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci#define IGC_FLAG_TSN_ANY_ENABLED \
33162306a36Sopenharmony_ci	(IGC_FLAG_TSN_QBV_ENABLED | IGC_FLAG_TSN_QAV_ENABLED)
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci#define IGC_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
33462306a36Sopenharmony_ci#define IGC_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci#define IGC_MRQC_ENABLE_RSS_MQ		0x00000002
33762306a36Sopenharmony_ci#define IGC_MRQC_RSS_FIELD_IPV4_UDP	0x00400000
33862306a36Sopenharmony_ci#define IGC_MRQC_RSS_FIELD_IPV6_UDP	0x00800000
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci/* RX-desc Write-Back format RSS Type's */
34162306a36Sopenharmony_cienum igc_rss_type_num {
34262306a36Sopenharmony_ci	IGC_RSS_TYPE_NO_HASH		= 0,
34362306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_TCP_IPV4	= 1,
34462306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_IPV4		= 2,
34562306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_TCP_IPV6	= 3,
34662306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_IPV6_EX	= 4,
34762306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_IPV6		= 5,
34862306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_TCP_IPV6_EX	= 6,
34962306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_UDP_IPV4	= 7,
35062306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_UDP_IPV6	= 8,
35162306a36Sopenharmony_ci	IGC_RSS_TYPE_HASH_UDP_IPV6_EX	= 9,
35262306a36Sopenharmony_ci	IGC_RSS_TYPE_MAX		= 10,
35362306a36Sopenharmony_ci};
35462306a36Sopenharmony_ci#define IGC_RSS_TYPE_MAX_TABLE		16
35562306a36Sopenharmony_ci#define IGC_RSS_TYPE_MASK		GENMASK(3,0) /* 4-bits (3:0) = mask 0x0F */
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci/* igc_rss_type - Rx descriptor RSS type field */
35862306a36Sopenharmony_cistatic inline u32 igc_rss_type(const union igc_adv_rx_desc *rx_desc)
35962306a36Sopenharmony_ci{
36062306a36Sopenharmony_ci	/* RSS Type 4-bits (3:0) number: 0-9 (above 9 is reserved)
36162306a36Sopenharmony_ci	 * Accessing the same bits via u16 (wb.lower.lo_dword.hs_rss.pkt_info)
36262306a36Sopenharmony_ci	 * is slightly slower than via u32 (wb.lower.lo_dword.data)
36362306a36Sopenharmony_ci	 */
36462306a36Sopenharmony_ci	return le32_get_bits(rx_desc->wb.lower.lo_dword.data, IGC_RSS_TYPE_MASK);
36562306a36Sopenharmony_ci}
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci/* Interrupt defines */
36862306a36Sopenharmony_ci#define IGC_START_ITR			648 /* ~6000 ints/sec */
36962306a36Sopenharmony_ci#define IGC_4K_ITR			980
37062306a36Sopenharmony_ci#define IGC_20K_ITR			196
37162306a36Sopenharmony_ci#define IGC_70K_ITR			56
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci#define IGC_DEFAULT_ITR		3 /* dynamic */
37462306a36Sopenharmony_ci#define IGC_MAX_ITR_USECS	10000
37562306a36Sopenharmony_ci#define IGC_MIN_ITR_USECS	10
37662306a36Sopenharmony_ci#define NON_Q_VECTORS		1
37762306a36Sopenharmony_ci#define MAX_MSIX_ENTRIES	10
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci/* TX/RX descriptor defines */
38062306a36Sopenharmony_ci#define IGC_DEFAULT_TXD		256
38162306a36Sopenharmony_ci#define IGC_DEFAULT_TX_WORK	128
38262306a36Sopenharmony_ci#define IGC_MIN_TXD		64
38362306a36Sopenharmony_ci#define IGC_MAX_TXD		4096
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci#define IGC_DEFAULT_RXD		256
38662306a36Sopenharmony_ci#define IGC_MIN_RXD		64
38762306a36Sopenharmony_ci#define IGC_MAX_RXD		4096
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci/* Supported Rx Buffer Sizes */
39062306a36Sopenharmony_ci#define IGC_RXBUFFER_256		256
39162306a36Sopenharmony_ci#define IGC_RXBUFFER_2048		2048
39262306a36Sopenharmony_ci#define IGC_RXBUFFER_3072		3072
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci#define AUTO_ALL_MODES		0
39562306a36Sopenharmony_ci#define IGC_RX_HDR_LEN			IGC_RXBUFFER_256
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci/* Transmit and receive latency (for PTP timestamps) */
39862306a36Sopenharmony_ci#define IGC_I225_TX_LATENCY_10		240
39962306a36Sopenharmony_ci#define IGC_I225_TX_LATENCY_100		58
40062306a36Sopenharmony_ci#define IGC_I225_TX_LATENCY_1000	80
40162306a36Sopenharmony_ci#define IGC_I225_TX_LATENCY_2500	1325
40262306a36Sopenharmony_ci#define IGC_I225_RX_LATENCY_10		6450
40362306a36Sopenharmony_ci#define IGC_I225_RX_LATENCY_100		185
40462306a36Sopenharmony_ci#define IGC_I225_RX_LATENCY_1000	300
40562306a36Sopenharmony_ci#define IGC_I225_RX_LATENCY_2500	1485
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci/* RX and TX descriptor control thresholds.
40862306a36Sopenharmony_ci * PTHRESH - MAC will consider prefetch if it has fewer than this number of
40962306a36Sopenharmony_ci *           descriptors available in its onboard memory.
41062306a36Sopenharmony_ci *           Setting this to 0 disables RX descriptor prefetch.
41162306a36Sopenharmony_ci * HTHRESH - MAC will only prefetch if there are at least this many descriptors
41262306a36Sopenharmony_ci *           available in host memory.
41362306a36Sopenharmony_ci *           If PTHRESH is 0, this should also be 0.
41462306a36Sopenharmony_ci * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
41562306a36Sopenharmony_ci *           descriptors until either it has this many to write back, or the
41662306a36Sopenharmony_ci *           ITR timer expires.
41762306a36Sopenharmony_ci */
41862306a36Sopenharmony_ci#define IGC_RX_PTHRESH			8
41962306a36Sopenharmony_ci#define IGC_RX_HTHRESH			8
42062306a36Sopenharmony_ci#define IGC_TX_PTHRESH			8
42162306a36Sopenharmony_ci#define IGC_TX_HTHRESH			1
42262306a36Sopenharmony_ci#define IGC_RX_WTHRESH			4
42362306a36Sopenharmony_ci#define IGC_TX_WTHRESH			16
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci#define IGC_RX_DMA_ATTR \
42662306a36Sopenharmony_ci	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci#define IGC_TS_HDR_LEN			16
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci#define IGC_SKB_PAD			(NET_SKB_PAD + NET_IP_ALIGN)
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci#if (PAGE_SIZE < 8192)
43362306a36Sopenharmony_ci#define IGC_MAX_FRAME_BUILD_SKB \
43462306a36Sopenharmony_ci	(SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
43562306a36Sopenharmony_ci#else
43662306a36Sopenharmony_ci#define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
43762306a36Sopenharmony_ci#endif
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci/* How many Rx Buffers do we bundle into one write to the hardware ? */
44062306a36Sopenharmony_ci#define IGC_RX_BUFFER_WRITE	16 /* Must be power of 2 */
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci/* VLAN info */
44362306a36Sopenharmony_ci#define IGC_TX_FLAGS_VLAN_MASK	0xffff0000
44462306a36Sopenharmony_ci#define IGC_TX_FLAGS_VLAN_SHIFT	16
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci/* igc_test_staterr - tests bits within Rx descriptor status and error fields */
44762306a36Sopenharmony_cistatic inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
44862306a36Sopenharmony_ci				      const u32 stat_err_bits)
44962306a36Sopenharmony_ci{
45062306a36Sopenharmony_ci	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
45162306a36Sopenharmony_ci}
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_cienum igc_state_t {
45462306a36Sopenharmony_ci	__IGC_TESTING,
45562306a36Sopenharmony_ci	__IGC_RESETTING,
45662306a36Sopenharmony_ci	__IGC_DOWN,
45762306a36Sopenharmony_ci};
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_cienum igc_tx_flags {
46062306a36Sopenharmony_ci	/* cmd_type flags */
46162306a36Sopenharmony_ci	IGC_TX_FLAGS_VLAN	= 0x01,
46262306a36Sopenharmony_ci	IGC_TX_FLAGS_TSO	= 0x02,
46362306a36Sopenharmony_ci	IGC_TX_FLAGS_TSTAMP	= 0x04,
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci	/* olinfo flags */
46662306a36Sopenharmony_ci	IGC_TX_FLAGS_IPV4	= 0x10,
46762306a36Sopenharmony_ci	IGC_TX_FLAGS_CSUM	= 0x20,
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	IGC_TX_FLAGS_TSTAMP_1	= 0x100,
47062306a36Sopenharmony_ci	IGC_TX_FLAGS_TSTAMP_2	= 0x200,
47162306a36Sopenharmony_ci	IGC_TX_FLAGS_TSTAMP_3	= 0x400,
47262306a36Sopenharmony_ci};
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_cienum igc_boards {
47562306a36Sopenharmony_ci	board_base,
47662306a36Sopenharmony_ci};
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci/* The largest size we can write to the descriptor is 65535.  In order to
47962306a36Sopenharmony_ci * maintain a power of two alignment we have to limit ourselves to 32K.
48062306a36Sopenharmony_ci */
48162306a36Sopenharmony_ci#define IGC_MAX_TXD_PWR		15
48262306a36Sopenharmony_ci#define IGC_MAX_DATA_PER_TXD	BIT(IGC_MAX_TXD_PWR)
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci/* Tx Descriptors needed, worst case */
48562306a36Sopenharmony_ci#define TXD_USE_COUNT(S)	DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
48662306a36Sopenharmony_ci#define DESC_NEEDED	(MAX_SKB_FRAGS + 4)
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_cienum igc_tx_buffer_type {
48962306a36Sopenharmony_ci	IGC_TX_BUFFER_TYPE_SKB,
49062306a36Sopenharmony_ci	IGC_TX_BUFFER_TYPE_XDP,
49162306a36Sopenharmony_ci	IGC_TX_BUFFER_TYPE_XSK,
49262306a36Sopenharmony_ci};
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci/* wrapper around a pointer to a socket buffer,
49562306a36Sopenharmony_ci * so a DMA handle can be stored along with the buffer
49662306a36Sopenharmony_ci */
49762306a36Sopenharmony_cistruct igc_tx_buffer {
49862306a36Sopenharmony_ci	union igc_adv_tx_desc *next_to_watch;
49962306a36Sopenharmony_ci	unsigned long time_stamp;
50062306a36Sopenharmony_ci	enum igc_tx_buffer_type type;
50162306a36Sopenharmony_ci	union {
50262306a36Sopenharmony_ci		struct sk_buff *skb;
50362306a36Sopenharmony_ci		struct xdp_frame *xdpf;
50462306a36Sopenharmony_ci	};
50562306a36Sopenharmony_ci	unsigned int bytecount;
50662306a36Sopenharmony_ci	u16 gso_segs;
50762306a36Sopenharmony_ci	__be16 protocol;
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	DEFINE_DMA_UNMAP_ADDR(dma);
51062306a36Sopenharmony_ci	DEFINE_DMA_UNMAP_LEN(len);
51162306a36Sopenharmony_ci	u32 tx_flags;
51262306a36Sopenharmony_ci};
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_cistruct igc_rx_buffer {
51562306a36Sopenharmony_ci	union {
51662306a36Sopenharmony_ci		struct {
51762306a36Sopenharmony_ci			dma_addr_t dma;
51862306a36Sopenharmony_ci			struct page *page;
51962306a36Sopenharmony_ci#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
52062306a36Sopenharmony_ci			__u32 page_offset;
52162306a36Sopenharmony_ci#else
52262306a36Sopenharmony_ci			__u16 page_offset;
52362306a36Sopenharmony_ci#endif
52462306a36Sopenharmony_ci			__u16 pagecnt_bias;
52562306a36Sopenharmony_ci		};
52662306a36Sopenharmony_ci		struct xdp_buff *xdp;
52762306a36Sopenharmony_ci	};
52862306a36Sopenharmony_ci};
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci/* context wrapper around xdp_buff to provide access to descriptor metadata */
53162306a36Sopenharmony_cistruct igc_xdp_buff {
53262306a36Sopenharmony_ci	struct xdp_buff xdp;
53362306a36Sopenharmony_ci	union igc_adv_rx_desc *rx_desc;
53462306a36Sopenharmony_ci	ktime_t rx_ts; /* data indication bit IGC_RXDADV_STAT_TSIP */
53562306a36Sopenharmony_ci};
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_cistruct igc_q_vector {
53862306a36Sopenharmony_ci	struct igc_adapter *adapter;    /* backlink */
53962306a36Sopenharmony_ci	void __iomem *itr_register;
54062306a36Sopenharmony_ci	u32 eims_value;                 /* EIMS mask value */
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	u16 itr_val;
54362306a36Sopenharmony_ci	u8 set_itr;
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci	struct igc_ring_container rx, tx;
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	struct napi_struct napi;
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	struct rcu_head rcu;    /* to avoid race with update stats on free */
55062306a36Sopenharmony_ci	char name[IFNAMSIZ + 9];
55162306a36Sopenharmony_ci	struct net_device poll_dev;
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_ci	/* for dynamic allocation of rings associated with this q_vector */
55462306a36Sopenharmony_ci	struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
55562306a36Sopenharmony_ci};
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_cienum igc_filter_match_flags {
55862306a36Sopenharmony_ci	IGC_FILTER_FLAG_ETHER_TYPE =	BIT(0),
55962306a36Sopenharmony_ci	IGC_FILTER_FLAG_VLAN_TCI   =	BIT(1),
56062306a36Sopenharmony_ci	IGC_FILTER_FLAG_SRC_MAC_ADDR =	BIT(2),
56162306a36Sopenharmony_ci	IGC_FILTER_FLAG_DST_MAC_ADDR =	BIT(3),
56262306a36Sopenharmony_ci	IGC_FILTER_FLAG_USER_DATA =	BIT(4),
56362306a36Sopenharmony_ci	IGC_FILTER_FLAG_VLAN_ETYPE =	BIT(5),
56462306a36Sopenharmony_ci};
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_cistruct igc_nfc_filter {
56762306a36Sopenharmony_ci	u8 match_flags;
56862306a36Sopenharmony_ci	u16 etype;
56962306a36Sopenharmony_ci	__be16 vlan_etype;
57062306a36Sopenharmony_ci	u16 vlan_tci;
57162306a36Sopenharmony_ci	u16 vlan_tci_mask;
57262306a36Sopenharmony_ci	u8 src_addr[ETH_ALEN];
57362306a36Sopenharmony_ci	u8 dst_addr[ETH_ALEN];
57462306a36Sopenharmony_ci	u8 user_data[8];
57562306a36Sopenharmony_ci	u8 user_mask[8];
57662306a36Sopenharmony_ci	u8 flex_index;
57762306a36Sopenharmony_ci	u8 rx_queue;
57862306a36Sopenharmony_ci	u8 prio;
57962306a36Sopenharmony_ci	u8 immediate_irq;
58062306a36Sopenharmony_ci	u8 drop;
58162306a36Sopenharmony_ci};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_cistruct igc_nfc_rule {
58462306a36Sopenharmony_ci	struct list_head list;
58562306a36Sopenharmony_ci	struct igc_nfc_filter filter;
58662306a36Sopenharmony_ci	u32 location;
58762306a36Sopenharmony_ci	u16 action;
58862306a36Sopenharmony_ci	bool flex;
58962306a36Sopenharmony_ci};
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci/* IGC supports a total of 32 NFC rules: 16 MAC address based, 8 VLAN priority
59262306a36Sopenharmony_ci * based, 8 ethertype based and 32 Flex filter based rules.
59362306a36Sopenharmony_ci */
59462306a36Sopenharmony_ci#define IGC_MAX_RXNFC_RULES		64
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistruct igc_flex_filter {
59762306a36Sopenharmony_ci	u8 index;
59862306a36Sopenharmony_ci	u8 data[128];
59962306a36Sopenharmony_ci	u8 mask[16];
60062306a36Sopenharmony_ci	u8 length;
60162306a36Sopenharmony_ci	u8 rx_queue;
60262306a36Sopenharmony_ci	u8 prio;
60362306a36Sopenharmony_ci	u8 immediate_irq;
60462306a36Sopenharmony_ci	u8 drop;
60562306a36Sopenharmony_ci};
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci/* igc_desc_unused - calculate if we have unused descriptors */
60862306a36Sopenharmony_cistatic inline u16 igc_desc_unused(const struct igc_ring *ring)
60962306a36Sopenharmony_ci{
61062306a36Sopenharmony_ci	u16 ntc = ring->next_to_clean;
61162306a36Sopenharmony_ci	u16 ntu = ring->next_to_use;
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_ci	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
61462306a36Sopenharmony_ci}
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_cistatic inline s32 igc_get_phy_info(struct igc_hw *hw)
61762306a36Sopenharmony_ci{
61862306a36Sopenharmony_ci	if (hw->phy.ops.get_phy_info)
61962306a36Sopenharmony_ci		return hw->phy.ops.get_phy_info(hw);
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	return 0;
62262306a36Sopenharmony_ci}
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistatic inline s32 igc_reset_phy(struct igc_hw *hw)
62562306a36Sopenharmony_ci{
62662306a36Sopenharmony_ci	if (hw->phy.ops.reset)
62762306a36Sopenharmony_ci		return hw->phy.ops.reset(hw);
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_ci	return 0;
63062306a36Sopenharmony_ci}
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_cistatic inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
63362306a36Sopenharmony_ci{
63462306a36Sopenharmony_ci	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
63562306a36Sopenharmony_ci}
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_cienum igc_ring_flags_t {
63862306a36Sopenharmony_ci	IGC_RING_FLAG_RX_3K_BUFFER,
63962306a36Sopenharmony_ci	IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
64062306a36Sopenharmony_ci	IGC_RING_FLAG_RX_SCTP_CSUM,
64162306a36Sopenharmony_ci	IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
64262306a36Sopenharmony_ci	IGC_RING_FLAG_TX_CTX_IDX,
64362306a36Sopenharmony_ci	IGC_RING_FLAG_TX_DETECT_HANG,
64462306a36Sopenharmony_ci	IGC_RING_FLAG_AF_XDP_ZC,
64562306a36Sopenharmony_ci	IGC_RING_FLAG_TX_HWTSTAMP,
64662306a36Sopenharmony_ci};
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci#define ring_uses_large_buffer(ring) \
64962306a36Sopenharmony_ci	test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
65062306a36Sopenharmony_ci#define set_ring_uses_large_buffer(ring) \
65162306a36Sopenharmony_ci	set_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
65262306a36Sopenharmony_ci#define clear_ring_uses_large_buffer(ring) \
65362306a36Sopenharmony_ci	clear_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci#define ring_uses_build_skb(ring) \
65662306a36Sopenharmony_ci	test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_cistatic inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
65962306a36Sopenharmony_ci{
66062306a36Sopenharmony_ci#if (PAGE_SIZE < 8192)
66162306a36Sopenharmony_ci	if (ring_uses_large_buffer(ring))
66262306a36Sopenharmony_ci		return IGC_RXBUFFER_3072;
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci	if (ring_uses_build_skb(ring))
66562306a36Sopenharmony_ci		return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
66662306a36Sopenharmony_ci#endif
66762306a36Sopenharmony_ci	return IGC_RXBUFFER_2048;
66862306a36Sopenharmony_ci}
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_cistatic inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
67162306a36Sopenharmony_ci{
67262306a36Sopenharmony_ci#if (PAGE_SIZE < 8192)
67362306a36Sopenharmony_ci	if (ring_uses_large_buffer(ring))
67462306a36Sopenharmony_ci		return 1;
67562306a36Sopenharmony_ci#endif
67662306a36Sopenharmony_ci	return 0;
67762306a36Sopenharmony_ci}
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_cistatic inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
68062306a36Sopenharmony_ci{
68162306a36Sopenharmony_ci	if (hw->phy.ops.read_reg)
68262306a36Sopenharmony_ci		return hw->phy.ops.read_reg(hw, offset, data);
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	return -EOPNOTSUPP;
68562306a36Sopenharmony_ci}
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_civoid igc_reinit_locked(struct igc_adapter *);
68862306a36Sopenharmony_cistruct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
68962306a36Sopenharmony_ci				      u32 location);
69062306a36Sopenharmony_ciint igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
69162306a36Sopenharmony_civoid igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_civoid igc_ptp_init(struct igc_adapter *adapter);
69462306a36Sopenharmony_civoid igc_ptp_reset(struct igc_adapter *adapter);
69562306a36Sopenharmony_civoid igc_ptp_suspend(struct igc_adapter *adapter);
69662306a36Sopenharmony_civoid igc_ptp_stop(struct igc_adapter *adapter);
69762306a36Sopenharmony_ciktime_t igc_ptp_rx_pktstamp(struct igc_adapter *adapter, __le32 *buf);
69862306a36Sopenharmony_ciint igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
69962306a36Sopenharmony_ciint igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
70062306a36Sopenharmony_civoid igc_ptp_tx_hang(struct igc_adapter *adapter);
70162306a36Sopenharmony_civoid igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
70262306a36Sopenharmony_civoid igc_ptp_tx_tstamp_event(struct igc_adapter *adapter);
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_ci#define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci#define IGC_TXD_DCMD	(IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci#define IGC_RX_DESC(R, i)       \
70962306a36Sopenharmony_ci	(&(((union igc_adv_rx_desc *)((R)->desc))[i]))
71062306a36Sopenharmony_ci#define IGC_TX_DESC(R, i)       \
71162306a36Sopenharmony_ci	(&(((union igc_adv_tx_desc *)((R)->desc))[i]))
71262306a36Sopenharmony_ci#define IGC_TX_CTXTDESC(R, i)   \
71362306a36Sopenharmony_ci	(&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_ci#endif /* _IGC_H_ */
716