162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci/* Copyright(c) 1999 - 2006 Intel Corporation. */
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci/* e1000_hw.h
562306a36Sopenharmony_ci * Structures, enums, and macros for the MAC
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#ifndef _E1000_HW_H_
962306a36Sopenharmony_ci#define _E1000_HW_H_
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include "e1000_osdep.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci/* Forward declarations of structures used by the shared code */
1562306a36Sopenharmony_cistruct e1000_hw;
1662306a36Sopenharmony_cistruct e1000_hw_stats;
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci/* Enumerated types specific to the e1000 hardware */
1962306a36Sopenharmony_ci/* Media Access Controllers */
2062306a36Sopenharmony_citypedef enum {
2162306a36Sopenharmony_ci	e1000_undefined = 0,
2262306a36Sopenharmony_ci	e1000_82542_rev2_0,
2362306a36Sopenharmony_ci	e1000_82542_rev2_1,
2462306a36Sopenharmony_ci	e1000_82543,
2562306a36Sopenharmony_ci	e1000_82544,
2662306a36Sopenharmony_ci	e1000_82540,
2762306a36Sopenharmony_ci	e1000_82545,
2862306a36Sopenharmony_ci	e1000_82545_rev_3,
2962306a36Sopenharmony_ci	e1000_82546,
3062306a36Sopenharmony_ci	e1000_ce4100,
3162306a36Sopenharmony_ci	e1000_82546_rev_3,
3262306a36Sopenharmony_ci	e1000_82541,
3362306a36Sopenharmony_ci	e1000_82541_rev_2,
3462306a36Sopenharmony_ci	e1000_82547,
3562306a36Sopenharmony_ci	e1000_82547_rev_2,
3662306a36Sopenharmony_ci	e1000_num_macs
3762306a36Sopenharmony_ci} e1000_mac_type;
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_citypedef enum {
4062306a36Sopenharmony_ci	e1000_eeprom_uninitialized = 0,
4162306a36Sopenharmony_ci	e1000_eeprom_spi,
4262306a36Sopenharmony_ci	e1000_eeprom_microwire,
4362306a36Sopenharmony_ci	e1000_eeprom_flash,
4462306a36Sopenharmony_ci	e1000_eeprom_none,	/* No NVM support */
4562306a36Sopenharmony_ci	e1000_num_eeprom_types
4662306a36Sopenharmony_ci} e1000_eeprom_type;
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci/* Media Types */
4962306a36Sopenharmony_citypedef enum {
5062306a36Sopenharmony_ci	e1000_media_type_copper = 0,
5162306a36Sopenharmony_ci	e1000_media_type_fiber = 1,
5262306a36Sopenharmony_ci	e1000_media_type_internal_serdes = 2,
5362306a36Sopenharmony_ci	e1000_num_media_types
5462306a36Sopenharmony_ci} e1000_media_type;
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_citypedef enum {
5762306a36Sopenharmony_ci	e1000_10_half = 0,
5862306a36Sopenharmony_ci	e1000_10_full = 1,
5962306a36Sopenharmony_ci	e1000_100_half = 2,
6062306a36Sopenharmony_ci	e1000_100_full = 3
6162306a36Sopenharmony_ci} e1000_speed_duplex_type;
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci/* Flow Control Settings */
6462306a36Sopenharmony_citypedef enum {
6562306a36Sopenharmony_ci	E1000_FC_NONE = 0,
6662306a36Sopenharmony_ci	E1000_FC_RX_PAUSE = 1,
6762306a36Sopenharmony_ci	E1000_FC_TX_PAUSE = 2,
6862306a36Sopenharmony_ci	E1000_FC_FULL = 3,
6962306a36Sopenharmony_ci	E1000_FC_DEFAULT = 0xFF
7062306a36Sopenharmony_ci} e1000_fc_type;
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistruct e1000_shadow_ram {
7362306a36Sopenharmony_ci	u16 eeprom_word;
7462306a36Sopenharmony_ci	bool modified;
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/* PCI bus types */
7862306a36Sopenharmony_citypedef enum {
7962306a36Sopenharmony_ci	e1000_bus_type_unknown = 0,
8062306a36Sopenharmony_ci	e1000_bus_type_pci,
8162306a36Sopenharmony_ci	e1000_bus_type_pcix,
8262306a36Sopenharmony_ci	e1000_bus_type_reserved
8362306a36Sopenharmony_ci} e1000_bus_type;
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci/* PCI bus speeds */
8662306a36Sopenharmony_citypedef enum {
8762306a36Sopenharmony_ci	e1000_bus_speed_unknown = 0,
8862306a36Sopenharmony_ci	e1000_bus_speed_33,
8962306a36Sopenharmony_ci	e1000_bus_speed_66,
9062306a36Sopenharmony_ci	e1000_bus_speed_100,
9162306a36Sopenharmony_ci	e1000_bus_speed_120,
9262306a36Sopenharmony_ci	e1000_bus_speed_133,
9362306a36Sopenharmony_ci	e1000_bus_speed_reserved
9462306a36Sopenharmony_ci} e1000_bus_speed;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci/* PCI bus widths */
9762306a36Sopenharmony_citypedef enum {
9862306a36Sopenharmony_ci	e1000_bus_width_unknown = 0,
9962306a36Sopenharmony_ci	e1000_bus_width_32,
10062306a36Sopenharmony_ci	e1000_bus_width_64,
10162306a36Sopenharmony_ci	e1000_bus_width_reserved
10262306a36Sopenharmony_ci} e1000_bus_width;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/* PHY status info structure and supporting enums */
10562306a36Sopenharmony_citypedef enum {
10662306a36Sopenharmony_ci	e1000_cable_length_50 = 0,
10762306a36Sopenharmony_ci	e1000_cable_length_50_80,
10862306a36Sopenharmony_ci	e1000_cable_length_80_110,
10962306a36Sopenharmony_ci	e1000_cable_length_110_140,
11062306a36Sopenharmony_ci	e1000_cable_length_140,
11162306a36Sopenharmony_ci	e1000_cable_length_undefined = 0xFF
11262306a36Sopenharmony_ci} e1000_cable_length;
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_citypedef enum {
11562306a36Sopenharmony_ci	e1000_gg_cable_length_60 = 0,
11662306a36Sopenharmony_ci	e1000_gg_cable_length_60_115 = 1,
11762306a36Sopenharmony_ci	e1000_gg_cable_length_115_150 = 2,
11862306a36Sopenharmony_ci	e1000_gg_cable_length_150 = 4
11962306a36Sopenharmony_ci} e1000_gg_cable_length;
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_citypedef enum {
12262306a36Sopenharmony_ci	e1000_igp_cable_length_10 = 10,
12362306a36Sopenharmony_ci	e1000_igp_cable_length_20 = 20,
12462306a36Sopenharmony_ci	e1000_igp_cable_length_30 = 30,
12562306a36Sopenharmony_ci	e1000_igp_cable_length_40 = 40,
12662306a36Sopenharmony_ci	e1000_igp_cable_length_50 = 50,
12762306a36Sopenharmony_ci	e1000_igp_cable_length_60 = 60,
12862306a36Sopenharmony_ci	e1000_igp_cable_length_70 = 70,
12962306a36Sopenharmony_ci	e1000_igp_cable_length_80 = 80,
13062306a36Sopenharmony_ci	e1000_igp_cable_length_90 = 90,
13162306a36Sopenharmony_ci	e1000_igp_cable_length_100 = 100,
13262306a36Sopenharmony_ci	e1000_igp_cable_length_110 = 110,
13362306a36Sopenharmony_ci	e1000_igp_cable_length_115 = 115,
13462306a36Sopenharmony_ci	e1000_igp_cable_length_120 = 120,
13562306a36Sopenharmony_ci	e1000_igp_cable_length_130 = 130,
13662306a36Sopenharmony_ci	e1000_igp_cable_length_140 = 140,
13762306a36Sopenharmony_ci	e1000_igp_cable_length_150 = 150,
13862306a36Sopenharmony_ci	e1000_igp_cable_length_160 = 160,
13962306a36Sopenharmony_ci	e1000_igp_cable_length_170 = 170,
14062306a36Sopenharmony_ci	e1000_igp_cable_length_180 = 180
14162306a36Sopenharmony_ci} e1000_igp_cable_length;
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_citypedef enum {
14462306a36Sopenharmony_ci	e1000_10bt_ext_dist_enable_normal = 0,
14562306a36Sopenharmony_ci	e1000_10bt_ext_dist_enable_lower,
14662306a36Sopenharmony_ci	e1000_10bt_ext_dist_enable_undefined = 0xFF
14762306a36Sopenharmony_ci} e1000_10bt_ext_dist_enable;
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_citypedef enum {
15062306a36Sopenharmony_ci	e1000_rev_polarity_normal = 0,
15162306a36Sopenharmony_ci	e1000_rev_polarity_reversed,
15262306a36Sopenharmony_ci	e1000_rev_polarity_undefined = 0xFF
15362306a36Sopenharmony_ci} e1000_rev_polarity;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_citypedef enum {
15662306a36Sopenharmony_ci	e1000_downshift_normal = 0,
15762306a36Sopenharmony_ci	e1000_downshift_activated,
15862306a36Sopenharmony_ci	e1000_downshift_undefined = 0xFF
15962306a36Sopenharmony_ci} e1000_downshift;
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_citypedef enum {
16262306a36Sopenharmony_ci	e1000_smart_speed_default = 0,
16362306a36Sopenharmony_ci	e1000_smart_speed_on,
16462306a36Sopenharmony_ci	e1000_smart_speed_off
16562306a36Sopenharmony_ci} e1000_smart_speed;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_citypedef enum {
16862306a36Sopenharmony_ci	e1000_polarity_reversal_enabled = 0,
16962306a36Sopenharmony_ci	e1000_polarity_reversal_disabled,
17062306a36Sopenharmony_ci	e1000_polarity_reversal_undefined = 0xFF
17162306a36Sopenharmony_ci} e1000_polarity_reversal;
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_citypedef enum {
17462306a36Sopenharmony_ci	e1000_auto_x_mode_manual_mdi = 0,
17562306a36Sopenharmony_ci	e1000_auto_x_mode_manual_mdix,
17662306a36Sopenharmony_ci	e1000_auto_x_mode_auto1,
17762306a36Sopenharmony_ci	e1000_auto_x_mode_auto2,
17862306a36Sopenharmony_ci	e1000_auto_x_mode_undefined = 0xFF
17962306a36Sopenharmony_ci} e1000_auto_x_mode;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_citypedef enum {
18262306a36Sopenharmony_ci	e1000_1000t_rx_status_not_ok = 0,
18362306a36Sopenharmony_ci	e1000_1000t_rx_status_ok,
18462306a36Sopenharmony_ci	e1000_1000t_rx_status_undefined = 0xFF
18562306a36Sopenharmony_ci} e1000_1000t_rx_status;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_citypedef enum {
18862306a36Sopenharmony_ci	e1000_phy_m88 = 0,
18962306a36Sopenharmony_ci	e1000_phy_igp,
19062306a36Sopenharmony_ci	e1000_phy_8211,
19162306a36Sopenharmony_ci	e1000_phy_8201,
19262306a36Sopenharmony_ci	e1000_phy_undefined = 0xFF
19362306a36Sopenharmony_ci} e1000_phy_type;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_citypedef enum {
19662306a36Sopenharmony_ci	e1000_ms_hw_default = 0,
19762306a36Sopenharmony_ci	e1000_ms_force_master,
19862306a36Sopenharmony_ci	e1000_ms_force_slave,
19962306a36Sopenharmony_ci	e1000_ms_auto
20062306a36Sopenharmony_ci} e1000_ms_type;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_citypedef enum {
20362306a36Sopenharmony_ci	e1000_ffe_config_enabled = 0,
20462306a36Sopenharmony_ci	e1000_ffe_config_active,
20562306a36Sopenharmony_ci	e1000_ffe_config_blocked
20662306a36Sopenharmony_ci} e1000_ffe_config;
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_citypedef enum {
20962306a36Sopenharmony_ci	e1000_dsp_config_disabled = 0,
21062306a36Sopenharmony_ci	e1000_dsp_config_enabled,
21162306a36Sopenharmony_ci	e1000_dsp_config_activated,
21262306a36Sopenharmony_ci	e1000_dsp_config_undefined = 0xFF
21362306a36Sopenharmony_ci} e1000_dsp_config;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistruct e1000_phy_info {
21662306a36Sopenharmony_ci	e1000_cable_length cable_length;
21762306a36Sopenharmony_ci	e1000_10bt_ext_dist_enable extended_10bt_distance;
21862306a36Sopenharmony_ci	e1000_rev_polarity cable_polarity;
21962306a36Sopenharmony_ci	e1000_downshift downshift;
22062306a36Sopenharmony_ci	e1000_polarity_reversal polarity_correction;
22162306a36Sopenharmony_ci	e1000_auto_x_mode mdix_mode;
22262306a36Sopenharmony_ci	e1000_1000t_rx_status local_rx;
22362306a36Sopenharmony_ci	e1000_1000t_rx_status remote_rx;
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistruct e1000_phy_stats {
22762306a36Sopenharmony_ci	u32 idle_errors;
22862306a36Sopenharmony_ci	u32 receive_errors;
22962306a36Sopenharmony_ci};
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistruct e1000_eeprom_info {
23262306a36Sopenharmony_ci	e1000_eeprom_type type;
23362306a36Sopenharmony_ci	u16 word_size;
23462306a36Sopenharmony_ci	u16 opcode_bits;
23562306a36Sopenharmony_ci	u16 address_bits;
23662306a36Sopenharmony_ci	u16 delay_usec;
23762306a36Sopenharmony_ci	u16 page_size;
23862306a36Sopenharmony_ci};
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci/* Flex ASF Information */
24162306a36Sopenharmony_ci#define E1000_HOST_IF_MAX_SIZE  2048
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_citypedef enum {
24462306a36Sopenharmony_ci	e1000_byte_align = 0,
24562306a36Sopenharmony_ci	e1000_word_align = 1,
24662306a36Sopenharmony_ci	e1000_dword_align = 2
24762306a36Sopenharmony_ci} e1000_align_type;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci/* Error Codes */
25062306a36Sopenharmony_ci#define E1000_SUCCESS      0
25162306a36Sopenharmony_ci#define E1000_ERR_EEPROM   1
25262306a36Sopenharmony_ci#define E1000_ERR_PHY      2
25362306a36Sopenharmony_ci#define E1000_ERR_CONFIG   3
25462306a36Sopenharmony_ci#define E1000_ERR_PARAM    4
25562306a36Sopenharmony_ci#define E1000_ERR_MAC_TYPE 5
25662306a36Sopenharmony_ci#define E1000_ERR_PHY_TYPE 6
25762306a36Sopenharmony_ci#define E1000_ERR_RESET   9
25862306a36Sopenharmony_ci#define E1000_ERR_MASTER_REQUESTS_PENDING 10
25962306a36Sopenharmony_ci#define E1000_ERR_HOST_INTERFACE_COMMAND 11
26062306a36Sopenharmony_ci#define E1000_BLK_PHY_RESET   12
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci#define E1000_BYTE_SWAP_WORD(_value) ((((_value) & 0x00ff) << 8) | \
26362306a36Sopenharmony_ci                                     (((_value) & 0xff00) >> 8))
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci/* Function prototypes */
26662306a36Sopenharmony_ci/* Initialization */
26762306a36Sopenharmony_cis32 e1000_reset_hw(struct e1000_hw *hw);
26862306a36Sopenharmony_cis32 e1000_init_hw(struct e1000_hw *hw);
26962306a36Sopenharmony_cis32 e1000_set_mac_type(struct e1000_hw *hw);
27062306a36Sopenharmony_civoid e1000_set_media_type(struct e1000_hw *hw);
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci/* Link Configuration */
27362306a36Sopenharmony_cis32 e1000_setup_link(struct e1000_hw *hw);
27462306a36Sopenharmony_cis32 e1000_phy_setup_autoneg(struct e1000_hw *hw);
27562306a36Sopenharmony_civoid e1000_config_collision_dist(struct e1000_hw *hw);
27662306a36Sopenharmony_cis32 e1000_check_for_link(struct e1000_hw *hw);
27762306a36Sopenharmony_cis32 e1000_get_speed_and_duplex(struct e1000_hw *hw, u16 * speed, u16 * duplex);
27862306a36Sopenharmony_cis32 e1000_force_mac_fc(struct e1000_hw *hw);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci/* PHY */
28162306a36Sopenharmony_cis32 e1000_read_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 * phy_data);
28262306a36Sopenharmony_cis32 e1000_write_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 data);
28362306a36Sopenharmony_cis32 e1000_phy_hw_reset(struct e1000_hw *hw);
28462306a36Sopenharmony_cis32 e1000_phy_reset(struct e1000_hw *hw);
28562306a36Sopenharmony_cis32 e1000_phy_get_info(struct e1000_hw *hw, struct e1000_phy_info *phy_info);
28662306a36Sopenharmony_cis32 e1000_validate_mdi_setting(struct e1000_hw *hw);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci/* EEPROM Functions */
28962306a36Sopenharmony_cis32 e1000_init_eeprom_params(struct e1000_hw *hw);
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci/* MNG HOST IF functions */
29262306a36Sopenharmony_ciu32 e1000_enable_mng_pass_thru(struct e1000_hw *hw);
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci#define E1000_MNG_DHCP_TX_PAYLOAD_CMD   64
29562306a36Sopenharmony_ci#define E1000_HI_MAX_MNG_DATA_LENGTH    0x6F8	/* Host Interface data length */
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci#define E1000_MNG_DHCP_COMMAND_TIMEOUT  10	/* Time in ms to process MNG command */
29862306a36Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_OFFSET    0x6F0	/* Cookie offset */
29962306a36Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_LENGTH    0x10	/* Cookie length */
30062306a36Sopenharmony_ci#define E1000_MNG_IAMT_MODE             0x3
30162306a36Sopenharmony_ci#define E1000_MNG_ICH_IAMT_MODE         0x2
30262306a36Sopenharmony_ci#define E1000_IAMT_SIGNATURE            0x544D4149	/* Intel(R) Active Management Technology signature */
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_STATUS_PARSING_SUPPORT 0x1	/* DHCP parsing enabled */
30562306a36Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT    0x2	/* DHCP parsing enabled */
30662306a36Sopenharmony_ci#define E1000_VFTA_ENTRY_SHIFT                       0x5
30762306a36Sopenharmony_ci#define E1000_VFTA_ENTRY_MASK                        0x7F
30862306a36Sopenharmony_ci#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK              0x1F
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_cistruct e1000_host_mng_command_header {
31162306a36Sopenharmony_ci	u8 command_id;
31262306a36Sopenharmony_ci	u8 checksum;
31362306a36Sopenharmony_ci	u16 reserved1;
31462306a36Sopenharmony_ci	u16 reserved2;
31562306a36Sopenharmony_ci	u16 command_length;
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistruct e1000_host_mng_command_info {
31962306a36Sopenharmony_ci	struct e1000_host_mng_command_header command_header;	/* Command Head/Command Result Head has 4 bytes */
32062306a36Sopenharmony_ci	u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];	/* Command data can length 0..0x658 */
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci#ifdef __BIG_ENDIAN
32362306a36Sopenharmony_cistruct e1000_host_mng_dhcp_cookie {
32462306a36Sopenharmony_ci	u32 signature;
32562306a36Sopenharmony_ci	u16 vlan_id;
32662306a36Sopenharmony_ci	u8 reserved0;
32762306a36Sopenharmony_ci	u8 status;
32862306a36Sopenharmony_ci	u32 reserved1;
32962306a36Sopenharmony_ci	u8 checksum;
33062306a36Sopenharmony_ci	u8 reserved3;
33162306a36Sopenharmony_ci	u16 reserved2;
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci#else
33462306a36Sopenharmony_cistruct e1000_host_mng_dhcp_cookie {
33562306a36Sopenharmony_ci	u32 signature;
33662306a36Sopenharmony_ci	u8 status;
33762306a36Sopenharmony_ci	u8 reserved0;
33862306a36Sopenharmony_ci	u16 vlan_id;
33962306a36Sopenharmony_ci	u32 reserved1;
34062306a36Sopenharmony_ci	u16 reserved2;
34162306a36Sopenharmony_ci	u8 reserved3;
34262306a36Sopenharmony_ci	u8 checksum;
34362306a36Sopenharmony_ci};
34462306a36Sopenharmony_ci#endif
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_cis32 e1000_read_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data);
34762306a36Sopenharmony_cis32 e1000_validate_eeprom_checksum(struct e1000_hw *hw);
34862306a36Sopenharmony_cis32 e1000_update_eeprom_checksum(struct e1000_hw *hw);
34962306a36Sopenharmony_cis32 e1000_write_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data);
35062306a36Sopenharmony_cis32 e1000_read_mac_addr(struct e1000_hw *hw);
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci/* Filters (multicast, vlan, receive) */
35362306a36Sopenharmony_ciu32 e1000_hash_mc_addr(struct e1000_hw *hw, u8 * mc_addr);
35462306a36Sopenharmony_civoid e1000_rar_set(struct e1000_hw *hw, u8 * mc_addr, u32 rar_index);
35562306a36Sopenharmony_civoid e1000_write_vfta(struct e1000_hw *hw, u32 offset, u32 value);
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci/* LED functions */
35862306a36Sopenharmony_cis32 e1000_setup_led(struct e1000_hw *hw);
35962306a36Sopenharmony_cis32 e1000_cleanup_led(struct e1000_hw *hw);
36062306a36Sopenharmony_cis32 e1000_led_on(struct e1000_hw *hw);
36162306a36Sopenharmony_cis32 e1000_led_off(struct e1000_hw *hw);
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci/* Adaptive IFS Functions */
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci/* Everything else */
36662306a36Sopenharmony_civoid e1000_reset_adaptive(struct e1000_hw *hw);
36762306a36Sopenharmony_civoid e1000_update_adaptive(struct e1000_hw *hw);
36862306a36Sopenharmony_civoid e1000_get_bus_info(struct e1000_hw *hw);
36962306a36Sopenharmony_civoid e1000_pci_set_mwi(struct e1000_hw *hw);
37062306a36Sopenharmony_civoid e1000_pci_clear_mwi(struct e1000_hw *hw);
37162306a36Sopenharmony_civoid e1000_pcix_set_mmrbc(struct e1000_hw *hw, int mmrbc);
37262306a36Sopenharmony_ciint e1000_pcix_get_mmrbc(struct e1000_hw *hw);
37362306a36Sopenharmony_ci/* Port I/O is only supported on 82544 and newer */
37462306a36Sopenharmony_civoid e1000_io_write(struct e1000_hw *hw, unsigned long port, u32 value);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci#define E1000_READ_REG_IO(a, reg) \
37762306a36Sopenharmony_ci    e1000_read_reg_io((a), E1000_##reg)
37862306a36Sopenharmony_ci#define E1000_WRITE_REG_IO(a, reg, val) \
37962306a36Sopenharmony_ci    e1000_write_reg_io((a), E1000_##reg, val)
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci/* PCI Device IDs */
38262306a36Sopenharmony_ci#define E1000_DEV_ID_82542               0x1000
38362306a36Sopenharmony_ci#define E1000_DEV_ID_82543GC_FIBER       0x1001
38462306a36Sopenharmony_ci#define E1000_DEV_ID_82543GC_COPPER      0x1004
38562306a36Sopenharmony_ci#define E1000_DEV_ID_82544EI_COPPER      0x1008
38662306a36Sopenharmony_ci#define E1000_DEV_ID_82544EI_FIBER       0x1009
38762306a36Sopenharmony_ci#define E1000_DEV_ID_82544GC_COPPER      0x100C
38862306a36Sopenharmony_ci#define E1000_DEV_ID_82544GC_LOM         0x100D
38962306a36Sopenharmony_ci#define E1000_DEV_ID_82540EM             0x100E
39062306a36Sopenharmony_ci#define E1000_DEV_ID_82540EM_LOM         0x1015
39162306a36Sopenharmony_ci#define E1000_DEV_ID_82540EP_LOM         0x1016
39262306a36Sopenharmony_ci#define E1000_DEV_ID_82540EP             0x1017
39362306a36Sopenharmony_ci#define E1000_DEV_ID_82540EP_LP          0x101E
39462306a36Sopenharmony_ci#define E1000_DEV_ID_82545EM_COPPER      0x100F
39562306a36Sopenharmony_ci#define E1000_DEV_ID_82545EM_FIBER       0x1011
39662306a36Sopenharmony_ci#define E1000_DEV_ID_82545GM_COPPER      0x1026
39762306a36Sopenharmony_ci#define E1000_DEV_ID_82545GM_FIBER       0x1027
39862306a36Sopenharmony_ci#define E1000_DEV_ID_82545GM_SERDES      0x1028
39962306a36Sopenharmony_ci#define E1000_DEV_ID_82546EB_COPPER      0x1010
40062306a36Sopenharmony_ci#define E1000_DEV_ID_82546EB_FIBER       0x1012
40162306a36Sopenharmony_ci#define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
40262306a36Sopenharmony_ci#define E1000_DEV_ID_82541EI             0x1013
40362306a36Sopenharmony_ci#define E1000_DEV_ID_82541EI_MOBILE      0x1018
40462306a36Sopenharmony_ci#define E1000_DEV_ID_82541ER_LOM         0x1014
40562306a36Sopenharmony_ci#define E1000_DEV_ID_82541ER             0x1078
40662306a36Sopenharmony_ci#define E1000_DEV_ID_82547GI             0x1075
40762306a36Sopenharmony_ci#define E1000_DEV_ID_82541GI             0x1076
40862306a36Sopenharmony_ci#define E1000_DEV_ID_82541GI_MOBILE      0x1077
40962306a36Sopenharmony_ci#define E1000_DEV_ID_82541GI_LF          0x107C
41062306a36Sopenharmony_ci#define E1000_DEV_ID_82546GB_COPPER      0x1079
41162306a36Sopenharmony_ci#define E1000_DEV_ID_82546GB_FIBER       0x107A
41262306a36Sopenharmony_ci#define E1000_DEV_ID_82546GB_SERDES      0x107B
41362306a36Sopenharmony_ci#define E1000_DEV_ID_82546GB_PCIE        0x108A
41462306a36Sopenharmony_ci#define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
41562306a36Sopenharmony_ci#define E1000_DEV_ID_82547EI             0x1019
41662306a36Sopenharmony_ci#define E1000_DEV_ID_82547EI_MOBILE      0x101A
41762306a36Sopenharmony_ci#define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
41862306a36Sopenharmony_ci#define E1000_DEV_ID_INTEL_CE4100_GBE    0x2E6E
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci#define NODE_ADDRESS_SIZE 6
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci/* MAC decode size is 128K - This is the size of BAR0 */
42362306a36Sopenharmony_ci#define MAC_DECODE_SIZE (128 * 1024)
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci#define E1000_82542_2_0_REV_ID 2
42662306a36Sopenharmony_ci#define E1000_82542_2_1_REV_ID 3
42762306a36Sopenharmony_ci#define E1000_REVISION_0       0
42862306a36Sopenharmony_ci#define E1000_REVISION_1       1
42962306a36Sopenharmony_ci#define E1000_REVISION_2       2
43062306a36Sopenharmony_ci#define E1000_REVISION_3       3
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci#define SPEED_10    10
43362306a36Sopenharmony_ci#define SPEED_100   100
43462306a36Sopenharmony_ci#define SPEED_1000  1000
43562306a36Sopenharmony_ci#define HALF_DUPLEX 1
43662306a36Sopenharmony_ci#define FULL_DUPLEX 2
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci/* The sizes (in bytes) of a ethernet packet */
43962306a36Sopenharmony_ci#define ENET_HEADER_SIZE             14
44062306a36Sopenharmony_ci#define MINIMUM_ETHERNET_FRAME_SIZE  64	/* With FCS */
44162306a36Sopenharmony_ci#define ETHERNET_FCS_SIZE            4
44262306a36Sopenharmony_ci#define MINIMUM_ETHERNET_PACKET_SIZE \
44362306a36Sopenharmony_ci    (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
44462306a36Sopenharmony_ci#define CRC_LENGTH                   ETHERNET_FCS_SIZE
44562306a36Sopenharmony_ci#define MAX_JUMBO_FRAME_SIZE         0x3F00
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci/* 802.1q VLAN Packet Sizes */
44862306a36Sopenharmony_ci#define VLAN_TAG_SIZE  4	/* 802.3ac tag (not DMAed) */
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci/* Ethertype field values */
45162306a36Sopenharmony_ci#define ETHERNET_IEEE_VLAN_TYPE 0x8100	/* 802.3ac packet */
45262306a36Sopenharmony_ci#define ETHERNET_IP_TYPE        0x0800	/* IP packets */
45362306a36Sopenharmony_ci#define ETHERNET_ARP_TYPE       0x0806	/* Address Resolution Protocol (ARP) */
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci/* Packet Header defines */
45662306a36Sopenharmony_ci#define IP_PROTOCOL_TCP    6
45762306a36Sopenharmony_ci#define IP_PROTOCOL_UDP    0x11
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci/* This defines the bits that are set in the Interrupt Mask
46062306a36Sopenharmony_ci * Set/Read Register.  Each bit is documented below:
46162306a36Sopenharmony_ci *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
46262306a36Sopenharmony_ci *   o RXSEQ  = Receive Sequence Error
46362306a36Sopenharmony_ci */
46462306a36Sopenharmony_ci#define POLL_IMS_ENABLE_MASK ( \
46562306a36Sopenharmony_ci    E1000_IMS_RXDMT0 |         \
46662306a36Sopenharmony_ci    E1000_IMS_RXSEQ)
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_ci/* This defines the bits that are set in the Interrupt Mask
46962306a36Sopenharmony_ci * Set/Read Register.  Each bit is documented below:
47062306a36Sopenharmony_ci *   o RXT0   = Receiver Timer Interrupt (ring 0)
47162306a36Sopenharmony_ci *   o TXDW   = Transmit Descriptor Written Back
47262306a36Sopenharmony_ci *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
47362306a36Sopenharmony_ci *   o RXSEQ  = Receive Sequence Error
47462306a36Sopenharmony_ci *   o LSC    = Link Status Change
47562306a36Sopenharmony_ci */
47662306a36Sopenharmony_ci#define IMS_ENABLE_MASK ( \
47762306a36Sopenharmony_ci    E1000_IMS_RXT0   |    \
47862306a36Sopenharmony_ci    E1000_IMS_TXDW   |    \
47962306a36Sopenharmony_ci    E1000_IMS_RXDMT0 |    \
48062306a36Sopenharmony_ci    E1000_IMS_RXSEQ  |    \
48162306a36Sopenharmony_ci    E1000_IMS_LSC)
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci/* Number of high/low register pairs in the RAR. The RAR (Receive Address
48462306a36Sopenharmony_ci * Registers) holds the directed and multicast addresses that we monitor. We
48562306a36Sopenharmony_ci * reserve one of these spots for our directed address, allowing us room for
48662306a36Sopenharmony_ci * E1000_RAR_ENTRIES - 1 multicast addresses.
48762306a36Sopenharmony_ci */
48862306a36Sopenharmony_ci#define E1000_RAR_ENTRIES 15
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci#define MIN_NUMBER_OF_DESCRIPTORS  8
49162306a36Sopenharmony_ci#define MAX_NUMBER_OF_DESCRIPTORS  0xFFF8
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci/* Receive Descriptor */
49462306a36Sopenharmony_cistruct e1000_rx_desc {
49562306a36Sopenharmony_ci	__le64 buffer_addr;	/* Address of the descriptor's data buffer */
49662306a36Sopenharmony_ci	__le16 length;		/* Length of data DMAed into data buffer */
49762306a36Sopenharmony_ci	__le16 csum;		/* Packet checksum */
49862306a36Sopenharmony_ci	u8 status;		/* Descriptor status */
49962306a36Sopenharmony_ci	u8 errors;		/* Descriptor Errors */
50062306a36Sopenharmony_ci	__le16 special;
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci/* Receive Descriptor - Extended */
50462306a36Sopenharmony_ciunion e1000_rx_desc_extended {
50562306a36Sopenharmony_ci	struct {
50662306a36Sopenharmony_ci		__le64 buffer_addr;
50762306a36Sopenharmony_ci		__le64 reserved;
50862306a36Sopenharmony_ci	} read;
50962306a36Sopenharmony_ci	struct {
51062306a36Sopenharmony_ci		struct {
51162306a36Sopenharmony_ci			__le32 mrq;	/* Multiple Rx Queues */
51262306a36Sopenharmony_ci			union {
51362306a36Sopenharmony_ci				__le32 rss;	/* RSS Hash */
51462306a36Sopenharmony_ci				struct {
51562306a36Sopenharmony_ci					__le16 ip_id;	/* IP id */
51662306a36Sopenharmony_ci					__le16 csum;	/* Packet Checksum */
51762306a36Sopenharmony_ci				} csum_ip;
51862306a36Sopenharmony_ci			} hi_dword;
51962306a36Sopenharmony_ci		} lower;
52062306a36Sopenharmony_ci		struct {
52162306a36Sopenharmony_ci			__le32 status_error;	/* ext status/error */
52262306a36Sopenharmony_ci			__le16 length;
52362306a36Sopenharmony_ci			__le16 vlan;	/* VLAN tag */
52462306a36Sopenharmony_ci		} upper;
52562306a36Sopenharmony_ci	} wb;			/* writeback */
52662306a36Sopenharmony_ci};
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_ci#define MAX_PS_BUFFERS 4
52962306a36Sopenharmony_ci/* Receive Descriptor - Packet Split */
53062306a36Sopenharmony_ciunion e1000_rx_desc_packet_split {
53162306a36Sopenharmony_ci	struct {
53262306a36Sopenharmony_ci		/* one buffer for protocol header(s), three data buffers */
53362306a36Sopenharmony_ci		__le64 buffer_addr[MAX_PS_BUFFERS];
53462306a36Sopenharmony_ci	} read;
53562306a36Sopenharmony_ci	struct {
53662306a36Sopenharmony_ci		struct {
53762306a36Sopenharmony_ci			__le32 mrq;	/* Multiple Rx Queues */
53862306a36Sopenharmony_ci			union {
53962306a36Sopenharmony_ci				__le32 rss;	/* RSS Hash */
54062306a36Sopenharmony_ci				struct {
54162306a36Sopenharmony_ci					__le16 ip_id;	/* IP id */
54262306a36Sopenharmony_ci					__le16 csum;	/* Packet Checksum */
54362306a36Sopenharmony_ci				} csum_ip;
54462306a36Sopenharmony_ci			} hi_dword;
54562306a36Sopenharmony_ci		} lower;
54662306a36Sopenharmony_ci		struct {
54762306a36Sopenharmony_ci			__le32 status_error;	/* ext status/error */
54862306a36Sopenharmony_ci			__le16 length0;	/* length of buffer 0 */
54962306a36Sopenharmony_ci			__le16 vlan;	/* VLAN tag */
55062306a36Sopenharmony_ci		} middle;
55162306a36Sopenharmony_ci		struct {
55262306a36Sopenharmony_ci			__le16 header_status;
55362306a36Sopenharmony_ci			__le16 length[3];	/* length of buffers 1-3 */
55462306a36Sopenharmony_ci		} upper;
55562306a36Sopenharmony_ci		__le64 reserved;
55662306a36Sopenharmony_ci	} wb;			/* writeback */
55762306a36Sopenharmony_ci};
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci/* Receive Descriptor bit definitions */
56062306a36Sopenharmony_ci#define E1000_RXD_STAT_DD       0x01	/* Descriptor Done */
56162306a36Sopenharmony_ci#define E1000_RXD_STAT_EOP      0x02	/* End of Packet */
56262306a36Sopenharmony_ci#define E1000_RXD_STAT_IXSM     0x04	/* Ignore checksum */
56362306a36Sopenharmony_ci#define E1000_RXD_STAT_VP       0x08	/* IEEE VLAN Packet */
56462306a36Sopenharmony_ci#define E1000_RXD_STAT_UDPCS    0x10	/* UDP xsum calculated */
56562306a36Sopenharmony_ci#define E1000_RXD_STAT_TCPCS    0x20	/* TCP xsum calculated */
56662306a36Sopenharmony_ci#define E1000_RXD_STAT_IPCS     0x40	/* IP xsum calculated */
56762306a36Sopenharmony_ci#define E1000_RXD_STAT_PIF      0x80	/* passed in-exact filter */
56862306a36Sopenharmony_ci#define E1000_RXD_STAT_IPIDV    0x200	/* IP identification valid */
56962306a36Sopenharmony_ci#define E1000_RXD_STAT_UDPV     0x400	/* Valid UDP checksum */
57062306a36Sopenharmony_ci#define E1000_RXD_STAT_ACK      0x8000	/* ACK Packet indication */
57162306a36Sopenharmony_ci#define E1000_RXD_ERR_CE        0x01	/* CRC Error */
57262306a36Sopenharmony_ci#define E1000_RXD_ERR_SE        0x02	/* Symbol Error */
57362306a36Sopenharmony_ci#define E1000_RXD_ERR_SEQ       0x04	/* Sequence Error */
57462306a36Sopenharmony_ci#define E1000_RXD_ERR_CXE       0x10	/* Carrier Extension Error */
57562306a36Sopenharmony_ci#define E1000_RXD_ERR_TCPE      0x20	/* TCP/UDP Checksum Error */
57662306a36Sopenharmony_ci#define E1000_RXD_ERR_IPE       0x40	/* IP Checksum Error */
57762306a36Sopenharmony_ci#define E1000_RXD_ERR_RXE       0x80	/* Rx Data Error */
57862306a36Sopenharmony_ci#define E1000_RXD_SPC_VLAN_MASK 0x0FFF	/* VLAN ID is in lower 12 bits */
57962306a36Sopenharmony_ci#define E1000_RXD_SPC_PRI_MASK  0xE000	/* Priority is in upper 3 bits */
58062306a36Sopenharmony_ci#define E1000_RXD_SPC_PRI_SHIFT 13
58162306a36Sopenharmony_ci#define E1000_RXD_SPC_CFI_MASK  0x1000	/* CFI is bit 12 */
58262306a36Sopenharmony_ci#define E1000_RXD_SPC_CFI_SHIFT 12
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci#define E1000_RXDEXT_STATERR_CE    0x01000000
58562306a36Sopenharmony_ci#define E1000_RXDEXT_STATERR_SE    0x02000000
58662306a36Sopenharmony_ci#define E1000_RXDEXT_STATERR_SEQ   0x04000000
58762306a36Sopenharmony_ci#define E1000_RXDEXT_STATERR_CXE   0x10000000
58862306a36Sopenharmony_ci#define E1000_RXDEXT_STATERR_TCPE  0x20000000
58962306a36Sopenharmony_ci#define E1000_RXDEXT_STATERR_IPE   0x40000000
59062306a36Sopenharmony_ci#define E1000_RXDEXT_STATERR_RXE   0x80000000
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci#define E1000_RXDPS_HDRSTAT_HDRSP        0x00008000
59362306a36Sopenharmony_ci#define E1000_RXDPS_HDRSTAT_HDRLEN_MASK  0x000003FF
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_ci/* mask to determine if packets should be dropped due to frame errors */
59662306a36Sopenharmony_ci#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
59762306a36Sopenharmony_ci    E1000_RXD_ERR_CE  |                \
59862306a36Sopenharmony_ci    E1000_RXD_ERR_SE  |                \
59962306a36Sopenharmony_ci    E1000_RXD_ERR_SEQ |                \
60062306a36Sopenharmony_ci    E1000_RXD_ERR_CXE |                \
60162306a36Sopenharmony_ci    E1000_RXD_ERR_RXE)
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_ci/* Same mask, but for extended and packet split descriptors */
60462306a36Sopenharmony_ci#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
60562306a36Sopenharmony_ci    E1000_RXDEXT_STATERR_CE  |            \
60662306a36Sopenharmony_ci    E1000_RXDEXT_STATERR_SE  |            \
60762306a36Sopenharmony_ci    E1000_RXDEXT_STATERR_SEQ |            \
60862306a36Sopenharmony_ci    E1000_RXDEXT_STATERR_CXE |            \
60962306a36Sopenharmony_ci    E1000_RXDEXT_STATERR_RXE)
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_ci/* Transmit Descriptor */
61262306a36Sopenharmony_cistruct e1000_tx_desc {
61362306a36Sopenharmony_ci	__le64 buffer_addr;	/* Address of the descriptor's data buffer */
61462306a36Sopenharmony_ci	union {
61562306a36Sopenharmony_ci		__le32 data;
61662306a36Sopenharmony_ci		struct {
61762306a36Sopenharmony_ci			__le16 length;	/* Data buffer length */
61862306a36Sopenharmony_ci			u8 cso;	/* Checksum offset */
61962306a36Sopenharmony_ci			u8 cmd;	/* Descriptor control */
62062306a36Sopenharmony_ci		} flags;
62162306a36Sopenharmony_ci	} lower;
62262306a36Sopenharmony_ci	union {
62362306a36Sopenharmony_ci		__le32 data;
62462306a36Sopenharmony_ci		struct {
62562306a36Sopenharmony_ci			u8 status;	/* Descriptor status */
62662306a36Sopenharmony_ci			u8 css;	/* Checksum start */
62762306a36Sopenharmony_ci			__le16 special;
62862306a36Sopenharmony_ci		} fields;
62962306a36Sopenharmony_ci	} upper;
63062306a36Sopenharmony_ci};
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci/* Transmit Descriptor bit definitions */
63362306a36Sopenharmony_ci#define E1000_TXD_DTYP_D     0x00100000	/* Data Descriptor */
63462306a36Sopenharmony_ci#define E1000_TXD_DTYP_C     0x00000000	/* Context Descriptor */
63562306a36Sopenharmony_ci#define E1000_TXD_POPTS_IXSM 0x01	/* Insert IP checksum */
63662306a36Sopenharmony_ci#define E1000_TXD_POPTS_TXSM 0x02	/* Insert TCP/UDP checksum */
63762306a36Sopenharmony_ci#define E1000_TXD_CMD_EOP    0x01000000	/* End of Packet */
63862306a36Sopenharmony_ci#define E1000_TXD_CMD_IFCS   0x02000000	/* Insert FCS (Ethernet CRC) */
63962306a36Sopenharmony_ci#define E1000_TXD_CMD_IC     0x04000000	/* Insert Checksum */
64062306a36Sopenharmony_ci#define E1000_TXD_CMD_RS     0x08000000	/* Report Status */
64162306a36Sopenharmony_ci#define E1000_TXD_CMD_RPS    0x10000000	/* Report Packet Sent */
64262306a36Sopenharmony_ci#define E1000_TXD_CMD_DEXT   0x20000000	/* Descriptor extension (0 = legacy) */
64362306a36Sopenharmony_ci#define E1000_TXD_CMD_VLE    0x40000000	/* Add VLAN tag */
64462306a36Sopenharmony_ci#define E1000_TXD_CMD_IDE    0x80000000	/* Enable Tidv register */
64562306a36Sopenharmony_ci#define E1000_TXD_STAT_DD    0x00000001	/* Descriptor Done */
64662306a36Sopenharmony_ci#define E1000_TXD_STAT_EC    0x00000002	/* Excess Collisions */
64762306a36Sopenharmony_ci#define E1000_TXD_STAT_LC    0x00000004	/* Late Collisions */
64862306a36Sopenharmony_ci#define E1000_TXD_STAT_TU    0x00000008	/* Transmit underrun */
64962306a36Sopenharmony_ci#define E1000_TXD_CMD_TCP    0x01000000	/* TCP packet */
65062306a36Sopenharmony_ci#define E1000_TXD_CMD_IP     0x02000000	/* IP packet */
65162306a36Sopenharmony_ci#define E1000_TXD_CMD_TSE    0x04000000	/* TCP Seg enable */
65262306a36Sopenharmony_ci#define E1000_TXD_STAT_TC    0x00000004	/* Tx Underrun */
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci/* Offload Context Descriptor */
65562306a36Sopenharmony_cistruct e1000_context_desc {
65662306a36Sopenharmony_ci	union {
65762306a36Sopenharmony_ci		__le32 ip_config;
65862306a36Sopenharmony_ci		struct {
65962306a36Sopenharmony_ci			u8 ipcss;	/* IP checksum start */
66062306a36Sopenharmony_ci			u8 ipcso;	/* IP checksum offset */
66162306a36Sopenharmony_ci			__le16 ipcse;	/* IP checksum end */
66262306a36Sopenharmony_ci		} ip_fields;
66362306a36Sopenharmony_ci	} lower_setup;
66462306a36Sopenharmony_ci	union {
66562306a36Sopenharmony_ci		__le32 tcp_config;
66662306a36Sopenharmony_ci		struct {
66762306a36Sopenharmony_ci			u8 tucss;	/* TCP checksum start */
66862306a36Sopenharmony_ci			u8 tucso;	/* TCP checksum offset */
66962306a36Sopenharmony_ci			__le16 tucse;	/* TCP checksum end */
67062306a36Sopenharmony_ci		} tcp_fields;
67162306a36Sopenharmony_ci	} upper_setup;
67262306a36Sopenharmony_ci	__le32 cmd_and_length;	/* */
67362306a36Sopenharmony_ci	union {
67462306a36Sopenharmony_ci		__le32 data;
67562306a36Sopenharmony_ci		struct {
67662306a36Sopenharmony_ci			u8 status;	/* Descriptor status */
67762306a36Sopenharmony_ci			u8 hdr_len;	/* Header length */
67862306a36Sopenharmony_ci			__le16 mss;	/* Maximum segment size */
67962306a36Sopenharmony_ci		} fields;
68062306a36Sopenharmony_ci	} tcp_seg_setup;
68162306a36Sopenharmony_ci};
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci/* Offload data descriptor */
68462306a36Sopenharmony_cistruct e1000_data_desc {
68562306a36Sopenharmony_ci	__le64 buffer_addr;	/* Address of the descriptor's buffer address */
68662306a36Sopenharmony_ci	union {
68762306a36Sopenharmony_ci		__le32 data;
68862306a36Sopenharmony_ci		struct {
68962306a36Sopenharmony_ci			__le16 length;	/* Data buffer length */
69062306a36Sopenharmony_ci			u8 typ_len_ext;	/* */
69162306a36Sopenharmony_ci			u8 cmd;	/* */
69262306a36Sopenharmony_ci		} flags;
69362306a36Sopenharmony_ci	} lower;
69462306a36Sopenharmony_ci	union {
69562306a36Sopenharmony_ci		__le32 data;
69662306a36Sopenharmony_ci		struct {
69762306a36Sopenharmony_ci			u8 status;	/* Descriptor status */
69862306a36Sopenharmony_ci			u8 popts;	/* Packet Options */
69962306a36Sopenharmony_ci			__le16 special;	/* */
70062306a36Sopenharmony_ci		} fields;
70162306a36Sopenharmony_ci	} upper;
70262306a36Sopenharmony_ci};
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_ci/* Filters */
70562306a36Sopenharmony_ci#define E1000_NUM_UNICAST          16	/* Unicast filter entries */
70662306a36Sopenharmony_ci#define E1000_MC_TBL_SIZE          128	/* Multicast Filter Table (4096 bits) */
70762306a36Sopenharmony_ci#define E1000_VLAN_FILTER_TBL_SIZE 128	/* VLAN Filter Table (4096 bits) */
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci/* Receive Address Register */
71062306a36Sopenharmony_cistruct e1000_rar {
71162306a36Sopenharmony_ci	volatile __le32 low;	/* receive address low */
71262306a36Sopenharmony_ci	volatile __le32 high;	/* receive address high */
71362306a36Sopenharmony_ci};
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_ci/* Number of entries in the Multicast Table Array (MTA). */
71662306a36Sopenharmony_ci#define E1000_NUM_MTA_REGISTERS 128
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_ci/* IPv4 Address Table Entry */
71962306a36Sopenharmony_cistruct e1000_ipv4_at_entry {
72062306a36Sopenharmony_ci	volatile u32 ipv4_addr;	/* IP Address (RW) */
72162306a36Sopenharmony_ci	volatile u32 reserved;
72262306a36Sopenharmony_ci};
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci/* Four wakeup IP addresses are supported */
72562306a36Sopenharmony_ci#define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
72662306a36Sopenharmony_ci#define E1000_IP4AT_SIZE                  E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
72762306a36Sopenharmony_ci#define E1000_IP6AT_SIZE                  1
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_ci/* IPv6 Address Table Entry */
73062306a36Sopenharmony_cistruct e1000_ipv6_at_entry {
73162306a36Sopenharmony_ci	volatile u8 ipv6_addr[16];
73262306a36Sopenharmony_ci};
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci/* Flexible Filter Length Table Entry */
73562306a36Sopenharmony_cistruct e1000_fflt_entry {
73662306a36Sopenharmony_ci	volatile u32 length;	/* Flexible Filter Length (RW) */
73762306a36Sopenharmony_ci	volatile u32 reserved;
73862306a36Sopenharmony_ci};
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci/* Flexible Filter Mask Table Entry */
74162306a36Sopenharmony_cistruct e1000_ffmt_entry {
74262306a36Sopenharmony_ci	volatile u32 mask;	/* Flexible Filter Mask (RW) */
74362306a36Sopenharmony_ci	volatile u32 reserved;
74462306a36Sopenharmony_ci};
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci/* Flexible Filter Value Table Entry */
74762306a36Sopenharmony_cistruct e1000_ffvt_entry {
74862306a36Sopenharmony_ci	volatile u32 value;	/* Flexible Filter Value (RW) */
74962306a36Sopenharmony_ci	volatile u32 reserved;
75062306a36Sopenharmony_ci};
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_ci/* Four Flexible Filters are supported */
75362306a36Sopenharmony_ci#define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_ci/* Each Flexible Filter is at most 128 (0x80) bytes in length */
75662306a36Sopenharmony_ci#define E1000_FLEXIBLE_FILTER_SIZE_MAX  128
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci#define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
75962306a36Sopenharmony_ci#define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
76062306a36Sopenharmony_ci#define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci#define E1000_DISABLE_SERDES_LOOPBACK   0x0400
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci/* Register Set. (82543, 82544)
76562306a36Sopenharmony_ci *
76662306a36Sopenharmony_ci * Registers are defined to be 32 bits and  should be accessed as 32 bit values.
76762306a36Sopenharmony_ci * These registers are physically located on the NIC, but are mapped into the
76862306a36Sopenharmony_ci * host memory address space.
76962306a36Sopenharmony_ci *
77062306a36Sopenharmony_ci * RW - register is both readable and writable
77162306a36Sopenharmony_ci * RO - register is read only
77262306a36Sopenharmony_ci * WO - register is write only
77362306a36Sopenharmony_ci * R/clr - register is read only and is cleared when read
77462306a36Sopenharmony_ci * A - register array
77562306a36Sopenharmony_ci */
77662306a36Sopenharmony_ci#define E1000_CTRL     0x00000	/* Device Control - RW */
77762306a36Sopenharmony_ci#define E1000_CTRL_DUP 0x00004	/* Device Control Duplicate (Shadow) - RW */
77862306a36Sopenharmony_ci#define E1000_STATUS   0x00008	/* Device Status - RO */
77962306a36Sopenharmony_ci#define E1000_EECD     0x00010	/* EEPROM/Flash Control - RW */
78062306a36Sopenharmony_ci#define E1000_EERD     0x00014	/* EEPROM Read - RW */
78162306a36Sopenharmony_ci#define E1000_CTRL_EXT 0x00018	/* Extended Device Control - RW */
78262306a36Sopenharmony_ci#define E1000_FLA      0x0001C	/* Flash Access - RW */
78362306a36Sopenharmony_ci#define E1000_MDIC     0x00020	/* MDI Control - RW */
78462306a36Sopenharmony_ci
78562306a36Sopenharmony_ci#define INTEL_CE_GBE_MDIO_RCOMP_BASE    (hw->ce4100_gbe_mdio_base_virt)
78662306a36Sopenharmony_ci#define E1000_MDIO_STS  (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0)
78762306a36Sopenharmony_ci#define E1000_MDIO_CMD  (INTEL_CE_GBE_MDIO_RCOMP_BASE + 4)
78862306a36Sopenharmony_ci#define E1000_MDIO_DRV  (INTEL_CE_GBE_MDIO_RCOMP_BASE + 8)
78962306a36Sopenharmony_ci#define E1000_MDC_CMD   (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0xC)
79062306a36Sopenharmony_ci#define E1000_RCOMP_CTL (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x20)
79162306a36Sopenharmony_ci#define E1000_RCOMP_STS (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x24)
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci#define E1000_SCTL     0x00024	/* SerDes Control - RW */
79462306a36Sopenharmony_ci#define E1000_FEXTNVM  0x00028	/* Future Extended NVM register */
79562306a36Sopenharmony_ci#define E1000_FCAL     0x00028	/* Flow Control Address Low - RW */
79662306a36Sopenharmony_ci#define E1000_FCAH     0x0002C	/* Flow Control Address High -RW */
79762306a36Sopenharmony_ci#define E1000_FCT      0x00030	/* Flow Control Type - RW */
79862306a36Sopenharmony_ci#define E1000_VET      0x00038	/* VLAN Ether Type - RW */
79962306a36Sopenharmony_ci#define E1000_ICR      0x000C0	/* Interrupt Cause Read - R/clr */
80062306a36Sopenharmony_ci#define E1000_ITR      0x000C4	/* Interrupt Throttling Rate - RW */
80162306a36Sopenharmony_ci#define E1000_ICS      0x000C8	/* Interrupt Cause Set - WO */
80262306a36Sopenharmony_ci#define E1000_IMS      0x000D0	/* Interrupt Mask Set - RW */
80362306a36Sopenharmony_ci#define E1000_IMC      0x000D8	/* Interrupt Mask Clear - WO */
80462306a36Sopenharmony_ci#define E1000_IAM      0x000E0	/* Interrupt Acknowledge Auto Mask */
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci/* Auxiliary Control Register. This register is CE4100 specific,
80762306a36Sopenharmony_ci * RMII/RGMII function is switched by this register - RW
80862306a36Sopenharmony_ci * Following are bits definitions of the Auxiliary Control Register
80962306a36Sopenharmony_ci */
81062306a36Sopenharmony_ci#define E1000_CTL_AUX  0x000E0
81162306a36Sopenharmony_ci#define E1000_CTL_AUX_END_SEL_SHIFT     10
81262306a36Sopenharmony_ci#define E1000_CTL_AUX_ENDIANESS_SHIFT   8
81362306a36Sopenharmony_ci#define E1000_CTL_AUX_RGMII_RMII_SHIFT  0
81462306a36Sopenharmony_ci
81562306a36Sopenharmony_ci/* descriptor and packet transfer use CTL_AUX.ENDIANESS */
81662306a36Sopenharmony_ci#define E1000_CTL_AUX_DES_PKT   (0x0 << E1000_CTL_AUX_END_SEL_SHIFT)
81762306a36Sopenharmony_ci/* descriptor use CTL_AUX.ENDIANESS, packet use default */
81862306a36Sopenharmony_ci#define E1000_CTL_AUX_DES       (0x1 << E1000_CTL_AUX_END_SEL_SHIFT)
81962306a36Sopenharmony_ci/* descriptor use default, packet use CTL_AUX.ENDIANESS */
82062306a36Sopenharmony_ci#define E1000_CTL_AUX_PKT       (0x2 << E1000_CTL_AUX_END_SEL_SHIFT)
82162306a36Sopenharmony_ci/* all use CTL_AUX.ENDIANESS */
82262306a36Sopenharmony_ci#define E1000_CTL_AUX_ALL       (0x3 << E1000_CTL_AUX_END_SEL_SHIFT)
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_ci#define E1000_CTL_AUX_RGMII     (0x0 << E1000_CTL_AUX_RGMII_RMII_SHIFT)
82562306a36Sopenharmony_ci#define E1000_CTL_AUX_RMII      (0x1 << E1000_CTL_AUX_RGMII_RMII_SHIFT)
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ci/* LW little endian, Byte big endian */
82862306a36Sopenharmony_ci#define E1000_CTL_AUX_LWLE_BBE  (0x0 << E1000_CTL_AUX_ENDIANESS_SHIFT)
82962306a36Sopenharmony_ci#define E1000_CTL_AUX_LWLE_BLE  (0x1 << E1000_CTL_AUX_ENDIANESS_SHIFT)
83062306a36Sopenharmony_ci#define E1000_CTL_AUX_LWBE_BBE  (0x2 << E1000_CTL_AUX_ENDIANESS_SHIFT)
83162306a36Sopenharmony_ci#define E1000_CTL_AUX_LWBE_BLE  (0x3 << E1000_CTL_AUX_ENDIANESS_SHIFT)
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_ci#define E1000_RCTL     0x00100	/* RX Control - RW */
83462306a36Sopenharmony_ci#define E1000_RDTR1    0x02820	/* RX Delay Timer (1) - RW */
83562306a36Sopenharmony_ci#define E1000_RDBAL1   0x02900	/* RX Descriptor Base Address Low (1) - RW */
83662306a36Sopenharmony_ci#define E1000_RDBAH1   0x02904	/* RX Descriptor Base Address High (1) - RW */
83762306a36Sopenharmony_ci#define E1000_RDLEN1   0x02908	/* RX Descriptor Length (1) - RW */
83862306a36Sopenharmony_ci#define E1000_RDH1     0x02910	/* RX Descriptor Head (1) - RW */
83962306a36Sopenharmony_ci#define E1000_RDT1     0x02918	/* RX Descriptor Tail (1) - RW */
84062306a36Sopenharmony_ci#define E1000_FCTTV    0x00170	/* Flow Control Transmit Timer Value - RW */
84162306a36Sopenharmony_ci#define E1000_TXCW     0x00178	/* TX Configuration Word - RW */
84262306a36Sopenharmony_ci#define E1000_RXCW     0x00180	/* RX Configuration Word - RO */
84362306a36Sopenharmony_ci#define E1000_TCTL     0x00400	/* TX Control - RW */
84462306a36Sopenharmony_ci#define E1000_TCTL_EXT 0x00404	/* Extended TX Control - RW */
84562306a36Sopenharmony_ci#define E1000_TIPG     0x00410	/* TX Inter-packet gap -RW */
84662306a36Sopenharmony_ci#define E1000_TBT      0x00448	/* TX Burst Timer - RW */
84762306a36Sopenharmony_ci#define E1000_AIT      0x00458	/* Adaptive Interframe Spacing Throttle - RW */
84862306a36Sopenharmony_ci#define E1000_LEDCTL   0x00E00	/* LED Control - RW */
84962306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL  0x00F00	/* Extended Configuration Control */
85062306a36Sopenharmony_ci#define E1000_EXTCNF_SIZE  0x00F08	/* Extended Configuration Size */
85162306a36Sopenharmony_ci#define E1000_PHY_CTRL     0x00F10	/* PHY Control Register in CSR */
85262306a36Sopenharmony_ci#define FEXTNVM_SW_CONFIG  0x0001
85362306a36Sopenharmony_ci#define E1000_PBA      0x01000	/* Packet Buffer Allocation - RW */
85462306a36Sopenharmony_ci#define E1000_PBS      0x01008	/* Packet Buffer Size */
85562306a36Sopenharmony_ci#define E1000_EEMNGCTL 0x01010	/* MNG EEprom Control */
85662306a36Sopenharmony_ci#define E1000_FLASH_UPDATES 1000
85762306a36Sopenharmony_ci#define E1000_EEARBC   0x01024	/* EEPROM Auto Read Bus Control */
85862306a36Sopenharmony_ci#define E1000_FLASHT   0x01028	/* FLASH Timer Register */
85962306a36Sopenharmony_ci#define E1000_EEWR     0x0102C	/* EEPROM Write Register - RW */
86062306a36Sopenharmony_ci#define E1000_FLSWCTL  0x01030	/* FLASH control register */
86162306a36Sopenharmony_ci#define E1000_FLSWDATA 0x01034	/* FLASH data register */
86262306a36Sopenharmony_ci#define E1000_FLSWCNT  0x01038	/* FLASH Access Counter */
86362306a36Sopenharmony_ci#define E1000_FLOP     0x0103C	/* FLASH Opcode Register */
86462306a36Sopenharmony_ci#define E1000_ERT      0x02008	/* Early Rx Threshold - RW */
86562306a36Sopenharmony_ci#define E1000_FCRTL    0x02160	/* Flow Control Receive Threshold Low - RW */
86662306a36Sopenharmony_ci#define E1000_FCRTH    0x02168	/* Flow Control Receive Threshold High - RW */
86762306a36Sopenharmony_ci#define E1000_PSRCTL   0x02170	/* Packet Split Receive Control - RW */
86862306a36Sopenharmony_ci#define E1000_RDFH     0x02410  /* RX Data FIFO Head - RW */
86962306a36Sopenharmony_ci#define E1000_RDFT     0x02418  /* RX Data FIFO Tail - RW */
87062306a36Sopenharmony_ci#define E1000_RDFHS    0x02420  /* RX Data FIFO Head Saved - RW */
87162306a36Sopenharmony_ci#define E1000_RDFTS    0x02428  /* RX Data FIFO Tail Saved - RW */
87262306a36Sopenharmony_ci#define E1000_RDFPC    0x02430  /* RX Data FIFO Packet Count - RW */
87362306a36Sopenharmony_ci#define E1000_RDBAL    0x02800	/* RX Descriptor Base Address Low - RW */
87462306a36Sopenharmony_ci#define E1000_RDBAH    0x02804	/* RX Descriptor Base Address High - RW */
87562306a36Sopenharmony_ci#define E1000_RDLEN    0x02808	/* RX Descriptor Length - RW */
87662306a36Sopenharmony_ci#define E1000_RDH      0x02810	/* RX Descriptor Head - RW */
87762306a36Sopenharmony_ci#define E1000_RDT      0x02818	/* RX Descriptor Tail - RW */
87862306a36Sopenharmony_ci#define E1000_RDTR     0x02820	/* RX Delay Timer - RW */
87962306a36Sopenharmony_ci#define E1000_RDBAL0   E1000_RDBAL	/* RX Desc Base Address Low (0) - RW */
88062306a36Sopenharmony_ci#define E1000_RDBAH0   E1000_RDBAH	/* RX Desc Base Address High (0) - RW */
88162306a36Sopenharmony_ci#define E1000_RDLEN0   E1000_RDLEN	/* RX Desc Length (0) - RW */
88262306a36Sopenharmony_ci#define E1000_RDH0     E1000_RDH	/* RX Desc Head (0) - RW */
88362306a36Sopenharmony_ci#define E1000_RDT0     E1000_RDT	/* RX Desc Tail (0) - RW */
88462306a36Sopenharmony_ci#define E1000_RDTR0    E1000_RDTR	/* RX Delay Timer (0) - RW */
88562306a36Sopenharmony_ci#define E1000_RXDCTL   0x02828	/* RX Descriptor Control queue 0 - RW */
88662306a36Sopenharmony_ci#define E1000_RXDCTL1  0x02928	/* RX Descriptor Control queue 1 - RW */
88762306a36Sopenharmony_ci#define E1000_RADV     0x0282C	/* RX Interrupt Absolute Delay Timer - RW */
88862306a36Sopenharmony_ci#define E1000_RSRPD    0x02C00	/* RX Small Packet Detect - RW */
88962306a36Sopenharmony_ci#define E1000_RAID     0x02C08	/* Receive Ack Interrupt Delay - RW */
89062306a36Sopenharmony_ci#define E1000_TXDMAC   0x03000	/* TX DMA Control - RW */
89162306a36Sopenharmony_ci#define E1000_KABGTXD  0x03004	/* AFE Band Gap Transmit Ref Data */
89262306a36Sopenharmony_ci#define E1000_TDFH     0x03410	/* TX Data FIFO Head - RW */
89362306a36Sopenharmony_ci#define E1000_TDFT     0x03418	/* TX Data FIFO Tail - RW */
89462306a36Sopenharmony_ci#define E1000_TDFHS    0x03420	/* TX Data FIFO Head Saved - RW */
89562306a36Sopenharmony_ci#define E1000_TDFTS    0x03428	/* TX Data FIFO Tail Saved - RW */
89662306a36Sopenharmony_ci#define E1000_TDFPC    0x03430	/* TX Data FIFO Packet Count - RW */
89762306a36Sopenharmony_ci#define E1000_TDBAL    0x03800	/* TX Descriptor Base Address Low - RW */
89862306a36Sopenharmony_ci#define E1000_TDBAH    0x03804	/* TX Descriptor Base Address High - RW */
89962306a36Sopenharmony_ci#define E1000_TDLEN    0x03808	/* TX Descriptor Length - RW */
90062306a36Sopenharmony_ci#define E1000_TDH      0x03810	/* TX Descriptor Head - RW */
90162306a36Sopenharmony_ci#define E1000_TDT      0x03818	/* TX Descripotr Tail - RW */
90262306a36Sopenharmony_ci#define E1000_TIDV     0x03820	/* TX Interrupt Delay Value - RW */
90362306a36Sopenharmony_ci#define E1000_TXDCTL   0x03828	/* TX Descriptor Control - RW */
90462306a36Sopenharmony_ci#define E1000_TADV     0x0382C	/* TX Interrupt Absolute Delay Val - RW */
90562306a36Sopenharmony_ci#define E1000_TSPMT    0x03830	/* TCP Segmentation PAD & Min Threshold - RW */
90662306a36Sopenharmony_ci#define E1000_TARC0    0x03840	/* TX Arbitration Count (0) */
90762306a36Sopenharmony_ci#define E1000_TDBAL1   0x03900	/* TX Desc Base Address Low (1) - RW */
90862306a36Sopenharmony_ci#define E1000_TDBAH1   0x03904	/* TX Desc Base Address High (1) - RW */
90962306a36Sopenharmony_ci#define E1000_TDLEN1   0x03908	/* TX Desc Length (1) - RW */
91062306a36Sopenharmony_ci#define E1000_TDH1     0x03910	/* TX Desc Head (1) - RW */
91162306a36Sopenharmony_ci#define E1000_TDT1     0x03918	/* TX Desc Tail (1) - RW */
91262306a36Sopenharmony_ci#define E1000_TXDCTL1  0x03928	/* TX Descriptor Control (1) - RW */
91362306a36Sopenharmony_ci#define E1000_TARC1    0x03940	/* TX Arbitration Count (1) */
91462306a36Sopenharmony_ci#define E1000_CRCERRS  0x04000	/* CRC Error Count - R/clr */
91562306a36Sopenharmony_ci#define E1000_ALGNERRC 0x04004	/* Alignment Error Count - R/clr */
91662306a36Sopenharmony_ci#define E1000_SYMERRS  0x04008	/* Symbol Error Count - R/clr */
91762306a36Sopenharmony_ci#define E1000_RXERRC   0x0400C	/* Receive Error Count - R/clr */
91862306a36Sopenharmony_ci#define E1000_MPC      0x04010	/* Missed Packet Count - R/clr */
91962306a36Sopenharmony_ci#define E1000_SCC      0x04014	/* Single Collision Count - R/clr */
92062306a36Sopenharmony_ci#define E1000_ECOL     0x04018	/* Excessive Collision Count - R/clr */
92162306a36Sopenharmony_ci#define E1000_MCC      0x0401C	/* Multiple Collision Count - R/clr */
92262306a36Sopenharmony_ci#define E1000_LATECOL  0x04020	/* Late Collision Count - R/clr */
92362306a36Sopenharmony_ci#define E1000_COLC     0x04028	/* Collision Count - R/clr */
92462306a36Sopenharmony_ci#define E1000_DC       0x04030	/* Defer Count - R/clr */
92562306a36Sopenharmony_ci#define E1000_TNCRS    0x04034	/* TX-No CRS - R/clr */
92662306a36Sopenharmony_ci#define E1000_SEC      0x04038	/* Sequence Error Count - R/clr */
92762306a36Sopenharmony_ci#define E1000_CEXTERR  0x0403C	/* Carrier Extension Error Count - R/clr */
92862306a36Sopenharmony_ci#define E1000_RLEC     0x04040	/* Receive Length Error Count - R/clr */
92962306a36Sopenharmony_ci#define E1000_XONRXC   0x04048	/* XON RX Count - R/clr */
93062306a36Sopenharmony_ci#define E1000_XONTXC   0x0404C	/* XON TX Count - R/clr */
93162306a36Sopenharmony_ci#define E1000_XOFFRXC  0x04050	/* XOFF RX Count - R/clr */
93262306a36Sopenharmony_ci#define E1000_XOFFTXC  0x04054	/* XOFF TX Count - R/clr */
93362306a36Sopenharmony_ci#define E1000_FCRUC    0x04058	/* Flow Control RX Unsupported Count- R/clr */
93462306a36Sopenharmony_ci#define E1000_PRC64    0x0405C	/* Packets RX (64 bytes) - R/clr */
93562306a36Sopenharmony_ci#define E1000_PRC127   0x04060	/* Packets RX (65-127 bytes) - R/clr */
93662306a36Sopenharmony_ci#define E1000_PRC255   0x04064	/* Packets RX (128-255 bytes) - R/clr */
93762306a36Sopenharmony_ci#define E1000_PRC511   0x04068	/* Packets RX (255-511 bytes) - R/clr */
93862306a36Sopenharmony_ci#define E1000_PRC1023  0x0406C	/* Packets RX (512-1023 bytes) - R/clr */
93962306a36Sopenharmony_ci#define E1000_PRC1522  0x04070	/* Packets RX (1024-1522 bytes) - R/clr */
94062306a36Sopenharmony_ci#define E1000_GPRC     0x04074	/* Good Packets RX Count - R/clr */
94162306a36Sopenharmony_ci#define E1000_BPRC     0x04078	/* Broadcast Packets RX Count - R/clr */
94262306a36Sopenharmony_ci#define E1000_MPRC     0x0407C	/* Multicast Packets RX Count - R/clr */
94362306a36Sopenharmony_ci#define E1000_GPTC     0x04080	/* Good Packets TX Count - R/clr */
94462306a36Sopenharmony_ci#define E1000_GORCL    0x04088	/* Good Octets RX Count Low - R/clr */
94562306a36Sopenharmony_ci#define E1000_GORCH    0x0408C	/* Good Octets RX Count High - R/clr */
94662306a36Sopenharmony_ci#define E1000_GOTCL    0x04090	/* Good Octets TX Count Low - R/clr */
94762306a36Sopenharmony_ci#define E1000_GOTCH    0x04094	/* Good Octets TX Count High - R/clr */
94862306a36Sopenharmony_ci#define E1000_RNBC     0x040A0	/* RX No Buffers Count - R/clr */
94962306a36Sopenharmony_ci#define E1000_RUC      0x040A4	/* RX Undersize Count - R/clr */
95062306a36Sopenharmony_ci#define E1000_RFC      0x040A8	/* RX Fragment Count - R/clr */
95162306a36Sopenharmony_ci#define E1000_ROC      0x040AC	/* RX Oversize Count - R/clr */
95262306a36Sopenharmony_ci#define E1000_RJC      0x040B0	/* RX Jabber Count - R/clr */
95362306a36Sopenharmony_ci#define E1000_MGTPRC   0x040B4	/* Management Packets RX Count - R/clr */
95462306a36Sopenharmony_ci#define E1000_MGTPDC   0x040B8	/* Management Packets Dropped Count - R/clr */
95562306a36Sopenharmony_ci#define E1000_MGTPTC   0x040BC	/* Management Packets TX Count - R/clr */
95662306a36Sopenharmony_ci#define E1000_TORL     0x040C0	/* Total Octets RX Low - R/clr */
95762306a36Sopenharmony_ci#define E1000_TORH     0x040C4	/* Total Octets RX High - R/clr */
95862306a36Sopenharmony_ci#define E1000_TOTL     0x040C8	/* Total Octets TX Low - R/clr */
95962306a36Sopenharmony_ci#define E1000_TOTH     0x040CC	/* Total Octets TX High - R/clr */
96062306a36Sopenharmony_ci#define E1000_TPR      0x040D0	/* Total Packets RX - R/clr */
96162306a36Sopenharmony_ci#define E1000_TPT      0x040D4	/* Total Packets TX - R/clr */
96262306a36Sopenharmony_ci#define E1000_PTC64    0x040D8	/* Packets TX (64 bytes) - R/clr */
96362306a36Sopenharmony_ci#define E1000_PTC127   0x040DC	/* Packets TX (65-127 bytes) - R/clr */
96462306a36Sopenharmony_ci#define E1000_PTC255   0x040E0	/* Packets TX (128-255 bytes) - R/clr */
96562306a36Sopenharmony_ci#define E1000_PTC511   0x040E4	/* Packets TX (256-511 bytes) - R/clr */
96662306a36Sopenharmony_ci#define E1000_PTC1023  0x040E8	/* Packets TX (512-1023 bytes) - R/clr */
96762306a36Sopenharmony_ci#define E1000_PTC1522  0x040EC	/* Packets TX (1024-1522 Bytes) - R/clr */
96862306a36Sopenharmony_ci#define E1000_MPTC     0x040F0	/* Multicast Packets TX Count - R/clr */
96962306a36Sopenharmony_ci#define E1000_BPTC     0x040F4	/* Broadcast Packets TX Count - R/clr */
97062306a36Sopenharmony_ci#define E1000_TSCTC    0x040F8	/* TCP Segmentation Context TX - R/clr */
97162306a36Sopenharmony_ci#define E1000_TSCTFC   0x040FC	/* TCP Segmentation Context TX Fail - R/clr */
97262306a36Sopenharmony_ci#define E1000_IAC      0x04100	/* Interrupt Assertion Count */
97362306a36Sopenharmony_ci#define E1000_ICRXPTC  0x04104	/* Interrupt Cause Rx Packet Timer Expire Count */
97462306a36Sopenharmony_ci#define E1000_ICRXATC  0x04108	/* Interrupt Cause Rx Absolute Timer Expire Count */
97562306a36Sopenharmony_ci#define E1000_ICTXPTC  0x0410C	/* Interrupt Cause Tx Packet Timer Expire Count */
97662306a36Sopenharmony_ci#define E1000_ICTXATC  0x04110	/* Interrupt Cause Tx Absolute Timer Expire Count */
97762306a36Sopenharmony_ci#define E1000_ICTXQEC  0x04118	/* Interrupt Cause Tx Queue Empty Count */
97862306a36Sopenharmony_ci#define E1000_ICTXQMTC 0x0411C	/* Interrupt Cause Tx Queue Minimum Threshold Count */
97962306a36Sopenharmony_ci#define E1000_ICRXDMTC 0x04120	/* Interrupt Cause Rx Descriptor Minimum Threshold Count */
98062306a36Sopenharmony_ci#define E1000_ICRXOC   0x04124	/* Interrupt Cause Receiver Overrun Count */
98162306a36Sopenharmony_ci#define E1000_RXCSUM   0x05000	/* RX Checksum Control - RW */
98262306a36Sopenharmony_ci#define E1000_RFCTL    0x05008	/* Receive Filter Control */
98362306a36Sopenharmony_ci#define E1000_MTA      0x05200	/* Multicast Table Array - RW Array */
98462306a36Sopenharmony_ci#define E1000_RA       0x05400	/* Receive Address - RW Array */
98562306a36Sopenharmony_ci#define E1000_VFTA     0x05600	/* VLAN Filter Table Array - RW Array */
98662306a36Sopenharmony_ci#define E1000_WUC      0x05800	/* Wakeup Control - RW */
98762306a36Sopenharmony_ci#define E1000_WUFC     0x05808	/* Wakeup Filter Control - RW */
98862306a36Sopenharmony_ci#define E1000_WUS      0x05810	/* Wakeup Status - RO */
98962306a36Sopenharmony_ci#define E1000_MANC     0x05820	/* Management Control - RW */
99062306a36Sopenharmony_ci#define E1000_IPAV     0x05838	/* IP Address Valid - RW */
99162306a36Sopenharmony_ci#define E1000_IP4AT    0x05840	/* IPv4 Address Table - RW Array */
99262306a36Sopenharmony_ci#define E1000_IP6AT    0x05880	/* IPv6 Address Table - RW Array */
99362306a36Sopenharmony_ci#define E1000_WUPL     0x05900	/* Wakeup Packet Length - RW */
99462306a36Sopenharmony_ci#define E1000_WUPM     0x05A00	/* Wakeup Packet Memory - RO A */
99562306a36Sopenharmony_ci#define E1000_FFLT     0x05F00	/* Flexible Filter Length Table - RW Array */
99662306a36Sopenharmony_ci#define E1000_HOST_IF  0x08800	/* Host Interface */
99762306a36Sopenharmony_ci#define E1000_FFMT     0x09000	/* Flexible Filter Mask Table - RW Array */
99862306a36Sopenharmony_ci#define E1000_FFVT     0x09800	/* Flexible Filter Value Table - RW Array */
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_ci#define E1000_KUMCTRLSTA 0x00034	/* MAC-PHY interface - RW */
100162306a36Sopenharmony_ci#define E1000_MDPHYA     0x0003C	/* PHY address - RW */
100262306a36Sopenharmony_ci#define E1000_MANC2H     0x05860	/* Management Control To Host - RW */
100362306a36Sopenharmony_ci#define E1000_SW_FW_SYNC 0x05B5C	/* Software-Firmware Synchronization - RW */
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_ci#define E1000_GCR       0x05B00	/* PCI-Ex Control */
100662306a36Sopenharmony_ci#define E1000_GSCL_1    0x05B10	/* PCI-Ex Statistic Control #1 */
100762306a36Sopenharmony_ci#define E1000_GSCL_2    0x05B14	/* PCI-Ex Statistic Control #2 */
100862306a36Sopenharmony_ci#define E1000_GSCL_3    0x05B18	/* PCI-Ex Statistic Control #3 */
100962306a36Sopenharmony_ci#define E1000_GSCL_4    0x05B1C	/* PCI-Ex Statistic Control #4 */
101062306a36Sopenharmony_ci#define E1000_FACTPS    0x05B30	/* Function Active and Power State to MNG */
101162306a36Sopenharmony_ci#define E1000_SWSM      0x05B50	/* SW Semaphore */
101262306a36Sopenharmony_ci#define E1000_FWSM      0x05B54	/* FW Semaphore */
101362306a36Sopenharmony_ci#define E1000_FFLT_DBG  0x05F04	/* Debug Register */
101462306a36Sopenharmony_ci#define E1000_HICR      0x08F00	/* Host Interface Control */
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_ci/* RSS registers */
101762306a36Sopenharmony_ci#define E1000_CPUVEC    0x02C10	/* CPU Vector Register - RW */
101862306a36Sopenharmony_ci#define E1000_MRQC      0x05818	/* Multiple Receive Control - RW */
101962306a36Sopenharmony_ci#define E1000_RETA      0x05C00	/* Redirection Table - RW Array */
102062306a36Sopenharmony_ci#define E1000_RSSRK     0x05C80	/* RSS Random Key - RW Array */
102162306a36Sopenharmony_ci#define E1000_RSSIM     0x05864	/* RSS Interrupt Mask */
102262306a36Sopenharmony_ci#define E1000_RSSIR     0x05868	/* RSS Interrupt Request */
102362306a36Sopenharmony_ci/* Register Set (82542)
102462306a36Sopenharmony_ci *
102562306a36Sopenharmony_ci * Some of the 82542 registers are located at different offsets than they are
102662306a36Sopenharmony_ci * in more current versions of the 8254x. Despite the difference in location,
102762306a36Sopenharmony_ci * the registers function in the same manner.
102862306a36Sopenharmony_ci */
102962306a36Sopenharmony_ci#define E1000_82542_CTL_AUX  E1000_CTL_AUX
103062306a36Sopenharmony_ci#define E1000_82542_CTRL     E1000_CTRL
103162306a36Sopenharmony_ci#define E1000_82542_CTRL_DUP E1000_CTRL_DUP
103262306a36Sopenharmony_ci#define E1000_82542_STATUS   E1000_STATUS
103362306a36Sopenharmony_ci#define E1000_82542_EECD     E1000_EECD
103462306a36Sopenharmony_ci#define E1000_82542_EERD     E1000_EERD
103562306a36Sopenharmony_ci#define E1000_82542_CTRL_EXT E1000_CTRL_EXT
103662306a36Sopenharmony_ci#define E1000_82542_FLA      E1000_FLA
103762306a36Sopenharmony_ci#define E1000_82542_MDIC     E1000_MDIC
103862306a36Sopenharmony_ci#define E1000_82542_SCTL     E1000_SCTL
103962306a36Sopenharmony_ci#define E1000_82542_FEXTNVM  E1000_FEXTNVM
104062306a36Sopenharmony_ci#define E1000_82542_FCAL     E1000_FCAL
104162306a36Sopenharmony_ci#define E1000_82542_FCAH     E1000_FCAH
104262306a36Sopenharmony_ci#define E1000_82542_FCT      E1000_FCT
104362306a36Sopenharmony_ci#define E1000_82542_VET      E1000_VET
104462306a36Sopenharmony_ci#define E1000_82542_RA       0x00040
104562306a36Sopenharmony_ci#define E1000_82542_ICR      E1000_ICR
104662306a36Sopenharmony_ci#define E1000_82542_ITR      E1000_ITR
104762306a36Sopenharmony_ci#define E1000_82542_ICS      E1000_ICS
104862306a36Sopenharmony_ci#define E1000_82542_IMS      E1000_IMS
104962306a36Sopenharmony_ci#define E1000_82542_IMC      E1000_IMC
105062306a36Sopenharmony_ci#define E1000_82542_RCTL     E1000_RCTL
105162306a36Sopenharmony_ci#define E1000_82542_RDTR     0x00108
105262306a36Sopenharmony_ci#define E1000_82542_RDFH     E1000_RDFH
105362306a36Sopenharmony_ci#define E1000_82542_RDFT     E1000_RDFT
105462306a36Sopenharmony_ci#define E1000_82542_RDFHS    E1000_RDFHS
105562306a36Sopenharmony_ci#define E1000_82542_RDFTS    E1000_RDFTS
105662306a36Sopenharmony_ci#define E1000_82542_RDFPC    E1000_RDFPC
105762306a36Sopenharmony_ci#define E1000_82542_RDBAL    0x00110
105862306a36Sopenharmony_ci#define E1000_82542_RDBAH    0x00114
105962306a36Sopenharmony_ci#define E1000_82542_RDLEN    0x00118
106062306a36Sopenharmony_ci#define E1000_82542_RDH      0x00120
106162306a36Sopenharmony_ci#define E1000_82542_RDT      0x00128
106262306a36Sopenharmony_ci#define E1000_82542_RDTR0    E1000_82542_RDTR
106362306a36Sopenharmony_ci#define E1000_82542_RDBAL0   E1000_82542_RDBAL
106462306a36Sopenharmony_ci#define E1000_82542_RDBAH0   E1000_82542_RDBAH
106562306a36Sopenharmony_ci#define E1000_82542_RDLEN0   E1000_82542_RDLEN
106662306a36Sopenharmony_ci#define E1000_82542_RDH0     E1000_82542_RDH
106762306a36Sopenharmony_ci#define E1000_82542_RDT0     E1000_82542_RDT
106862306a36Sopenharmony_ci#define E1000_82542_SRRCTL(_n) (0x280C + ((_n) << 8))	/* Split and Replication
106962306a36Sopenharmony_ci							 * RX Control - RW */
107062306a36Sopenharmony_ci#define E1000_82542_DCA_RXCTRL(_n) (0x02814 + ((_n) << 8))
107162306a36Sopenharmony_ci#define E1000_82542_RDBAH3   0x02B04	/* RX Desc Base High Queue 3 - RW */
107262306a36Sopenharmony_ci#define E1000_82542_RDBAL3   0x02B00	/* RX Desc Low Queue 3 - RW */
107362306a36Sopenharmony_ci#define E1000_82542_RDLEN3   0x02B08	/* RX Desc Length Queue 3 - RW */
107462306a36Sopenharmony_ci#define E1000_82542_RDH3     0x02B10	/* RX Desc Head Queue 3 - RW */
107562306a36Sopenharmony_ci#define E1000_82542_RDT3     0x02B18	/* RX Desc Tail Queue 3 - RW */
107662306a36Sopenharmony_ci#define E1000_82542_RDBAL2   0x02A00	/* RX Desc Base Low Queue 2 - RW */
107762306a36Sopenharmony_ci#define E1000_82542_RDBAH2   0x02A04	/* RX Desc Base High Queue 2 - RW */
107862306a36Sopenharmony_ci#define E1000_82542_RDLEN2   0x02A08	/* RX Desc Length Queue 2 - RW */
107962306a36Sopenharmony_ci#define E1000_82542_RDH2     0x02A10	/* RX Desc Head Queue 2 - RW */
108062306a36Sopenharmony_ci#define E1000_82542_RDT2     0x02A18	/* RX Desc Tail Queue 2 - RW */
108162306a36Sopenharmony_ci#define E1000_82542_RDTR1    0x00130
108262306a36Sopenharmony_ci#define E1000_82542_RDBAL1   0x00138
108362306a36Sopenharmony_ci#define E1000_82542_RDBAH1   0x0013C
108462306a36Sopenharmony_ci#define E1000_82542_RDLEN1   0x00140
108562306a36Sopenharmony_ci#define E1000_82542_RDH1     0x00148
108662306a36Sopenharmony_ci#define E1000_82542_RDT1     0x00150
108762306a36Sopenharmony_ci#define E1000_82542_FCRTH    0x00160
108862306a36Sopenharmony_ci#define E1000_82542_FCRTL    0x00168
108962306a36Sopenharmony_ci#define E1000_82542_FCTTV    E1000_FCTTV
109062306a36Sopenharmony_ci#define E1000_82542_TXCW     E1000_TXCW
109162306a36Sopenharmony_ci#define E1000_82542_RXCW     E1000_RXCW
109262306a36Sopenharmony_ci#define E1000_82542_MTA      0x00200
109362306a36Sopenharmony_ci#define E1000_82542_TCTL     E1000_TCTL
109462306a36Sopenharmony_ci#define E1000_82542_TCTL_EXT E1000_TCTL_EXT
109562306a36Sopenharmony_ci#define E1000_82542_TIPG     E1000_TIPG
109662306a36Sopenharmony_ci#define E1000_82542_TDBAL    0x00420
109762306a36Sopenharmony_ci#define E1000_82542_TDBAH    0x00424
109862306a36Sopenharmony_ci#define E1000_82542_TDLEN    0x00428
109962306a36Sopenharmony_ci#define E1000_82542_TDH      0x00430
110062306a36Sopenharmony_ci#define E1000_82542_TDT      0x00438
110162306a36Sopenharmony_ci#define E1000_82542_TIDV     0x00440
110262306a36Sopenharmony_ci#define E1000_82542_TBT      E1000_TBT
110362306a36Sopenharmony_ci#define E1000_82542_AIT      E1000_AIT
110462306a36Sopenharmony_ci#define E1000_82542_VFTA     0x00600
110562306a36Sopenharmony_ci#define E1000_82542_LEDCTL   E1000_LEDCTL
110662306a36Sopenharmony_ci#define E1000_82542_PBA      E1000_PBA
110762306a36Sopenharmony_ci#define E1000_82542_PBS      E1000_PBS
110862306a36Sopenharmony_ci#define E1000_82542_EEMNGCTL E1000_EEMNGCTL
110962306a36Sopenharmony_ci#define E1000_82542_EEARBC   E1000_EEARBC
111062306a36Sopenharmony_ci#define E1000_82542_FLASHT   E1000_FLASHT
111162306a36Sopenharmony_ci#define E1000_82542_EEWR     E1000_EEWR
111262306a36Sopenharmony_ci#define E1000_82542_FLSWCTL  E1000_FLSWCTL
111362306a36Sopenharmony_ci#define E1000_82542_FLSWDATA E1000_FLSWDATA
111462306a36Sopenharmony_ci#define E1000_82542_FLSWCNT  E1000_FLSWCNT
111562306a36Sopenharmony_ci#define E1000_82542_FLOP     E1000_FLOP
111662306a36Sopenharmony_ci#define E1000_82542_EXTCNF_CTRL  E1000_EXTCNF_CTRL
111762306a36Sopenharmony_ci#define E1000_82542_EXTCNF_SIZE  E1000_EXTCNF_SIZE
111862306a36Sopenharmony_ci#define E1000_82542_PHY_CTRL E1000_PHY_CTRL
111962306a36Sopenharmony_ci#define E1000_82542_ERT      E1000_ERT
112062306a36Sopenharmony_ci#define E1000_82542_RXDCTL   E1000_RXDCTL
112162306a36Sopenharmony_ci#define E1000_82542_RXDCTL1  E1000_RXDCTL1
112262306a36Sopenharmony_ci#define E1000_82542_RADV     E1000_RADV
112362306a36Sopenharmony_ci#define E1000_82542_RSRPD    E1000_RSRPD
112462306a36Sopenharmony_ci#define E1000_82542_TXDMAC   E1000_TXDMAC
112562306a36Sopenharmony_ci#define E1000_82542_KABGTXD  E1000_KABGTXD
112662306a36Sopenharmony_ci#define E1000_82542_TDFHS    E1000_TDFHS
112762306a36Sopenharmony_ci#define E1000_82542_TDFTS    E1000_TDFTS
112862306a36Sopenharmony_ci#define E1000_82542_TDFPC    E1000_TDFPC
112962306a36Sopenharmony_ci#define E1000_82542_TXDCTL   E1000_TXDCTL
113062306a36Sopenharmony_ci#define E1000_82542_TADV     E1000_TADV
113162306a36Sopenharmony_ci#define E1000_82542_TSPMT    E1000_TSPMT
113262306a36Sopenharmony_ci#define E1000_82542_CRCERRS  E1000_CRCERRS
113362306a36Sopenharmony_ci#define E1000_82542_ALGNERRC E1000_ALGNERRC
113462306a36Sopenharmony_ci#define E1000_82542_SYMERRS  E1000_SYMERRS
113562306a36Sopenharmony_ci#define E1000_82542_RXERRC   E1000_RXERRC
113662306a36Sopenharmony_ci#define E1000_82542_MPC      E1000_MPC
113762306a36Sopenharmony_ci#define E1000_82542_SCC      E1000_SCC
113862306a36Sopenharmony_ci#define E1000_82542_ECOL     E1000_ECOL
113962306a36Sopenharmony_ci#define E1000_82542_MCC      E1000_MCC
114062306a36Sopenharmony_ci#define E1000_82542_LATECOL  E1000_LATECOL
114162306a36Sopenharmony_ci#define E1000_82542_COLC     E1000_COLC
114262306a36Sopenharmony_ci#define E1000_82542_DC       E1000_DC
114362306a36Sopenharmony_ci#define E1000_82542_TNCRS    E1000_TNCRS
114462306a36Sopenharmony_ci#define E1000_82542_SEC      E1000_SEC
114562306a36Sopenharmony_ci#define E1000_82542_CEXTERR  E1000_CEXTERR
114662306a36Sopenharmony_ci#define E1000_82542_RLEC     E1000_RLEC
114762306a36Sopenharmony_ci#define E1000_82542_XONRXC   E1000_XONRXC
114862306a36Sopenharmony_ci#define E1000_82542_XONTXC   E1000_XONTXC
114962306a36Sopenharmony_ci#define E1000_82542_XOFFRXC  E1000_XOFFRXC
115062306a36Sopenharmony_ci#define E1000_82542_XOFFTXC  E1000_XOFFTXC
115162306a36Sopenharmony_ci#define E1000_82542_FCRUC    E1000_FCRUC
115262306a36Sopenharmony_ci#define E1000_82542_PRC64    E1000_PRC64
115362306a36Sopenharmony_ci#define E1000_82542_PRC127   E1000_PRC127
115462306a36Sopenharmony_ci#define E1000_82542_PRC255   E1000_PRC255
115562306a36Sopenharmony_ci#define E1000_82542_PRC511   E1000_PRC511
115662306a36Sopenharmony_ci#define E1000_82542_PRC1023  E1000_PRC1023
115762306a36Sopenharmony_ci#define E1000_82542_PRC1522  E1000_PRC1522
115862306a36Sopenharmony_ci#define E1000_82542_GPRC     E1000_GPRC
115962306a36Sopenharmony_ci#define E1000_82542_BPRC     E1000_BPRC
116062306a36Sopenharmony_ci#define E1000_82542_MPRC     E1000_MPRC
116162306a36Sopenharmony_ci#define E1000_82542_GPTC     E1000_GPTC
116262306a36Sopenharmony_ci#define E1000_82542_GORCL    E1000_GORCL
116362306a36Sopenharmony_ci#define E1000_82542_GORCH    E1000_GORCH
116462306a36Sopenharmony_ci#define E1000_82542_GOTCL    E1000_GOTCL
116562306a36Sopenharmony_ci#define E1000_82542_GOTCH    E1000_GOTCH
116662306a36Sopenharmony_ci#define E1000_82542_RNBC     E1000_RNBC
116762306a36Sopenharmony_ci#define E1000_82542_RUC      E1000_RUC
116862306a36Sopenharmony_ci#define E1000_82542_RFC      E1000_RFC
116962306a36Sopenharmony_ci#define E1000_82542_ROC      E1000_ROC
117062306a36Sopenharmony_ci#define E1000_82542_RJC      E1000_RJC
117162306a36Sopenharmony_ci#define E1000_82542_MGTPRC   E1000_MGTPRC
117262306a36Sopenharmony_ci#define E1000_82542_MGTPDC   E1000_MGTPDC
117362306a36Sopenharmony_ci#define E1000_82542_MGTPTC   E1000_MGTPTC
117462306a36Sopenharmony_ci#define E1000_82542_TORL     E1000_TORL
117562306a36Sopenharmony_ci#define E1000_82542_TORH     E1000_TORH
117662306a36Sopenharmony_ci#define E1000_82542_TOTL     E1000_TOTL
117762306a36Sopenharmony_ci#define E1000_82542_TOTH     E1000_TOTH
117862306a36Sopenharmony_ci#define E1000_82542_TPR      E1000_TPR
117962306a36Sopenharmony_ci#define E1000_82542_TPT      E1000_TPT
118062306a36Sopenharmony_ci#define E1000_82542_PTC64    E1000_PTC64
118162306a36Sopenharmony_ci#define E1000_82542_PTC127   E1000_PTC127
118262306a36Sopenharmony_ci#define E1000_82542_PTC255   E1000_PTC255
118362306a36Sopenharmony_ci#define E1000_82542_PTC511   E1000_PTC511
118462306a36Sopenharmony_ci#define E1000_82542_PTC1023  E1000_PTC1023
118562306a36Sopenharmony_ci#define E1000_82542_PTC1522  E1000_PTC1522
118662306a36Sopenharmony_ci#define E1000_82542_MPTC     E1000_MPTC
118762306a36Sopenharmony_ci#define E1000_82542_BPTC     E1000_BPTC
118862306a36Sopenharmony_ci#define E1000_82542_TSCTC    E1000_TSCTC
118962306a36Sopenharmony_ci#define E1000_82542_TSCTFC   E1000_TSCTFC
119062306a36Sopenharmony_ci#define E1000_82542_RXCSUM   E1000_RXCSUM
119162306a36Sopenharmony_ci#define E1000_82542_WUC      E1000_WUC
119262306a36Sopenharmony_ci#define E1000_82542_WUFC     E1000_WUFC
119362306a36Sopenharmony_ci#define E1000_82542_WUS      E1000_WUS
119462306a36Sopenharmony_ci#define E1000_82542_MANC     E1000_MANC
119562306a36Sopenharmony_ci#define E1000_82542_IPAV     E1000_IPAV
119662306a36Sopenharmony_ci#define E1000_82542_IP4AT    E1000_IP4AT
119762306a36Sopenharmony_ci#define E1000_82542_IP6AT    E1000_IP6AT
119862306a36Sopenharmony_ci#define E1000_82542_WUPL     E1000_WUPL
119962306a36Sopenharmony_ci#define E1000_82542_WUPM     E1000_WUPM
120062306a36Sopenharmony_ci#define E1000_82542_FFLT     E1000_FFLT
120162306a36Sopenharmony_ci#define E1000_82542_TDFH     0x08010
120262306a36Sopenharmony_ci#define E1000_82542_TDFT     0x08018
120362306a36Sopenharmony_ci#define E1000_82542_FFMT     E1000_FFMT
120462306a36Sopenharmony_ci#define E1000_82542_FFVT     E1000_FFVT
120562306a36Sopenharmony_ci#define E1000_82542_HOST_IF  E1000_HOST_IF
120662306a36Sopenharmony_ci#define E1000_82542_IAM         E1000_IAM
120762306a36Sopenharmony_ci#define E1000_82542_EEMNGCTL    E1000_EEMNGCTL
120862306a36Sopenharmony_ci#define E1000_82542_PSRCTL      E1000_PSRCTL
120962306a36Sopenharmony_ci#define E1000_82542_RAID        E1000_RAID
121062306a36Sopenharmony_ci#define E1000_82542_TARC0       E1000_TARC0
121162306a36Sopenharmony_ci#define E1000_82542_TDBAL1      E1000_TDBAL1
121262306a36Sopenharmony_ci#define E1000_82542_TDBAH1      E1000_TDBAH1
121362306a36Sopenharmony_ci#define E1000_82542_TDLEN1      E1000_TDLEN1
121462306a36Sopenharmony_ci#define E1000_82542_TDH1        E1000_TDH1
121562306a36Sopenharmony_ci#define E1000_82542_TDT1        E1000_TDT1
121662306a36Sopenharmony_ci#define E1000_82542_TXDCTL1     E1000_TXDCTL1
121762306a36Sopenharmony_ci#define E1000_82542_TARC1       E1000_TARC1
121862306a36Sopenharmony_ci#define E1000_82542_RFCTL       E1000_RFCTL
121962306a36Sopenharmony_ci#define E1000_82542_GCR         E1000_GCR
122062306a36Sopenharmony_ci#define E1000_82542_GSCL_1      E1000_GSCL_1
122162306a36Sopenharmony_ci#define E1000_82542_GSCL_2      E1000_GSCL_2
122262306a36Sopenharmony_ci#define E1000_82542_GSCL_3      E1000_GSCL_3
122362306a36Sopenharmony_ci#define E1000_82542_GSCL_4      E1000_GSCL_4
122462306a36Sopenharmony_ci#define E1000_82542_FACTPS      E1000_FACTPS
122562306a36Sopenharmony_ci#define E1000_82542_SWSM        E1000_SWSM
122662306a36Sopenharmony_ci#define E1000_82542_FWSM        E1000_FWSM
122762306a36Sopenharmony_ci#define E1000_82542_FFLT_DBG    E1000_FFLT_DBG
122862306a36Sopenharmony_ci#define E1000_82542_IAC         E1000_IAC
122962306a36Sopenharmony_ci#define E1000_82542_ICRXPTC     E1000_ICRXPTC
123062306a36Sopenharmony_ci#define E1000_82542_ICRXATC     E1000_ICRXATC
123162306a36Sopenharmony_ci#define E1000_82542_ICTXPTC     E1000_ICTXPTC
123262306a36Sopenharmony_ci#define E1000_82542_ICTXATC     E1000_ICTXATC
123362306a36Sopenharmony_ci#define E1000_82542_ICTXQEC     E1000_ICTXQEC
123462306a36Sopenharmony_ci#define E1000_82542_ICTXQMTC    E1000_ICTXQMTC
123562306a36Sopenharmony_ci#define E1000_82542_ICRXDMTC    E1000_ICRXDMTC
123662306a36Sopenharmony_ci#define E1000_82542_ICRXOC      E1000_ICRXOC
123762306a36Sopenharmony_ci#define E1000_82542_HICR        E1000_HICR
123862306a36Sopenharmony_ci
123962306a36Sopenharmony_ci#define E1000_82542_CPUVEC      E1000_CPUVEC
124062306a36Sopenharmony_ci#define E1000_82542_MRQC        E1000_MRQC
124162306a36Sopenharmony_ci#define E1000_82542_RETA        E1000_RETA
124262306a36Sopenharmony_ci#define E1000_82542_RSSRK       E1000_RSSRK
124362306a36Sopenharmony_ci#define E1000_82542_RSSIM       E1000_RSSIM
124462306a36Sopenharmony_ci#define E1000_82542_RSSIR       E1000_RSSIR
124562306a36Sopenharmony_ci#define E1000_82542_KUMCTRLSTA E1000_KUMCTRLSTA
124662306a36Sopenharmony_ci#define E1000_82542_SW_FW_SYNC E1000_SW_FW_SYNC
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_ci/* Statistics counters collected by the MAC */
124962306a36Sopenharmony_cistruct e1000_hw_stats {
125062306a36Sopenharmony_ci	u64 crcerrs;
125162306a36Sopenharmony_ci	u64 algnerrc;
125262306a36Sopenharmony_ci	u64 symerrs;
125362306a36Sopenharmony_ci	u64 rxerrc;
125462306a36Sopenharmony_ci	u64 txerrc;
125562306a36Sopenharmony_ci	u64 mpc;
125662306a36Sopenharmony_ci	u64 scc;
125762306a36Sopenharmony_ci	u64 ecol;
125862306a36Sopenharmony_ci	u64 mcc;
125962306a36Sopenharmony_ci	u64 latecol;
126062306a36Sopenharmony_ci	u64 colc;
126162306a36Sopenharmony_ci	u64 dc;
126262306a36Sopenharmony_ci	u64 tncrs;
126362306a36Sopenharmony_ci	u64 sec;
126462306a36Sopenharmony_ci	u64 cexterr;
126562306a36Sopenharmony_ci	u64 rlec;
126662306a36Sopenharmony_ci	u64 xonrxc;
126762306a36Sopenharmony_ci	u64 xontxc;
126862306a36Sopenharmony_ci	u64 xoffrxc;
126962306a36Sopenharmony_ci	u64 xofftxc;
127062306a36Sopenharmony_ci	u64 fcruc;
127162306a36Sopenharmony_ci	u64 prc64;
127262306a36Sopenharmony_ci	u64 prc127;
127362306a36Sopenharmony_ci	u64 prc255;
127462306a36Sopenharmony_ci	u64 prc511;
127562306a36Sopenharmony_ci	u64 prc1023;
127662306a36Sopenharmony_ci	u64 prc1522;
127762306a36Sopenharmony_ci	u64 gprc;
127862306a36Sopenharmony_ci	u64 bprc;
127962306a36Sopenharmony_ci	u64 mprc;
128062306a36Sopenharmony_ci	u64 gptc;
128162306a36Sopenharmony_ci	u64 gorcl;
128262306a36Sopenharmony_ci	u64 gorch;
128362306a36Sopenharmony_ci	u64 gotcl;
128462306a36Sopenharmony_ci	u64 gotch;
128562306a36Sopenharmony_ci	u64 rnbc;
128662306a36Sopenharmony_ci	u64 ruc;
128762306a36Sopenharmony_ci	u64 rfc;
128862306a36Sopenharmony_ci	u64 roc;
128962306a36Sopenharmony_ci	u64 rlerrc;
129062306a36Sopenharmony_ci	u64 rjc;
129162306a36Sopenharmony_ci	u64 mgprc;
129262306a36Sopenharmony_ci	u64 mgpdc;
129362306a36Sopenharmony_ci	u64 mgptc;
129462306a36Sopenharmony_ci	u64 torl;
129562306a36Sopenharmony_ci	u64 torh;
129662306a36Sopenharmony_ci	u64 totl;
129762306a36Sopenharmony_ci	u64 toth;
129862306a36Sopenharmony_ci	u64 tpr;
129962306a36Sopenharmony_ci	u64 tpt;
130062306a36Sopenharmony_ci	u64 ptc64;
130162306a36Sopenharmony_ci	u64 ptc127;
130262306a36Sopenharmony_ci	u64 ptc255;
130362306a36Sopenharmony_ci	u64 ptc511;
130462306a36Sopenharmony_ci	u64 ptc1023;
130562306a36Sopenharmony_ci	u64 ptc1522;
130662306a36Sopenharmony_ci	u64 mptc;
130762306a36Sopenharmony_ci	u64 bptc;
130862306a36Sopenharmony_ci	u64 tsctc;
130962306a36Sopenharmony_ci	u64 tsctfc;
131062306a36Sopenharmony_ci	u64 iac;
131162306a36Sopenharmony_ci	u64 icrxptc;
131262306a36Sopenharmony_ci	u64 icrxatc;
131362306a36Sopenharmony_ci	u64 ictxptc;
131462306a36Sopenharmony_ci	u64 ictxatc;
131562306a36Sopenharmony_ci	u64 ictxqec;
131662306a36Sopenharmony_ci	u64 ictxqmtc;
131762306a36Sopenharmony_ci	u64 icrxdmtc;
131862306a36Sopenharmony_ci	u64 icrxoc;
131962306a36Sopenharmony_ci};
132062306a36Sopenharmony_ci
132162306a36Sopenharmony_ci/* Structure containing variables used by the shared code (e1000_hw.c) */
132262306a36Sopenharmony_cistruct e1000_hw {
132362306a36Sopenharmony_ci	u8 __iomem *hw_addr;
132462306a36Sopenharmony_ci	u8 __iomem *flash_address;
132562306a36Sopenharmony_ci	void __iomem *ce4100_gbe_mdio_base_virt;
132662306a36Sopenharmony_ci	e1000_mac_type mac_type;
132762306a36Sopenharmony_ci	e1000_phy_type phy_type;
132862306a36Sopenharmony_ci	u32 phy_init_script;
132962306a36Sopenharmony_ci	e1000_media_type media_type;
133062306a36Sopenharmony_ci	void *back;
133162306a36Sopenharmony_ci	struct e1000_shadow_ram *eeprom_shadow_ram;
133262306a36Sopenharmony_ci	u32 flash_bank_size;
133362306a36Sopenharmony_ci	u32 flash_base_addr;
133462306a36Sopenharmony_ci	e1000_fc_type fc;
133562306a36Sopenharmony_ci	e1000_bus_speed bus_speed;
133662306a36Sopenharmony_ci	e1000_bus_width bus_width;
133762306a36Sopenharmony_ci	e1000_bus_type bus_type;
133862306a36Sopenharmony_ci	struct e1000_eeprom_info eeprom;
133962306a36Sopenharmony_ci	e1000_ms_type master_slave;
134062306a36Sopenharmony_ci	e1000_ms_type original_master_slave;
134162306a36Sopenharmony_ci	e1000_ffe_config ffe_config_state;
134262306a36Sopenharmony_ci	u32 asf_firmware_present;
134362306a36Sopenharmony_ci	u32 eeprom_semaphore_present;
134462306a36Sopenharmony_ci	unsigned long io_base;
134562306a36Sopenharmony_ci	u32 phy_id;
134662306a36Sopenharmony_ci	u32 phy_revision;
134762306a36Sopenharmony_ci	u32 phy_addr;
134862306a36Sopenharmony_ci	u32 original_fc;
134962306a36Sopenharmony_ci	u32 txcw;
135062306a36Sopenharmony_ci	u32 autoneg_failed;
135162306a36Sopenharmony_ci	u32 max_frame_size;
135262306a36Sopenharmony_ci	u32 min_frame_size;
135362306a36Sopenharmony_ci	u32 mc_filter_type;
135462306a36Sopenharmony_ci	u32 num_mc_addrs;
135562306a36Sopenharmony_ci	u32 collision_delta;
135662306a36Sopenharmony_ci	u32 tx_packet_delta;
135762306a36Sopenharmony_ci	u32 ledctl_default;
135862306a36Sopenharmony_ci	u32 ledctl_mode1;
135962306a36Sopenharmony_ci	u32 ledctl_mode2;
136062306a36Sopenharmony_ci	bool tx_pkt_filtering;
136162306a36Sopenharmony_ci	struct e1000_host_mng_dhcp_cookie mng_cookie;
136262306a36Sopenharmony_ci	u16 phy_spd_default;
136362306a36Sopenharmony_ci	u16 autoneg_advertised;
136462306a36Sopenharmony_ci	u16 pci_cmd_word;
136562306a36Sopenharmony_ci	u16 fc_high_water;
136662306a36Sopenharmony_ci	u16 fc_low_water;
136762306a36Sopenharmony_ci	u16 fc_pause_time;
136862306a36Sopenharmony_ci	u16 current_ifs_val;
136962306a36Sopenharmony_ci	u16 ifs_min_val;
137062306a36Sopenharmony_ci	u16 ifs_max_val;
137162306a36Sopenharmony_ci	u16 ifs_step_size;
137262306a36Sopenharmony_ci	u16 ifs_ratio;
137362306a36Sopenharmony_ci	u16 device_id;
137462306a36Sopenharmony_ci	u16 vendor_id;
137562306a36Sopenharmony_ci	u16 subsystem_id;
137662306a36Sopenharmony_ci	u16 subsystem_vendor_id;
137762306a36Sopenharmony_ci	u8 revision_id;
137862306a36Sopenharmony_ci	u8 autoneg;
137962306a36Sopenharmony_ci	u8 mdix;
138062306a36Sopenharmony_ci	u8 forced_speed_duplex;
138162306a36Sopenharmony_ci	u8 wait_autoneg_complete;
138262306a36Sopenharmony_ci	u8 dma_fairness;
138362306a36Sopenharmony_ci	u8 mac_addr[NODE_ADDRESS_SIZE];
138462306a36Sopenharmony_ci	u8 perm_mac_addr[NODE_ADDRESS_SIZE];
138562306a36Sopenharmony_ci	bool disable_polarity_correction;
138662306a36Sopenharmony_ci	bool speed_downgraded;
138762306a36Sopenharmony_ci	e1000_smart_speed smart_speed;
138862306a36Sopenharmony_ci	e1000_dsp_config dsp_config_state;
138962306a36Sopenharmony_ci	bool get_link_status;
139062306a36Sopenharmony_ci	bool serdes_has_link;
139162306a36Sopenharmony_ci	bool tbi_compatibility_en;
139262306a36Sopenharmony_ci	bool tbi_compatibility_on;
139362306a36Sopenharmony_ci	bool laa_is_present;
139462306a36Sopenharmony_ci	bool phy_reset_disable;
139562306a36Sopenharmony_ci	bool initialize_hw_bits_disable;
139662306a36Sopenharmony_ci	bool fc_send_xon;
139762306a36Sopenharmony_ci	bool fc_strict_ieee;
139862306a36Sopenharmony_ci	bool report_tx_early;
139962306a36Sopenharmony_ci	bool adaptive_ifs;
140062306a36Sopenharmony_ci	bool ifs_params_forced;
140162306a36Sopenharmony_ci	bool in_ifs_mode;
140262306a36Sopenharmony_ci	bool mng_reg_access_disabled;
140362306a36Sopenharmony_ci	bool leave_av_bit_off;
140462306a36Sopenharmony_ci	bool bad_tx_carr_stats_fd;
140562306a36Sopenharmony_ci	bool has_smbus;
140662306a36Sopenharmony_ci};
140762306a36Sopenharmony_ci
140862306a36Sopenharmony_ci#define E1000_EEPROM_SWDPIN0   0x0001	/* SWDPIN 0 EEPROM Value */
140962306a36Sopenharmony_ci#define E1000_EEPROM_LED_LOGIC 0x0020	/* Led Logic Word */
141062306a36Sopenharmony_ci#define E1000_EEPROM_RW_REG_DATA   16	/* Offset to data in EEPROM read/write registers */
141162306a36Sopenharmony_ci#define E1000_EEPROM_RW_REG_DONE   2	/* Offset to READ/WRITE done bit */
141262306a36Sopenharmony_ci#define E1000_EEPROM_RW_REG_START  1	/* First bit for telling part to start operation */
141362306a36Sopenharmony_ci#define E1000_EEPROM_RW_ADDR_SHIFT 2	/* Shift to the address bits */
141462306a36Sopenharmony_ci#define E1000_EEPROM_POLL_WRITE    1	/* Flag for polling for write complete */
141562306a36Sopenharmony_ci#define E1000_EEPROM_POLL_READ     0	/* Flag for polling for read complete */
141662306a36Sopenharmony_ci/* Register Bit Masks */
141762306a36Sopenharmony_ci/* Device Control */
141862306a36Sopenharmony_ci#define E1000_CTRL_FD       0x00000001	/* Full duplex.0=half; 1=full */
141962306a36Sopenharmony_ci#define E1000_CTRL_BEM      0x00000002	/* Endian Mode.0=little,1=big */
142062306a36Sopenharmony_ci#define E1000_CTRL_PRIOR    0x00000004	/* Priority on PCI. 0=rx,1=fair */
142162306a36Sopenharmony_ci#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004	/*Blocks new Master requests */
142262306a36Sopenharmony_ci#define E1000_CTRL_LRST     0x00000008	/* Link reset. 0=normal,1=reset */
142362306a36Sopenharmony_ci#define E1000_CTRL_TME      0x00000010	/* Test mode. 0=normal,1=test */
142462306a36Sopenharmony_ci#define E1000_CTRL_SLE      0x00000020	/* Serial Link on 0=dis,1=en */
142562306a36Sopenharmony_ci#define E1000_CTRL_ASDE     0x00000020	/* Auto-speed detect enable */
142662306a36Sopenharmony_ci#define E1000_CTRL_SLU      0x00000040	/* Set link up (Force Link) */
142762306a36Sopenharmony_ci#define E1000_CTRL_ILOS     0x00000080	/* Invert Loss-Of Signal */
142862306a36Sopenharmony_ci#define E1000_CTRL_SPD_SEL  0x00000300	/* Speed Select Mask */
142962306a36Sopenharmony_ci#define E1000_CTRL_SPD_10   0x00000000	/* Force 10Mb */
143062306a36Sopenharmony_ci#define E1000_CTRL_SPD_100  0x00000100	/* Force 100Mb */
143162306a36Sopenharmony_ci#define E1000_CTRL_SPD_1000 0x00000200	/* Force 1Gb */
143262306a36Sopenharmony_ci#define E1000_CTRL_BEM32    0x00000400	/* Big Endian 32 mode */
143362306a36Sopenharmony_ci#define E1000_CTRL_FRCSPD   0x00000800	/* Force Speed */
143462306a36Sopenharmony_ci#define E1000_CTRL_FRCDPX   0x00001000	/* Force Duplex */
143562306a36Sopenharmony_ci#define E1000_CTRL_D_UD_EN  0x00002000	/* Dock/Undock enable */
143662306a36Sopenharmony_ci#define E1000_CTRL_D_UD_POLARITY 0x00004000	/* Defined polarity of Dock/Undock indication in SDP[0] */
143762306a36Sopenharmony_ci#define E1000_CTRL_FORCE_PHY_RESET 0x00008000	/* Reset both PHY ports, through PHYRST_N pin */
143862306a36Sopenharmony_ci#define E1000_CTRL_EXT_LINK_EN 0x00010000	/* enable link status from external LINK_0 and LINK_1 pins */
143962306a36Sopenharmony_ci#define E1000_CTRL_SWDPIN0  0x00040000	/* SWDPIN 0 value */
144062306a36Sopenharmony_ci#define E1000_CTRL_SWDPIN1  0x00080000	/* SWDPIN 1 value */
144162306a36Sopenharmony_ci#define E1000_CTRL_SWDPIN2  0x00100000	/* SWDPIN 2 value */
144262306a36Sopenharmony_ci#define E1000_CTRL_SWDPIN3  0x00200000	/* SWDPIN 3 value */
144362306a36Sopenharmony_ci#define E1000_CTRL_SWDPIO0  0x00400000	/* SWDPIN 0 Input or output */
144462306a36Sopenharmony_ci#define E1000_CTRL_SWDPIO1  0x00800000	/* SWDPIN 1 input or output */
144562306a36Sopenharmony_ci#define E1000_CTRL_SWDPIO2  0x01000000	/* SWDPIN 2 input or output */
144662306a36Sopenharmony_ci#define E1000_CTRL_SWDPIO3  0x02000000	/* SWDPIN 3 input or output */
144762306a36Sopenharmony_ci#define E1000_CTRL_RST      0x04000000	/* Global reset */
144862306a36Sopenharmony_ci#define E1000_CTRL_RFCE     0x08000000	/* Receive Flow Control enable */
144962306a36Sopenharmony_ci#define E1000_CTRL_TFCE     0x10000000	/* Transmit flow control enable */
145062306a36Sopenharmony_ci#define E1000_CTRL_RTE      0x20000000	/* Routing tag enable */
145162306a36Sopenharmony_ci#define E1000_CTRL_VME      0x40000000	/* IEEE VLAN mode enable */
145262306a36Sopenharmony_ci#define E1000_CTRL_PHY_RST  0x80000000	/* PHY Reset */
145362306a36Sopenharmony_ci#define E1000_CTRL_SW2FW_INT 0x02000000	/* Initiate an interrupt to manageability engine */
145462306a36Sopenharmony_ci
145562306a36Sopenharmony_ci/* Device Status */
145662306a36Sopenharmony_ci#define E1000_STATUS_FD         0x00000001	/* Full duplex.0=half,1=full */
145762306a36Sopenharmony_ci#define E1000_STATUS_LU         0x00000002	/* Link up.0=no,1=link */
145862306a36Sopenharmony_ci#define E1000_STATUS_FUNC_MASK  0x0000000C	/* PCI Function Mask */
145962306a36Sopenharmony_ci#define E1000_STATUS_FUNC_SHIFT 2
146062306a36Sopenharmony_ci#define E1000_STATUS_FUNC_0     0x00000000	/* Function 0 */
146162306a36Sopenharmony_ci#define E1000_STATUS_FUNC_1     0x00000004	/* Function 1 */
146262306a36Sopenharmony_ci#define E1000_STATUS_TXOFF      0x00000010	/* transmission paused */
146362306a36Sopenharmony_ci#define E1000_STATUS_TBIMODE    0x00000020	/* TBI mode */
146462306a36Sopenharmony_ci#define E1000_STATUS_SPEED_MASK 0x000000C0
146562306a36Sopenharmony_ci#define E1000_STATUS_SPEED_10   0x00000000	/* Speed 10Mb/s */
146662306a36Sopenharmony_ci#define E1000_STATUS_SPEED_100  0x00000040	/* Speed 100Mb/s */
146762306a36Sopenharmony_ci#define E1000_STATUS_SPEED_1000 0x00000080	/* Speed 1000Mb/s */
146862306a36Sopenharmony_ci#define E1000_STATUS_LAN_INIT_DONE 0x00000200	/* Lan Init Completion
146962306a36Sopenharmony_ci						   by EEPROM/Flash */
147062306a36Sopenharmony_ci#define E1000_STATUS_ASDV       0x00000300	/* Auto speed detect value */
147162306a36Sopenharmony_ci#define E1000_STATUS_DOCK_CI    0x00000800	/* Change in Dock/Undock state. Clear on write '0'. */
147262306a36Sopenharmony_ci#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000	/* Status of Master requests. */
147362306a36Sopenharmony_ci#define E1000_STATUS_MTXCKOK    0x00000400	/* MTX clock running OK */
147462306a36Sopenharmony_ci#define E1000_STATUS_PCI66      0x00000800	/* In 66Mhz slot */
147562306a36Sopenharmony_ci#define E1000_STATUS_BUS64      0x00001000	/* In 64 bit slot */
147662306a36Sopenharmony_ci#define E1000_STATUS_PCIX_MODE  0x00002000	/* PCI-X mode */
147762306a36Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED 0x0000C000	/* PCI-X bus speed */
147862306a36Sopenharmony_ci#define E1000_STATUS_BMC_SKU_0  0x00100000	/* BMC USB redirect disabled */
147962306a36Sopenharmony_ci#define E1000_STATUS_BMC_SKU_1  0x00200000	/* BMC SRAM disabled */
148062306a36Sopenharmony_ci#define E1000_STATUS_BMC_SKU_2  0x00400000	/* BMC SDRAM disabled */
148162306a36Sopenharmony_ci#define E1000_STATUS_BMC_CRYPTO 0x00800000	/* BMC crypto disabled */
148262306a36Sopenharmony_ci#define E1000_STATUS_BMC_LITE   0x01000000	/* BMC external code execution disabled */
148362306a36Sopenharmony_ci#define E1000_STATUS_RGMII_ENABLE 0x02000000	/* RGMII disabled */
148462306a36Sopenharmony_ci#define E1000_STATUS_FUSE_8       0x04000000
148562306a36Sopenharmony_ci#define E1000_STATUS_FUSE_9       0x08000000
148662306a36Sopenharmony_ci#define E1000_STATUS_SERDES0_DIS  0x10000000	/* SERDES disabled on port 0 */
148762306a36Sopenharmony_ci#define E1000_STATUS_SERDES1_DIS  0x20000000	/* SERDES disabled on port 1 */
148862306a36Sopenharmony_ci
148962306a36Sopenharmony_ci/* Constants used to interpret the masked PCI-X bus speed. */
149062306a36Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED_66  0x00000000	/* PCI-X bus speed  50-66 MHz */
149162306a36Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED_100 0x00004000	/* PCI-X bus speed  66-100 MHz */
149262306a36Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED_133 0x00008000	/* PCI-X bus speed 100-133 MHz */
149362306a36Sopenharmony_ci
149462306a36Sopenharmony_ci/* EEPROM/Flash Control */
149562306a36Sopenharmony_ci#define E1000_EECD_SK        0x00000001	/* EEPROM Clock */
149662306a36Sopenharmony_ci#define E1000_EECD_CS        0x00000002	/* EEPROM Chip Select */
149762306a36Sopenharmony_ci#define E1000_EECD_DI        0x00000004	/* EEPROM Data In */
149862306a36Sopenharmony_ci#define E1000_EECD_DO        0x00000008	/* EEPROM Data Out */
149962306a36Sopenharmony_ci#define E1000_EECD_FWE_MASK  0x00000030
150062306a36Sopenharmony_ci#define E1000_EECD_FWE_DIS   0x00000010	/* Disable FLASH writes */
150162306a36Sopenharmony_ci#define E1000_EECD_FWE_EN    0x00000020	/* Enable FLASH writes */
150262306a36Sopenharmony_ci#define E1000_EECD_FWE_SHIFT 4
150362306a36Sopenharmony_ci#define E1000_EECD_REQ       0x00000040	/* EEPROM Access Request */
150462306a36Sopenharmony_ci#define E1000_EECD_GNT       0x00000080	/* EEPROM Access Grant */
150562306a36Sopenharmony_ci#define E1000_EECD_PRES      0x00000100	/* EEPROM Present */
150662306a36Sopenharmony_ci#define E1000_EECD_SIZE      0x00000200	/* EEPROM Size (0=64 word 1=256 word) */
150762306a36Sopenharmony_ci#define E1000_EECD_ADDR_BITS 0x00000400	/* EEPROM Addressing bits based on type
150862306a36Sopenharmony_ci					 * (0-small, 1-large) */
150962306a36Sopenharmony_ci#define E1000_EECD_TYPE      0x00002000	/* EEPROM Type (1-SPI, 0-Microwire) */
151062306a36Sopenharmony_ci#ifndef E1000_EEPROM_GRANT_ATTEMPTS
151162306a36Sopenharmony_ci#define E1000_EEPROM_GRANT_ATTEMPTS 1000	/* EEPROM # attempts to gain grant */
151262306a36Sopenharmony_ci#endif
151362306a36Sopenharmony_ci#define E1000_EECD_AUTO_RD          0x00000200	/* EEPROM Auto Read done */
151462306a36Sopenharmony_ci#define E1000_EECD_SIZE_EX_MASK     0x00007800	/* EEprom Size */
151562306a36Sopenharmony_ci#define E1000_EECD_SIZE_EX_SHIFT    11
151662306a36Sopenharmony_ci#define E1000_EECD_NVADDS    0x00018000	/* NVM Address Size */
151762306a36Sopenharmony_ci#define E1000_EECD_SELSHAD   0x00020000	/* Select Shadow RAM */
151862306a36Sopenharmony_ci#define E1000_EECD_INITSRAM  0x00040000	/* Initialize Shadow RAM */
151962306a36Sopenharmony_ci#define E1000_EECD_FLUPD     0x00080000	/* Update FLASH */
152062306a36Sopenharmony_ci#define E1000_EECD_AUPDEN    0x00100000	/* Enable Autonomous FLASH update */
152162306a36Sopenharmony_ci#define E1000_EECD_SHADV     0x00200000	/* Shadow RAM Data Valid */
152262306a36Sopenharmony_ci#define E1000_EECD_SEC1VAL   0x00400000	/* Sector One Valid */
152362306a36Sopenharmony_ci#define E1000_EECD_SECVAL_SHIFT      22
152462306a36Sopenharmony_ci#define E1000_STM_OPCODE     0xDB00
152562306a36Sopenharmony_ci#define E1000_HICR_FW_RESET  0xC0
152662306a36Sopenharmony_ci
152762306a36Sopenharmony_ci#define E1000_SHADOW_RAM_WORDS     2048
152862306a36Sopenharmony_ci#define E1000_ICH_NVM_SIG_WORD     0x13
152962306a36Sopenharmony_ci#define E1000_ICH_NVM_SIG_MASK     0xC0
153062306a36Sopenharmony_ci
153162306a36Sopenharmony_ci/* EEPROM Read */
153262306a36Sopenharmony_ci#define E1000_EERD_START      0x00000001	/* Start Read */
153362306a36Sopenharmony_ci#define E1000_EERD_DONE       0x00000010	/* Read Done */
153462306a36Sopenharmony_ci#define E1000_EERD_ADDR_SHIFT 8
153562306a36Sopenharmony_ci#define E1000_EERD_ADDR_MASK  0x0000FF00	/* Read Address */
153662306a36Sopenharmony_ci#define E1000_EERD_DATA_SHIFT 16
153762306a36Sopenharmony_ci#define E1000_EERD_DATA_MASK  0xFFFF0000	/* Read Data */
153862306a36Sopenharmony_ci
153962306a36Sopenharmony_ci/* SPI EEPROM Status Register */
154062306a36Sopenharmony_ci#define EEPROM_STATUS_RDY_SPI  0x01
154162306a36Sopenharmony_ci#define EEPROM_STATUS_WEN_SPI  0x02
154262306a36Sopenharmony_ci#define EEPROM_STATUS_BP0_SPI  0x04
154362306a36Sopenharmony_ci#define EEPROM_STATUS_BP1_SPI  0x08
154462306a36Sopenharmony_ci#define EEPROM_STATUS_WPEN_SPI 0x80
154562306a36Sopenharmony_ci
154662306a36Sopenharmony_ci/* Extended Device Control */
154762306a36Sopenharmony_ci#define E1000_CTRL_EXT_GPI0_EN   0x00000001	/* Maps SDP4 to GPI0 */
154862306a36Sopenharmony_ci#define E1000_CTRL_EXT_GPI1_EN   0x00000002	/* Maps SDP5 to GPI1 */
154962306a36Sopenharmony_ci#define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
155062306a36Sopenharmony_ci#define E1000_CTRL_EXT_GPI2_EN   0x00000004	/* Maps SDP6 to GPI2 */
155162306a36Sopenharmony_ci#define E1000_CTRL_EXT_GPI3_EN   0x00000008	/* Maps SDP7 to GPI3 */
155262306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP4_DATA 0x00000010	/* Value of SW Defineable Pin 4 */
155362306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP5_DATA 0x00000020	/* Value of SW Defineable Pin 5 */
155462306a36Sopenharmony_ci#define E1000_CTRL_EXT_PHY_INT   E1000_CTRL_EXT_SDP5_DATA
155562306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP6_DATA 0x00000040	/* Value of SW Defineable Pin 6 */
155662306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP7_DATA 0x00000080	/* Value of SW Defineable Pin 7 */
155762306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP4_DIR  0x00000100	/* Direction of SDP4 0=in 1=out */
155862306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP5_DIR  0x00000200	/* Direction of SDP5 0=in 1=out */
155962306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP6_DIR  0x00000400	/* Direction of SDP6 0=in 1=out */
156062306a36Sopenharmony_ci#define E1000_CTRL_EXT_SDP7_DIR  0x00000800	/* Direction of SDP7 0=in 1=out */
156162306a36Sopenharmony_ci#define E1000_CTRL_EXT_ASDCHK    0x00001000	/* Initiate an ASD sequence */
156262306a36Sopenharmony_ci#define E1000_CTRL_EXT_EE_RST    0x00002000	/* Reinitialize from EEPROM */
156362306a36Sopenharmony_ci#define E1000_CTRL_EXT_IPS       0x00004000	/* Invert Power State */
156462306a36Sopenharmony_ci#define E1000_CTRL_EXT_SPD_BYPS  0x00008000	/* Speed Select Bypass */
156562306a36Sopenharmony_ci#define E1000_CTRL_EXT_RO_DIS    0x00020000	/* Relaxed Ordering disable */
156662306a36Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
156762306a36Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
156862306a36Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_TBI  0x00C00000
156962306a36Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000
157062306a36Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_SERDES  0x00C00000
157162306a36Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_SGMII   0x00800000
157262306a36Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_MASK  0x03000000
157362306a36Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_256   0x00000000
157462306a36Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_320   0x01000000
157562306a36Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_384   0x02000000
157662306a36Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_448   0x03000000
157762306a36Sopenharmony_ci#define E1000_CTRL_EXT_DRV_LOAD       0x10000000	/* Driver loaded bit for FW */
157862306a36Sopenharmony_ci#define E1000_CTRL_EXT_IAME           0x08000000	/* Interrupt acknowledge Auto-mask */
157962306a36Sopenharmony_ci#define E1000_CTRL_EXT_INT_TIMER_CLR  0x20000000	/* Clear Interrupt timers after IMS clear */
158062306a36Sopenharmony_ci#define E1000_CRTL_EXT_PB_PAREN       0x01000000	/* packet buffer parity error detection enabled */
158162306a36Sopenharmony_ci#define E1000_CTRL_EXT_DF_PAREN       0x02000000	/* descriptor FIFO parity error detection enable */
158262306a36Sopenharmony_ci#define E1000_CTRL_EXT_GHOST_PAREN    0x40000000
158362306a36Sopenharmony_ci
158462306a36Sopenharmony_ci/* MDI Control */
158562306a36Sopenharmony_ci#define E1000_MDIC_DATA_MASK 0x0000FFFF
158662306a36Sopenharmony_ci#define E1000_MDIC_REG_MASK  0x001F0000
158762306a36Sopenharmony_ci#define E1000_MDIC_REG_SHIFT 16
158862306a36Sopenharmony_ci#define E1000_MDIC_PHY_MASK  0x03E00000
158962306a36Sopenharmony_ci#define E1000_MDIC_PHY_SHIFT 21
159062306a36Sopenharmony_ci#define E1000_MDIC_OP_WRITE  0x04000000
159162306a36Sopenharmony_ci#define E1000_MDIC_OP_READ   0x08000000
159262306a36Sopenharmony_ci#define E1000_MDIC_READY     0x10000000
159362306a36Sopenharmony_ci#define E1000_MDIC_INT_EN    0x20000000
159462306a36Sopenharmony_ci#define E1000_MDIC_ERROR     0x40000000
159562306a36Sopenharmony_ci
159662306a36Sopenharmony_ci#define INTEL_CE_GBE_MDIC_OP_WRITE      0x04000000
159762306a36Sopenharmony_ci#define INTEL_CE_GBE_MDIC_OP_READ       0x00000000
159862306a36Sopenharmony_ci#define INTEL_CE_GBE_MDIC_GO            0x80000000
159962306a36Sopenharmony_ci#define INTEL_CE_GBE_MDIC_READ_ERROR    0x80000000
160062306a36Sopenharmony_ci
160162306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_MASK           0x0000FFFF
160262306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET         0x001F0000
160362306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_SHIFT   16
160462306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_REN            0x00200000
160562306a36Sopenharmony_ci
160662306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL      0x00000000
160762306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_CTRL           0x00000001
160862306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_INB_CTRL       0x00000002
160962306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_DIAG           0x00000003
161062306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS       0x00000004
161162306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_INB_PARAM      0x00000009
161262306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_HD_CTRL        0x00000010
161362306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES     0x0000001E
161462306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_M2P_MODES      0x0000001F
161562306a36Sopenharmony_ci
161662306a36Sopenharmony_ci/* FIFO Control */
161762306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS   0x00000008
161862306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS   0x00000800
161962306a36Sopenharmony_ci
162062306a36Sopenharmony_ci/* In-Band Control */
162162306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT    0x00000500
162262306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING  0x00000010
162362306a36Sopenharmony_ci
162462306a36Sopenharmony_ci/* Half-Duplex Control */
162562306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004
162662306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT  0x00000000
162762306a36Sopenharmony_ci
162862306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL       0x0000001E
162962306a36Sopenharmony_ci
163062306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_DIAG_FELPBK           0x2000
163162306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_DIAG_NELPBK           0x1000
163262306a36Sopenharmony_ci
163362306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_K0S_100_EN            0x2000
163462306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_K0S_GBE_EN            0x1000
163562306a36Sopenharmony_ci#define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK   0x0003
163662306a36Sopenharmony_ci
163762306a36Sopenharmony_ci#define E1000_KABGTXD_BGSQLBIAS                0x00050000
163862306a36Sopenharmony_ci
163962306a36Sopenharmony_ci#define E1000_PHY_CTRL_SPD_EN                  0x00000001
164062306a36Sopenharmony_ci#define E1000_PHY_CTRL_D0A_LPLU                0x00000002
164162306a36Sopenharmony_ci#define E1000_PHY_CTRL_NOND0A_LPLU             0x00000004
164262306a36Sopenharmony_ci#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE      0x00000008
164362306a36Sopenharmony_ci#define E1000_PHY_CTRL_GBE_DISABLE             0x00000040
164462306a36Sopenharmony_ci#define E1000_PHY_CTRL_B2B_EN                  0x00000080
164562306a36Sopenharmony_ci
164662306a36Sopenharmony_ci/* LED Control */
164762306a36Sopenharmony_ci#define E1000_LEDCTL_LED0_MODE_MASK       0x0000000F
164862306a36Sopenharmony_ci#define E1000_LEDCTL_LED0_MODE_SHIFT      0
164962306a36Sopenharmony_ci#define E1000_LEDCTL_LED0_BLINK_RATE      0x0000020
165062306a36Sopenharmony_ci#define E1000_LEDCTL_LED0_IVRT            0x00000040
165162306a36Sopenharmony_ci#define E1000_LEDCTL_LED0_BLINK           0x00000080
165262306a36Sopenharmony_ci#define E1000_LEDCTL_LED1_MODE_MASK       0x00000F00
165362306a36Sopenharmony_ci#define E1000_LEDCTL_LED1_MODE_SHIFT      8
165462306a36Sopenharmony_ci#define E1000_LEDCTL_LED1_BLINK_RATE      0x0002000
165562306a36Sopenharmony_ci#define E1000_LEDCTL_LED1_IVRT            0x00004000
165662306a36Sopenharmony_ci#define E1000_LEDCTL_LED1_BLINK           0x00008000
165762306a36Sopenharmony_ci#define E1000_LEDCTL_LED2_MODE_MASK       0x000F0000
165862306a36Sopenharmony_ci#define E1000_LEDCTL_LED2_MODE_SHIFT      16
165962306a36Sopenharmony_ci#define E1000_LEDCTL_LED2_BLINK_RATE      0x00200000
166062306a36Sopenharmony_ci#define E1000_LEDCTL_LED2_IVRT            0x00400000
166162306a36Sopenharmony_ci#define E1000_LEDCTL_LED2_BLINK           0x00800000
166262306a36Sopenharmony_ci#define E1000_LEDCTL_LED3_MODE_MASK       0x0F000000
166362306a36Sopenharmony_ci#define E1000_LEDCTL_LED3_MODE_SHIFT      24
166462306a36Sopenharmony_ci#define E1000_LEDCTL_LED3_BLINK_RATE      0x20000000
166562306a36Sopenharmony_ci#define E1000_LEDCTL_LED3_IVRT            0x40000000
166662306a36Sopenharmony_ci#define E1000_LEDCTL_LED3_BLINK           0x80000000
166762306a36Sopenharmony_ci
166862306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_10_1000  0x0
166962306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_100_1000 0x1
167062306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_UP       0x2
167162306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_ACTIVITY      0x3
167262306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
167362306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_10       0x5
167462306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_100      0x6
167562306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_1000     0x7
167662306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_PCIX_MODE     0x8
167762306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_FULL_DUPLEX   0x9
167862306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_COLLISION     0xA
167962306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_BUS_SPEED     0xB
168062306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_BUS_SIZE      0xC
168162306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_PAUSED        0xD
168262306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LED_ON        0xE
168362306a36Sopenharmony_ci#define E1000_LEDCTL_MODE_LED_OFF       0xF
168462306a36Sopenharmony_ci
168562306a36Sopenharmony_ci/* Receive Address */
168662306a36Sopenharmony_ci#define E1000_RAH_AV  0x80000000	/* Receive descriptor valid */
168762306a36Sopenharmony_ci
168862306a36Sopenharmony_ci/* Interrupt Cause Read */
168962306a36Sopenharmony_ci#define E1000_ICR_TXDW          0x00000001	/* Transmit desc written back */
169062306a36Sopenharmony_ci#define E1000_ICR_TXQE          0x00000002	/* Transmit Queue empty */
169162306a36Sopenharmony_ci#define E1000_ICR_LSC           0x00000004	/* Link Status Change */
169262306a36Sopenharmony_ci#define E1000_ICR_RXSEQ         0x00000008	/* rx sequence error */
169362306a36Sopenharmony_ci#define E1000_ICR_RXDMT0        0x00000010	/* rx desc min. threshold (0) */
169462306a36Sopenharmony_ci#define E1000_ICR_RXO           0x00000040	/* rx overrun */
169562306a36Sopenharmony_ci#define E1000_ICR_RXT0          0x00000080	/* rx timer intr (ring 0) */
169662306a36Sopenharmony_ci#define E1000_ICR_MDAC          0x00000200	/* MDIO access complete */
169762306a36Sopenharmony_ci#define E1000_ICR_RXCFG         0x00000400	/* RX /c/ ordered set */
169862306a36Sopenharmony_ci#define E1000_ICR_GPI_EN0       0x00000800	/* GP Int 0 */
169962306a36Sopenharmony_ci#define E1000_ICR_GPI_EN1       0x00001000	/* GP Int 1 */
170062306a36Sopenharmony_ci#define E1000_ICR_GPI_EN2       0x00002000	/* GP Int 2 */
170162306a36Sopenharmony_ci#define E1000_ICR_GPI_EN3       0x00004000	/* GP Int 3 */
170262306a36Sopenharmony_ci#define E1000_ICR_TXD_LOW       0x00008000
170362306a36Sopenharmony_ci#define E1000_ICR_SRPD          0x00010000
170462306a36Sopenharmony_ci#define E1000_ICR_ACK           0x00020000	/* Receive Ack frame */
170562306a36Sopenharmony_ci#define E1000_ICR_MNG           0x00040000	/* Manageability event */
170662306a36Sopenharmony_ci#define E1000_ICR_DOCK          0x00080000	/* Dock/Undock */
170762306a36Sopenharmony_ci#define E1000_ICR_INT_ASSERTED  0x80000000	/* If this bit asserted, the driver should claim the interrupt */
170862306a36Sopenharmony_ci#define E1000_ICR_RXD_FIFO_PAR0 0x00100000	/* queue 0 Rx descriptor FIFO parity error */
170962306a36Sopenharmony_ci#define E1000_ICR_TXD_FIFO_PAR0 0x00200000	/* queue 0 Tx descriptor FIFO parity error */
171062306a36Sopenharmony_ci#define E1000_ICR_HOST_ARB_PAR  0x00400000	/* host arb read buffer parity error */
171162306a36Sopenharmony_ci#define E1000_ICR_PB_PAR        0x00800000	/* packet buffer parity error */
171262306a36Sopenharmony_ci#define E1000_ICR_RXD_FIFO_PAR1 0x01000000	/* queue 1 Rx descriptor FIFO parity error */
171362306a36Sopenharmony_ci#define E1000_ICR_TXD_FIFO_PAR1 0x02000000	/* queue 1 Tx descriptor FIFO parity error */
171462306a36Sopenharmony_ci#define E1000_ICR_ALL_PARITY    0x03F00000	/* all parity error bits */
171562306a36Sopenharmony_ci#define E1000_ICR_DSW           0x00000020	/* FW changed the status of DISSW bit in the FWSM */
171662306a36Sopenharmony_ci#define E1000_ICR_PHYINT        0x00001000	/* LAN connected device generates an interrupt */
171762306a36Sopenharmony_ci#define E1000_ICR_EPRST         0x00100000	/* ME hardware reset occurs */
171862306a36Sopenharmony_ci
171962306a36Sopenharmony_ci/* Interrupt Cause Set */
172062306a36Sopenharmony_ci#define E1000_ICS_TXDW      E1000_ICR_TXDW	/* Transmit desc written back */
172162306a36Sopenharmony_ci#define E1000_ICS_TXQE      E1000_ICR_TXQE	/* Transmit Queue empty */
172262306a36Sopenharmony_ci#define E1000_ICS_LSC       E1000_ICR_LSC	/* Link Status Change */
172362306a36Sopenharmony_ci#define E1000_ICS_RXSEQ     E1000_ICR_RXSEQ	/* rx sequence error */
172462306a36Sopenharmony_ci#define E1000_ICS_RXDMT0    E1000_ICR_RXDMT0	/* rx desc min. threshold */
172562306a36Sopenharmony_ci#define E1000_ICS_RXO       E1000_ICR_RXO	/* rx overrun */
172662306a36Sopenharmony_ci#define E1000_ICS_RXT0      E1000_ICR_RXT0	/* rx timer intr */
172762306a36Sopenharmony_ci#define E1000_ICS_MDAC      E1000_ICR_MDAC	/* MDIO access complete */
172862306a36Sopenharmony_ci#define E1000_ICS_RXCFG     E1000_ICR_RXCFG	/* RX /c/ ordered set */
172962306a36Sopenharmony_ci#define E1000_ICS_GPI_EN0   E1000_ICR_GPI_EN0	/* GP Int 0 */
173062306a36Sopenharmony_ci#define E1000_ICS_GPI_EN1   E1000_ICR_GPI_EN1	/* GP Int 1 */
173162306a36Sopenharmony_ci#define E1000_ICS_GPI_EN2   E1000_ICR_GPI_EN2	/* GP Int 2 */
173262306a36Sopenharmony_ci#define E1000_ICS_GPI_EN3   E1000_ICR_GPI_EN3	/* GP Int 3 */
173362306a36Sopenharmony_ci#define E1000_ICS_TXD_LOW   E1000_ICR_TXD_LOW
173462306a36Sopenharmony_ci#define E1000_ICS_SRPD      E1000_ICR_SRPD
173562306a36Sopenharmony_ci#define E1000_ICS_ACK       E1000_ICR_ACK	/* Receive Ack frame */
173662306a36Sopenharmony_ci#define E1000_ICS_MNG       E1000_ICR_MNG	/* Manageability event */
173762306a36Sopenharmony_ci#define E1000_ICS_DOCK      E1000_ICR_DOCK	/* Dock/Undock */
173862306a36Sopenharmony_ci#define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0	/* queue 0 Rx descriptor FIFO parity error */
173962306a36Sopenharmony_ci#define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0	/* queue 0 Tx descriptor FIFO parity error */
174062306a36Sopenharmony_ci#define E1000_ICS_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR	/* host arb read buffer parity error */
174162306a36Sopenharmony_ci#define E1000_ICS_PB_PAR        E1000_ICR_PB_PAR	/* packet buffer parity error */
174262306a36Sopenharmony_ci#define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1	/* queue 1 Rx descriptor FIFO parity error */
174362306a36Sopenharmony_ci#define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1	/* queue 1 Tx descriptor FIFO parity error */
174462306a36Sopenharmony_ci#define E1000_ICS_DSW       E1000_ICR_DSW
174562306a36Sopenharmony_ci#define E1000_ICS_PHYINT    E1000_ICR_PHYINT
174662306a36Sopenharmony_ci#define E1000_ICS_EPRST     E1000_ICR_EPRST
174762306a36Sopenharmony_ci
174862306a36Sopenharmony_ci/* Interrupt Mask Set */
174962306a36Sopenharmony_ci#define E1000_IMS_TXDW      E1000_ICR_TXDW	/* Transmit desc written back */
175062306a36Sopenharmony_ci#define E1000_IMS_TXQE      E1000_ICR_TXQE	/* Transmit Queue empty */
175162306a36Sopenharmony_ci#define E1000_IMS_LSC       E1000_ICR_LSC	/* Link Status Change */
175262306a36Sopenharmony_ci#define E1000_IMS_RXSEQ     E1000_ICR_RXSEQ	/* rx sequence error */
175362306a36Sopenharmony_ci#define E1000_IMS_RXDMT0    E1000_ICR_RXDMT0	/* rx desc min. threshold */
175462306a36Sopenharmony_ci#define E1000_IMS_RXO       E1000_ICR_RXO	/* rx overrun */
175562306a36Sopenharmony_ci#define E1000_IMS_RXT0      E1000_ICR_RXT0	/* rx timer intr */
175662306a36Sopenharmony_ci#define E1000_IMS_MDAC      E1000_ICR_MDAC	/* MDIO access complete */
175762306a36Sopenharmony_ci#define E1000_IMS_RXCFG     E1000_ICR_RXCFG	/* RX /c/ ordered set */
175862306a36Sopenharmony_ci#define E1000_IMS_GPI_EN0   E1000_ICR_GPI_EN0	/* GP Int 0 */
175962306a36Sopenharmony_ci#define E1000_IMS_GPI_EN1   E1000_ICR_GPI_EN1	/* GP Int 1 */
176062306a36Sopenharmony_ci#define E1000_IMS_GPI_EN2   E1000_ICR_GPI_EN2	/* GP Int 2 */
176162306a36Sopenharmony_ci#define E1000_IMS_GPI_EN3   E1000_ICR_GPI_EN3	/* GP Int 3 */
176262306a36Sopenharmony_ci#define E1000_IMS_TXD_LOW   E1000_ICR_TXD_LOW
176362306a36Sopenharmony_ci#define E1000_IMS_SRPD      E1000_ICR_SRPD
176462306a36Sopenharmony_ci#define E1000_IMS_ACK       E1000_ICR_ACK	/* Receive Ack frame */
176562306a36Sopenharmony_ci#define E1000_IMS_MNG       E1000_ICR_MNG	/* Manageability event */
176662306a36Sopenharmony_ci#define E1000_IMS_DOCK      E1000_ICR_DOCK	/* Dock/Undock */
176762306a36Sopenharmony_ci#define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0	/* queue 0 Rx descriptor FIFO parity error */
176862306a36Sopenharmony_ci#define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0	/* queue 0 Tx descriptor FIFO parity error */
176962306a36Sopenharmony_ci#define E1000_IMS_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR	/* host arb read buffer parity error */
177062306a36Sopenharmony_ci#define E1000_IMS_PB_PAR        E1000_ICR_PB_PAR	/* packet buffer parity error */
177162306a36Sopenharmony_ci#define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1	/* queue 1 Rx descriptor FIFO parity error */
177262306a36Sopenharmony_ci#define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1	/* queue 1 Tx descriptor FIFO parity error */
177362306a36Sopenharmony_ci#define E1000_IMS_DSW       E1000_ICR_DSW
177462306a36Sopenharmony_ci#define E1000_IMS_PHYINT    E1000_ICR_PHYINT
177562306a36Sopenharmony_ci#define E1000_IMS_EPRST     E1000_ICR_EPRST
177662306a36Sopenharmony_ci
177762306a36Sopenharmony_ci/* Interrupt Mask Clear */
177862306a36Sopenharmony_ci#define E1000_IMC_TXDW      E1000_ICR_TXDW	/* Transmit desc written back */
177962306a36Sopenharmony_ci#define E1000_IMC_TXQE      E1000_ICR_TXQE	/* Transmit Queue empty */
178062306a36Sopenharmony_ci#define E1000_IMC_LSC       E1000_ICR_LSC	/* Link Status Change */
178162306a36Sopenharmony_ci#define E1000_IMC_RXSEQ     E1000_ICR_RXSEQ	/* rx sequence error */
178262306a36Sopenharmony_ci#define E1000_IMC_RXDMT0    E1000_ICR_RXDMT0	/* rx desc min. threshold */
178362306a36Sopenharmony_ci#define E1000_IMC_RXO       E1000_ICR_RXO	/* rx overrun */
178462306a36Sopenharmony_ci#define E1000_IMC_RXT0      E1000_ICR_RXT0	/* rx timer intr */
178562306a36Sopenharmony_ci#define E1000_IMC_MDAC      E1000_ICR_MDAC	/* MDIO access complete */
178662306a36Sopenharmony_ci#define E1000_IMC_RXCFG     E1000_ICR_RXCFG	/* RX /c/ ordered set */
178762306a36Sopenharmony_ci#define E1000_IMC_GPI_EN0   E1000_ICR_GPI_EN0	/* GP Int 0 */
178862306a36Sopenharmony_ci#define E1000_IMC_GPI_EN1   E1000_ICR_GPI_EN1	/* GP Int 1 */
178962306a36Sopenharmony_ci#define E1000_IMC_GPI_EN2   E1000_ICR_GPI_EN2	/* GP Int 2 */
179062306a36Sopenharmony_ci#define E1000_IMC_GPI_EN3   E1000_ICR_GPI_EN3	/* GP Int 3 */
179162306a36Sopenharmony_ci#define E1000_IMC_TXD_LOW   E1000_ICR_TXD_LOW
179262306a36Sopenharmony_ci#define E1000_IMC_SRPD      E1000_ICR_SRPD
179362306a36Sopenharmony_ci#define E1000_IMC_ACK       E1000_ICR_ACK	/* Receive Ack frame */
179462306a36Sopenharmony_ci#define E1000_IMC_MNG       E1000_ICR_MNG	/* Manageability event */
179562306a36Sopenharmony_ci#define E1000_IMC_DOCK      E1000_ICR_DOCK	/* Dock/Undock */
179662306a36Sopenharmony_ci#define E1000_IMC_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0	/* queue 0 Rx descriptor FIFO parity error */
179762306a36Sopenharmony_ci#define E1000_IMC_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0	/* queue 0 Tx descriptor FIFO parity error */
179862306a36Sopenharmony_ci#define E1000_IMC_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR	/* host arb read buffer parity error */
179962306a36Sopenharmony_ci#define E1000_IMC_PB_PAR        E1000_ICR_PB_PAR	/* packet buffer parity error */
180062306a36Sopenharmony_ci#define E1000_IMC_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1	/* queue 1 Rx descriptor FIFO parity error */
180162306a36Sopenharmony_ci#define E1000_IMC_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1	/* queue 1 Tx descriptor FIFO parity error */
180262306a36Sopenharmony_ci#define E1000_IMC_DSW       E1000_ICR_DSW
180362306a36Sopenharmony_ci#define E1000_IMC_PHYINT    E1000_ICR_PHYINT
180462306a36Sopenharmony_ci#define E1000_IMC_EPRST     E1000_ICR_EPRST
180562306a36Sopenharmony_ci
180662306a36Sopenharmony_ci/* Receive Control */
180762306a36Sopenharmony_ci#define E1000_RCTL_RST            0x00000001	/* Software reset */
180862306a36Sopenharmony_ci#define E1000_RCTL_EN             0x00000002	/* enable */
180962306a36Sopenharmony_ci#define E1000_RCTL_SBP            0x00000004	/* store bad packet */
181062306a36Sopenharmony_ci#define E1000_RCTL_UPE            0x00000008	/* unicast promiscuous enable */
181162306a36Sopenharmony_ci#define E1000_RCTL_MPE            0x00000010	/* multicast promiscuous enab */
181262306a36Sopenharmony_ci#define E1000_RCTL_LPE            0x00000020	/* long packet enable */
181362306a36Sopenharmony_ci#define E1000_RCTL_LBM_NO         0x00000000	/* no loopback mode */
181462306a36Sopenharmony_ci#define E1000_RCTL_LBM_MAC        0x00000040	/* MAC loopback mode */
181562306a36Sopenharmony_ci#define E1000_RCTL_LBM_SLP        0x00000080	/* serial link loopback mode */
181662306a36Sopenharmony_ci#define E1000_RCTL_LBM_TCVR       0x000000C0	/* tcvr loopback mode */
181762306a36Sopenharmony_ci#define E1000_RCTL_DTYP_MASK      0x00000C00	/* Descriptor type mask */
181862306a36Sopenharmony_ci#define E1000_RCTL_DTYP_PS        0x00000400	/* Packet Split descriptor */
181962306a36Sopenharmony_ci#define E1000_RCTL_RDMTS_HALF     0x00000000	/* rx desc min threshold size */
182062306a36Sopenharmony_ci#define E1000_RCTL_RDMTS_QUAT     0x00000100	/* rx desc min threshold size */
182162306a36Sopenharmony_ci#define E1000_RCTL_RDMTS_EIGTH    0x00000200	/* rx desc min threshold size */
182262306a36Sopenharmony_ci#define E1000_RCTL_MO_SHIFT       12	/* multicast offset shift */
182362306a36Sopenharmony_ci#define E1000_RCTL_MO_0           0x00000000	/* multicast offset 11:0 */
182462306a36Sopenharmony_ci#define E1000_RCTL_MO_1           0x00001000	/* multicast offset 12:1 */
182562306a36Sopenharmony_ci#define E1000_RCTL_MO_2           0x00002000	/* multicast offset 13:2 */
182662306a36Sopenharmony_ci#define E1000_RCTL_MO_3           0x00003000	/* multicast offset 15:4 */
182762306a36Sopenharmony_ci#define E1000_RCTL_MDR            0x00004000	/* multicast desc ring 0 */
182862306a36Sopenharmony_ci#define E1000_RCTL_BAM            0x00008000	/* broadcast enable */
182962306a36Sopenharmony_ci/* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
183062306a36Sopenharmony_ci#define E1000_RCTL_SZ_2048        0x00000000	/* rx buffer size 2048 */
183162306a36Sopenharmony_ci#define E1000_RCTL_SZ_1024        0x00010000	/* rx buffer size 1024 */
183262306a36Sopenharmony_ci#define E1000_RCTL_SZ_512         0x00020000	/* rx buffer size 512 */
183362306a36Sopenharmony_ci#define E1000_RCTL_SZ_256         0x00030000	/* rx buffer size 256 */
183462306a36Sopenharmony_ci/* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
183562306a36Sopenharmony_ci#define E1000_RCTL_SZ_16384       0x00010000	/* rx buffer size 16384 */
183662306a36Sopenharmony_ci#define E1000_RCTL_SZ_8192        0x00020000	/* rx buffer size 8192 */
183762306a36Sopenharmony_ci#define E1000_RCTL_SZ_4096        0x00030000	/* rx buffer size 4096 */
183862306a36Sopenharmony_ci#define E1000_RCTL_VFE            0x00040000	/* vlan filter enable */
183962306a36Sopenharmony_ci#define E1000_RCTL_CFIEN          0x00080000	/* canonical form enable */
184062306a36Sopenharmony_ci#define E1000_RCTL_CFI            0x00100000	/* canonical form indicator */
184162306a36Sopenharmony_ci#define E1000_RCTL_DPF            0x00400000	/* discard pause frames */
184262306a36Sopenharmony_ci#define E1000_RCTL_PMCF           0x00800000	/* pass MAC control frames */
184362306a36Sopenharmony_ci#define E1000_RCTL_BSEX           0x02000000	/* Buffer size extension */
184462306a36Sopenharmony_ci#define E1000_RCTL_SECRC          0x04000000	/* Strip Ethernet CRC */
184562306a36Sopenharmony_ci#define E1000_RCTL_FLXBUF_MASK    0x78000000	/* Flexible buffer size */
184662306a36Sopenharmony_ci#define E1000_RCTL_FLXBUF_SHIFT   27	/* Flexible buffer shift */
184762306a36Sopenharmony_ci
184862306a36Sopenharmony_ci/* Use byte values for the following shift parameters
184962306a36Sopenharmony_ci * Usage:
185062306a36Sopenharmony_ci *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
185162306a36Sopenharmony_ci *                  E1000_PSRCTL_BSIZE0_MASK) |
185262306a36Sopenharmony_ci *                ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
185362306a36Sopenharmony_ci *                  E1000_PSRCTL_BSIZE1_MASK) |
185462306a36Sopenharmony_ci *                ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
185562306a36Sopenharmony_ci *                  E1000_PSRCTL_BSIZE2_MASK) |
185662306a36Sopenharmony_ci *                ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
185762306a36Sopenharmony_ci *                  E1000_PSRCTL_BSIZE3_MASK))
185862306a36Sopenharmony_ci * where value0 = [128..16256],  default=256
185962306a36Sopenharmony_ci *       value1 = [1024..64512], default=4096
186062306a36Sopenharmony_ci *       value2 = [0..64512],    default=4096
186162306a36Sopenharmony_ci *       value3 = [0..64512],    default=0
186262306a36Sopenharmony_ci */
186362306a36Sopenharmony_ci
186462306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE0_MASK   0x0000007F
186562306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE1_MASK   0x00003F00
186662306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE2_MASK   0x003F0000
186762306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE3_MASK   0x3F000000
186862306a36Sopenharmony_ci
186962306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE0_SHIFT  7	/* Shift _right_ 7 */
187062306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE1_SHIFT  2	/* Shift _right_ 2 */
187162306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE2_SHIFT  6	/* Shift _left_ 6 */
187262306a36Sopenharmony_ci#define E1000_PSRCTL_BSIZE3_SHIFT 14	/* Shift _left_ 14 */
187362306a36Sopenharmony_ci
187462306a36Sopenharmony_ci/* SW_W_SYNC definitions */
187562306a36Sopenharmony_ci#define E1000_SWFW_EEP_SM     0x0001
187662306a36Sopenharmony_ci#define E1000_SWFW_PHY0_SM    0x0002
187762306a36Sopenharmony_ci#define E1000_SWFW_PHY1_SM    0x0004
187862306a36Sopenharmony_ci#define E1000_SWFW_MAC_CSR_SM 0x0008
187962306a36Sopenharmony_ci
188062306a36Sopenharmony_ci/* Receive Descriptor */
188162306a36Sopenharmony_ci#define E1000_RDT_DELAY 0x0000ffff	/* Delay timer (1=1024us) */
188262306a36Sopenharmony_ci#define E1000_RDT_FPDB  0x80000000	/* Flush descriptor block */
188362306a36Sopenharmony_ci#define E1000_RDLEN_LEN 0x0007ff80	/* descriptor length */
188462306a36Sopenharmony_ci#define E1000_RDH_RDH   0x0000ffff	/* receive descriptor head */
188562306a36Sopenharmony_ci#define E1000_RDT_RDT   0x0000ffff	/* receive descriptor tail */
188662306a36Sopenharmony_ci
188762306a36Sopenharmony_ci/* Flow Control */
188862306a36Sopenharmony_ci#define E1000_FCRTH_RTH  0x0000FFF8	/* Mask Bits[15:3] for RTH */
188962306a36Sopenharmony_ci#define E1000_FCRTH_XFCE 0x80000000	/* External Flow Control Enable */
189062306a36Sopenharmony_ci#define E1000_FCRTL_RTL  0x0000FFF8	/* Mask Bits[15:3] for RTL */
189162306a36Sopenharmony_ci#define E1000_FCRTL_XONE 0x80000000	/* Enable XON frame transmission */
189262306a36Sopenharmony_ci
189362306a36Sopenharmony_ci/* Header split receive */
189462306a36Sopenharmony_ci#define E1000_RFCTL_ISCSI_DIS           0x00000001
189562306a36Sopenharmony_ci#define E1000_RFCTL_ISCSI_DWC_MASK      0x0000003E
189662306a36Sopenharmony_ci#define E1000_RFCTL_ISCSI_DWC_SHIFT     1
189762306a36Sopenharmony_ci#define E1000_RFCTL_NFSW_DIS            0x00000040
189862306a36Sopenharmony_ci#define E1000_RFCTL_NFSR_DIS            0x00000080
189962306a36Sopenharmony_ci#define E1000_RFCTL_NFS_VER_MASK        0x00000300
190062306a36Sopenharmony_ci#define E1000_RFCTL_NFS_VER_SHIFT       8
190162306a36Sopenharmony_ci#define E1000_RFCTL_IPV6_DIS            0x00000400
190262306a36Sopenharmony_ci#define E1000_RFCTL_IPV6_XSUM_DIS       0x00000800
190362306a36Sopenharmony_ci#define E1000_RFCTL_ACK_DIS             0x00001000
190462306a36Sopenharmony_ci#define E1000_RFCTL_ACKD_DIS            0x00002000
190562306a36Sopenharmony_ci#define E1000_RFCTL_IPFRSP_DIS          0x00004000
190662306a36Sopenharmony_ci#define E1000_RFCTL_EXTEN               0x00008000
190762306a36Sopenharmony_ci#define E1000_RFCTL_IPV6_EX_DIS         0x00010000
190862306a36Sopenharmony_ci#define E1000_RFCTL_NEW_IPV6_EXT_DIS    0x00020000
190962306a36Sopenharmony_ci
191062306a36Sopenharmony_ci/* Receive Descriptor Control */
191162306a36Sopenharmony_ci#define E1000_RXDCTL_PTHRESH 0x0000003F	/* RXDCTL Prefetch Threshold */
191262306a36Sopenharmony_ci#define E1000_RXDCTL_HTHRESH 0x00003F00	/* RXDCTL Host Threshold */
191362306a36Sopenharmony_ci#define E1000_RXDCTL_WTHRESH 0x003F0000	/* RXDCTL Writeback Threshold */
191462306a36Sopenharmony_ci#define E1000_RXDCTL_GRAN    0x01000000	/* RXDCTL Granularity */
191562306a36Sopenharmony_ci
191662306a36Sopenharmony_ci/* Transmit Descriptor Control */
191762306a36Sopenharmony_ci#define E1000_TXDCTL_PTHRESH 0x0000003F	/* TXDCTL Prefetch Threshold */
191862306a36Sopenharmony_ci#define E1000_TXDCTL_HTHRESH 0x00003F00	/* TXDCTL Host Threshold */
191962306a36Sopenharmony_ci#define E1000_TXDCTL_WTHRESH 0x003F0000	/* TXDCTL Writeback Threshold */
192062306a36Sopenharmony_ci#define E1000_TXDCTL_GRAN    0x01000000	/* TXDCTL Granularity */
192162306a36Sopenharmony_ci#define E1000_TXDCTL_LWTHRESH 0xFE000000	/* TXDCTL Low Threshold */
192262306a36Sopenharmony_ci#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000	/* GRAN=1, WTHRESH=1 */
192362306a36Sopenharmony_ci#define E1000_TXDCTL_COUNT_DESC 0x00400000	/* Enable the counting of desc.
192462306a36Sopenharmony_ci						   still to be processed. */
192562306a36Sopenharmony_ci/* Transmit Configuration Word */
192662306a36Sopenharmony_ci#define E1000_TXCW_FD         0x00000020	/* TXCW full duplex */
192762306a36Sopenharmony_ci#define E1000_TXCW_HD         0x00000040	/* TXCW half duplex */
192862306a36Sopenharmony_ci#define E1000_TXCW_PAUSE      0x00000080	/* TXCW sym pause request */
192962306a36Sopenharmony_ci#define E1000_TXCW_ASM_DIR    0x00000100	/* TXCW astm pause direction */
193062306a36Sopenharmony_ci#define E1000_TXCW_PAUSE_MASK 0x00000180	/* TXCW pause request mask */
193162306a36Sopenharmony_ci#define E1000_TXCW_RF         0x00003000	/* TXCW remote fault */
193262306a36Sopenharmony_ci#define E1000_TXCW_NP         0x00008000	/* TXCW next page */
193362306a36Sopenharmony_ci#define E1000_TXCW_CW         0x0000ffff	/* TxConfigWord mask */
193462306a36Sopenharmony_ci#define E1000_TXCW_TXC        0x40000000	/* Transmit Config control */
193562306a36Sopenharmony_ci#define E1000_TXCW_ANE        0x80000000	/* Auto-neg enable */
193662306a36Sopenharmony_ci
193762306a36Sopenharmony_ci/* Receive Configuration Word */
193862306a36Sopenharmony_ci#define E1000_RXCW_CW    0x0000ffff	/* RxConfigWord mask */
193962306a36Sopenharmony_ci#define E1000_RXCW_NC    0x04000000	/* Receive config no carrier */
194062306a36Sopenharmony_ci#define E1000_RXCW_IV    0x08000000	/* Receive config invalid */
194162306a36Sopenharmony_ci#define E1000_RXCW_CC    0x10000000	/* Receive config change */
194262306a36Sopenharmony_ci#define E1000_RXCW_C     0x20000000	/* Receive config */
194362306a36Sopenharmony_ci#define E1000_RXCW_SYNCH 0x40000000	/* Receive config synch */
194462306a36Sopenharmony_ci#define E1000_RXCW_ANC   0x80000000	/* Auto-neg complete */
194562306a36Sopenharmony_ci
194662306a36Sopenharmony_ci/* Transmit Control */
194762306a36Sopenharmony_ci#define E1000_TCTL_RST    0x00000001	/* software reset */
194862306a36Sopenharmony_ci#define E1000_TCTL_EN     0x00000002	/* enable tx */
194962306a36Sopenharmony_ci#define E1000_TCTL_BCE    0x00000004	/* busy check enable */
195062306a36Sopenharmony_ci#define E1000_TCTL_PSP    0x00000008	/* pad short packets */
195162306a36Sopenharmony_ci#define E1000_TCTL_CT     0x00000ff0	/* collision threshold */
195262306a36Sopenharmony_ci#define E1000_TCTL_COLD   0x003ff000	/* collision distance */
195362306a36Sopenharmony_ci#define E1000_TCTL_SWXOFF 0x00400000	/* SW Xoff transmission */
195462306a36Sopenharmony_ci#define E1000_TCTL_PBE    0x00800000	/* Packet Burst Enable */
195562306a36Sopenharmony_ci#define E1000_TCTL_RTLC   0x01000000	/* Re-transmit on late collision */
195662306a36Sopenharmony_ci#define E1000_TCTL_NRTU   0x02000000	/* No Re-transmit on underrun */
195762306a36Sopenharmony_ci#define E1000_TCTL_MULR   0x10000000	/* Multiple request support */
195862306a36Sopenharmony_ci/* Extended Transmit Control */
195962306a36Sopenharmony_ci#define E1000_TCTL_EXT_BST_MASK  0x000003FF	/* Backoff Slot Time */
196062306a36Sopenharmony_ci#define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00	/* Gigabit Carry Extend Padding */
196162306a36Sopenharmony_ci
196262306a36Sopenharmony_ci/* Receive Checksum Control */
196362306a36Sopenharmony_ci#define E1000_RXCSUM_PCSS_MASK 0x000000FF	/* Packet Checksum Start */
196462306a36Sopenharmony_ci#define E1000_RXCSUM_IPOFL     0x00000100	/* IPv4 checksum offload */
196562306a36Sopenharmony_ci#define E1000_RXCSUM_TUOFL     0x00000200	/* TCP / UDP checksum offload */
196662306a36Sopenharmony_ci#define E1000_RXCSUM_IPV6OFL   0x00000400	/* IPv6 checksum offload */
196762306a36Sopenharmony_ci#define E1000_RXCSUM_IPPCSE    0x00001000	/* IP payload checksum enable */
196862306a36Sopenharmony_ci#define E1000_RXCSUM_PCSD      0x00002000	/* packet checksum disabled */
196962306a36Sopenharmony_ci
197062306a36Sopenharmony_ci/* Multiple Receive Queue Control */
197162306a36Sopenharmony_ci#define E1000_MRQC_ENABLE_MASK              0x00000003
197262306a36Sopenharmony_ci#define E1000_MRQC_ENABLE_RSS_2Q            0x00000001
197362306a36Sopenharmony_ci#define E1000_MRQC_ENABLE_RSS_INT           0x00000004
197462306a36Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_MASK           0xFFFF0000
197562306a36Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV4_TCP       0x00010000
197662306a36Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV4           0x00020000
197762306a36Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX    0x00040000
197862306a36Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_EX        0x00080000
197962306a36Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6           0x00100000
198062306a36Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_TCP       0x00200000
198162306a36Sopenharmony_ci
198262306a36Sopenharmony_ci/* Definitions for power management and wakeup registers */
198362306a36Sopenharmony_ci/* Wake Up Control */
198462306a36Sopenharmony_ci#define E1000_WUC_APME       0x00000001	/* APM Enable */
198562306a36Sopenharmony_ci#define E1000_WUC_PME_EN     0x00000002	/* PME Enable */
198662306a36Sopenharmony_ci#define E1000_WUC_PME_STATUS 0x00000004	/* PME Status */
198762306a36Sopenharmony_ci#define E1000_WUC_APMPME     0x00000008	/* Assert PME on APM Wakeup */
198862306a36Sopenharmony_ci#define E1000_WUC_SPM        0x80000000	/* Enable SPM */
198962306a36Sopenharmony_ci
199062306a36Sopenharmony_ci/* Wake Up Filter Control */
199162306a36Sopenharmony_ci#define E1000_WUFC_LNKC 0x00000001	/* Link Status Change Wakeup Enable */
199262306a36Sopenharmony_ci#define E1000_WUFC_MAG  0x00000002	/* Magic Packet Wakeup Enable */
199362306a36Sopenharmony_ci#define E1000_WUFC_EX   0x00000004	/* Directed Exact Wakeup Enable */
199462306a36Sopenharmony_ci#define E1000_WUFC_MC   0x00000008	/* Directed Multicast Wakeup Enable */
199562306a36Sopenharmony_ci#define E1000_WUFC_BC   0x00000010	/* Broadcast Wakeup Enable */
199662306a36Sopenharmony_ci#define E1000_WUFC_ARP  0x00000020	/* ARP Request Packet Wakeup Enable */
199762306a36Sopenharmony_ci#define E1000_WUFC_IPV4 0x00000040	/* Directed IPv4 Packet Wakeup Enable */
199862306a36Sopenharmony_ci#define E1000_WUFC_IPV6 0x00000080	/* Directed IPv6 Packet Wakeup Enable */
199962306a36Sopenharmony_ci#define E1000_WUFC_IGNORE_TCO      0x00008000	/* Ignore WakeOn TCO packets */
200062306a36Sopenharmony_ci#define E1000_WUFC_FLX0 0x00010000	/* Flexible Filter 0 Enable */
200162306a36Sopenharmony_ci#define E1000_WUFC_FLX1 0x00020000	/* Flexible Filter 1 Enable */
200262306a36Sopenharmony_ci#define E1000_WUFC_FLX2 0x00040000	/* Flexible Filter 2 Enable */
200362306a36Sopenharmony_ci#define E1000_WUFC_FLX3 0x00080000	/* Flexible Filter 3 Enable */
200462306a36Sopenharmony_ci#define E1000_WUFC_ALL_FILTERS 0x000F00FF	/* Mask for all wakeup filters */
200562306a36Sopenharmony_ci#define E1000_WUFC_FLX_OFFSET 16	/* Offset to the Flexible Filters bits */
200662306a36Sopenharmony_ci#define E1000_WUFC_FLX_FILTERS 0x000F0000	/* Mask for the 4 flexible filters */
200762306a36Sopenharmony_ci
200862306a36Sopenharmony_ci/* Wake Up Status */
200962306a36Sopenharmony_ci#define E1000_WUS_LNKC 0x00000001	/* Link Status Changed */
201062306a36Sopenharmony_ci#define E1000_WUS_MAG  0x00000002	/* Magic Packet Received */
201162306a36Sopenharmony_ci#define E1000_WUS_EX   0x00000004	/* Directed Exact Received */
201262306a36Sopenharmony_ci#define E1000_WUS_MC   0x00000008	/* Directed Multicast Received */
201362306a36Sopenharmony_ci#define E1000_WUS_BC   0x00000010	/* Broadcast Received */
201462306a36Sopenharmony_ci#define E1000_WUS_ARP  0x00000020	/* ARP Request Packet Received */
201562306a36Sopenharmony_ci#define E1000_WUS_IPV4 0x00000040	/* Directed IPv4 Packet Wakeup Received */
201662306a36Sopenharmony_ci#define E1000_WUS_IPV6 0x00000080	/* Directed IPv6 Packet Wakeup Received */
201762306a36Sopenharmony_ci#define E1000_WUS_FLX0 0x00010000	/* Flexible Filter 0 Match */
201862306a36Sopenharmony_ci#define E1000_WUS_FLX1 0x00020000	/* Flexible Filter 1 Match */
201962306a36Sopenharmony_ci#define E1000_WUS_FLX2 0x00040000	/* Flexible Filter 2 Match */
202062306a36Sopenharmony_ci#define E1000_WUS_FLX3 0x00080000	/* Flexible Filter 3 Match */
202162306a36Sopenharmony_ci#define E1000_WUS_FLX_FILTERS 0x000F0000	/* Mask for the 4 flexible filters */
202262306a36Sopenharmony_ci
202362306a36Sopenharmony_ci/* Management Control */
202462306a36Sopenharmony_ci#define E1000_MANC_SMBUS_EN      0x00000001	/* SMBus Enabled - RO */
202562306a36Sopenharmony_ci#define E1000_MANC_ASF_EN        0x00000002	/* ASF Enabled - RO */
202662306a36Sopenharmony_ci#define E1000_MANC_R_ON_FORCE    0x00000004	/* Reset on Force TCO - RO */
202762306a36Sopenharmony_ci#define E1000_MANC_RMCP_EN       0x00000100	/* Enable RCMP 026Fh Filtering */
202862306a36Sopenharmony_ci#define E1000_MANC_0298_EN       0x00000200	/* Enable RCMP 0298h Filtering */
202962306a36Sopenharmony_ci#define E1000_MANC_IPV4_EN       0x00000400	/* Enable IPv4 */
203062306a36Sopenharmony_ci#define E1000_MANC_IPV6_EN       0x00000800	/* Enable IPv6 */
203162306a36Sopenharmony_ci#define E1000_MANC_SNAP_EN       0x00001000	/* Accept LLC/SNAP */
203262306a36Sopenharmony_ci#define E1000_MANC_ARP_EN        0x00002000	/* Enable ARP Request Filtering */
203362306a36Sopenharmony_ci#define E1000_MANC_NEIGHBOR_EN   0x00004000	/* Enable Neighbor Discovery
203462306a36Sopenharmony_ci						 * Filtering */
203562306a36Sopenharmony_ci#define E1000_MANC_ARP_RES_EN    0x00008000	/* Enable ARP response Filtering */
203662306a36Sopenharmony_ci#define E1000_MANC_TCO_RESET     0x00010000	/* TCO Reset Occurred */
203762306a36Sopenharmony_ci#define E1000_MANC_RCV_TCO_EN    0x00020000	/* Receive TCO Packets Enabled */
203862306a36Sopenharmony_ci#define E1000_MANC_REPORT_STATUS 0x00040000	/* Status Reporting Enabled */
203962306a36Sopenharmony_ci#define E1000_MANC_RCV_ALL       0x00080000	/* Receive All Enabled */
204062306a36Sopenharmony_ci#define E1000_MANC_BLK_PHY_RST_ON_IDE   0x00040000	/* Block phy resets */
204162306a36Sopenharmony_ci#define E1000_MANC_EN_MAC_ADDR_FILTER   0x00100000	/* Enable MAC address
204262306a36Sopenharmony_ci							 * filtering */
204362306a36Sopenharmony_ci#define E1000_MANC_EN_MNG2HOST   0x00200000	/* Enable MNG packets to host
204462306a36Sopenharmony_ci						 * memory */
204562306a36Sopenharmony_ci#define E1000_MANC_EN_IP_ADDR_FILTER    0x00400000	/* Enable IP address
204662306a36Sopenharmony_ci							 * filtering */
204762306a36Sopenharmony_ci#define E1000_MANC_EN_XSUM_FILTER   0x00800000	/* Enable checksum filtering */
204862306a36Sopenharmony_ci#define E1000_MANC_BR_EN         0x01000000	/* Enable broadcast filtering */
204962306a36Sopenharmony_ci#define E1000_MANC_SMB_REQ       0x01000000	/* SMBus Request */
205062306a36Sopenharmony_ci#define E1000_MANC_SMB_GNT       0x02000000	/* SMBus Grant */
205162306a36Sopenharmony_ci#define E1000_MANC_SMB_CLK_IN    0x04000000	/* SMBus Clock In */
205262306a36Sopenharmony_ci#define E1000_MANC_SMB_DATA_IN   0x08000000	/* SMBus Data In */
205362306a36Sopenharmony_ci#define E1000_MANC_SMB_DATA_OUT  0x10000000	/* SMBus Data Out */
205462306a36Sopenharmony_ci#define E1000_MANC_SMB_CLK_OUT   0x20000000	/* SMBus Clock Out */
205562306a36Sopenharmony_ci
205662306a36Sopenharmony_ci#define E1000_MANC_SMB_DATA_OUT_SHIFT  28	/* SMBus Data Out Shift */
205762306a36Sopenharmony_ci#define E1000_MANC_SMB_CLK_OUT_SHIFT   29	/* SMBus Clock Out Shift */
205862306a36Sopenharmony_ci
205962306a36Sopenharmony_ci/* SW Semaphore Register */
206062306a36Sopenharmony_ci#define E1000_SWSM_SMBI         0x00000001	/* Driver Semaphore bit */
206162306a36Sopenharmony_ci#define E1000_SWSM_SWESMBI      0x00000002	/* FW Semaphore bit */
206262306a36Sopenharmony_ci#define E1000_SWSM_WMNG         0x00000004	/* Wake MNG Clock */
206362306a36Sopenharmony_ci#define E1000_SWSM_DRV_LOAD     0x00000008	/* Driver Loaded Bit */
206462306a36Sopenharmony_ci
206562306a36Sopenharmony_ci/* FW Semaphore Register */
206662306a36Sopenharmony_ci#define E1000_FWSM_MODE_MASK    0x0000000E	/* FW mode */
206762306a36Sopenharmony_ci#define E1000_FWSM_MODE_SHIFT            1
206862306a36Sopenharmony_ci#define E1000_FWSM_FW_VALID     0x00008000	/* FW established a valid mode */
206962306a36Sopenharmony_ci
207062306a36Sopenharmony_ci#define E1000_FWSM_RSPCIPHY        0x00000040	/* Reset PHY on PCI reset */
207162306a36Sopenharmony_ci#define E1000_FWSM_DISSW           0x10000000	/* FW disable SW Write Access */
207262306a36Sopenharmony_ci#define E1000_FWSM_SKUSEL_MASK     0x60000000	/* LAN SKU select */
207362306a36Sopenharmony_ci#define E1000_FWSM_SKUEL_SHIFT     29
207462306a36Sopenharmony_ci#define E1000_FWSM_SKUSEL_EMB      0x0	/* Embedded SKU */
207562306a36Sopenharmony_ci#define E1000_FWSM_SKUSEL_CONS     0x1	/* Consumer SKU */
207662306a36Sopenharmony_ci#define E1000_FWSM_SKUSEL_PERF_100 0x2	/* Perf & Corp 10/100 SKU */
207762306a36Sopenharmony_ci#define E1000_FWSM_SKUSEL_PERF_GBE 0x3	/* Perf & Copr GbE SKU */
207862306a36Sopenharmony_ci
207962306a36Sopenharmony_ci/* FFLT Debug Register */
208062306a36Sopenharmony_ci#define E1000_FFLT_DBG_INVC     0x00100000	/* Invalid /C/ code handling */
208162306a36Sopenharmony_ci
208262306a36Sopenharmony_citypedef enum {
208362306a36Sopenharmony_ci	e1000_mng_mode_none = 0,
208462306a36Sopenharmony_ci	e1000_mng_mode_asf,
208562306a36Sopenharmony_ci	e1000_mng_mode_pt,
208662306a36Sopenharmony_ci	e1000_mng_mode_ipmi,
208762306a36Sopenharmony_ci	e1000_mng_mode_host_interface_only
208862306a36Sopenharmony_ci} e1000_mng_mode;
208962306a36Sopenharmony_ci
209062306a36Sopenharmony_ci/* Host Interface Control Register */
209162306a36Sopenharmony_ci#define E1000_HICR_EN           0x00000001	/* Enable Bit - RO */
209262306a36Sopenharmony_ci#define E1000_HICR_C            0x00000002	/* Driver sets this bit when done
209362306a36Sopenharmony_ci						 * to put command in RAM */
209462306a36Sopenharmony_ci#define E1000_HICR_SV           0x00000004	/* Status Validity */
209562306a36Sopenharmony_ci#define E1000_HICR_FWR          0x00000080	/* FW reset. Set by the Host */
209662306a36Sopenharmony_ci
209762306a36Sopenharmony_ci/* Host Interface Command Interface - Address range 0x8800-0x8EFF */
209862306a36Sopenharmony_ci#define E1000_HI_MAX_DATA_LENGTH         252	/* Host Interface data length */
209962306a36Sopenharmony_ci#define E1000_HI_MAX_BLOCK_BYTE_LENGTH  1792	/* Number of bytes in range */
210062306a36Sopenharmony_ci#define E1000_HI_MAX_BLOCK_DWORD_LENGTH  448	/* Number of dwords in range */
210162306a36Sopenharmony_ci#define E1000_HI_COMMAND_TIMEOUT         500	/* Time in ms to process HI command */
210262306a36Sopenharmony_ci
210362306a36Sopenharmony_cistruct e1000_host_command_header {
210462306a36Sopenharmony_ci	u8 command_id;
210562306a36Sopenharmony_ci	u8 command_length;
210662306a36Sopenharmony_ci	u8 command_options;	/* I/F bits for command, status for return */
210762306a36Sopenharmony_ci	u8 checksum;
210862306a36Sopenharmony_ci};
210962306a36Sopenharmony_cistruct e1000_host_command_info {
211062306a36Sopenharmony_ci	struct e1000_host_command_header command_header;	/* Command Head/Command Result Head has 4 bytes */
211162306a36Sopenharmony_ci	u8 command_data[E1000_HI_MAX_DATA_LENGTH];	/* Command data can length 0..252 */
211262306a36Sopenharmony_ci};
211362306a36Sopenharmony_ci
211462306a36Sopenharmony_ci/* Host SMB register #0 */
211562306a36Sopenharmony_ci#define E1000_HSMC0R_CLKIN      0x00000001	/* SMB Clock in */
211662306a36Sopenharmony_ci#define E1000_HSMC0R_DATAIN     0x00000002	/* SMB Data in */
211762306a36Sopenharmony_ci#define E1000_HSMC0R_DATAOUT    0x00000004	/* SMB Data out */
211862306a36Sopenharmony_ci#define E1000_HSMC0R_CLKOUT     0x00000008	/* SMB Clock out */
211962306a36Sopenharmony_ci
212062306a36Sopenharmony_ci/* Host SMB register #1 */
212162306a36Sopenharmony_ci#define E1000_HSMC1R_CLKIN      E1000_HSMC0R_CLKIN
212262306a36Sopenharmony_ci#define E1000_HSMC1R_DATAIN     E1000_HSMC0R_DATAIN
212362306a36Sopenharmony_ci#define E1000_HSMC1R_DATAOUT    E1000_HSMC0R_DATAOUT
212462306a36Sopenharmony_ci#define E1000_HSMC1R_CLKOUT     E1000_HSMC0R_CLKOUT
212562306a36Sopenharmony_ci
212662306a36Sopenharmony_ci/* FW Status Register */
212762306a36Sopenharmony_ci#define E1000_FWSTS_FWS_MASK    0x000000FF	/* FW Status */
212862306a36Sopenharmony_ci
212962306a36Sopenharmony_ci/* Wake Up Packet Length */
213062306a36Sopenharmony_ci#define E1000_WUPL_LENGTH_MASK 0x0FFF	/* Only the lower 12 bits are valid */
213162306a36Sopenharmony_ci
213262306a36Sopenharmony_ci#define E1000_MDALIGN          4096
213362306a36Sopenharmony_ci
213462306a36Sopenharmony_ci/* PCI-Ex registers*/
213562306a36Sopenharmony_ci
213662306a36Sopenharmony_ci/* PCI-Ex Control Register */
213762306a36Sopenharmony_ci#define E1000_GCR_RXD_NO_SNOOP          0x00000001
213862306a36Sopenharmony_ci#define E1000_GCR_RXDSCW_NO_SNOOP       0x00000002
213962306a36Sopenharmony_ci#define E1000_GCR_RXDSCR_NO_SNOOP       0x00000004
214062306a36Sopenharmony_ci#define E1000_GCR_TXD_NO_SNOOP          0x00000008
214162306a36Sopenharmony_ci#define E1000_GCR_TXDSCW_NO_SNOOP       0x00000010
214262306a36Sopenharmony_ci#define E1000_GCR_TXDSCR_NO_SNOOP       0x00000020
214362306a36Sopenharmony_ci
214462306a36Sopenharmony_ci#define PCI_EX_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP         | \
214562306a36Sopenharmony_ci                             E1000_GCR_RXDSCW_NO_SNOOP      | \
214662306a36Sopenharmony_ci                             E1000_GCR_RXDSCR_NO_SNOOP      | \
214762306a36Sopenharmony_ci                             E1000_GCR_TXD_NO_SNOOP         | \
214862306a36Sopenharmony_ci                             E1000_GCR_TXDSCW_NO_SNOOP      | \
214962306a36Sopenharmony_ci                             E1000_GCR_TXDSCR_NO_SNOOP)
215062306a36Sopenharmony_ci
215162306a36Sopenharmony_ci#define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL
215262306a36Sopenharmony_ci
215362306a36Sopenharmony_ci#define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000
215462306a36Sopenharmony_ci/* Function Active and Power State to MNG */
215562306a36Sopenharmony_ci#define E1000_FACTPS_FUNC0_POWER_STATE_MASK         0x00000003
215662306a36Sopenharmony_ci#define E1000_FACTPS_LAN0_VALID                     0x00000004
215762306a36Sopenharmony_ci#define E1000_FACTPS_FUNC0_AUX_EN                   0x00000008
215862306a36Sopenharmony_ci#define E1000_FACTPS_FUNC1_POWER_STATE_MASK         0x000000C0
215962306a36Sopenharmony_ci#define E1000_FACTPS_FUNC1_POWER_STATE_SHIFT        6
216062306a36Sopenharmony_ci#define E1000_FACTPS_LAN1_VALID                     0x00000100
216162306a36Sopenharmony_ci#define E1000_FACTPS_FUNC1_AUX_EN                   0x00000200
216262306a36Sopenharmony_ci#define E1000_FACTPS_FUNC2_POWER_STATE_MASK         0x00003000
216362306a36Sopenharmony_ci#define E1000_FACTPS_FUNC2_POWER_STATE_SHIFT        12
216462306a36Sopenharmony_ci#define E1000_FACTPS_IDE_ENABLE                     0x00004000
216562306a36Sopenharmony_ci#define E1000_FACTPS_FUNC2_AUX_EN                   0x00008000
216662306a36Sopenharmony_ci#define E1000_FACTPS_FUNC3_POWER_STATE_MASK         0x000C0000
216762306a36Sopenharmony_ci#define E1000_FACTPS_FUNC3_POWER_STATE_SHIFT        18
216862306a36Sopenharmony_ci#define E1000_FACTPS_SP_ENABLE                      0x00100000
216962306a36Sopenharmony_ci#define E1000_FACTPS_FUNC3_AUX_EN                   0x00200000
217062306a36Sopenharmony_ci#define E1000_FACTPS_FUNC4_POWER_STATE_MASK         0x03000000
217162306a36Sopenharmony_ci#define E1000_FACTPS_FUNC4_POWER_STATE_SHIFT        24
217262306a36Sopenharmony_ci#define E1000_FACTPS_IPMI_ENABLE                    0x04000000
217362306a36Sopenharmony_ci#define E1000_FACTPS_FUNC4_AUX_EN                   0x08000000
217462306a36Sopenharmony_ci#define E1000_FACTPS_MNGCG                          0x20000000
217562306a36Sopenharmony_ci#define E1000_FACTPS_LAN_FUNC_SEL                   0x40000000
217662306a36Sopenharmony_ci#define E1000_FACTPS_PM_STATE_CHANGED               0x80000000
217762306a36Sopenharmony_ci
217862306a36Sopenharmony_ci/* PCI-Ex Config Space */
217962306a36Sopenharmony_ci#define PCI_EX_LINK_STATUS           0x12
218062306a36Sopenharmony_ci#define PCI_EX_LINK_WIDTH_MASK       0x3F0
218162306a36Sopenharmony_ci#define PCI_EX_LINK_WIDTH_SHIFT      4
218262306a36Sopenharmony_ci
218362306a36Sopenharmony_ci/* EEPROM Commands - Microwire */
218462306a36Sopenharmony_ci#define EEPROM_READ_OPCODE_MICROWIRE  0x6	/* EEPROM read opcode */
218562306a36Sopenharmony_ci#define EEPROM_WRITE_OPCODE_MICROWIRE 0x5	/* EEPROM write opcode */
218662306a36Sopenharmony_ci#define EEPROM_ERASE_OPCODE_MICROWIRE 0x7	/* EEPROM erase opcode */
218762306a36Sopenharmony_ci#define EEPROM_EWEN_OPCODE_MICROWIRE  0x13	/* EEPROM erase/write enable */
218862306a36Sopenharmony_ci#define EEPROM_EWDS_OPCODE_MICROWIRE  0x10	/* EEPROM erase/write disable */
218962306a36Sopenharmony_ci
219062306a36Sopenharmony_ci/* EEPROM Commands - SPI */
219162306a36Sopenharmony_ci#define EEPROM_MAX_RETRY_SPI        5000	/* Max wait of 5ms, for RDY signal */
219262306a36Sopenharmony_ci#define EEPROM_READ_OPCODE_SPI      0x03	/* EEPROM read opcode */
219362306a36Sopenharmony_ci#define EEPROM_WRITE_OPCODE_SPI     0x02	/* EEPROM write opcode */
219462306a36Sopenharmony_ci#define EEPROM_A8_OPCODE_SPI        0x08	/* opcode bit-3 = address bit-8 */
219562306a36Sopenharmony_ci#define EEPROM_WREN_OPCODE_SPI      0x06	/* EEPROM set Write Enable latch */
219662306a36Sopenharmony_ci#define EEPROM_WRDI_OPCODE_SPI      0x04	/* EEPROM reset Write Enable latch */
219762306a36Sopenharmony_ci#define EEPROM_RDSR_OPCODE_SPI      0x05	/* EEPROM read Status register */
219862306a36Sopenharmony_ci#define EEPROM_WRSR_OPCODE_SPI      0x01	/* EEPROM write Status register */
219962306a36Sopenharmony_ci#define EEPROM_ERASE4K_OPCODE_SPI   0x20	/* EEPROM ERASE 4KB */
220062306a36Sopenharmony_ci#define EEPROM_ERASE64K_OPCODE_SPI  0xD8	/* EEPROM ERASE 64KB */
220162306a36Sopenharmony_ci#define EEPROM_ERASE256_OPCODE_SPI  0xDB	/* EEPROM ERASE 256B */
220262306a36Sopenharmony_ci
220362306a36Sopenharmony_ci/* EEPROM Size definitions */
220462306a36Sopenharmony_ci#define EEPROM_WORD_SIZE_SHIFT  6
220562306a36Sopenharmony_ci#define EEPROM_SIZE_SHIFT       10
220662306a36Sopenharmony_ci#define EEPROM_SIZE_MASK        0x1C00
220762306a36Sopenharmony_ci
220862306a36Sopenharmony_ci/* EEPROM Word Offsets */
220962306a36Sopenharmony_ci#define EEPROM_COMPAT                 0x0003
221062306a36Sopenharmony_ci#define EEPROM_ID_LED_SETTINGS        0x0004
221162306a36Sopenharmony_ci#define EEPROM_VERSION                0x0005
221262306a36Sopenharmony_ci#define EEPROM_SERDES_AMPLITUDE       0x0006	/* For SERDES output amplitude adjustment. */
221362306a36Sopenharmony_ci#define EEPROM_PHY_CLASS_WORD         0x0007
221462306a36Sopenharmony_ci#define EEPROM_INIT_CONTROL1_REG      0x000A
221562306a36Sopenharmony_ci#define EEPROM_INIT_CONTROL2_REG      0x000F
221662306a36Sopenharmony_ci#define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
221762306a36Sopenharmony_ci#define EEPROM_INIT_CONTROL3_PORT_B   0x0014
221862306a36Sopenharmony_ci#define EEPROM_INIT_3GIO_3            0x001A
221962306a36Sopenharmony_ci#define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
222062306a36Sopenharmony_ci#define EEPROM_INIT_CONTROL3_PORT_A   0x0024
222162306a36Sopenharmony_ci#define EEPROM_CFG                    0x0012
222262306a36Sopenharmony_ci#define EEPROM_FLASH_VERSION          0x0032
222362306a36Sopenharmony_ci#define EEPROM_CHECKSUM_REG           0x003F
222462306a36Sopenharmony_ci
222562306a36Sopenharmony_ci#define E1000_EEPROM_CFG_DONE         0x00040000	/* MNG config cycle done */
222662306a36Sopenharmony_ci#define E1000_EEPROM_CFG_DONE_PORT_1  0x00080000	/* ...for second port */
222762306a36Sopenharmony_ci
222862306a36Sopenharmony_ci/* Word definitions for ID LED Settings */
222962306a36Sopenharmony_ci#define ID_LED_RESERVED_0000 0x0000
223062306a36Sopenharmony_ci#define ID_LED_RESERVED_FFFF 0xFFFF
223162306a36Sopenharmony_ci#define ID_LED_DEFAULT       ((ID_LED_OFF1_ON2 << 12) | \
223262306a36Sopenharmony_ci                              (ID_LED_OFF1_OFF2 << 8) | \
223362306a36Sopenharmony_ci                              (ID_LED_DEF1_DEF2 << 4) | \
223462306a36Sopenharmony_ci                              (ID_LED_DEF1_DEF2))
223562306a36Sopenharmony_ci#define ID_LED_DEF1_DEF2     0x1
223662306a36Sopenharmony_ci#define ID_LED_DEF1_ON2      0x2
223762306a36Sopenharmony_ci#define ID_LED_DEF1_OFF2     0x3
223862306a36Sopenharmony_ci#define ID_LED_ON1_DEF2      0x4
223962306a36Sopenharmony_ci#define ID_LED_ON1_ON2       0x5
224062306a36Sopenharmony_ci#define ID_LED_ON1_OFF2      0x6
224162306a36Sopenharmony_ci#define ID_LED_OFF1_DEF2     0x7
224262306a36Sopenharmony_ci#define ID_LED_OFF1_ON2      0x8
224362306a36Sopenharmony_ci#define ID_LED_OFF1_OFF2     0x9
224462306a36Sopenharmony_ci
224562306a36Sopenharmony_ci#define IGP_ACTIVITY_LED_MASK   0xFFFFF0FF
224662306a36Sopenharmony_ci#define IGP_ACTIVITY_LED_ENABLE 0x0300
224762306a36Sopenharmony_ci#define IGP_LED3_MODE           0x07000000
224862306a36Sopenharmony_ci
224962306a36Sopenharmony_ci/* Mask bits for SERDES amplitude adjustment in Word 6 of the EEPROM */
225062306a36Sopenharmony_ci#define EEPROM_SERDES_AMPLITUDE_MASK  0x000F
225162306a36Sopenharmony_ci
225262306a36Sopenharmony_ci/* Mask bit for PHY class in Word 7 of the EEPROM */
225362306a36Sopenharmony_ci#define EEPROM_PHY_CLASS_A   0x8000
225462306a36Sopenharmony_ci
225562306a36Sopenharmony_ci/* Mask bits for fields in Word 0x0a of the EEPROM */
225662306a36Sopenharmony_ci#define EEPROM_WORD0A_ILOS   0x0010
225762306a36Sopenharmony_ci#define EEPROM_WORD0A_SWDPIO 0x01E0
225862306a36Sopenharmony_ci#define EEPROM_WORD0A_LRST   0x0200
225962306a36Sopenharmony_ci#define EEPROM_WORD0A_FD     0x0400
226062306a36Sopenharmony_ci#define EEPROM_WORD0A_66MHZ  0x0800
226162306a36Sopenharmony_ci
226262306a36Sopenharmony_ci/* Mask bits for fields in Word 0x0f of the EEPROM */
226362306a36Sopenharmony_ci#define EEPROM_WORD0F_PAUSE_MASK 0x3000
226462306a36Sopenharmony_ci#define EEPROM_WORD0F_PAUSE      0x1000
226562306a36Sopenharmony_ci#define EEPROM_WORD0F_ASM_DIR    0x2000
226662306a36Sopenharmony_ci#define EEPROM_WORD0F_ANE        0x0800
226762306a36Sopenharmony_ci#define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
226862306a36Sopenharmony_ci#define EEPROM_WORD0F_LPLU       0x0001
226962306a36Sopenharmony_ci
227062306a36Sopenharmony_ci/* Mask bits for fields in Word 0x10/0x20 of the EEPROM */
227162306a36Sopenharmony_ci#define EEPROM_WORD1020_GIGA_DISABLE         0x0010
227262306a36Sopenharmony_ci#define EEPROM_WORD1020_GIGA_DISABLE_NON_D0A 0x0008
227362306a36Sopenharmony_ci
227462306a36Sopenharmony_ci/* Mask bits for fields in Word 0x1a of the EEPROM */
227562306a36Sopenharmony_ci#define EEPROM_WORD1A_ASPM_MASK  0x000C
227662306a36Sopenharmony_ci
227762306a36Sopenharmony_ci/* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
227862306a36Sopenharmony_ci#define EEPROM_SUM 0xBABA
227962306a36Sopenharmony_ci
228062306a36Sopenharmony_ci/* EEPROM Map defines (WORD OFFSETS)*/
228162306a36Sopenharmony_ci#define EEPROM_NODE_ADDRESS_BYTE_0 0
228262306a36Sopenharmony_ci#define EEPROM_PBA_BYTE_1          8
228362306a36Sopenharmony_ci
228462306a36Sopenharmony_ci#define EEPROM_RESERVED_WORD          0xFFFF
228562306a36Sopenharmony_ci
228662306a36Sopenharmony_ci/* EEPROM Map Sizes (Byte Counts) */
228762306a36Sopenharmony_ci#define PBA_SIZE 4
228862306a36Sopenharmony_ci
228962306a36Sopenharmony_ci/* Collision related configuration parameters */
229062306a36Sopenharmony_ci#define E1000_COLLISION_THRESHOLD       15
229162306a36Sopenharmony_ci#define E1000_CT_SHIFT                  4
229262306a36Sopenharmony_ci/* Collision distance is a 0-based value that applies to
229362306a36Sopenharmony_ci * half-duplex-capable hardware only. */
229462306a36Sopenharmony_ci#define E1000_COLLISION_DISTANCE        63
229562306a36Sopenharmony_ci#define E1000_COLLISION_DISTANCE_82542  64
229662306a36Sopenharmony_ci#define E1000_FDX_COLLISION_DISTANCE    E1000_COLLISION_DISTANCE
229762306a36Sopenharmony_ci#define E1000_HDX_COLLISION_DISTANCE    E1000_COLLISION_DISTANCE
229862306a36Sopenharmony_ci#define E1000_COLD_SHIFT                12
229962306a36Sopenharmony_ci
230062306a36Sopenharmony_ci/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
230162306a36Sopenharmony_ci#define REQ_TX_DESCRIPTOR_MULTIPLE  8
230262306a36Sopenharmony_ci#define REQ_RX_DESCRIPTOR_MULTIPLE  8
230362306a36Sopenharmony_ci
230462306a36Sopenharmony_ci/* Default values for the transmit IPG register */
230562306a36Sopenharmony_ci#define DEFAULT_82542_TIPG_IPGT        10
230662306a36Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGT_FIBER  9
230762306a36Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGT_COPPER 8
230862306a36Sopenharmony_ci
230962306a36Sopenharmony_ci#define E1000_TIPG_IPGT_MASK  0x000003FF
231062306a36Sopenharmony_ci#define E1000_TIPG_IPGR1_MASK 0x000FFC00
231162306a36Sopenharmony_ci#define E1000_TIPG_IPGR2_MASK 0x3FF00000
231262306a36Sopenharmony_ci
231362306a36Sopenharmony_ci#define DEFAULT_82542_TIPG_IPGR1 2
231462306a36Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGR1 8
231562306a36Sopenharmony_ci#define E1000_TIPG_IPGR1_SHIFT  10
231662306a36Sopenharmony_ci
231762306a36Sopenharmony_ci#define DEFAULT_82542_TIPG_IPGR2 10
231862306a36Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGR2 6
231962306a36Sopenharmony_ci#define E1000_TIPG_IPGR2_SHIFT  20
232062306a36Sopenharmony_ci
232162306a36Sopenharmony_ci#define E1000_TXDMAC_DPP 0x00000001
232262306a36Sopenharmony_ci
232362306a36Sopenharmony_ci/* Adaptive IFS defines */
232462306a36Sopenharmony_ci#define TX_THRESHOLD_START     8
232562306a36Sopenharmony_ci#define TX_THRESHOLD_INCREMENT 10
232662306a36Sopenharmony_ci#define TX_THRESHOLD_DECREMENT 1
232762306a36Sopenharmony_ci#define TX_THRESHOLD_STOP      190
232862306a36Sopenharmony_ci#define TX_THRESHOLD_DISABLE   0
232962306a36Sopenharmony_ci#define TX_THRESHOLD_TIMER_MS  10000
233062306a36Sopenharmony_ci#define MIN_NUM_XMITS          1000
233162306a36Sopenharmony_ci#define IFS_MAX                80
233262306a36Sopenharmony_ci#define IFS_STEP               10
233362306a36Sopenharmony_ci#define IFS_MIN                40
233462306a36Sopenharmony_ci#define IFS_RATIO              4
233562306a36Sopenharmony_ci
233662306a36Sopenharmony_ci/* Extended Configuration Control and Size */
233762306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_PCIE_WRITE_ENABLE 0x00000001
233862306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_PHY_WRITE_ENABLE  0x00000002
233962306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_D_UD_ENABLE       0x00000004
234062306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_D_UD_LATENCY      0x00000008
234162306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_D_UD_OWNER        0x00000010
234262306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
234362306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_MDIO_HW_OWNERSHIP 0x00000040
234462306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER   0x0FFF0000
234562306a36Sopenharmony_ci
234662306a36Sopenharmony_ci#define E1000_EXTCNF_SIZE_EXT_PHY_LENGTH    0x000000FF
234762306a36Sopenharmony_ci#define E1000_EXTCNF_SIZE_EXT_DOCK_LENGTH   0x0000FF00
234862306a36Sopenharmony_ci#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH   0x00FF0000
234962306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE  0x00000001
235062306a36Sopenharmony_ci#define E1000_EXTCNF_CTRL_SWFLAG            0x00000020
235162306a36Sopenharmony_ci
235262306a36Sopenharmony_ci/* PBA constants */
235362306a36Sopenharmony_ci#define E1000_PBA_8K 0x0008	/* 8KB, default Rx allocation */
235462306a36Sopenharmony_ci#define E1000_PBA_12K 0x000C	/* 12KB, default Rx allocation */
235562306a36Sopenharmony_ci#define E1000_PBA_16K 0x0010	/* 16KB, default TX allocation */
235662306a36Sopenharmony_ci#define E1000_PBA_20K 0x0014
235762306a36Sopenharmony_ci#define E1000_PBA_22K 0x0016
235862306a36Sopenharmony_ci#define E1000_PBA_24K 0x0018
235962306a36Sopenharmony_ci#define E1000_PBA_30K 0x001E
236062306a36Sopenharmony_ci#define E1000_PBA_32K 0x0020
236162306a36Sopenharmony_ci#define E1000_PBA_34K 0x0022
236262306a36Sopenharmony_ci#define E1000_PBA_38K 0x0026
236362306a36Sopenharmony_ci#define E1000_PBA_40K 0x0028
236462306a36Sopenharmony_ci#define E1000_PBA_48K 0x0030	/* 48KB, default RX allocation */
236562306a36Sopenharmony_ci
236662306a36Sopenharmony_ci#define E1000_PBS_16K E1000_PBA_16K
236762306a36Sopenharmony_ci
236862306a36Sopenharmony_ci/* Flow Control Constants */
236962306a36Sopenharmony_ci#define FLOW_CONTROL_ADDRESS_LOW  0x00C28001
237062306a36Sopenharmony_ci#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
237162306a36Sopenharmony_ci#define FLOW_CONTROL_TYPE         0x8808
237262306a36Sopenharmony_ci
237362306a36Sopenharmony_ci/* The historical defaults for the flow control values are given below. */
237462306a36Sopenharmony_ci#define FC_DEFAULT_HI_THRESH        (0x8000)	/* 32KB */
237562306a36Sopenharmony_ci#define FC_DEFAULT_LO_THRESH        (0x4000)	/* 16KB */
237662306a36Sopenharmony_ci#define FC_DEFAULT_TX_TIMER         (0x100)	/* ~130 us */
237762306a36Sopenharmony_ci
237862306a36Sopenharmony_ci/* PCIX Config space */
237962306a36Sopenharmony_ci#define PCIX_COMMAND_REGISTER    0xE6
238062306a36Sopenharmony_ci#define PCIX_STATUS_REGISTER_LO  0xE8
238162306a36Sopenharmony_ci#define PCIX_STATUS_REGISTER_HI  0xEA
238262306a36Sopenharmony_ci
238362306a36Sopenharmony_ci#define PCIX_COMMAND_MMRBC_MASK      0x000C
238462306a36Sopenharmony_ci#define PCIX_COMMAND_MMRBC_SHIFT     0x2
238562306a36Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_MASK    0x0060
238662306a36Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_SHIFT   0x5
238762306a36Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_4K      0x3
238862306a36Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_2K      0x2
238962306a36Sopenharmony_ci
239062306a36Sopenharmony_ci/* Number of bits required to shift right the "pause" bits from the
239162306a36Sopenharmony_ci * EEPROM (bits 13:12) to the "pause" (bits 8:7) field in the TXCW register.
239262306a36Sopenharmony_ci */
239362306a36Sopenharmony_ci#define PAUSE_SHIFT 5
239462306a36Sopenharmony_ci
239562306a36Sopenharmony_ci/* Number of bits required to shift left the "SWDPIO" bits from the
239662306a36Sopenharmony_ci * EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field in the CTRL register.
239762306a36Sopenharmony_ci */
239862306a36Sopenharmony_ci#define SWDPIO_SHIFT 17
239962306a36Sopenharmony_ci
240062306a36Sopenharmony_ci/* Number of bits required to shift left the "SWDPIO_EXT" bits from the
240162306a36Sopenharmony_ci * EEPROM word F (bits 7:4) to the bits 11:8 of The Extended CTRL register.
240262306a36Sopenharmony_ci */
240362306a36Sopenharmony_ci#define SWDPIO__EXT_SHIFT 4
240462306a36Sopenharmony_ci
240562306a36Sopenharmony_ci/* Number of bits required to shift left the "ILOS" bit from the EEPROM
240662306a36Sopenharmony_ci * (bit 4) to the "ILOS" (bit 7) field in the CTRL register.
240762306a36Sopenharmony_ci */
240862306a36Sopenharmony_ci#define ILOS_SHIFT  3
240962306a36Sopenharmony_ci
241062306a36Sopenharmony_ci#define RECEIVE_BUFFER_ALIGN_SIZE  (256)
241162306a36Sopenharmony_ci
241262306a36Sopenharmony_ci/* Number of milliseconds we wait for auto-negotiation to complete */
241362306a36Sopenharmony_ci#define LINK_UP_TIMEOUT             500
241462306a36Sopenharmony_ci
241562306a36Sopenharmony_ci/* Number of milliseconds we wait for Eeprom auto read bit done after MAC reset */
241662306a36Sopenharmony_ci#define AUTO_READ_DONE_TIMEOUT      10
241762306a36Sopenharmony_ci/* Number of milliseconds we wait for PHY configuration done after MAC reset */
241862306a36Sopenharmony_ci#define PHY_CFG_TIMEOUT             100
241962306a36Sopenharmony_ci
242062306a36Sopenharmony_ci#define E1000_TX_BUFFER_SIZE ((u32)1514)
242162306a36Sopenharmony_ci
242262306a36Sopenharmony_ci/* The carrier extension symbol, as received by the NIC. */
242362306a36Sopenharmony_ci#define CARRIER_EXTENSION   0x0F
242462306a36Sopenharmony_ci
242562306a36Sopenharmony_ci/* TBI_ACCEPT macro definition:
242662306a36Sopenharmony_ci *
242762306a36Sopenharmony_ci * This macro requires:
242862306a36Sopenharmony_ci *      adapter = a pointer to struct e1000_hw
242962306a36Sopenharmony_ci *      status = the 8 bit status field of the RX descriptor with EOP set
243062306a36Sopenharmony_ci *      error = the 8 bit error field of the RX descriptor with EOP set
243162306a36Sopenharmony_ci *      length = the sum of all the length fields of the RX descriptors that
243262306a36Sopenharmony_ci *               make up the current frame
243362306a36Sopenharmony_ci *      last_byte = the last byte of the frame DMAed by the hardware
243462306a36Sopenharmony_ci *      max_frame_length = the maximum frame length we want to accept.
243562306a36Sopenharmony_ci *      min_frame_length = the minimum frame length we want to accept.
243662306a36Sopenharmony_ci *
243762306a36Sopenharmony_ci * This macro is a conditional that should be used in the interrupt
243862306a36Sopenharmony_ci * handler's Rx processing routine when RxErrors have been detected.
243962306a36Sopenharmony_ci *
244062306a36Sopenharmony_ci * Typical use:
244162306a36Sopenharmony_ci *  ...
244262306a36Sopenharmony_ci *  if (TBI_ACCEPT) {
244362306a36Sopenharmony_ci *      accept_frame = true;
244462306a36Sopenharmony_ci *      e1000_tbi_adjust_stats(adapter, MacAddress);
244562306a36Sopenharmony_ci *      frame_length--;
244662306a36Sopenharmony_ci *  } else {
244762306a36Sopenharmony_ci *      accept_frame = false;
244862306a36Sopenharmony_ci *  }
244962306a36Sopenharmony_ci *  ...
245062306a36Sopenharmony_ci */
245162306a36Sopenharmony_ci
245262306a36Sopenharmony_ci#define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
245362306a36Sopenharmony_ci    ((adapter)->tbi_compatibility_on && \
245462306a36Sopenharmony_ci     (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
245562306a36Sopenharmony_ci     ((last_byte) == CARRIER_EXTENSION) && \
245662306a36Sopenharmony_ci     (((status) & E1000_RXD_STAT_VP) ? \
245762306a36Sopenharmony_ci          (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
245862306a36Sopenharmony_ci           ((length) <= ((adapter)->max_frame_size + 1))) : \
245962306a36Sopenharmony_ci          (((length) > (adapter)->min_frame_size) && \
246062306a36Sopenharmony_ci           ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
246162306a36Sopenharmony_ci
246262306a36Sopenharmony_ci/* Structures, enums, and macros for the PHY */
246362306a36Sopenharmony_ci
246462306a36Sopenharmony_ci/* Bit definitions for the Management Data IO (MDIO) and Management Data
246562306a36Sopenharmony_ci * Clock (MDC) pins in the Device Control Register.
246662306a36Sopenharmony_ci */
246762306a36Sopenharmony_ci#define E1000_CTRL_PHY_RESET_DIR  E1000_CTRL_SWDPIO0
246862306a36Sopenharmony_ci#define E1000_CTRL_PHY_RESET      E1000_CTRL_SWDPIN0
246962306a36Sopenharmony_ci#define E1000_CTRL_MDIO_DIR       E1000_CTRL_SWDPIO2
247062306a36Sopenharmony_ci#define E1000_CTRL_MDIO           E1000_CTRL_SWDPIN2
247162306a36Sopenharmony_ci#define E1000_CTRL_MDC_DIR        E1000_CTRL_SWDPIO3
247262306a36Sopenharmony_ci#define E1000_CTRL_MDC            E1000_CTRL_SWDPIN3
247362306a36Sopenharmony_ci#define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
247462306a36Sopenharmony_ci#define E1000_CTRL_PHY_RESET4     E1000_CTRL_EXT_SDP4_DATA
247562306a36Sopenharmony_ci
247662306a36Sopenharmony_ci/* PHY 1000 MII Register/Bit Definitions */
247762306a36Sopenharmony_ci/* PHY Registers defined by IEEE */
247862306a36Sopenharmony_ci#define PHY_CTRL         0x00	/* Control Register */
247962306a36Sopenharmony_ci#define PHY_STATUS       0x01	/* Status Register */
248062306a36Sopenharmony_ci#define PHY_ID1          0x02	/* Phy Id Reg (word 1) */
248162306a36Sopenharmony_ci#define PHY_ID2          0x03	/* Phy Id Reg (word 2) */
248262306a36Sopenharmony_ci#define PHY_AUTONEG_ADV  0x04	/* Autoneg Advertisement */
248362306a36Sopenharmony_ci#define PHY_LP_ABILITY   0x05	/* Link Partner Ability (Base Page) */
248462306a36Sopenharmony_ci#define PHY_AUTONEG_EXP  0x06	/* Autoneg Expansion Reg */
248562306a36Sopenharmony_ci#define PHY_NEXT_PAGE_TX 0x07	/* Next Page TX */
248662306a36Sopenharmony_ci#define PHY_LP_NEXT_PAGE 0x08	/* Link Partner Next Page */
248762306a36Sopenharmony_ci#define PHY_1000T_CTRL   0x09	/* 1000Base-T Control Reg */
248862306a36Sopenharmony_ci#define PHY_1000T_STATUS 0x0A	/* 1000Base-T Status Reg */
248962306a36Sopenharmony_ci#define PHY_EXT_STATUS   0x0F	/* Extended Status Reg */
249062306a36Sopenharmony_ci
249162306a36Sopenharmony_ci#define MAX_PHY_REG_ADDRESS        0x1F	/* 5 bit address bus (0-0x1F) */
249262306a36Sopenharmony_ci#define MAX_PHY_MULTI_PAGE_REG     0xF	/* Registers equal on all pages */
249362306a36Sopenharmony_ci
249462306a36Sopenharmony_ci/* M88E1000 Specific Registers */
249562306a36Sopenharmony_ci#define M88E1000_PHY_SPEC_CTRL     0x10	/* PHY Specific Control Register */
249662306a36Sopenharmony_ci#define M88E1000_PHY_SPEC_STATUS   0x11	/* PHY Specific Status Register */
249762306a36Sopenharmony_ci#define M88E1000_INT_ENABLE        0x12	/* Interrupt Enable Register */
249862306a36Sopenharmony_ci#define M88E1000_INT_STATUS        0x13	/* Interrupt Status Register */
249962306a36Sopenharmony_ci#define M88E1000_EXT_PHY_SPEC_CTRL 0x14	/* Extended PHY Specific Control */
250062306a36Sopenharmony_ci#define M88E1000_RX_ERR_CNTR       0x15	/* Receive Error Counter */
250162306a36Sopenharmony_ci
250262306a36Sopenharmony_ci#define M88E1000_PHY_EXT_CTRL      0x1A	/* PHY extend control register */
250362306a36Sopenharmony_ci#define M88E1000_PHY_PAGE_SELECT   0x1D	/* Reg 29 for page number setting */
250462306a36Sopenharmony_ci#define M88E1000_PHY_GEN_CONTROL   0x1E	/* Its meaning depends on reg 29 */
250562306a36Sopenharmony_ci#define M88E1000_PHY_VCO_REG_BIT8  0x100	/* Bits 8 & 11 are adjusted for */
250662306a36Sopenharmony_ci#define M88E1000_PHY_VCO_REG_BIT11 0x800	/* improved BER performance */
250762306a36Sopenharmony_ci
250862306a36Sopenharmony_ci#define IGP01E1000_IEEE_REGS_PAGE  0x0000
250962306a36Sopenharmony_ci#define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
251062306a36Sopenharmony_ci#define IGP01E1000_IEEE_FORCE_GIGA      0x0140
251162306a36Sopenharmony_ci
251262306a36Sopenharmony_ci/* IGP01E1000 Specific Registers */
251362306a36Sopenharmony_ci#define IGP01E1000_PHY_PORT_CONFIG 0x10	/* PHY Specific Port Config Register */
251462306a36Sopenharmony_ci#define IGP01E1000_PHY_PORT_STATUS 0x11	/* PHY Specific Status Register */
251562306a36Sopenharmony_ci#define IGP01E1000_PHY_PORT_CTRL   0x12	/* PHY Specific Control Register */
251662306a36Sopenharmony_ci#define IGP01E1000_PHY_LINK_HEALTH 0x13	/* PHY Link Health Register */
251762306a36Sopenharmony_ci#define IGP01E1000_GMII_FIFO       0x14	/* GMII FIFO Register */
251862306a36Sopenharmony_ci#define IGP01E1000_PHY_CHANNEL_QUALITY 0x15	/* PHY Channel Quality Register */
251962306a36Sopenharmony_ci#define IGP02E1000_PHY_POWER_MGMT      0x19
252062306a36Sopenharmony_ci#define IGP01E1000_PHY_PAGE_SELECT     0x1F	/* PHY Page Select Core Register */
252162306a36Sopenharmony_ci
252262306a36Sopenharmony_ci/* IGP01E1000 AGC Registers - stores the cable length values*/
252362306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_A        0x1172
252462306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_B        0x1272
252562306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_C        0x1472
252662306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_D        0x1872
252762306a36Sopenharmony_ci
252862306a36Sopenharmony_ci/* IGP02E1000 AGC Registers for cable length values */
252962306a36Sopenharmony_ci#define IGP02E1000_PHY_AGC_A        0x11B1
253062306a36Sopenharmony_ci#define IGP02E1000_PHY_AGC_B        0x12B1
253162306a36Sopenharmony_ci#define IGP02E1000_PHY_AGC_C        0x14B1
253262306a36Sopenharmony_ci#define IGP02E1000_PHY_AGC_D        0x18B1
253362306a36Sopenharmony_ci
253462306a36Sopenharmony_ci/* IGP01E1000 DSP Reset Register */
253562306a36Sopenharmony_ci#define IGP01E1000_PHY_DSP_RESET   0x1F33
253662306a36Sopenharmony_ci#define IGP01E1000_PHY_DSP_SET     0x1F71
253762306a36Sopenharmony_ci#define IGP01E1000_PHY_DSP_FFE     0x1F35
253862306a36Sopenharmony_ci
253962306a36Sopenharmony_ci#define IGP01E1000_PHY_CHANNEL_NUM    4
254062306a36Sopenharmony_ci#define IGP02E1000_PHY_CHANNEL_NUM    4
254162306a36Sopenharmony_ci
254262306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_A    0x1171
254362306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_B    0x1271
254462306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_C    0x1471
254562306a36Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_D    0x1871
254662306a36Sopenharmony_ci
254762306a36Sopenharmony_ci#define IGP01E1000_PHY_EDAC_MU_INDEX        0xC000
254862306a36Sopenharmony_ci#define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
254962306a36Sopenharmony_ci
255062306a36Sopenharmony_ci#define IGP01E1000_PHY_ANALOG_TX_STATE      0x2890
255162306a36Sopenharmony_ci#define IGP01E1000_PHY_ANALOG_CLASS_A       0x2000
255262306a36Sopenharmony_ci#define IGP01E1000_PHY_FORCE_ANALOG_ENABLE  0x0004
255362306a36Sopenharmony_ci#define IGP01E1000_PHY_DSP_FFE_CM_CP        0x0069
255462306a36Sopenharmony_ci
255562306a36Sopenharmony_ci#define IGP01E1000_PHY_DSP_FFE_DEFAULT      0x002A
255662306a36Sopenharmony_ci/* IGP01E1000 PCS Initialization register - stores the polarity status when
255762306a36Sopenharmony_ci * speed = 1000 Mbps. */
255862306a36Sopenharmony_ci#define IGP01E1000_PHY_PCS_INIT_REG  0x00B4
255962306a36Sopenharmony_ci#define IGP01E1000_PHY_PCS_CTRL_REG  0x00B5
256062306a36Sopenharmony_ci
256162306a36Sopenharmony_ci#define IGP01E1000_ANALOG_REGS_PAGE  0x20C0
256262306a36Sopenharmony_ci
256362306a36Sopenharmony_ci/* PHY Control Register */
256462306a36Sopenharmony_ci#define MII_CR_SPEED_SELECT_MSB 0x0040	/* bits 6,13: 10=1000, 01=100, 00=10 */
256562306a36Sopenharmony_ci#define MII_CR_COLL_TEST_ENABLE 0x0080	/* Collision test enable */
256662306a36Sopenharmony_ci#define MII_CR_FULL_DUPLEX      0x0100	/* FDX =1, half duplex =0 */
256762306a36Sopenharmony_ci#define MII_CR_RESTART_AUTO_NEG 0x0200	/* Restart auto negotiation */
256862306a36Sopenharmony_ci#define MII_CR_ISOLATE          0x0400	/* Isolate PHY from MII */
256962306a36Sopenharmony_ci#define MII_CR_POWER_DOWN       0x0800	/* Power down */
257062306a36Sopenharmony_ci#define MII_CR_AUTO_NEG_EN      0x1000	/* Auto Neg Enable */
257162306a36Sopenharmony_ci#define MII_CR_SPEED_SELECT_LSB 0x2000	/* bits 6,13: 10=1000, 01=100, 00=10 */
257262306a36Sopenharmony_ci#define MII_CR_LOOPBACK         0x4000	/* 0 = normal, 1 = loopback */
257362306a36Sopenharmony_ci#define MII_CR_RESET            0x8000	/* 0 = normal, 1 = PHY reset */
257462306a36Sopenharmony_ci
257562306a36Sopenharmony_ci/* PHY Status Register */
257662306a36Sopenharmony_ci#define MII_SR_EXTENDED_CAPS     0x0001	/* Extended register capabilities */
257762306a36Sopenharmony_ci#define MII_SR_JABBER_DETECT     0x0002	/* Jabber Detected */
257862306a36Sopenharmony_ci#define MII_SR_LINK_STATUS       0x0004	/* Link Status 1 = link */
257962306a36Sopenharmony_ci#define MII_SR_AUTONEG_CAPS      0x0008	/* Auto Neg Capable */
258062306a36Sopenharmony_ci#define MII_SR_REMOTE_FAULT      0x0010	/* Remote Fault Detect */
258162306a36Sopenharmony_ci#define MII_SR_AUTONEG_COMPLETE  0x0020	/* Auto Neg Complete */
258262306a36Sopenharmony_ci#define MII_SR_PREAMBLE_SUPPRESS 0x0040	/* Preamble may be suppressed */
258362306a36Sopenharmony_ci#define MII_SR_EXTENDED_STATUS   0x0100	/* Ext. status info in Reg 0x0F */
258462306a36Sopenharmony_ci#define MII_SR_100T2_HD_CAPS     0x0200	/* 100T2 Half Duplex Capable */
258562306a36Sopenharmony_ci#define MII_SR_100T2_FD_CAPS     0x0400	/* 100T2 Full Duplex Capable */
258662306a36Sopenharmony_ci#define MII_SR_10T_HD_CAPS       0x0800	/* 10T   Half Duplex Capable */
258762306a36Sopenharmony_ci#define MII_SR_10T_FD_CAPS       0x1000	/* 10T   Full Duplex Capable */
258862306a36Sopenharmony_ci#define MII_SR_100X_HD_CAPS      0x2000	/* 100X  Half Duplex Capable */
258962306a36Sopenharmony_ci#define MII_SR_100X_FD_CAPS      0x4000	/* 100X  Full Duplex Capable */
259062306a36Sopenharmony_ci#define MII_SR_100T4_CAPS        0x8000	/* 100T4 Capable */
259162306a36Sopenharmony_ci
259262306a36Sopenharmony_ci/* Autoneg Advertisement Register */
259362306a36Sopenharmony_ci#define NWAY_AR_SELECTOR_FIELD 0x0001	/* indicates IEEE 802.3 CSMA/CD */
259462306a36Sopenharmony_ci#define NWAY_AR_10T_HD_CAPS    0x0020	/* 10T   Half Duplex Capable */
259562306a36Sopenharmony_ci#define NWAY_AR_10T_FD_CAPS    0x0040	/* 10T   Full Duplex Capable */
259662306a36Sopenharmony_ci#define NWAY_AR_100TX_HD_CAPS  0x0080	/* 100TX Half Duplex Capable */
259762306a36Sopenharmony_ci#define NWAY_AR_100TX_FD_CAPS  0x0100	/* 100TX Full Duplex Capable */
259862306a36Sopenharmony_ci#define NWAY_AR_100T4_CAPS     0x0200	/* 100T4 Capable */
259962306a36Sopenharmony_ci#define NWAY_AR_PAUSE          0x0400	/* Pause operation desired */
260062306a36Sopenharmony_ci#define NWAY_AR_ASM_DIR        0x0800	/* Asymmetric Pause Direction bit */
260162306a36Sopenharmony_ci#define NWAY_AR_REMOTE_FAULT   0x2000	/* Remote Fault detected */
260262306a36Sopenharmony_ci#define NWAY_AR_NEXT_PAGE      0x8000	/* Next Page ability supported */
260362306a36Sopenharmony_ci
260462306a36Sopenharmony_ci/* Link Partner Ability Register (Base Page) */
260562306a36Sopenharmony_ci#define NWAY_LPAR_SELECTOR_FIELD 0x0000	/* LP protocol selector field */
260662306a36Sopenharmony_ci#define NWAY_LPAR_10T_HD_CAPS    0x0020	/* LP is 10T   Half Duplex Capable */
260762306a36Sopenharmony_ci#define NWAY_LPAR_10T_FD_CAPS    0x0040	/* LP is 10T   Full Duplex Capable */
260862306a36Sopenharmony_ci#define NWAY_LPAR_100TX_HD_CAPS  0x0080	/* LP is 100TX Half Duplex Capable */
260962306a36Sopenharmony_ci#define NWAY_LPAR_100TX_FD_CAPS  0x0100	/* LP is 100TX Full Duplex Capable */
261062306a36Sopenharmony_ci#define NWAY_LPAR_100T4_CAPS     0x0200	/* LP is 100T4 Capable */
261162306a36Sopenharmony_ci#define NWAY_LPAR_PAUSE          0x0400	/* LP Pause operation desired */
261262306a36Sopenharmony_ci#define NWAY_LPAR_ASM_DIR        0x0800	/* LP Asymmetric Pause Direction bit */
261362306a36Sopenharmony_ci#define NWAY_LPAR_REMOTE_FAULT   0x2000	/* LP has detected Remote Fault */
261462306a36Sopenharmony_ci#define NWAY_LPAR_ACKNOWLEDGE    0x4000	/* LP has rx'd link code word */
261562306a36Sopenharmony_ci#define NWAY_LPAR_NEXT_PAGE      0x8000	/* Next Page ability supported */
261662306a36Sopenharmony_ci
261762306a36Sopenharmony_ci/* Autoneg Expansion Register */
261862306a36Sopenharmony_ci#define NWAY_ER_LP_NWAY_CAPS      0x0001	/* LP has Auto Neg Capability */
261962306a36Sopenharmony_ci#define NWAY_ER_PAGE_RXD          0x0002	/* LP is 10T   Half Duplex Capable */
262062306a36Sopenharmony_ci#define NWAY_ER_NEXT_PAGE_CAPS    0x0004	/* LP is 10T   Full Duplex Capable */
262162306a36Sopenharmony_ci#define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008	/* LP is 100TX Half Duplex Capable */
262262306a36Sopenharmony_ci#define NWAY_ER_PAR_DETECT_FAULT  0x0010	/* LP is 100TX Full Duplex Capable */
262362306a36Sopenharmony_ci
262462306a36Sopenharmony_ci/* Next Page TX Register */
262562306a36Sopenharmony_ci#define NPTX_MSG_CODE_FIELD 0x0001	/* NP msg code or unformatted data */
262662306a36Sopenharmony_ci#define NPTX_TOGGLE         0x0800	/* Toggles between exchanges
262762306a36Sopenharmony_ci					 * of different NP
262862306a36Sopenharmony_ci					 */
262962306a36Sopenharmony_ci#define NPTX_ACKNOWLDGE2    0x1000	/* 1 = will comply with msg
263062306a36Sopenharmony_ci					 * 0 = cannot comply with msg
263162306a36Sopenharmony_ci					 */
263262306a36Sopenharmony_ci#define NPTX_MSG_PAGE       0x2000	/* formatted(1)/unformatted(0) pg */
263362306a36Sopenharmony_ci#define NPTX_NEXT_PAGE      0x8000	/* 1 = addition NP will follow
263462306a36Sopenharmony_ci					 * 0 = sending last NP
263562306a36Sopenharmony_ci					 */
263662306a36Sopenharmony_ci
263762306a36Sopenharmony_ci/* Link Partner Next Page Register */
263862306a36Sopenharmony_ci#define LP_RNPR_MSG_CODE_FIELD 0x0001	/* NP msg code or unformatted data */
263962306a36Sopenharmony_ci#define LP_RNPR_TOGGLE         0x0800	/* Toggles between exchanges
264062306a36Sopenharmony_ci					 * of different NP
264162306a36Sopenharmony_ci					 */
264262306a36Sopenharmony_ci#define LP_RNPR_ACKNOWLDGE2    0x1000	/* 1 = will comply with msg
264362306a36Sopenharmony_ci					 * 0 = cannot comply with msg
264462306a36Sopenharmony_ci					 */
264562306a36Sopenharmony_ci#define LP_RNPR_MSG_PAGE       0x2000	/* formatted(1)/unformatted(0) pg */
264662306a36Sopenharmony_ci#define LP_RNPR_ACKNOWLDGE     0x4000	/* 1 = ACK / 0 = NO ACK */
264762306a36Sopenharmony_ci#define LP_RNPR_NEXT_PAGE      0x8000	/* 1 = addition NP will follow
264862306a36Sopenharmony_ci					 * 0 = sending last NP
264962306a36Sopenharmony_ci					 */
265062306a36Sopenharmony_ci
265162306a36Sopenharmony_ci/* 1000BASE-T Control Register */
265262306a36Sopenharmony_ci#define CR_1000T_ASYM_PAUSE      0x0080	/* Advertise asymmetric pause bit */
265362306a36Sopenharmony_ci#define CR_1000T_HD_CAPS         0x0100	/* Advertise 1000T HD capability */
265462306a36Sopenharmony_ci#define CR_1000T_FD_CAPS         0x0200	/* Advertise 1000T FD capability  */
265562306a36Sopenharmony_ci#define CR_1000T_REPEATER_DTE    0x0400	/* 1=Repeater/switch device port */
265662306a36Sopenharmony_ci					/* 0=DTE device */
265762306a36Sopenharmony_ci#define CR_1000T_MS_VALUE        0x0800	/* 1=Configure PHY as Master */
265862306a36Sopenharmony_ci					/* 0=Configure PHY as Slave */
265962306a36Sopenharmony_ci#define CR_1000T_MS_ENABLE       0x1000	/* 1=Master/Slave manual config value */
266062306a36Sopenharmony_ci					/* 0=Automatic Master/Slave config */
266162306a36Sopenharmony_ci#define CR_1000T_TEST_MODE_NORMAL 0x0000	/* Normal Operation */
266262306a36Sopenharmony_ci#define CR_1000T_TEST_MODE_1     0x2000	/* Transmit Waveform test */
266362306a36Sopenharmony_ci#define CR_1000T_TEST_MODE_2     0x4000	/* Master Transmit Jitter test */
266462306a36Sopenharmony_ci#define CR_1000T_TEST_MODE_3     0x6000	/* Slave Transmit Jitter test */
266562306a36Sopenharmony_ci#define CR_1000T_TEST_MODE_4     0x8000	/* Transmitter Distortion test */
266662306a36Sopenharmony_ci
266762306a36Sopenharmony_ci/* 1000BASE-T Status Register */
266862306a36Sopenharmony_ci#define SR_1000T_IDLE_ERROR_CNT   0x00FF	/* Num idle errors since last read */
266962306a36Sopenharmony_ci#define SR_1000T_ASYM_PAUSE_DIR   0x0100	/* LP asymmetric pause direction bit */
267062306a36Sopenharmony_ci#define SR_1000T_LP_HD_CAPS       0x0400	/* LP is 1000T HD capable */
267162306a36Sopenharmony_ci#define SR_1000T_LP_FD_CAPS       0x0800	/* LP is 1000T FD capable */
267262306a36Sopenharmony_ci#define SR_1000T_REMOTE_RX_STATUS 0x1000	/* Remote receiver OK */
267362306a36Sopenharmony_ci#define SR_1000T_LOCAL_RX_STATUS  0x2000	/* Local receiver OK */
267462306a36Sopenharmony_ci#define SR_1000T_MS_CONFIG_RES    0x4000	/* 1=Local TX is Master, 0=Slave */
267562306a36Sopenharmony_ci#define SR_1000T_MS_CONFIG_FAULT  0x8000	/* Master/Slave config fault */
267662306a36Sopenharmony_ci#define SR_1000T_REMOTE_RX_STATUS_SHIFT          12
267762306a36Sopenharmony_ci#define SR_1000T_LOCAL_RX_STATUS_SHIFT           13
267862306a36Sopenharmony_ci#define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT    5
267962306a36Sopenharmony_ci#define FFE_IDLE_ERR_COUNT_TIMEOUT_20            20
268062306a36Sopenharmony_ci#define FFE_IDLE_ERR_COUNT_TIMEOUT_100           100
268162306a36Sopenharmony_ci
268262306a36Sopenharmony_ci/* Extended Status Register */
268362306a36Sopenharmony_ci#define IEEE_ESR_1000T_HD_CAPS 0x1000	/* 1000T HD capable */
268462306a36Sopenharmony_ci#define IEEE_ESR_1000T_FD_CAPS 0x2000	/* 1000T FD capable */
268562306a36Sopenharmony_ci#define IEEE_ESR_1000X_HD_CAPS 0x4000	/* 1000X HD capable */
268662306a36Sopenharmony_ci#define IEEE_ESR_1000X_FD_CAPS 0x8000	/* 1000X FD capable */
268762306a36Sopenharmony_ci
268862306a36Sopenharmony_ci#define PHY_TX_POLARITY_MASK   0x0100	/* register 10h bit 8 (polarity bit) */
268962306a36Sopenharmony_ci#define PHY_TX_NORMAL_POLARITY 0	/* register 10h bit 8 (normal polarity) */
269062306a36Sopenharmony_ci
269162306a36Sopenharmony_ci#define AUTO_POLARITY_DISABLE  0x0010	/* register 11h bit 4 */
269262306a36Sopenharmony_ci				      /* (0=enable, 1=disable) */
269362306a36Sopenharmony_ci
269462306a36Sopenharmony_ci/* M88E1000 PHY Specific Control Register */
269562306a36Sopenharmony_ci#define M88E1000_PSCR_JABBER_DISABLE    0x0001	/* 1=Jabber Function disabled */
269662306a36Sopenharmony_ci#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002	/* 1=Polarity Reversal enabled */
269762306a36Sopenharmony_ci#define M88E1000_PSCR_SQE_TEST          0x0004	/* 1=SQE Test enabled */
269862306a36Sopenharmony_ci#define M88E1000_PSCR_CLK125_DISABLE    0x0010	/* 1=CLK125 low,
269962306a36Sopenharmony_ci						 * 0=CLK125 toggling
270062306a36Sopenharmony_ci						 */
270162306a36Sopenharmony_ci#define M88E1000_PSCR_MDI_MANUAL_MODE  0x0000	/* MDI Crossover Mode bits 6:5 */
270262306a36Sopenharmony_ci					       /* Manual MDI configuration */
270362306a36Sopenharmony_ci#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020	/* Manual MDIX configuration */
270462306a36Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_1000T     0x0040	/* 1000BASE-T: Auto crossover,
270562306a36Sopenharmony_ci						 *  100BASE-TX/10BASE-T:
270662306a36Sopenharmony_ci						 *  MDI Mode
270762306a36Sopenharmony_ci						 */
270862306a36Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_MODE      0x0060	/* Auto crossover enabled
270962306a36Sopenharmony_ci						 * all speeds.
271062306a36Sopenharmony_ci						 */
271162306a36Sopenharmony_ci#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
271262306a36Sopenharmony_ci					/* 1=Enable Extended 10BASE-T distance
271362306a36Sopenharmony_ci					 * (Lower 10BASE-T RX Threshold)
271462306a36Sopenharmony_ci					 * 0=Normal 10BASE-T RX Threshold */
271562306a36Sopenharmony_ci#define M88E1000_PSCR_MII_5BIT_ENABLE      0x0100
271662306a36Sopenharmony_ci					/* 1=5-Bit interface in 100BASE-TX
271762306a36Sopenharmony_ci					 * 0=MII interface in 100BASE-TX */
271862306a36Sopenharmony_ci#define M88E1000_PSCR_SCRAMBLER_DISABLE    0x0200	/* 1=Scrambler disable */
271962306a36Sopenharmony_ci#define M88E1000_PSCR_FORCE_LINK_GOOD      0x0400	/* 1=Force link good */
272062306a36Sopenharmony_ci#define M88E1000_PSCR_ASSERT_CRS_ON_TX     0x0800	/* 1=Assert CRS on Transmit */
272162306a36Sopenharmony_ci
272262306a36Sopenharmony_ci#define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT    1
272362306a36Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_MODE_SHIFT          5
272462306a36Sopenharmony_ci#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
272562306a36Sopenharmony_ci
272662306a36Sopenharmony_ci/* M88E1000 PHY Specific Status Register */
272762306a36Sopenharmony_ci#define M88E1000_PSSR_JABBER             0x0001	/* 1=Jabber */
272862306a36Sopenharmony_ci#define M88E1000_PSSR_REV_POLARITY       0x0002	/* 1=Polarity reversed */
272962306a36Sopenharmony_ci#define M88E1000_PSSR_DOWNSHIFT          0x0020	/* 1=Downshifted */
273062306a36Sopenharmony_ci#define M88E1000_PSSR_MDIX               0x0040	/* 1=MDIX; 0=MDI */
273162306a36Sopenharmony_ci#define M88E1000_PSSR_CABLE_LENGTH       0x0380	/* 0=<50M;1=50-80M;2=80-110M;
273262306a36Sopenharmony_ci						 * 3=110-140M;4=>140M */
273362306a36Sopenharmony_ci#define M88E1000_PSSR_LINK               0x0400	/* 1=Link up, 0=Link down */
273462306a36Sopenharmony_ci#define M88E1000_PSSR_SPD_DPLX_RESOLVED  0x0800	/* 1=Speed & Duplex resolved */
273562306a36Sopenharmony_ci#define M88E1000_PSSR_PAGE_RCVD          0x1000	/* 1=Page received */
273662306a36Sopenharmony_ci#define M88E1000_PSSR_DPLX               0x2000	/* 1=Duplex 0=Half Duplex */
273762306a36Sopenharmony_ci#define M88E1000_PSSR_SPEED              0xC000	/* Speed, bits 14:15 */
273862306a36Sopenharmony_ci#define M88E1000_PSSR_10MBS              0x0000	/* 00=10Mbs */
273962306a36Sopenharmony_ci#define M88E1000_PSSR_100MBS             0x4000	/* 01=100Mbs */
274062306a36Sopenharmony_ci#define M88E1000_PSSR_1000MBS            0x8000	/* 10=1000Mbs */
274162306a36Sopenharmony_ci
274262306a36Sopenharmony_ci#define M88E1000_PSSR_REV_POLARITY_SHIFT 1
274362306a36Sopenharmony_ci#define M88E1000_PSSR_DOWNSHIFT_SHIFT    5
274462306a36Sopenharmony_ci#define M88E1000_PSSR_MDIX_SHIFT         6
274562306a36Sopenharmony_ci#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
274662306a36Sopenharmony_ci
274762306a36Sopenharmony_ci/* M88E1000 Extended PHY Specific Control Register */
274862306a36Sopenharmony_ci#define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000	/* 1=Fiber loopback */
274962306a36Sopenharmony_ci#define M88E1000_EPSCR_DOWN_NO_IDLE   0x8000	/* 1=Lost lock detect enabled.
275062306a36Sopenharmony_ci						 * Will assert lost lock and bring
275162306a36Sopenharmony_ci						 * link down if idle not seen
275262306a36Sopenharmony_ci						 * within 1ms in 1000BASE-T
275362306a36Sopenharmony_ci						 */
275462306a36Sopenharmony_ci/* Number of times we will attempt to autonegotiate before downshifting if we
275562306a36Sopenharmony_ci * are the master */
275662306a36Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
275762306a36Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X   0x0000
275862306a36Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X   0x0400
275962306a36Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X   0x0800
276062306a36Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X   0x0C00
276162306a36Sopenharmony_ci/* Number of times we will attempt to autonegotiate before downshifting if we
276262306a36Sopenharmony_ci * are the slave */
276362306a36Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK  0x0300
276462306a36Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS   0x0000
276562306a36Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X    0x0100
276662306a36Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X    0x0200
276762306a36Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X    0x0300
276862306a36Sopenharmony_ci#define M88E1000_EPSCR_TX_CLK_2_5     0x0060	/* 2.5 MHz TX_CLK */
276962306a36Sopenharmony_ci#define M88E1000_EPSCR_TX_CLK_25      0x0070	/* 25  MHz TX_CLK */
277062306a36Sopenharmony_ci#define M88E1000_EPSCR_TX_CLK_0       0x0000	/* NO  TX_CLK */
277162306a36Sopenharmony_ci
277262306a36Sopenharmony_ci/* M88EC018 Rev 2 specific DownShift settings */
277362306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK  0x0E00
277462306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X    0x0000
277562306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X    0x0200
277662306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X    0x0400
277762306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X    0x0600
277862306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X    0x0800
277962306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X    0x0A00
278062306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X    0x0C00
278162306a36Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X    0x0E00
278262306a36Sopenharmony_ci
278362306a36Sopenharmony_ci/* IGP01E1000 Specific Port Config Register - R/W */
278462306a36Sopenharmony_ci#define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT  0x0010
278562306a36Sopenharmony_ci#define IGP01E1000_PSCFR_PRE_EN                0x0020
278662306a36Sopenharmony_ci#define IGP01E1000_PSCFR_SMART_SPEED           0x0080
278762306a36Sopenharmony_ci#define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK    0x0100
278862306a36Sopenharmony_ci#define IGP01E1000_PSCFR_DISABLE_JABBER        0x0400
278962306a36Sopenharmony_ci#define IGP01E1000_PSCFR_DISABLE_TRANSMIT      0x2000
279062306a36Sopenharmony_ci
279162306a36Sopenharmony_ci/* IGP01E1000 Specific Port Status Register - R/O */
279262306a36Sopenharmony_ci#define IGP01E1000_PSSR_AUTONEG_FAILED         0x0001	/* RO LH SC */
279362306a36Sopenharmony_ci#define IGP01E1000_PSSR_POLARITY_REVERSED      0x0002
279462306a36Sopenharmony_ci#define IGP01E1000_PSSR_CABLE_LENGTH           0x007C
279562306a36Sopenharmony_ci#define IGP01E1000_PSSR_FULL_DUPLEX            0x0200
279662306a36Sopenharmony_ci#define IGP01E1000_PSSR_LINK_UP                0x0400
279762306a36Sopenharmony_ci#define IGP01E1000_PSSR_MDIX                   0x0800
279862306a36Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_MASK             0xC000	/* speed bits mask */
279962306a36Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_10MBPS           0x4000
280062306a36Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_100MBPS          0x8000
280162306a36Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_1000MBPS         0xC000
280262306a36Sopenharmony_ci#define IGP01E1000_PSSR_CABLE_LENGTH_SHIFT     0x0002	/* shift right 2 */
280362306a36Sopenharmony_ci#define IGP01E1000_PSSR_MDIX_SHIFT             0x000B	/* shift right 11 */
280462306a36Sopenharmony_ci
280562306a36Sopenharmony_ci/* IGP01E1000 Specific Port Control Register - R/W */
280662306a36Sopenharmony_ci#define IGP01E1000_PSCR_TP_LOOPBACK            0x0010
280762306a36Sopenharmony_ci#define IGP01E1000_PSCR_CORRECT_NC_SCMBLR      0x0200
280862306a36Sopenharmony_ci#define IGP01E1000_PSCR_TEN_CRS_SELECT         0x0400
280962306a36Sopenharmony_ci#define IGP01E1000_PSCR_FLIP_CHIP              0x0800
281062306a36Sopenharmony_ci#define IGP01E1000_PSCR_AUTO_MDIX              0x1000
281162306a36Sopenharmony_ci#define IGP01E1000_PSCR_FORCE_MDI_MDIX         0x2000	/* 0-MDI, 1-MDIX */
281262306a36Sopenharmony_ci
281362306a36Sopenharmony_ci/* IGP01E1000 Specific Port Link Health Register */
281462306a36Sopenharmony_ci#define IGP01E1000_PLHR_SS_DOWNGRADE           0x8000
281562306a36Sopenharmony_ci#define IGP01E1000_PLHR_GIG_SCRAMBLER_ERROR    0x4000
281662306a36Sopenharmony_ci#define IGP01E1000_PLHR_MASTER_FAULT           0x2000
281762306a36Sopenharmony_ci#define IGP01E1000_PLHR_MASTER_RESOLUTION      0x1000
281862306a36Sopenharmony_ci#define IGP01E1000_PLHR_GIG_REM_RCVR_NOK       0x0800	/* LH */
281962306a36Sopenharmony_ci#define IGP01E1000_PLHR_IDLE_ERROR_CNT_OFLOW   0x0400	/* LH */
282062306a36Sopenharmony_ci#define IGP01E1000_PLHR_DATA_ERR_1             0x0200	/* LH */
282162306a36Sopenharmony_ci#define IGP01E1000_PLHR_DATA_ERR_0             0x0100
282262306a36Sopenharmony_ci#define IGP01E1000_PLHR_AUTONEG_FAULT          0x0040
282362306a36Sopenharmony_ci#define IGP01E1000_PLHR_AUTONEG_ACTIVE         0x0010
282462306a36Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_D        0x0008
282562306a36Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_C        0x0004
282662306a36Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_B        0x0002
282762306a36Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_A        0x0001
282862306a36Sopenharmony_ci
282962306a36Sopenharmony_ci/* IGP01E1000 Channel Quality Register */
283062306a36Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_D        0x000F
283162306a36Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_C        0x00F0
283262306a36Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_B        0x0F00
283362306a36Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_A        0xF000
283462306a36Sopenharmony_ci
283562306a36Sopenharmony_ci#define IGP02E1000_PM_SPD                         0x0001	/* Smart Power Down */
283662306a36Sopenharmony_ci#define IGP02E1000_PM_D3_LPLU                     0x0004	/* Enable LPLU in non-D0a modes */
283762306a36Sopenharmony_ci#define IGP02E1000_PM_D0_LPLU                     0x0002	/* Enable LPLU in D0a mode */
283862306a36Sopenharmony_ci
283962306a36Sopenharmony_ci/* IGP01E1000 DSP reset macros */
284062306a36Sopenharmony_ci#define DSP_RESET_ENABLE     0x0
284162306a36Sopenharmony_ci#define DSP_RESET_DISABLE    0x2
284262306a36Sopenharmony_ci#define E1000_MAX_DSP_RESETS 10
284362306a36Sopenharmony_ci
284462306a36Sopenharmony_ci/* IGP01E1000 & IGP02E1000 AGC Registers */
284562306a36Sopenharmony_ci
284662306a36Sopenharmony_ci#define IGP01E1000_AGC_LENGTH_SHIFT 7	/* Coarse - 13:11, Fine - 10:7 */
284762306a36Sopenharmony_ci#define IGP02E1000_AGC_LENGTH_SHIFT 9	/* Coarse - 15:13, Fine - 12:9 */
284862306a36Sopenharmony_ci
284962306a36Sopenharmony_ci/* IGP02E1000 AGC Register Length 9-bit mask */
285062306a36Sopenharmony_ci#define IGP02E1000_AGC_LENGTH_MASK  0x7F
285162306a36Sopenharmony_ci
285262306a36Sopenharmony_ci/* 7 bits (3 Coarse + 4 Fine) --> 128 optional values */
285362306a36Sopenharmony_ci#define IGP01E1000_AGC_LENGTH_TABLE_SIZE 128
285462306a36Sopenharmony_ci#define IGP02E1000_AGC_LENGTH_TABLE_SIZE 113
285562306a36Sopenharmony_ci
285662306a36Sopenharmony_ci/* The precision error of the cable length is +/- 10 meters */
285762306a36Sopenharmony_ci#define IGP01E1000_AGC_RANGE    10
285862306a36Sopenharmony_ci#define IGP02E1000_AGC_RANGE    15
285962306a36Sopenharmony_ci
286062306a36Sopenharmony_ci/* IGP01E1000 PCS Initialization register */
286162306a36Sopenharmony_ci/* bits 3:6 in the PCS registers stores the channels polarity */
286262306a36Sopenharmony_ci#define IGP01E1000_PHY_POLARITY_MASK    0x0078
286362306a36Sopenharmony_ci
286462306a36Sopenharmony_ci/* IGP01E1000 GMII FIFO Register */
286562306a36Sopenharmony_ci#define IGP01E1000_GMII_FLEX_SPD               0x10	/* Enable flexible speed
286662306a36Sopenharmony_ci							 * on Link-Up */
286762306a36Sopenharmony_ci#define IGP01E1000_GMII_SPD                    0x20	/* Enable SPD */
286862306a36Sopenharmony_ci
286962306a36Sopenharmony_ci/* IGP01E1000 Analog Register */
287062306a36Sopenharmony_ci#define IGP01E1000_ANALOG_SPARE_FUSE_STATUS       0x20D1
287162306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_STATUS             0x20D0
287262306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_CONTROL            0x20DC
287362306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_BYPASS             0x20DE
287462306a36Sopenharmony_ci
287562306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_POLY_MASK            0xF000
287662306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_FINE_MASK            0x0F80
287762306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_COARSE_MASK          0x0070
287862306a36Sopenharmony_ci#define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED        0x0100
287962306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL    0x0002
288062306a36Sopenharmony_ci
288162306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_COARSE_THRESH        0x0040
288262306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_COARSE_10            0x0010
288362306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_FINE_1               0x0080
288462306a36Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_FINE_10              0x0500
288562306a36Sopenharmony_ci
288662306a36Sopenharmony_ci/* Bit definitions for valid PHY IDs. */
288762306a36Sopenharmony_ci/* I = Integrated
288862306a36Sopenharmony_ci * E = External
288962306a36Sopenharmony_ci */
289062306a36Sopenharmony_ci#define M88_VENDOR         0x0141
289162306a36Sopenharmony_ci#define M88E1000_E_PHY_ID  0x01410C50
289262306a36Sopenharmony_ci#define M88E1000_I_PHY_ID  0x01410C30
289362306a36Sopenharmony_ci#define M88E1011_I_PHY_ID  0x01410C20
289462306a36Sopenharmony_ci#define IGP01E1000_I_PHY_ID  0x02A80380
289562306a36Sopenharmony_ci#define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
289662306a36Sopenharmony_ci#define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
289762306a36Sopenharmony_ci#define M88E1011_I_REV_4   0x04
289862306a36Sopenharmony_ci#define M88E1111_I_PHY_ID  0x01410CC0
289962306a36Sopenharmony_ci#define M88E1118_E_PHY_ID  0x01410E40
290062306a36Sopenharmony_ci#define L1LXT971A_PHY_ID   0x001378E0
290162306a36Sopenharmony_ci
290262306a36Sopenharmony_ci#define RTL8211B_PHY_ID    0x001CC910
290362306a36Sopenharmony_ci#define RTL8201N_PHY_ID    0x8200
290462306a36Sopenharmony_ci#define RTL_PHY_CTRL_FD    0x0100 /* Full duplex.0=half; 1=full */
290562306a36Sopenharmony_ci#define RTL_PHY_CTRL_SPD_100    0x200000 /* Force 100Mb */
290662306a36Sopenharmony_ci
290762306a36Sopenharmony_ci/* Bits...
290862306a36Sopenharmony_ci * 15-5: page
290962306a36Sopenharmony_ci * 4-0: register offset
291062306a36Sopenharmony_ci */
291162306a36Sopenharmony_ci#define PHY_PAGE_SHIFT        5
291262306a36Sopenharmony_ci#define PHY_REG(page, reg)    \
291362306a36Sopenharmony_ci        (((page) << PHY_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
291462306a36Sopenharmony_ci
291562306a36Sopenharmony_ci#define IGP3_PHY_PORT_CTRL           \
291662306a36Sopenharmony_ci        PHY_REG(769, 17)	/* Port General Configuration */
291762306a36Sopenharmony_ci#define IGP3_PHY_RATE_ADAPT_CTRL \
291862306a36Sopenharmony_ci        PHY_REG(769, 25)	/* Rate Adapter Control Register */
291962306a36Sopenharmony_ci
292062306a36Sopenharmony_ci#define IGP3_KMRN_FIFO_CTRL_STATS \
292162306a36Sopenharmony_ci        PHY_REG(770, 16)	/* KMRN FIFO's control/status register */
292262306a36Sopenharmony_ci#define IGP3_KMRN_POWER_MNG_CTRL \
292362306a36Sopenharmony_ci        PHY_REG(770, 17)	/* KMRN Power Management Control Register */
292462306a36Sopenharmony_ci#define IGP3_KMRN_INBAND_CTRL \
292562306a36Sopenharmony_ci        PHY_REG(770, 18)	/* KMRN Inband Control Register */
292662306a36Sopenharmony_ci#define IGP3_KMRN_DIAG \
292762306a36Sopenharmony_ci        PHY_REG(770, 19)	/* KMRN Diagnostic register */
292862306a36Sopenharmony_ci#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002	/* RX PCS is not synced */
292962306a36Sopenharmony_ci#define IGP3_KMRN_ACK_TIMEOUT \
293062306a36Sopenharmony_ci        PHY_REG(770, 20)	/* KMRN Acknowledge Timeouts register */
293162306a36Sopenharmony_ci
293262306a36Sopenharmony_ci#define IGP3_VR_CTRL \
293362306a36Sopenharmony_ci        PHY_REG(776, 18)	/* Voltage regulator control register */
293462306a36Sopenharmony_ci#define IGP3_VR_CTRL_MODE_SHUT       0x0200	/* Enter powerdown, shutdown VRs */
293562306a36Sopenharmony_ci#define IGP3_VR_CTRL_MODE_MASK       0x0300	/* Shutdown VR Mask */
293662306a36Sopenharmony_ci
293762306a36Sopenharmony_ci#define IGP3_CAPABILITY \
293862306a36Sopenharmony_ci        PHY_REG(776, 19)	/* IGP3 Capability Register */
293962306a36Sopenharmony_ci
294062306a36Sopenharmony_ci/* Capabilities for SKU Control  */
294162306a36Sopenharmony_ci#define IGP3_CAP_INITIATE_TEAM       0x0001	/* Able to initiate a team */
294262306a36Sopenharmony_ci#define IGP3_CAP_WFM                 0x0002	/* Support WoL and PXE */
294362306a36Sopenharmony_ci#define IGP3_CAP_ASF                 0x0004	/* Support ASF */
294462306a36Sopenharmony_ci#define IGP3_CAP_LPLU                0x0008	/* Support Low Power Link Up */
294562306a36Sopenharmony_ci#define IGP3_CAP_DC_AUTO_SPEED       0x0010	/* Support AC/DC Auto Link Speed */
294662306a36Sopenharmony_ci#define IGP3_CAP_SPD                 0x0020	/* Support Smart Power Down */
294762306a36Sopenharmony_ci#define IGP3_CAP_MULT_QUEUE          0x0040	/* Support 2 tx & 2 rx queues */
294862306a36Sopenharmony_ci#define IGP3_CAP_RSS                 0x0080	/* Support RSS */
294962306a36Sopenharmony_ci#define IGP3_CAP_8021PQ              0x0100	/* Support 802.1Q & 802.1p */
295062306a36Sopenharmony_ci#define IGP3_CAP_AMT_CB              0x0200	/* Support active manageability and circuit breaker */
295162306a36Sopenharmony_ci
295262306a36Sopenharmony_ci#define IGP3_PPC_JORDAN_EN           0x0001
295362306a36Sopenharmony_ci#define IGP3_PPC_JORDAN_GIGA_SPEED   0x0002
295462306a36Sopenharmony_ci
295562306a36Sopenharmony_ci#define IGP3_KMRN_PMC_EE_IDLE_LINK_DIS         0x0001
295662306a36Sopenharmony_ci#define IGP3_KMRN_PMC_K0S_ENTRY_LATENCY_MASK   0x001E
295762306a36Sopenharmony_ci#define IGP3_KMRN_PMC_K0S_MODE1_EN_GIGA        0x0020
295862306a36Sopenharmony_ci#define IGP3_KMRN_PMC_K0S_MODE1_EN_100         0x0040
295962306a36Sopenharmony_ci
296062306a36Sopenharmony_ci#define IGP3E1000_PHY_MISC_CTRL                0x1B	/* Misc. Ctrl register */
296162306a36Sopenharmony_ci#define IGP3_PHY_MISC_DUPLEX_MANUAL_SET        0x1000	/* Duplex Manual Set */
296262306a36Sopenharmony_ci
296362306a36Sopenharmony_ci#define IGP3_KMRN_EXT_CTRL  PHY_REG(770, 18)
296462306a36Sopenharmony_ci#define IGP3_KMRN_EC_DIS_INBAND    0x0080
296562306a36Sopenharmony_ci
296662306a36Sopenharmony_ci#define IGP03E1000_E_PHY_ID  0x02A80390
296762306a36Sopenharmony_ci#define IFE_E_PHY_ID         0x02A80330	/* 10/100 PHY */
296862306a36Sopenharmony_ci#define IFE_PLUS_E_PHY_ID    0x02A80320
296962306a36Sopenharmony_ci#define IFE_C_E_PHY_ID       0x02A80310
297062306a36Sopenharmony_ci
297162306a36Sopenharmony_ci#define IFE_PHY_EXTENDED_STATUS_CONTROL   0x10	/* 100BaseTx Extended Status, Control and Address */
297262306a36Sopenharmony_ci#define IFE_PHY_SPECIAL_CONTROL           0x11	/* 100BaseTx PHY special control register */
297362306a36Sopenharmony_ci#define IFE_PHY_RCV_FALSE_CARRIER         0x13	/* 100BaseTx Receive False Carrier Counter */
297462306a36Sopenharmony_ci#define IFE_PHY_RCV_DISCONNECT            0x14	/* 100BaseTx Receive Disconnect Counter */
297562306a36Sopenharmony_ci#define IFE_PHY_RCV_ERROT_FRAME           0x15	/* 100BaseTx Receive Error Frame Counter */
297662306a36Sopenharmony_ci#define IFE_PHY_RCV_SYMBOL_ERR            0x16	/* Receive Symbol Error Counter */
297762306a36Sopenharmony_ci#define IFE_PHY_PREM_EOF_ERR              0x17	/* 100BaseTx Receive Premature End Of Frame Error Counter */
297862306a36Sopenharmony_ci#define IFE_PHY_RCV_EOF_ERR               0x18	/* 10BaseT Receive End Of Frame Error Counter */
297962306a36Sopenharmony_ci#define IFE_PHY_TX_JABBER_DETECT          0x19	/* 10BaseT Transmit Jabber Detect Counter */
298062306a36Sopenharmony_ci#define IFE_PHY_EQUALIZER                 0x1A	/* PHY Equalizer Control and Status */
298162306a36Sopenharmony_ci#define IFE_PHY_SPECIAL_CONTROL_LED       0x1B	/* PHY special control and LED configuration */
298262306a36Sopenharmony_ci#define IFE_PHY_MDIX_CONTROL              0x1C	/* MDI/MDI-X Control register */
298362306a36Sopenharmony_ci#define IFE_PHY_HWI_CONTROL               0x1D	/* Hardware Integrity Control (HWI) */
298462306a36Sopenharmony_ci
298562306a36Sopenharmony_ci#define IFE_PESC_REDUCED_POWER_DOWN_DISABLE  0x2000	/* Default 1 = Disable auto reduced power down */
298662306a36Sopenharmony_ci#define IFE_PESC_100BTX_POWER_DOWN           0x0400	/* Indicates the power state of 100BASE-TX */
298762306a36Sopenharmony_ci#define IFE_PESC_10BTX_POWER_DOWN            0x0200	/* Indicates the power state of 10BASE-T */
298862306a36Sopenharmony_ci#define IFE_PESC_POLARITY_REVERSED           0x0100	/* Indicates 10BASE-T polarity */
298962306a36Sopenharmony_ci#define IFE_PESC_PHY_ADDR_MASK               0x007C	/* Bit 6:2 for sampled PHY address */
299062306a36Sopenharmony_ci#define IFE_PESC_SPEED                       0x0002	/* Auto-negotiation speed result 1=100Mbs, 0=10Mbs */
299162306a36Sopenharmony_ci#define IFE_PESC_DUPLEX                      0x0001	/* Auto-negotiation duplex result 1=Full, 0=Half */
299262306a36Sopenharmony_ci#define IFE_PESC_POLARITY_REVERSED_SHIFT     8
299362306a36Sopenharmony_ci
299462306a36Sopenharmony_ci#define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN   0x0100	/* 1 = Dynamic Power Down disabled */
299562306a36Sopenharmony_ci#define IFE_PSC_FORCE_POLARITY               0x0020	/* 1=Reversed Polarity, 0=Normal */
299662306a36Sopenharmony_ci#define IFE_PSC_AUTO_POLARITY_DISABLE        0x0010	/* 1=Auto Polarity Disabled, 0=Enabled */
299762306a36Sopenharmony_ci#define IFE_PSC_JABBER_FUNC_DISABLE          0x0001	/* 1=Jabber Disabled, 0=Normal Jabber Operation */
299862306a36Sopenharmony_ci#define IFE_PSC_FORCE_POLARITY_SHIFT         5
299962306a36Sopenharmony_ci#define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT  4
300062306a36Sopenharmony_ci
300162306a36Sopenharmony_ci#define IFE_PMC_AUTO_MDIX                    0x0080	/* 1=enable MDI/MDI-X feature, default 0=disabled */
300262306a36Sopenharmony_ci#define IFE_PMC_FORCE_MDIX                   0x0040	/* 1=force MDIX-X, 0=force MDI */
300362306a36Sopenharmony_ci#define IFE_PMC_MDIX_STATUS                  0x0020	/* 1=MDI-X, 0=MDI */
300462306a36Sopenharmony_ci#define IFE_PMC_AUTO_MDIX_COMPLETE           0x0010	/* Resolution algorithm is completed */
300562306a36Sopenharmony_ci#define IFE_PMC_MDIX_MODE_SHIFT              6
300662306a36Sopenharmony_ci#define IFE_PHC_MDIX_RESET_ALL_MASK          0x0000	/* Disable auto MDI-X */
300762306a36Sopenharmony_ci
300862306a36Sopenharmony_ci#define IFE_PHC_HWI_ENABLE                   0x8000	/* Enable the HWI feature */
300962306a36Sopenharmony_ci#define IFE_PHC_ABILITY_CHECK                0x4000	/* 1= Test Passed, 0=failed */
301062306a36Sopenharmony_ci#define IFE_PHC_TEST_EXEC                    0x2000	/* PHY launch test pulses on the wire */
301162306a36Sopenharmony_ci#define IFE_PHC_HIGHZ                        0x0200	/* 1 = Open Circuit */
301262306a36Sopenharmony_ci#define IFE_PHC_LOWZ                         0x0400	/* 1 = Short Circuit */
301362306a36Sopenharmony_ci#define IFE_PHC_LOW_HIGH_Z_MASK              0x0600	/* Mask for indication type of problem on the line */
301462306a36Sopenharmony_ci#define IFE_PHC_DISTANCE_MASK                0x01FF	/* Mask for distance to the cable problem, in 80cm granularity */
301562306a36Sopenharmony_ci#define IFE_PHC_RESET_ALL_MASK               0x0000	/* Disable HWI */
301662306a36Sopenharmony_ci#define IFE_PSCL_PROBE_MODE                  0x0020	/* LED Probe mode */
301762306a36Sopenharmony_ci#define IFE_PSCL_PROBE_LEDS_OFF              0x0006	/* Force LEDs 0 and 2 off */
301862306a36Sopenharmony_ci#define IFE_PSCL_PROBE_LEDS_ON               0x0007	/* Force LEDs 0 and 2 on */
301962306a36Sopenharmony_ci
302062306a36Sopenharmony_ci#define ICH_FLASH_COMMAND_TIMEOUT            5000	/* 5000 uSecs - adjusted */
302162306a36Sopenharmony_ci#define ICH_FLASH_ERASE_TIMEOUT              3000000	/* Up to 3 seconds - worst case */
302262306a36Sopenharmony_ci#define ICH_FLASH_CYCLE_REPEAT_COUNT         10	/* 10 cycles */
302362306a36Sopenharmony_ci#define ICH_FLASH_SEG_SIZE_256               256
302462306a36Sopenharmony_ci#define ICH_FLASH_SEG_SIZE_4K                4096
302562306a36Sopenharmony_ci#define ICH_FLASH_SEG_SIZE_64K               65536
302662306a36Sopenharmony_ci
302762306a36Sopenharmony_ci#define ICH_CYCLE_READ                       0x0
302862306a36Sopenharmony_ci#define ICH_CYCLE_RESERVED                   0x1
302962306a36Sopenharmony_ci#define ICH_CYCLE_WRITE                      0x2
303062306a36Sopenharmony_ci#define ICH_CYCLE_ERASE                      0x3
303162306a36Sopenharmony_ci
303262306a36Sopenharmony_ci#define ICH_FLASH_GFPREG   0x0000
303362306a36Sopenharmony_ci#define ICH_FLASH_HSFSTS   0x0004
303462306a36Sopenharmony_ci#define ICH_FLASH_HSFCTL   0x0006
303562306a36Sopenharmony_ci#define ICH_FLASH_FADDR    0x0008
303662306a36Sopenharmony_ci#define ICH_FLASH_FDATA0   0x0010
303762306a36Sopenharmony_ci#define ICH_FLASH_FRACC    0x0050
303862306a36Sopenharmony_ci#define ICH_FLASH_FREG0    0x0054
303962306a36Sopenharmony_ci#define ICH_FLASH_FREG1    0x0058
304062306a36Sopenharmony_ci#define ICH_FLASH_FREG2    0x005C
304162306a36Sopenharmony_ci#define ICH_FLASH_FREG3    0x0060
304262306a36Sopenharmony_ci#define ICH_FLASH_FPR0     0x0074
304362306a36Sopenharmony_ci#define ICH_FLASH_FPR1     0x0078
304462306a36Sopenharmony_ci#define ICH_FLASH_SSFSTS   0x0090
304562306a36Sopenharmony_ci#define ICH_FLASH_SSFCTL   0x0092
304662306a36Sopenharmony_ci#define ICH_FLASH_PREOP    0x0094
304762306a36Sopenharmony_ci#define ICH_FLASH_OPTYPE   0x0096
304862306a36Sopenharmony_ci#define ICH_FLASH_OPMENU   0x0098
304962306a36Sopenharmony_ci
305062306a36Sopenharmony_ci#define ICH_FLASH_REG_MAPSIZE      0x00A0
305162306a36Sopenharmony_ci#define ICH_FLASH_SECTOR_SIZE      4096
305262306a36Sopenharmony_ci#define ICH_GFPREG_BASE_MASK       0x1FFF
305362306a36Sopenharmony_ci#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
305462306a36Sopenharmony_ci
305562306a36Sopenharmony_ci/* Miscellaneous PHY bit definitions. */
305662306a36Sopenharmony_ci#define PHY_PREAMBLE        0xFFFFFFFF
305762306a36Sopenharmony_ci#define PHY_SOF             0x01
305862306a36Sopenharmony_ci#define PHY_OP_READ         0x02
305962306a36Sopenharmony_ci#define PHY_OP_WRITE        0x01
306062306a36Sopenharmony_ci#define PHY_TURNAROUND      0x02
306162306a36Sopenharmony_ci#define PHY_PREAMBLE_SIZE   32
306262306a36Sopenharmony_ci#define MII_CR_SPEED_1000   0x0040
306362306a36Sopenharmony_ci#define MII_CR_SPEED_100    0x2000
306462306a36Sopenharmony_ci#define MII_CR_SPEED_10     0x0000
306562306a36Sopenharmony_ci#define E1000_PHY_ADDRESS   0x01
306662306a36Sopenharmony_ci#define PHY_AUTO_NEG_TIME   45	/* 4.5 Seconds */
306762306a36Sopenharmony_ci#define PHY_FORCE_TIME      20	/* 2.0 Seconds */
306862306a36Sopenharmony_ci#define PHY_REVISION_MASK   0xFFFFFFF0
306962306a36Sopenharmony_ci#define DEVICE_SPEED_MASK   0x00000300	/* Device Ctrl Reg Speed Mask */
307062306a36Sopenharmony_ci#define REG4_SPEED_MASK     0x01E0
307162306a36Sopenharmony_ci#define REG9_SPEED_MASK     0x0300
307262306a36Sopenharmony_ci#define ADVERTISE_10_HALF   0x0001
307362306a36Sopenharmony_ci#define ADVERTISE_10_FULL   0x0002
307462306a36Sopenharmony_ci#define ADVERTISE_100_HALF  0x0004
307562306a36Sopenharmony_ci#define ADVERTISE_100_FULL  0x0008
307662306a36Sopenharmony_ci#define ADVERTISE_1000_HALF 0x0010
307762306a36Sopenharmony_ci#define ADVERTISE_1000_FULL 0x0020
307862306a36Sopenharmony_ci#define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F	/* Everything but 1000-Half */
307962306a36Sopenharmony_ci#define AUTONEG_ADVERTISE_10_100_ALL    0x000F	/* All 10/100 speeds */
308062306a36Sopenharmony_ci#define AUTONEG_ADVERTISE_10_ALL        0x0003	/* 10Mbps Full & Half speeds */
308162306a36Sopenharmony_ci
308262306a36Sopenharmony_ci#endif /* _E1000_HW_H_ */
3083