162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci
362306a36Sopenharmony_ci/* Copyright (c) 2014 Linaro Ltd.
462306a36Sopenharmony_ci * Copyright (c) 2014 Hisilicon Limited.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/etherdevice.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/interrupt.h>
1162306a36Sopenharmony_ci#include <linux/ktime.h>
1262306a36Sopenharmony_ci#include <linux/of_address.h>
1362306a36Sopenharmony_ci#include <linux/phy.h>
1462306a36Sopenharmony_ci#include <linux/of_mdio.h>
1562306a36Sopenharmony_ci#include <linux/of_net.h>
1662306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1762306a36Sopenharmony_ci#include <linux/regmap.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define SC_PPE_RESET_DREQ		0x026C
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define PPE_CFG_RX_ADDR			0x100
2262306a36Sopenharmony_ci#define PPE_CFG_POOL_GRP		0x300
2362306a36Sopenharmony_ci#define PPE_CFG_RX_BUF_SIZE		0x400
2462306a36Sopenharmony_ci#define PPE_CFG_RX_FIFO_SIZE		0x500
2562306a36Sopenharmony_ci#define PPE_CURR_BUF_CNT		0xa200
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define GE_DUPLEX_TYPE			0x08
2862306a36Sopenharmony_ci#define GE_MAX_FRM_SIZE_REG		0x3c
2962306a36Sopenharmony_ci#define GE_PORT_MODE			0x40
3062306a36Sopenharmony_ci#define GE_PORT_EN			0x44
3162306a36Sopenharmony_ci#define GE_SHORT_RUNTS_THR_REG		0x50
3262306a36Sopenharmony_ci#define GE_TX_LOCAL_PAGE_REG		0x5c
3362306a36Sopenharmony_ci#define GE_TRANSMIT_CONTROL_REG		0x60
3462306a36Sopenharmony_ci#define GE_CF_CRC_STRIP_REG		0x1b0
3562306a36Sopenharmony_ci#define GE_MODE_CHANGE_REG		0x1b4
3662306a36Sopenharmony_ci#define GE_RECV_CONTROL_REG		0x1e0
3762306a36Sopenharmony_ci#define GE_STATION_MAC_ADDRESS		0x210
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define PPE_CFG_BUS_CTRL_REG		0x424
4062306a36Sopenharmony_ci#define PPE_CFG_RX_CTRL_REG		0x428
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
4362306a36Sopenharmony_ci#define PPE_CFG_CPU_ADD_ADDR		0x6D0
4462306a36Sopenharmony_ci#define PPE_CFG_MAX_FRAME_LEN_REG	0x500
4562306a36Sopenharmony_ci#define PPE_CFG_RX_PKT_MODE_REG		0x504
4662306a36Sopenharmony_ci#define PPE_CFG_QOS_VMID_GEN		0x520
4762306a36Sopenharmony_ci#define PPE_CFG_RX_PKT_INT		0x740
4862306a36Sopenharmony_ci#define PPE_INTEN			0x700
4962306a36Sopenharmony_ci#define PPE_INTSTS			0x708
5062306a36Sopenharmony_ci#define PPE_RINT			0x704
5162306a36Sopenharmony_ci#define PPE_CFG_STS_MODE		0x880
5262306a36Sopenharmony_ci#else
5362306a36Sopenharmony_ci#define PPE_CFG_CPU_ADD_ADDR		0x580
5462306a36Sopenharmony_ci#define PPE_CFG_MAX_FRAME_LEN_REG	0x408
5562306a36Sopenharmony_ci#define PPE_CFG_RX_PKT_MODE_REG		0x438
5662306a36Sopenharmony_ci#define PPE_CFG_QOS_VMID_GEN		0x500
5762306a36Sopenharmony_ci#define PPE_CFG_RX_PKT_INT		0x538
5862306a36Sopenharmony_ci#define PPE_INTEN			0x600
5962306a36Sopenharmony_ci#define PPE_INTSTS			0x608
6062306a36Sopenharmony_ci#define PPE_RINT			0x604
6162306a36Sopenharmony_ci#define PPE_CFG_STS_MODE		0x700
6262306a36Sopenharmony_ci#endif /* CONFIG_HI13X1_GMAC */
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci#define PPE_HIS_RX_PKT_CNT		0x804
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci#define RESET_DREQ_ALL			0xffffffff
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci/* REG_INTERRUPT */
6962306a36Sopenharmony_ci#define RCV_INT				BIT(10)
7062306a36Sopenharmony_ci#define RCV_NOBUF			BIT(8)
7162306a36Sopenharmony_ci#define RCV_DROP			BIT(7)
7262306a36Sopenharmony_ci#define TX_DROP				BIT(6)
7362306a36Sopenharmony_ci#define DEF_INT_ERR			(RCV_NOBUF | RCV_DROP | TX_DROP)
7462306a36Sopenharmony_ci#define DEF_INT_MASK			(RCV_INT | DEF_INT_ERR)
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci/* TX descriptor config */
7762306a36Sopenharmony_ci#define TX_FREE_MEM			BIT(0)
7862306a36Sopenharmony_ci#define TX_READ_ALLOC_L3		BIT(1)
7962306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
8062306a36Sopenharmony_ci#define TX_CLEAR_WB			BIT(7)
8162306a36Sopenharmony_ci#define TX_RELEASE_TO_PPE		BIT(4)
8262306a36Sopenharmony_ci#define TX_FINISH_CACHE_INV		BIT(6)
8362306a36Sopenharmony_ci#define TX_POOL_SHIFT			16
8462306a36Sopenharmony_ci#else
8562306a36Sopenharmony_ci#define TX_CLEAR_WB			BIT(4)
8662306a36Sopenharmony_ci#define TX_FINISH_CACHE_INV		BIT(2)
8762306a36Sopenharmony_ci#endif
8862306a36Sopenharmony_ci#define TX_L3_CHECKSUM			BIT(5)
8962306a36Sopenharmony_ci#define TX_LOOP_BACK			BIT(11)
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/* RX error */
9262306a36Sopenharmony_ci#define RX_PKT_DROP			BIT(0)
9362306a36Sopenharmony_ci#define RX_L2_ERR			BIT(1)
9462306a36Sopenharmony_ci#define RX_PKT_ERR			(RX_PKT_DROP | RX_L2_ERR)
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci#define SGMII_SPEED_1000		0x08
9762306a36Sopenharmony_ci#define SGMII_SPEED_100			0x07
9862306a36Sopenharmony_ci#define SGMII_SPEED_10			0x06
9962306a36Sopenharmony_ci#define MII_SPEED_100			0x01
10062306a36Sopenharmony_ci#define MII_SPEED_10			0x00
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci#define GE_DUPLEX_FULL			BIT(0)
10362306a36Sopenharmony_ci#define GE_DUPLEX_HALF			0x00
10462306a36Sopenharmony_ci#define GE_MODE_CHANGE_EN		BIT(0)
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci#define GE_TX_AUTO_NEG			BIT(5)
10762306a36Sopenharmony_ci#define GE_TX_ADD_CRC			BIT(6)
10862306a36Sopenharmony_ci#define GE_TX_SHORT_PAD_THROUGH		BIT(7)
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci#define GE_RX_STRIP_CRC			BIT(0)
11162306a36Sopenharmony_ci#define GE_RX_STRIP_PAD			BIT(3)
11262306a36Sopenharmony_ci#define GE_RX_PAD_EN			BIT(4)
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci#define GE_AUTO_NEG_CTL			BIT(0)
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci#define GE_RX_INT_THRESHOLD		BIT(6)
11762306a36Sopenharmony_ci#define GE_RX_TIMEOUT			0x04
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci#define GE_RX_PORT_EN			BIT(1)
12062306a36Sopenharmony_ci#define GE_TX_PORT_EN			BIT(2)
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci#define PPE_CFG_RX_PKT_ALIGN		BIT(18)
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
12562306a36Sopenharmony_ci#define PPE_CFG_QOS_VMID_GRP_SHIFT	4
12662306a36Sopenharmony_ci#define PPE_CFG_RX_CTRL_ALIGN_SHIFT	7
12762306a36Sopenharmony_ci#define PPE_CFG_STS_RX_PKT_CNT_RC	BIT(0)
12862306a36Sopenharmony_ci#define PPE_CFG_QOS_VMID_MODE		BIT(15)
12962306a36Sopenharmony_ci#define PPE_CFG_BUS_LOCAL_REL		(BIT(9) | BIT(15) | BIT(19) | BIT(23))
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci/* buf unit size is cache_line_size, which is 64, so the shift is 6 */
13262306a36Sopenharmony_ci#define PPE_BUF_SIZE_SHIFT		6
13362306a36Sopenharmony_ci#define PPE_TX_BUF_HOLD			BIT(31)
13462306a36Sopenharmony_ci#define SOC_CACHE_LINE_MASK		0x3F
13562306a36Sopenharmony_ci#else
13662306a36Sopenharmony_ci#define PPE_CFG_QOS_VMID_GRP_SHIFT	8
13762306a36Sopenharmony_ci#define PPE_CFG_RX_CTRL_ALIGN_SHIFT	11
13862306a36Sopenharmony_ci#define PPE_CFG_STS_RX_PKT_CNT_RC	BIT(12)
13962306a36Sopenharmony_ci#define PPE_CFG_QOS_VMID_MODE		BIT(14)
14062306a36Sopenharmony_ci#define PPE_CFG_BUS_LOCAL_REL		BIT(14)
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci/* buf unit size is 1, so the shift is 6 */
14362306a36Sopenharmony_ci#define PPE_BUF_SIZE_SHIFT		0
14462306a36Sopenharmony_ci#define PPE_TX_BUF_HOLD			0
14562306a36Sopenharmony_ci#endif /* CONFIG_HI13X1_GMAC */
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci#define PPE_CFG_RX_FIFO_FSFU		BIT(11)
14862306a36Sopenharmony_ci#define PPE_CFG_RX_DEPTH_SHIFT		16
14962306a36Sopenharmony_ci#define PPE_CFG_RX_START_SHIFT		0
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci#define PPE_CFG_BUS_BIG_ENDIEN		BIT(0)
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci#define RX_DESC_NUM			128
15462306a36Sopenharmony_ci#define TX_DESC_NUM			256
15562306a36Sopenharmony_ci#define TX_NEXT(N)			(((N) + 1) & (TX_DESC_NUM-1))
15662306a36Sopenharmony_ci#define RX_NEXT(N)			(((N) + 1) & (RX_DESC_NUM-1))
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci#define GMAC_PPE_RX_PKT_MAX_LEN		379
15962306a36Sopenharmony_ci#define GMAC_MAX_PKT_LEN		1516
16062306a36Sopenharmony_ci#define GMAC_MIN_PKT_LEN		31
16162306a36Sopenharmony_ci#define RX_BUF_SIZE			1600
16262306a36Sopenharmony_ci#define RESET_TIMEOUT			1000
16362306a36Sopenharmony_ci#define TX_TIMEOUT			(6 * HZ)
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci#define DRV_NAME			"hip04-ether"
16662306a36Sopenharmony_ci#define DRV_VERSION			"v1.0"
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci#define HIP04_MAX_TX_COALESCE_USECS	200
16962306a36Sopenharmony_ci#define HIP04_MIN_TX_COALESCE_USECS	100
17062306a36Sopenharmony_ci#define HIP04_MAX_TX_COALESCE_FRAMES	200
17162306a36Sopenharmony_ci#define HIP04_MIN_TX_COALESCE_FRAMES	100
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistruct tx_desc {
17462306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
17562306a36Sopenharmony_ci	u32 reserved1[2];
17662306a36Sopenharmony_ci	u32 send_addr;
17762306a36Sopenharmony_ci	u16 send_size;
17862306a36Sopenharmony_ci	u16 data_offset;
17962306a36Sopenharmony_ci	u32 reserved2[7];
18062306a36Sopenharmony_ci	u32 cfg;
18162306a36Sopenharmony_ci	u32 wb_addr;
18262306a36Sopenharmony_ci	u32 reserved3[3];
18362306a36Sopenharmony_ci#else
18462306a36Sopenharmony_ci	u32 send_addr;
18562306a36Sopenharmony_ci	u32 send_size;
18662306a36Sopenharmony_ci	u32 next_addr;
18762306a36Sopenharmony_ci	u32 cfg;
18862306a36Sopenharmony_ci	u32 wb_addr;
18962306a36Sopenharmony_ci#endif
19062306a36Sopenharmony_ci} __aligned(64);
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistruct rx_desc {
19362306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
19462306a36Sopenharmony_ci	u32 reserved1[3];
19562306a36Sopenharmony_ci	u16 pkt_len;
19662306a36Sopenharmony_ci	u16 reserved_16;
19762306a36Sopenharmony_ci	u32 reserved2[6];
19862306a36Sopenharmony_ci	u32 pkt_err;
19962306a36Sopenharmony_ci	u32 reserved3[5];
20062306a36Sopenharmony_ci#else
20162306a36Sopenharmony_ci	u16 reserved_16;
20262306a36Sopenharmony_ci	u16 pkt_len;
20362306a36Sopenharmony_ci	u32 reserve1[3];
20462306a36Sopenharmony_ci	u32 pkt_err;
20562306a36Sopenharmony_ci	u32 reserve2[4];
20662306a36Sopenharmony_ci#endif
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistruct hip04_priv {
21062306a36Sopenharmony_ci	void __iomem *base;
21162306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
21262306a36Sopenharmony_ci	void __iomem *sysctrl_base;
21362306a36Sopenharmony_ci#endif
21462306a36Sopenharmony_ci	phy_interface_t phy_mode;
21562306a36Sopenharmony_ci	int chan;
21662306a36Sopenharmony_ci	unsigned int port;
21762306a36Sopenharmony_ci	unsigned int group;
21862306a36Sopenharmony_ci	unsigned int speed;
21962306a36Sopenharmony_ci	unsigned int duplex;
22062306a36Sopenharmony_ci	unsigned int reg_inten;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	struct napi_struct napi;
22362306a36Sopenharmony_ci	struct device *dev;
22462306a36Sopenharmony_ci	struct net_device *ndev;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	struct tx_desc *tx_desc;
22762306a36Sopenharmony_ci	dma_addr_t tx_desc_dma;
22862306a36Sopenharmony_ci	struct sk_buff *tx_skb[TX_DESC_NUM];
22962306a36Sopenharmony_ci	dma_addr_t tx_phys[TX_DESC_NUM];
23062306a36Sopenharmony_ci	unsigned int tx_head;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	int tx_coalesce_frames;
23362306a36Sopenharmony_ci	int tx_coalesce_usecs;
23462306a36Sopenharmony_ci	struct hrtimer tx_coalesce_timer;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	unsigned char *rx_buf[RX_DESC_NUM];
23762306a36Sopenharmony_ci	dma_addr_t rx_phys[RX_DESC_NUM];
23862306a36Sopenharmony_ci	unsigned int rx_head;
23962306a36Sopenharmony_ci	unsigned int rx_buf_size;
24062306a36Sopenharmony_ci	unsigned int rx_cnt_remaining;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	struct device_node *phy_node;
24362306a36Sopenharmony_ci	struct phy_device *phy;
24462306a36Sopenharmony_ci	struct regmap *map;
24562306a36Sopenharmony_ci	struct work_struct tx_timeout_task;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	/* written only by tx cleanup */
24862306a36Sopenharmony_ci	unsigned int tx_tail ____cacheline_aligned_in_smp;
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic inline unsigned int tx_count(unsigned int head, unsigned int tail)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	return (head - tail) % TX_DESC_NUM;
25462306a36Sopenharmony_ci}
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic void hip04_config_port(struct net_device *ndev, u32 speed, u32 duplex)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
25962306a36Sopenharmony_ci	u32 val;
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	priv->speed = speed;
26262306a36Sopenharmony_ci	priv->duplex = duplex;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	switch (priv->phy_mode) {
26562306a36Sopenharmony_ci	case PHY_INTERFACE_MODE_SGMII:
26662306a36Sopenharmony_ci		if (speed == SPEED_1000)
26762306a36Sopenharmony_ci			val = SGMII_SPEED_1000;
26862306a36Sopenharmony_ci		else if (speed == SPEED_100)
26962306a36Sopenharmony_ci			val = SGMII_SPEED_100;
27062306a36Sopenharmony_ci		else
27162306a36Sopenharmony_ci			val = SGMII_SPEED_10;
27262306a36Sopenharmony_ci		break;
27362306a36Sopenharmony_ci	case PHY_INTERFACE_MODE_MII:
27462306a36Sopenharmony_ci		if (speed == SPEED_100)
27562306a36Sopenharmony_ci			val = MII_SPEED_100;
27662306a36Sopenharmony_ci		else
27762306a36Sopenharmony_ci			val = MII_SPEED_10;
27862306a36Sopenharmony_ci		break;
27962306a36Sopenharmony_ci	default:
28062306a36Sopenharmony_ci		netdev_warn(ndev, "not supported mode\n");
28162306a36Sopenharmony_ci		val = MII_SPEED_10;
28262306a36Sopenharmony_ci		break;
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_PORT_MODE);
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	val = duplex ? GE_DUPLEX_FULL : GE_DUPLEX_HALF;
28762306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_DUPLEX_TYPE);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	val = GE_MODE_CHANGE_EN;
29062306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_MODE_CHANGE_REG);
29162306a36Sopenharmony_ci}
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic void hip04_reset_dreq(struct hip04_priv *priv)
29462306a36Sopenharmony_ci{
29562306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
29662306a36Sopenharmony_ci	writel_relaxed(RESET_DREQ_ALL, priv->sysctrl_base + SC_PPE_RESET_DREQ);
29762306a36Sopenharmony_ci#endif
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic void hip04_reset_ppe(struct hip04_priv *priv)
30162306a36Sopenharmony_ci{
30262306a36Sopenharmony_ci	u32 val, tmp, timeout = 0;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	do {
30562306a36Sopenharmony_ci		regmap_read(priv->map, priv->port * 4 + PPE_CURR_BUF_CNT, &val);
30662306a36Sopenharmony_ci		regmap_read(priv->map, priv->port * 4 + PPE_CFG_RX_ADDR, &tmp);
30762306a36Sopenharmony_ci		if (timeout++ > RESET_TIMEOUT)
30862306a36Sopenharmony_ci			break;
30962306a36Sopenharmony_ci	} while (val & 0xfff);
31062306a36Sopenharmony_ci}
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic void hip04_config_fifo(struct hip04_priv *priv)
31362306a36Sopenharmony_ci{
31462306a36Sopenharmony_ci	u32 val;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	val = readl_relaxed(priv->base + PPE_CFG_STS_MODE);
31762306a36Sopenharmony_ci	val |= PPE_CFG_STS_RX_PKT_CNT_RC;
31862306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_CFG_STS_MODE);
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci	val = BIT(priv->group);
32162306a36Sopenharmony_ci	regmap_write(priv->map, priv->port * 4 + PPE_CFG_POOL_GRP, val);
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	val = priv->group << PPE_CFG_QOS_VMID_GRP_SHIFT;
32462306a36Sopenharmony_ci	val |= PPE_CFG_QOS_VMID_MODE;
32562306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_CFG_QOS_VMID_GEN);
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	val = RX_BUF_SIZE >> PPE_BUF_SIZE_SHIFT;
32862306a36Sopenharmony_ci	regmap_write(priv->map, priv->port * 4 + PPE_CFG_RX_BUF_SIZE, val);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	val = RX_DESC_NUM << PPE_CFG_RX_DEPTH_SHIFT;
33162306a36Sopenharmony_ci	val |= PPE_CFG_RX_FIFO_FSFU;
33262306a36Sopenharmony_ci	val |= priv->chan << PPE_CFG_RX_START_SHIFT;
33362306a36Sopenharmony_ci	regmap_write(priv->map, priv->port * 4 + PPE_CFG_RX_FIFO_SIZE, val);
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	val = NET_IP_ALIGN << PPE_CFG_RX_CTRL_ALIGN_SHIFT;
33662306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_CFG_RX_CTRL_REG);
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	val = PPE_CFG_RX_PKT_ALIGN;
33962306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_CFG_RX_PKT_MODE_REG);
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	val = PPE_CFG_BUS_LOCAL_REL | PPE_CFG_BUS_BIG_ENDIEN;
34262306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_CFG_BUS_CTRL_REG);
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	val = GMAC_PPE_RX_PKT_MAX_LEN;
34562306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_CFG_MAX_FRAME_LEN_REG);
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	val = GMAC_MAX_PKT_LEN;
34862306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_MAX_FRM_SIZE_REG);
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	val = GMAC_MIN_PKT_LEN;
35162306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_SHORT_RUNTS_THR_REG);
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	val = readl_relaxed(priv->base + GE_TRANSMIT_CONTROL_REG);
35462306a36Sopenharmony_ci	val |= GE_TX_AUTO_NEG | GE_TX_ADD_CRC | GE_TX_SHORT_PAD_THROUGH;
35562306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_TRANSMIT_CONTROL_REG);
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	val = GE_RX_STRIP_CRC;
35862306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_CF_CRC_STRIP_REG);
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	val = readl_relaxed(priv->base + GE_RECV_CONTROL_REG);
36162306a36Sopenharmony_ci	val |= GE_RX_STRIP_PAD | GE_RX_PAD_EN;
36262306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_RECV_CONTROL_REG);
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci#ifndef CONFIG_HI13X1_GMAC
36562306a36Sopenharmony_ci	val = GE_AUTO_NEG_CTL;
36662306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_TX_LOCAL_PAGE_REG);
36762306a36Sopenharmony_ci#endif
36862306a36Sopenharmony_ci}
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic void hip04_mac_enable(struct net_device *ndev)
37162306a36Sopenharmony_ci{
37262306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
37362306a36Sopenharmony_ci	u32 val;
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	/* enable tx & rx */
37662306a36Sopenharmony_ci	val = readl_relaxed(priv->base + GE_PORT_EN);
37762306a36Sopenharmony_ci	val |= GE_RX_PORT_EN | GE_TX_PORT_EN;
37862306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_PORT_EN);
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	/* clear rx int */
38162306a36Sopenharmony_ci	val = RCV_INT;
38262306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_RINT);
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	/* config recv int */
38562306a36Sopenharmony_ci	val = GE_RX_INT_THRESHOLD | GE_RX_TIMEOUT;
38662306a36Sopenharmony_ci	writel_relaxed(val, priv->base + PPE_CFG_RX_PKT_INT);
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	/* enable interrupt */
38962306a36Sopenharmony_ci	priv->reg_inten = DEF_INT_MASK;
39062306a36Sopenharmony_ci	writel_relaxed(priv->reg_inten, priv->base + PPE_INTEN);
39162306a36Sopenharmony_ci}
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic void hip04_mac_disable(struct net_device *ndev)
39462306a36Sopenharmony_ci{
39562306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
39662306a36Sopenharmony_ci	u32 val;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	/* disable int */
39962306a36Sopenharmony_ci	priv->reg_inten &= ~(DEF_INT_MASK);
40062306a36Sopenharmony_ci	writel_relaxed(priv->reg_inten, priv->base + PPE_INTEN);
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	/* disable tx & rx */
40362306a36Sopenharmony_ci	val = readl_relaxed(priv->base + GE_PORT_EN);
40462306a36Sopenharmony_ci	val &= ~(GE_RX_PORT_EN | GE_TX_PORT_EN);
40562306a36Sopenharmony_ci	writel_relaxed(val, priv->base + GE_PORT_EN);
40662306a36Sopenharmony_ci}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_cistatic void hip04_set_xmit_desc(struct hip04_priv *priv, dma_addr_t phys)
40962306a36Sopenharmony_ci{
41062306a36Sopenharmony_ci	u32 val;
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	val = phys >> PPE_BUF_SIZE_SHIFT | PPE_TX_BUF_HOLD;
41362306a36Sopenharmony_ci	writel(val, priv->base + PPE_CFG_CPU_ADD_ADDR);
41462306a36Sopenharmony_ci}
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic void hip04_set_recv_desc(struct hip04_priv *priv, dma_addr_t phys)
41762306a36Sopenharmony_ci{
41862306a36Sopenharmony_ci	u32 val;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	val = phys >> PPE_BUF_SIZE_SHIFT;
42162306a36Sopenharmony_ci	regmap_write(priv->map, priv->port * 4 + PPE_CFG_RX_ADDR, val);
42262306a36Sopenharmony_ci}
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic u32 hip04_recv_cnt(struct hip04_priv *priv)
42562306a36Sopenharmony_ci{
42662306a36Sopenharmony_ci	return readl(priv->base + PPE_HIS_RX_PKT_CNT);
42762306a36Sopenharmony_ci}
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_cistatic void hip04_update_mac_address(struct net_device *ndev)
43062306a36Sopenharmony_ci{
43162306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	writel_relaxed(((ndev->dev_addr[0] << 8) | (ndev->dev_addr[1])),
43462306a36Sopenharmony_ci		       priv->base + GE_STATION_MAC_ADDRESS);
43562306a36Sopenharmony_ci	writel_relaxed(((ndev->dev_addr[2] << 24) | (ndev->dev_addr[3] << 16) |
43662306a36Sopenharmony_ci			(ndev->dev_addr[4] << 8) | (ndev->dev_addr[5])),
43762306a36Sopenharmony_ci		       priv->base + GE_STATION_MAC_ADDRESS + 4);
43862306a36Sopenharmony_ci}
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic int hip04_set_mac_address(struct net_device *ndev, void *addr)
44162306a36Sopenharmony_ci{
44262306a36Sopenharmony_ci	eth_mac_addr(ndev, addr);
44362306a36Sopenharmony_ci	hip04_update_mac_address(ndev);
44462306a36Sopenharmony_ci	return 0;
44562306a36Sopenharmony_ci}
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic int hip04_tx_reclaim(struct net_device *ndev, bool force)
44862306a36Sopenharmony_ci{
44962306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
45062306a36Sopenharmony_ci	unsigned tx_tail = priv->tx_tail;
45162306a36Sopenharmony_ci	struct tx_desc *desc;
45262306a36Sopenharmony_ci	unsigned int bytes_compl = 0, pkts_compl = 0;
45362306a36Sopenharmony_ci	unsigned int count;
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	smp_rmb();
45662306a36Sopenharmony_ci	count = tx_count(READ_ONCE(priv->tx_head), tx_tail);
45762306a36Sopenharmony_ci	if (count == 0)
45862306a36Sopenharmony_ci		goto out;
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	while (count) {
46162306a36Sopenharmony_ci		desc = &priv->tx_desc[tx_tail];
46262306a36Sopenharmony_ci		if (desc->send_addr != 0) {
46362306a36Sopenharmony_ci			if (force)
46462306a36Sopenharmony_ci				desc->send_addr = 0;
46562306a36Sopenharmony_ci			else
46662306a36Sopenharmony_ci				break;
46762306a36Sopenharmony_ci		}
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci		if (priv->tx_phys[tx_tail]) {
47062306a36Sopenharmony_ci			dma_unmap_single(priv->dev, priv->tx_phys[tx_tail],
47162306a36Sopenharmony_ci					 priv->tx_skb[tx_tail]->len,
47262306a36Sopenharmony_ci					 DMA_TO_DEVICE);
47362306a36Sopenharmony_ci			priv->tx_phys[tx_tail] = 0;
47462306a36Sopenharmony_ci		}
47562306a36Sopenharmony_ci		pkts_compl++;
47662306a36Sopenharmony_ci		bytes_compl += priv->tx_skb[tx_tail]->len;
47762306a36Sopenharmony_ci		dev_kfree_skb(priv->tx_skb[tx_tail]);
47862306a36Sopenharmony_ci		priv->tx_skb[tx_tail] = NULL;
47962306a36Sopenharmony_ci		tx_tail = TX_NEXT(tx_tail);
48062306a36Sopenharmony_ci		count--;
48162306a36Sopenharmony_ci	}
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	priv->tx_tail = tx_tail;
48462306a36Sopenharmony_ci	smp_wmb(); /* Ensure tx_tail visible to xmit */
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ciout:
48762306a36Sopenharmony_ci	if (pkts_compl || bytes_compl)
48862306a36Sopenharmony_ci		netdev_completed_queue(ndev, pkts_compl, bytes_compl);
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	if (unlikely(netif_queue_stopped(ndev)) && (count < (TX_DESC_NUM - 1)))
49162306a36Sopenharmony_ci		netif_wake_queue(ndev);
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci	return count;
49462306a36Sopenharmony_ci}
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_cistatic void hip04_start_tx_timer(struct hip04_priv *priv)
49762306a36Sopenharmony_ci{
49862306a36Sopenharmony_ci	unsigned long ns = priv->tx_coalesce_usecs * NSEC_PER_USEC / 2;
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	/* allow timer to fire after half the time at the earliest */
50162306a36Sopenharmony_ci	hrtimer_start_range_ns(&priv->tx_coalesce_timer, ns_to_ktime(ns),
50262306a36Sopenharmony_ci			       ns, HRTIMER_MODE_REL);
50362306a36Sopenharmony_ci}
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic netdev_tx_t
50662306a36Sopenharmony_cihip04_mac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
50762306a36Sopenharmony_ci{
50862306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
50962306a36Sopenharmony_ci	struct net_device_stats *stats = &ndev->stats;
51062306a36Sopenharmony_ci	unsigned int tx_head = priv->tx_head, count;
51162306a36Sopenharmony_ci	struct tx_desc *desc = &priv->tx_desc[tx_head];
51262306a36Sopenharmony_ci	dma_addr_t phys;
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci	smp_rmb();
51562306a36Sopenharmony_ci	count = tx_count(tx_head, READ_ONCE(priv->tx_tail));
51662306a36Sopenharmony_ci	if (count == (TX_DESC_NUM - 1)) {
51762306a36Sopenharmony_ci		netif_stop_queue(ndev);
51862306a36Sopenharmony_ci		return NETDEV_TX_BUSY;
51962306a36Sopenharmony_ci	}
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ci	phys = dma_map_single(priv->dev, skb->data, skb->len, DMA_TO_DEVICE);
52262306a36Sopenharmony_ci	if (dma_mapping_error(priv->dev, phys)) {
52362306a36Sopenharmony_ci		dev_kfree_skb(skb);
52462306a36Sopenharmony_ci		return NETDEV_TX_OK;
52562306a36Sopenharmony_ci	}
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	priv->tx_skb[tx_head] = skb;
52862306a36Sopenharmony_ci	priv->tx_phys[tx_head] = phys;
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	desc->send_size = (__force u32)cpu_to_be32(skb->len);
53162306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
53262306a36Sopenharmony_ci	desc->cfg = (__force u32)cpu_to_be32(TX_CLEAR_WB | TX_FINISH_CACHE_INV
53362306a36Sopenharmony_ci		| TX_RELEASE_TO_PPE | priv->port << TX_POOL_SHIFT);
53462306a36Sopenharmony_ci	desc->data_offset = (__force u32)cpu_to_be32(phys & SOC_CACHE_LINE_MASK);
53562306a36Sopenharmony_ci	desc->send_addr =  (__force u32)cpu_to_be32(phys & ~SOC_CACHE_LINE_MASK);
53662306a36Sopenharmony_ci#else
53762306a36Sopenharmony_ci	desc->cfg = (__force u32)cpu_to_be32(TX_CLEAR_WB | TX_FINISH_CACHE_INV);
53862306a36Sopenharmony_ci	desc->send_addr = (__force u32)cpu_to_be32(phys);
53962306a36Sopenharmony_ci#endif
54062306a36Sopenharmony_ci	phys = priv->tx_desc_dma + tx_head * sizeof(struct tx_desc);
54162306a36Sopenharmony_ci	desc->wb_addr = (__force u32)cpu_to_be32(phys +
54262306a36Sopenharmony_ci		offsetof(struct tx_desc, send_addr));
54362306a36Sopenharmony_ci	skb_tx_timestamp(skb);
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci	hip04_set_xmit_desc(priv, phys);
54662306a36Sopenharmony_ci	count++;
54762306a36Sopenharmony_ci	netdev_sent_queue(ndev, skb->len);
54862306a36Sopenharmony_ci	priv->tx_head = TX_NEXT(tx_head);
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	stats->tx_bytes += skb->len;
55162306a36Sopenharmony_ci	stats->tx_packets++;
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_ci	/* Ensure tx_head update visible to tx reclaim */
55462306a36Sopenharmony_ci	smp_wmb();
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_ci	/* queue is getting full, better start cleaning up now */
55762306a36Sopenharmony_ci	if (count >= priv->tx_coalesce_frames) {
55862306a36Sopenharmony_ci		if (napi_schedule_prep(&priv->napi)) {
55962306a36Sopenharmony_ci			/* disable rx interrupt and timer */
56062306a36Sopenharmony_ci			priv->reg_inten &= ~(RCV_INT);
56162306a36Sopenharmony_ci			writel_relaxed(DEF_INT_MASK & ~RCV_INT,
56262306a36Sopenharmony_ci				       priv->base + PPE_INTEN);
56362306a36Sopenharmony_ci			hrtimer_cancel(&priv->tx_coalesce_timer);
56462306a36Sopenharmony_ci			__napi_schedule(&priv->napi);
56562306a36Sopenharmony_ci		}
56662306a36Sopenharmony_ci	} else if (!hrtimer_is_queued(&priv->tx_coalesce_timer)) {
56762306a36Sopenharmony_ci		/* cleanup not pending yet, start a new timer */
56862306a36Sopenharmony_ci		hip04_start_tx_timer(priv);
56962306a36Sopenharmony_ci	}
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	return NETDEV_TX_OK;
57262306a36Sopenharmony_ci}
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_cistatic int hip04_rx_poll(struct napi_struct *napi, int budget)
57562306a36Sopenharmony_ci{
57662306a36Sopenharmony_ci	struct hip04_priv *priv = container_of(napi, struct hip04_priv, napi);
57762306a36Sopenharmony_ci	struct net_device *ndev = priv->ndev;
57862306a36Sopenharmony_ci	struct net_device_stats *stats = &ndev->stats;
57962306a36Sopenharmony_ci	struct rx_desc *desc;
58062306a36Sopenharmony_ci	struct sk_buff *skb;
58162306a36Sopenharmony_ci	unsigned char *buf;
58262306a36Sopenharmony_ci	bool last = false;
58362306a36Sopenharmony_ci	dma_addr_t phys;
58462306a36Sopenharmony_ci	int rx = 0;
58562306a36Sopenharmony_ci	int tx_remaining;
58662306a36Sopenharmony_ci	u16 len;
58762306a36Sopenharmony_ci	u32 err;
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_ci	/* clean up tx descriptors */
59062306a36Sopenharmony_ci	tx_remaining = hip04_tx_reclaim(ndev, false);
59162306a36Sopenharmony_ci	priv->rx_cnt_remaining += hip04_recv_cnt(priv);
59262306a36Sopenharmony_ci	while (priv->rx_cnt_remaining && !last) {
59362306a36Sopenharmony_ci		buf = priv->rx_buf[priv->rx_head];
59462306a36Sopenharmony_ci		skb = build_skb(buf, priv->rx_buf_size);
59562306a36Sopenharmony_ci		if (unlikely(!skb)) {
59662306a36Sopenharmony_ci			net_dbg_ratelimited("build_skb failed\n");
59762306a36Sopenharmony_ci			goto refill;
59862306a36Sopenharmony_ci		}
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci		dma_unmap_single(priv->dev, priv->rx_phys[priv->rx_head],
60162306a36Sopenharmony_ci				 RX_BUF_SIZE, DMA_FROM_DEVICE);
60262306a36Sopenharmony_ci		priv->rx_phys[priv->rx_head] = 0;
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci		desc = (struct rx_desc *)skb->data;
60562306a36Sopenharmony_ci		len = be16_to_cpu((__force __be16)desc->pkt_len);
60662306a36Sopenharmony_ci		err = be32_to_cpu((__force __be32)desc->pkt_err);
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci		if (0 == len) {
60962306a36Sopenharmony_ci			dev_kfree_skb_any(skb);
61062306a36Sopenharmony_ci			last = true;
61162306a36Sopenharmony_ci		} else if ((err & RX_PKT_ERR) || (len >= GMAC_MAX_PKT_LEN)) {
61262306a36Sopenharmony_ci			dev_kfree_skb_any(skb);
61362306a36Sopenharmony_ci			stats->rx_dropped++;
61462306a36Sopenharmony_ci			stats->rx_errors++;
61562306a36Sopenharmony_ci		} else {
61662306a36Sopenharmony_ci			skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
61762306a36Sopenharmony_ci			skb_put(skb, len);
61862306a36Sopenharmony_ci			skb->protocol = eth_type_trans(skb, ndev);
61962306a36Sopenharmony_ci			napi_gro_receive(&priv->napi, skb);
62062306a36Sopenharmony_ci			stats->rx_packets++;
62162306a36Sopenharmony_ci			stats->rx_bytes += len;
62262306a36Sopenharmony_ci			rx++;
62362306a36Sopenharmony_ci		}
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_cirefill:
62662306a36Sopenharmony_ci		buf = netdev_alloc_frag(priv->rx_buf_size);
62762306a36Sopenharmony_ci		if (!buf)
62862306a36Sopenharmony_ci			goto done;
62962306a36Sopenharmony_ci		phys = dma_map_single(priv->dev, buf,
63062306a36Sopenharmony_ci				      RX_BUF_SIZE, DMA_FROM_DEVICE);
63162306a36Sopenharmony_ci		if (dma_mapping_error(priv->dev, phys))
63262306a36Sopenharmony_ci			goto done;
63362306a36Sopenharmony_ci		priv->rx_buf[priv->rx_head] = buf;
63462306a36Sopenharmony_ci		priv->rx_phys[priv->rx_head] = phys;
63562306a36Sopenharmony_ci		hip04_set_recv_desc(priv, phys);
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci		priv->rx_head = RX_NEXT(priv->rx_head);
63862306a36Sopenharmony_ci		if (rx >= budget) {
63962306a36Sopenharmony_ci			--priv->rx_cnt_remaining;
64062306a36Sopenharmony_ci			goto done;
64162306a36Sopenharmony_ci		}
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci		if (--priv->rx_cnt_remaining == 0)
64462306a36Sopenharmony_ci			priv->rx_cnt_remaining += hip04_recv_cnt(priv);
64562306a36Sopenharmony_ci	}
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci	if (!(priv->reg_inten & RCV_INT)) {
64862306a36Sopenharmony_ci		/* enable rx interrupt */
64962306a36Sopenharmony_ci		priv->reg_inten |= RCV_INT;
65062306a36Sopenharmony_ci		writel_relaxed(priv->reg_inten, priv->base + PPE_INTEN);
65162306a36Sopenharmony_ci	}
65262306a36Sopenharmony_ci	napi_complete_done(napi, rx);
65362306a36Sopenharmony_cidone:
65462306a36Sopenharmony_ci	/* start a new timer if necessary */
65562306a36Sopenharmony_ci	if (rx < budget && tx_remaining)
65662306a36Sopenharmony_ci		hip04_start_tx_timer(priv);
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	return rx;
65962306a36Sopenharmony_ci}
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_cistatic irqreturn_t hip04_mac_interrupt(int irq, void *dev_id)
66262306a36Sopenharmony_ci{
66362306a36Sopenharmony_ci	struct net_device *ndev = (struct net_device *)dev_id;
66462306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
66562306a36Sopenharmony_ci	struct net_device_stats *stats = &ndev->stats;
66662306a36Sopenharmony_ci	u32 ists = readl_relaxed(priv->base + PPE_INTSTS);
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci	if (!ists)
66962306a36Sopenharmony_ci		return IRQ_NONE;
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci	writel_relaxed(DEF_INT_MASK, priv->base + PPE_RINT);
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	if (unlikely(ists & DEF_INT_ERR)) {
67462306a36Sopenharmony_ci		if (ists & (RCV_NOBUF | RCV_DROP)) {
67562306a36Sopenharmony_ci			stats->rx_errors++;
67662306a36Sopenharmony_ci			stats->rx_dropped++;
67762306a36Sopenharmony_ci			netdev_err(ndev, "rx drop\n");
67862306a36Sopenharmony_ci		}
67962306a36Sopenharmony_ci		if (ists & TX_DROP) {
68062306a36Sopenharmony_ci			stats->tx_dropped++;
68162306a36Sopenharmony_ci			netdev_err(ndev, "tx drop\n");
68262306a36Sopenharmony_ci		}
68362306a36Sopenharmony_ci	}
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci	if (ists & RCV_INT && napi_schedule_prep(&priv->napi)) {
68662306a36Sopenharmony_ci		/* disable rx interrupt */
68762306a36Sopenharmony_ci		priv->reg_inten &= ~(RCV_INT);
68862306a36Sopenharmony_ci		writel_relaxed(DEF_INT_MASK & ~RCV_INT, priv->base + PPE_INTEN);
68962306a36Sopenharmony_ci		hrtimer_cancel(&priv->tx_coalesce_timer);
69062306a36Sopenharmony_ci		__napi_schedule(&priv->napi);
69162306a36Sopenharmony_ci	}
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	return IRQ_HANDLED;
69462306a36Sopenharmony_ci}
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_cistatic enum hrtimer_restart tx_done(struct hrtimer *hrtimer)
69762306a36Sopenharmony_ci{
69862306a36Sopenharmony_ci	struct hip04_priv *priv;
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci	priv = container_of(hrtimer, struct hip04_priv, tx_coalesce_timer);
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci	if (napi_schedule_prep(&priv->napi)) {
70362306a36Sopenharmony_ci		/* disable rx interrupt */
70462306a36Sopenharmony_ci		priv->reg_inten &= ~(RCV_INT);
70562306a36Sopenharmony_ci		writel_relaxed(DEF_INT_MASK & ~RCV_INT, priv->base + PPE_INTEN);
70662306a36Sopenharmony_ci		__napi_schedule(&priv->napi);
70762306a36Sopenharmony_ci	}
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci	return HRTIMER_NORESTART;
71062306a36Sopenharmony_ci}
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_cistatic void hip04_adjust_link(struct net_device *ndev)
71362306a36Sopenharmony_ci{
71462306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
71562306a36Sopenharmony_ci	struct phy_device *phy = priv->phy;
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	if ((priv->speed != phy->speed) || (priv->duplex != phy->duplex)) {
71862306a36Sopenharmony_ci		hip04_config_port(ndev, phy->speed, phy->duplex);
71962306a36Sopenharmony_ci		phy_print_status(phy);
72062306a36Sopenharmony_ci	}
72162306a36Sopenharmony_ci}
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_cistatic int hip04_mac_open(struct net_device *ndev)
72462306a36Sopenharmony_ci{
72562306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
72662306a36Sopenharmony_ci	int i;
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_ci	priv->rx_head = 0;
72962306a36Sopenharmony_ci	priv->rx_cnt_remaining = 0;
73062306a36Sopenharmony_ci	priv->tx_head = 0;
73162306a36Sopenharmony_ci	priv->tx_tail = 0;
73262306a36Sopenharmony_ci	hip04_reset_ppe(priv);
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	for (i = 0; i < RX_DESC_NUM; i++) {
73562306a36Sopenharmony_ci		dma_addr_t phys;
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci		phys = dma_map_single(priv->dev, priv->rx_buf[i],
73862306a36Sopenharmony_ci				      RX_BUF_SIZE, DMA_FROM_DEVICE);
73962306a36Sopenharmony_ci		if (dma_mapping_error(priv->dev, phys))
74062306a36Sopenharmony_ci			return -EIO;
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_ci		priv->rx_phys[i] = phys;
74362306a36Sopenharmony_ci		hip04_set_recv_desc(priv, phys);
74462306a36Sopenharmony_ci	}
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	if (priv->phy)
74762306a36Sopenharmony_ci		phy_start(priv->phy);
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci	netdev_reset_queue(ndev);
75062306a36Sopenharmony_ci	netif_start_queue(ndev);
75162306a36Sopenharmony_ci	hip04_mac_enable(ndev);
75262306a36Sopenharmony_ci	napi_enable(&priv->napi);
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	return 0;
75562306a36Sopenharmony_ci}
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic int hip04_mac_stop(struct net_device *ndev)
75862306a36Sopenharmony_ci{
75962306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
76062306a36Sopenharmony_ci	int i;
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	napi_disable(&priv->napi);
76362306a36Sopenharmony_ci	netif_stop_queue(ndev);
76462306a36Sopenharmony_ci	hip04_mac_disable(ndev);
76562306a36Sopenharmony_ci	hip04_tx_reclaim(ndev, true);
76662306a36Sopenharmony_ci	hip04_reset_ppe(priv);
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci	if (priv->phy)
76962306a36Sopenharmony_ci		phy_stop(priv->phy);
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_ci	for (i = 0; i < RX_DESC_NUM; i++) {
77262306a36Sopenharmony_ci		if (priv->rx_phys[i]) {
77362306a36Sopenharmony_ci			dma_unmap_single(priv->dev, priv->rx_phys[i],
77462306a36Sopenharmony_ci					 RX_BUF_SIZE, DMA_FROM_DEVICE);
77562306a36Sopenharmony_ci			priv->rx_phys[i] = 0;
77662306a36Sopenharmony_ci		}
77762306a36Sopenharmony_ci	}
77862306a36Sopenharmony_ci
77962306a36Sopenharmony_ci	return 0;
78062306a36Sopenharmony_ci}
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_cistatic void hip04_timeout(struct net_device *ndev, unsigned int txqueue)
78362306a36Sopenharmony_ci{
78462306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	schedule_work(&priv->tx_timeout_task);
78762306a36Sopenharmony_ci}
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cistatic void hip04_tx_timeout_task(struct work_struct *work)
79062306a36Sopenharmony_ci{
79162306a36Sopenharmony_ci	struct hip04_priv *priv;
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	priv = container_of(work, struct hip04_priv, tx_timeout_task);
79462306a36Sopenharmony_ci	hip04_mac_stop(priv->ndev);
79562306a36Sopenharmony_ci	hip04_mac_open(priv->ndev);
79662306a36Sopenharmony_ci}
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_cistatic int hip04_get_coalesce(struct net_device *netdev,
79962306a36Sopenharmony_ci			      struct ethtool_coalesce *ec,
80062306a36Sopenharmony_ci			      struct kernel_ethtool_coalesce *kernel_coal,
80162306a36Sopenharmony_ci			      struct netlink_ext_ack *extack)
80262306a36Sopenharmony_ci{
80362306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(netdev);
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci	ec->tx_coalesce_usecs = priv->tx_coalesce_usecs;
80662306a36Sopenharmony_ci	ec->tx_max_coalesced_frames = priv->tx_coalesce_frames;
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_ci	return 0;
80962306a36Sopenharmony_ci}
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_cistatic int hip04_set_coalesce(struct net_device *netdev,
81262306a36Sopenharmony_ci			      struct ethtool_coalesce *ec,
81362306a36Sopenharmony_ci			      struct kernel_ethtool_coalesce *kernel_coal,
81462306a36Sopenharmony_ci			      struct netlink_ext_ack *extack)
81562306a36Sopenharmony_ci{
81662306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(netdev);
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_ci	if ((ec->tx_coalesce_usecs > HIP04_MAX_TX_COALESCE_USECS ||
81962306a36Sopenharmony_ci	     ec->tx_coalesce_usecs < HIP04_MIN_TX_COALESCE_USECS) ||
82062306a36Sopenharmony_ci	    (ec->tx_max_coalesced_frames > HIP04_MAX_TX_COALESCE_FRAMES ||
82162306a36Sopenharmony_ci	     ec->tx_max_coalesced_frames < HIP04_MIN_TX_COALESCE_FRAMES))
82262306a36Sopenharmony_ci		return -EINVAL;
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_ci	priv->tx_coalesce_usecs = ec->tx_coalesce_usecs;
82562306a36Sopenharmony_ci	priv->tx_coalesce_frames = ec->tx_max_coalesced_frames;
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ci	return 0;
82862306a36Sopenharmony_ci}
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_cistatic void hip04_get_drvinfo(struct net_device *netdev,
83162306a36Sopenharmony_ci			      struct ethtool_drvinfo *drvinfo)
83262306a36Sopenharmony_ci{
83362306a36Sopenharmony_ci	strscpy(drvinfo->driver, DRV_NAME, sizeof(drvinfo->driver));
83462306a36Sopenharmony_ci	strscpy(drvinfo->version, DRV_VERSION, sizeof(drvinfo->version));
83562306a36Sopenharmony_ci}
83662306a36Sopenharmony_ci
83762306a36Sopenharmony_cistatic const struct ethtool_ops hip04_ethtool_ops = {
83862306a36Sopenharmony_ci	.supported_coalesce_params = ETHTOOL_COALESCE_TX_USECS |
83962306a36Sopenharmony_ci				     ETHTOOL_COALESCE_TX_MAX_FRAMES,
84062306a36Sopenharmony_ci	.get_coalesce		= hip04_get_coalesce,
84162306a36Sopenharmony_ci	.set_coalesce		= hip04_set_coalesce,
84262306a36Sopenharmony_ci	.get_drvinfo		= hip04_get_drvinfo,
84362306a36Sopenharmony_ci};
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_cistatic const struct net_device_ops hip04_netdev_ops = {
84662306a36Sopenharmony_ci	.ndo_open		= hip04_mac_open,
84762306a36Sopenharmony_ci	.ndo_stop		= hip04_mac_stop,
84862306a36Sopenharmony_ci	.ndo_start_xmit		= hip04_mac_start_xmit,
84962306a36Sopenharmony_ci	.ndo_set_mac_address	= hip04_set_mac_address,
85062306a36Sopenharmony_ci	.ndo_tx_timeout         = hip04_timeout,
85162306a36Sopenharmony_ci	.ndo_validate_addr	= eth_validate_addr,
85262306a36Sopenharmony_ci};
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_cistatic int hip04_alloc_ring(struct net_device *ndev, struct device *d)
85562306a36Sopenharmony_ci{
85662306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
85762306a36Sopenharmony_ci	int i;
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_ci	priv->tx_desc = dma_alloc_coherent(d,
86062306a36Sopenharmony_ci					   TX_DESC_NUM * sizeof(struct tx_desc),
86162306a36Sopenharmony_ci					   &priv->tx_desc_dma, GFP_KERNEL);
86262306a36Sopenharmony_ci	if (!priv->tx_desc)
86362306a36Sopenharmony_ci		return -ENOMEM;
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_ci	priv->rx_buf_size = RX_BUF_SIZE +
86662306a36Sopenharmony_ci			    SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
86762306a36Sopenharmony_ci	for (i = 0; i < RX_DESC_NUM; i++) {
86862306a36Sopenharmony_ci		priv->rx_buf[i] = netdev_alloc_frag(priv->rx_buf_size);
86962306a36Sopenharmony_ci		if (!priv->rx_buf[i])
87062306a36Sopenharmony_ci			return -ENOMEM;
87162306a36Sopenharmony_ci	}
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci	return 0;
87462306a36Sopenharmony_ci}
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_cistatic void hip04_free_ring(struct net_device *ndev, struct device *d)
87762306a36Sopenharmony_ci{
87862306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
87962306a36Sopenharmony_ci	int i;
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci	for (i = 0; i < RX_DESC_NUM; i++)
88262306a36Sopenharmony_ci		if (priv->rx_buf[i])
88362306a36Sopenharmony_ci			skb_free_frag(priv->rx_buf[i]);
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci	for (i = 0; i < TX_DESC_NUM; i++)
88662306a36Sopenharmony_ci		if (priv->tx_skb[i])
88762306a36Sopenharmony_ci			dev_kfree_skb_any(priv->tx_skb[i]);
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ci	dma_free_coherent(d, TX_DESC_NUM * sizeof(struct tx_desc),
89062306a36Sopenharmony_ci			  priv->tx_desc, priv->tx_desc_dma);
89162306a36Sopenharmony_ci}
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_cistatic int hip04_mac_probe(struct platform_device *pdev)
89462306a36Sopenharmony_ci{
89562306a36Sopenharmony_ci	struct device *d = &pdev->dev;
89662306a36Sopenharmony_ci	struct device_node *node = d->of_node;
89762306a36Sopenharmony_ci	struct of_phandle_args arg;
89862306a36Sopenharmony_ci	struct net_device *ndev;
89962306a36Sopenharmony_ci	struct hip04_priv *priv;
90062306a36Sopenharmony_ci	int irq;
90162306a36Sopenharmony_ci	int ret;
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_ci	ndev = alloc_etherdev(sizeof(struct hip04_priv));
90462306a36Sopenharmony_ci	if (!ndev)
90562306a36Sopenharmony_ci		return -ENOMEM;
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_ci	priv = netdev_priv(ndev);
90862306a36Sopenharmony_ci	priv->dev = d;
90962306a36Sopenharmony_ci	priv->ndev = ndev;
91062306a36Sopenharmony_ci	platform_set_drvdata(pdev, ndev);
91162306a36Sopenharmony_ci	SET_NETDEV_DEV(ndev, &pdev->dev);
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_ci	priv->base = devm_platform_ioremap_resource(pdev, 0);
91462306a36Sopenharmony_ci	if (IS_ERR(priv->base)) {
91562306a36Sopenharmony_ci		ret = PTR_ERR(priv->base);
91662306a36Sopenharmony_ci		goto init_fail;
91762306a36Sopenharmony_ci	}
91862306a36Sopenharmony_ci
91962306a36Sopenharmony_ci#if defined(CONFIG_HI13X1_GMAC)
92062306a36Sopenharmony_ci	priv->sysctrl_base = devm_platform_ioremap_resource(pdev, 1);
92162306a36Sopenharmony_ci	if (IS_ERR(priv->sysctrl_base)) {
92262306a36Sopenharmony_ci		ret = PTR_ERR(priv->sysctrl_base);
92362306a36Sopenharmony_ci		goto init_fail;
92462306a36Sopenharmony_ci	}
92562306a36Sopenharmony_ci#endif
92662306a36Sopenharmony_ci
92762306a36Sopenharmony_ci	ret = of_parse_phandle_with_fixed_args(node, "port-handle", 3, 0, &arg);
92862306a36Sopenharmony_ci	if (ret < 0) {
92962306a36Sopenharmony_ci		dev_warn(d, "no port-handle\n");
93062306a36Sopenharmony_ci		goto init_fail;
93162306a36Sopenharmony_ci	}
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_ci	priv->port = arg.args[0];
93462306a36Sopenharmony_ci	priv->chan = arg.args[1] * RX_DESC_NUM;
93562306a36Sopenharmony_ci	priv->group = arg.args[2];
93662306a36Sopenharmony_ci
93762306a36Sopenharmony_ci	hrtimer_init(&priv->tx_coalesce_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
93862306a36Sopenharmony_ci
93962306a36Sopenharmony_ci	/* BQL will try to keep the TX queue as short as possible, but it can't
94062306a36Sopenharmony_ci	 * be faster than tx_coalesce_usecs, so we need a fast timeout here,
94162306a36Sopenharmony_ci	 * but also long enough to gather up enough frames to ensure we don't
94262306a36Sopenharmony_ci	 * get more interrupts than necessary.
94362306a36Sopenharmony_ci	 * 200us is enough for 16 frames of 1500 bytes at gigabit ethernet rate
94462306a36Sopenharmony_ci	 */
94562306a36Sopenharmony_ci	priv->tx_coalesce_frames = TX_DESC_NUM * 3 / 4;
94662306a36Sopenharmony_ci	priv->tx_coalesce_usecs = 200;
94762306a36Sopenharmony_ci	priv->tx_coalesce_timer.function = tx_done;
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	priv->map = syscon_node_to_regmap(arg.np);
95062306a36Sopenharmony_ci	if (IS_ERR(priv->map)) {
95162306a36Sopenharmony_ci		dev_warn(d, "no syscon hisilicon,hip04-ppe\n");
95262306a36Sopenharmony_ci		ret = PTR_ERR(priv->map);
95362306a36Sopenharmony_ci		goto init_fail;
95462306a36Sopenharmony_ci	}
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_ci	ret = of_get_phy_mode(node, &priv->phy_mode);
95762306a36Sopenharmony_ci	if (ret) {
95862306a36Sopenharmony_ci		dev_warn(d, "not find phy-mode\n");
95962306a36Sopenharmony_ci		goto init_fail;
96062306a36Sopenharmony_ci	}
96162306a36Sopenharmony_ci
96262306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
96362306a36Sopenharmony_ci	if (irq < 0) {
96462306a36Sopenharmony_ci		ret = irq;
96562306a36Sopenharmony_ci		goto init_fail;
96662306a36Sopenharmony_ci	}
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_ci	ret = devm_request_irq(d, irq, hip04_mac_interrupt,
96962306a36Sopenharmony_ci			       0, pdev->name, ndev);
97062306a36Sopenharmony_ci	if (ret) {
97162306a36Sopenharmony_ci		netdev_err(ndev, "devm_request_irq failed\n");
97262306a36Sopenharmony_ci		goto init_fail;
97362306a36Sopenharmony_ci	}
97462306a36Sopenharmony_ci
97562306a36Sopenharmony_ci	priv->phy_node = of_parse_phandle(node, "phy-handle", 0);
97662306a36Sopenharmony_ci	if (priv->phy_node) {
97762306a36Sopenharmony_ci		priv->phy = of_phy_connect(ndev, priv->phy_node,
97862306a36Sopenharmony_ci					   &hip04_adjust_link,
97962306a36Sopenharmony_ci					   0, priv->phy_mode);
98062306a36Sopenharmony_ci		if (!priv->phy) {
98162306a36Sopenharmony_ci			ret = -EPROBE_DEFER;
98262306a36Sopenharmony_ci			goto init_fail;
98362306a36Sopenharmony_ci		}
98462306a36Sopenharmony_ci	}
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_ci	INIT_WORK(&priv->tx_timeout_task, hip04_tx_timeout_task);
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci	ndev->netdev_ops = &hip04_netdev_ops;
98962306a36Sopenharmony_ci	ndev->ethtool_ops = &hip04_ethtool_ops;
99062306a36Sopenharmony_ci	ndev->watchdog_timeo = TX_TIMEOUT;
99162306a36Sopenharmony_ci	ndev->priv_flags |= IFF_UNICAST_FLT;
99262306a36Sopenharmony_ci	ndev->irq = irq;
99362306a36Sopenharmony_ci	netif_napi_add(ndev, &priv->napi, hip04_rx_poll);
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_ci	hip04_reset_dreq(priv);
99662306a36Sopenharmony_ci	hip04_reset_ppe(priv);
99762306a36Sopenharmony_ci	if (priv->phy_mode == PHY_INTERFACE_MODE_MII)
99862306a36Sopenharmony_ci		hip04_config_port(ndev, SPEED_100, DUPLEX_FULL);
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_ci	hip04_config_fifo(priv);
100162306a36Sopenharmony_ci	eth_hw_addr_random(ndev);
100262306a36Sopenharmony_ci	hip04_update_mac_address(ndev);
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_ci	ret = hip04_alloc_ring(ndev, d);
100562306a36Sopenharmony_ci	if (ret) {
100662306a36Sopenharmony_ci		netdev_err(ndev, "alloc ring fail\n");
100762306a36Sopenharmony_ci		goto alloc_fail;
100862306a36Sopenharmony_ci	}
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci	ret = register_netdev(ndev);
101162306a36Sopenharmony_ci	if (ret)
101262306a36Sopenharmony_ci		goto alloc_fail;
101362306a36Sopenharmony_ci
101462306a36Sopenharmony_ci	return 0;
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_cialloc_fail:
101762306a36Sopenharmony_ci	hip04_free_ring(ndev, d);
101862306a36Sopenharmony_ciinit_fail:
101962306a36Sopenharmony_ci	of_node_put(priv->phy_node);
102062306a36Sopenharmony_ci	free_netdev(ndev);
102162306a36Sopenharmony_ci	return ret;
102262306a36Sopenharmony_ci}
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_cistatic int hip04_remove(struct platform_device *pdev)
102562306a36Sopenharmony_ci{
102662306a36Sopenharmony_ci	struct net_device *ndev = platform_get_drvdata(pdev);
102762306a36Sopenharmony_ci	struct hip04_priv *priv = netdev_priv(ndev);
102862306a36Sopenharmony_ci	struct device *d = &pdev->dev;
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_ci	if (priv->phy)
103162306a36Sopenharmony_ci		phy_disconnect(priv->phy);
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_ci	hip04_free_ring(ndev, d);
103462306a36Sopenharmony_ci	unregister_netdev(ndev);
103562306a36Sopenharmony_ci	of_node_put(priv->phy_node);
103662306a36Sopenharmony_ci	cancel_work_sync(&priv->tx_timeout_task);
103762306a36Sopenharmony_ci	free_netdev(ndev);
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ci	return 0;
104062306a36Sopenharmony_ci}
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_cistatic const struct of_device_id hip04_mac_match[] = {
104362306a36Sopenharmony_ci	{ .compatible = "hisilicon,hip04-mac" },
104462306a36Sopenharmony_ci	{ }
104562306a36Sopenharmony_ci};
104662306a36Sopenharmony_ci
104762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, hip04_mac_match);
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_cistatic struct platform_driver hip04_mac_driver = {
105062306a36Sopenharmony_ci	.probe	= hip04_mac_probe,
105162306a36Sopenharmony_ci	.remove	= hip04_remove,
105262306a36Sopenharmony_ci	.driver	= {
105362306a36Sopenharmony_ci		.name		= DRV_NAME,
105462306a36Sopenharmony_ci		.of_match_table	= hip04_mac_match,
105562306a36Sopenharmony_ci	},
105662306a36Sopenharmony_ci};
105762306a36Sopenharmony_cimodule_platform_driver(hip04_mac_driver);
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_ciMODULE_DESCRIPTION("HISILICON P04 Ethernet driver");
106062306a36Sopenharmony_ciMODULE_LICENSE("GPL");
1061