162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Faraday FTGMAC100 Gigabit Ethernet 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * (C) Copyright 2009-2011 Faraday Technology 662306a36Sopenharmony_ci * Po-Yu Chuang <ratbert@faraday-tech.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#ifndef __FTGMAC100_H 1062306a36Sopenharmony_ci#define __FTGMAC100_H 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#define FTGMAC100_OFFSET_ISR 0x00 1362306a36Sopenharmony_ci#define FTGMAC100_OFFSET_IER 0x04 1462306a36Sopenharmony_ci#define FTGMAC100_OFFSET_MAC_MADR 0x08 1562306a36Sopenharmony_ci#define FTGMAC100_OFFSET_MAC_LADR 0x0c 1662306a36Sopenharmony_ci#define FTGMAC100_OFFSET_MAHT0 0x10 1762306a36Sopenharmony_ci#define FTGMAC100_OFFSET_MAHT1 0x14 1862306a36Sopenharmony_ci#define FTGMAC100_OFFSET_NPTXPD 0x18 1962306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RXPD 0x1c 2062306a36Sopenharmony_ci#define FTGMAC100_OFFSET_NPTXR_BADR 0x20 2162306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RXR_BADR 0x24 2262306a36Sopenharmony_ci#define FTGMAC100_OFFSET_HPTXPD 0x28 2362306a36Sopenharmony_ci#define FTGMAC100_OFFSET_HPTXR_BADR 0x2c 2462306a36Sopenharmony_ci#define FTGMAC100_OFFSET_ITC 0x30 2562306a36Sopenharmony_ci#define FTGMAC100_OFFSET_APTC 0x34 2662306a36Sopenharmony_ci#define FTGMAC100_OFFSET_DBLAC 0x38 2762306a36Sopenharmony_ci#define FTGMAC100_OFFSET_DMAFIFOS 0x3c 2862306a36Sopenharmony_ci#define FTGMAC100_OFFSET_REVR 0x40 2962306a36Sopenharmony_ci#define FTGMAC100_OFFSET_FEAR 0x44 3062306a36Sopenharmony_ci#define FTGMAC100_OFFSET_TPAFCR 0x48 3162306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RBSR 0x4c 3262306a36Sopenharmony_ci#define FTGMAC100_OFFSET_MACCR 0x50 3362306a36Sopenharmony_ci#define FTGMAC100_OFFSET_MACSR 0x54 3462306a36Sopenharmony_ci#define FTGMAC100_OFFSET_TM 0x58 3562306a36Sopenharmony_ci#define FTGMAC100_OFFSET_PHYCR 0x60 3662306a36Sopenharmony_ci#define FTGMAC100_OFFSET_PHYDATA 0x64 3762306a36Sopenharmony_ci#define FTGMAC100_OFFSET_FCR 0x68 3862306a36Sopenharmony_ci#define FTGMAC100_OFFSET_BPR 0x6c 3962306a36Sopenharmony_ci#define FTGMAC100_OFFSET_WOLCR 0x70 4062306a36Sopenharmony_ci#define FTGMAC100_OFFSET_WOLSR 0x74 4162306a36Sopenharmony_ci#define FTGMAC100_OFFSET_WFCRC 0x78 4262306a36Sopenharmony_ci#define FTGMAC100_OFFSET_WFBM1 0x80 4362306a36Sopenharmony_ci#define FTGMAC100_OFFSET_WFBM2 0x84 4462306a36Sopenharmony_ci#define FTGMAC100_OFFSET_WFBM3 0x88 4562306a36Sopenharmony_ci#define FTGMAC100_OFFSET_WFBM4 0x8c 4662306a36Sopenharmony_ci#define FTGMAC100_OFFSET_NPTXR_PTR 0x90 4762306a36Sopenharmony_ci#define FTGMAC100_OFFSET_HPTXR_PTR 0x94 4862306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RXR_PTR 0x98 4962306a36Sopenharmony_ci#define FTGMAC100_OFFSET_TX 0xa0 5062306a36Sopenharmony_ci#define FTGMAC100_OFFSET_TX_MCOL_SCOL 0xa4 5162306a36Sopenharmony_ci#define FTGMAC100_OFFSET_TX_ECOL_FAIL 0xa8 5262306a36Sopenharmony_ci#define FTGMAC100_OFFSET_TX_LCOL_UND 0xac 5362306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RX 0xb0 5462306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RX_BC 0xb4 5562306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RX_MC 0xb8 5662306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RX_PF_AEP 0xbc 5762306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RX_RUNT 0xc0 5862306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RX_CRCER_FTL 0xc4 5962306a36Sopenharmony_ci#define FTGMAC100_OFFSET_RX_COL_LOST 0xc8 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci/* 6262306a36Sopenharmony_ci * Interrupt status register & interrupt enable register 6362306a36Sopenharmony_ci */ 6462306a36Sopenharmony_ci#define FTGMAC100_INT_RPKT_BUF (1 << 0) 6562306a36Sopenharmony_ci#define FTGMAC100_INT_RPKT_FIFO (1 << 1) 6662306a36Sopenharmony_ci#define FTGMAC100_INT_NO_RXBUF (1 << 2) 6762306a36Sopenharmony_ci#define FTGMAC100_INT_RPKT_LOST (1 << 3) 6862306a36Sopenharmony_ci#define FTGMAC100_INT_XPKT_ETH (1 << 4) 6962306a36Sopenharmony_ci#define FTGMAC100_INT_XPKT_FIFO (1 << 5) 7062306a36Sopenharmony_ci#define FTGMAC100_INT_NO_NPTXBUF (1 << 6) 7162306a36Sopenharmony_ci#define FTGMAC100_INT_XPKT_LOST (1 << 7) 7262306a36Sopenharmony_ci#define FTGMAC100_INT_AHB_ERR (1 << 8) 7362306a36Sopenharmony_ci#define FTGMAC100_INT_PHYSTS_CHG (1 << 9) 7462306a36Sopenharmony_ci#define FTGMAC100_INT_NO_HPTXBUF (1 << 10) 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci/* Interrupts we care about in NAPI mode */ 7762306a36Sopenharmony_ci#define FTGMAC100_INT_BAD (FTGMAC100_INT_RPKT_LOST | \ 7862306a36Sopenharmony_ci FTGMAC100_INT_XPKT_LOST | \ 7962306a36Sopenharmony_ci FTGMAC100_INT_AHB_ERR | \ 8062306a36Sopenharmony_ci FTGMAC100_INT_NO_RXBUF) 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci/* Normal RX/TX interrupts, enabled when NAPI off */ 8362306a36Sopenharmony_ci#define FTGMAC100_INT_RXTX (FTGMAC100_INT_XPKT_ETH | \ 8462306a36Sopenharmony_ci FTGMAC100_INT_RPKT_BUF) 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci/* All the interrupts we care about */ 8762306a36Sopenharmony_ci#define FTGMAC100_INT_ALL (FTGMAC100_INT_RPKT_BUF | \ 8862306a36Sopenharmony_ci FTGMAC100_INT_BAD) 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci/* 9162306a36Sopenharmony_ci * Interrupt timer control register 9262306a36Sopenharmony_ci */ 9362306a36Sopenharmony_ci#define FTGMAC100_ITC_RXINT_CNT(x) (((x) & 0xf) << 0) 9462306a36Sopenharmony_ci#define FTGMAC100_ITC_RXINT_THR(x) (((x) & 0x7) << 4) 9562306a36Sopenharmony_ci#define FTGMAC100_ITC_RXINT_TIME_SEL (1 << 7) 9662306a36Sopenharmony_ci#define FTGMAC100_ITC_TXINT_CNT(x) (((x) & 0xf) << 8) 9762306a36Sopenharmony_ci#define FTGMAC100_ITC_TXINT_THR(x) (((x) & 0x7) << 12) 9862306a36Sopenharmony_ci#define FTGMAC100_ITC_TXINT_TIME_SEL (1 << 15) 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci/* 10162306a36Sopenharmony_ci * Automatic polling timer control register 10262306a36Sopenharmony_ci */ 10362306a36Sopenharmony_ci#define FTGMAC100_APTC_RXPOLL_CNT(x) (((x) & 0xf) << 0) 10462306a36Sopenharmony_ci#define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4) 10562306a36Sopenharmony_ci#define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) & 0xf) << 8) 10662306a36Sopenharmony_ci#define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12) 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/* 10962306a36Sopenharmony_ci * DMA burst length and arbitration control register 11062306a36Sopenharmony_ci */ 11162306a36Sopenharmony_ci#define FTGMAC100_DBLAC_RXFIFO_LTHR(x) (((x) & 0x7) << 0) 11262306a36Sopenharmony_ci#define FTGMAC100_DBLAC_RXFIFO_HTHR(x) (((x) & 0x7) << 3) 11362306a36Sopenharmony_ci#define FTGMAC100_DBLAC_RX_THR_EN (1 << 6) 11462306a36Sopenharmony_ci#define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) & 0x3) << 8) 11562306a36Sopenharmony_ci#define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) & 0x3) << 10) 11662306a36Sopenharmony_ci#define FTGMAC100_DBLAC_RXDES_SIZE(x) (((x) & 0xf) << 12) 11762306a36Sopenharmony_ci#define FTGMAC100_DBLAC_TXDES_SIZE(x) (((x) & 0xf) << 16) 11862306a36Sopenharmony_ci#define FTGMAC100_DBLAC_IFG_CNT(x) (((x) & 0x7) << 20) 11962306a36Sopenharmony_ci#define FTGMAC100_DBLAC_IFG_INC (1 << 23) 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci/* 12262306a36Sopenharmony_ci * DMA FIFO status register 12362306a36Sopenharmony_ci */ 12462306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_RXDMA1_SM(dmafifos) ((dmafifos) & 0xf) 12562306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_RXDMA2_SM(dmafifos) (((dmafifos) >> 4) & 0xf) 12662306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_RXDMA3_SM(dmafifos) (((dmafifos) >> 8) & 0x7) 12762306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_TXDMA1_SM(dmafifos) (((dmafifos) >> 12) & 0xf) 12862306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_TXDMA2_SM(dmafifos) (((dmafifos) >> 16) & 0x3) 12962306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_TXDMA3_SM(dmafifos) (((dmafifos) >> 18) & 0xf) 13062306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_RXFIFO_EMPTY (1 << 26) 13162306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_TXFIFO_EMPTY (1 << 27) 13262306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_RXDMA_GRANT (1 << 28) 13362306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_TXDMA_GRANT (1 << 29) 13462306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_RXDMA_REQ (1 << 30) 13562306a36Sopenharmony_ci#define FTGMAC100_DMAFIFOS_TXDMA_REQ (1 << 31) 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci/* 13862306a36Sopenharmony_ci * Feature Register 13962306a36Sopenharmony_ci */ 14062306a36Sopenharmony_ci#define FTGMAC100_REVR_NEW_MDIO_INTERFACE BIT(31) 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci/* 14362306a36Sopenharmony_ci * Receive buffer size register 14462306a36Sopenharmony_ci */ 14562306a36Sopenharmony_ci#define FTGMAC100_RBSR_SIZE(x) ((x) & 0x3fff) 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci/* 14862306a36Sopenharmony_ci * MAC control register 14962306a36Sopenharmony_ci */ 15062306a36Sopenharmony_ci#define FTGMAC100_MACCR_TXDMA_EN (1 << 0) 15162306a36Sopenharmony_ci#define FTGMAC100_MACCR_RXDMA_EN (1 << 1) 15262306a36Sopenharmony_ci#define FTGMAC100_MACCR_TXMAC_EN (1 << 2) 15362306a36Sopenharmony_ci#define FTGMAC100_MACCR_RXMAC_EN (1 << 3) 15462306a36Sopenharmony_ci#define FTGMAC100_MACCR_RM_VLAN (1 << 4) 15562306a36Sopenharmony_ci#define FTGMAC100_MACCR_HPTXR_EN (1 << 5) 15662306a36Sopenharmony_ci#define FTGMAC100_MACCR_LOOP_EN (1 << 6) 15762306a36Sopenharmony_ci#define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7) 15862306a36Sopenharmony_ci#define FTGMAC100_MACCR_FULLDUP (1 << 8) 15962306a36Sopenharmony_ci#define FTGMAC100_MACCR_GIGA_MODE (1 << 9) 16062306a36Sopenharmony_ci#define FTGMAC100_MACCR_CRC_APD (1 << 10) 16162306a36Sopenharmony_ci#define FTGMAC100_MACCR_PHY_LINK_LEVEL (1 << 11) 16262306a36Sopenharmony_ci#define FTGMAC100_MACCR_RX_RUNT (1 << 12) 16362306a36Sopenharmony_ci#define FTGMAC100_MACCR_JUMBO_LF (1 << 13) 16462306a36Sopenharmony_ci#define FTGMAC100_MACCR_RX_ALL (1 << 14) 16562306a36Sopenharmony_ci#define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15) 16662306a36Sopenharmony_ci#define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16) 16762306a36Sopenharmony_ci#define FTGMAC100_MACCR_RX_BROADPKT (1 << 17) 16862306a36Sopenharmony_ci#define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18) 16962306a36Sopenharmony_ci#define FTGMAC100_MACCR_FAST_MODE (1 << 19) 17062306a36Sopenharmony_ci#define FTGMAC100_MACCR_SW_RST (1 << 31) 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci/* 17362306a36Sopenharmony_ci * test mode control register 17462306a36Sopenharmony_ci */ 17562306a36Sopenharmony_ci#define FTGMAC100_TM_RQ_TX_VALID_DIS (1 << 28) 17662306a36Sopenharmony_ci#define FTGMAC100_TM_RQ_RR_IDLE_PREV (1 << 27) 17762306a36Sopenharmony_ci#define FTGMAC100_TM_DEFAULT \ 17862306a36Sopenharmony_ci (FTGMAC100_TM_RQ_TX_VALID_DIS | FTGMAC100_TM_RQ_RR_IDLE_PREV) 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci/* 18162306a36Sopenharmony_ci * PHY control register 18262306a36Sopenharmony_ci */ 18362306a36Sopenharmony_ci#define FTGMAC100_PHYCR_MDC_CYCTHR_MASK 0x3f 18462306a36Sopenharmony_ci#define FTGMAC100_PHYCR_MDC_CYCTHR(x) ((x) & 0x3f) 18562306a36Sopenharmony_ci#define FTGMAC100_PHYCR_PHYAD(x) (((x) & 0x1f) << 16) 18662306a36Sopenharmony_ci#define FTGMAC100_PHYCR_REGAD(x) (((x) & 0x1f) << 21) 18762306a36Sopenharmony_ci#define FTGMAC100_PHYCR_MIIRD (1 << 26) 18862306a36Sopenharmony_ci#define FTGMAC100_PHYCR_MIIWR (1 << 27) 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci/* 19162306a36Sopenharmony_ci * PHY data register 19262306a36Sopenharmony_ci */ 19362306a36Sopenharmony_ci#define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff) 19462306a36Sopenharmony_ci#define FTGMAC100_PHYDATA_MIIRDATA(phydata) (((phydata) >> 16) & 0xffff) 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci/* 19762306a36Sopenharmony_ci * Flow control register 19862306a36Sopenharmony_ci */ 19962306a36Sopenharmony_ci#define FTGMAC100_FCR_FC_EN (1 << 0) 20062306a36Sopenharmony_ci#define FTGMAC100_FCR_FCTHR_EN (1 << 2) 20162306a36Sopenharmony_ci#define FTGMAC100_FCR_PAUSE_TIME(x) (((x) & 0xffff) << 16) 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci/* 20462306a36Sopenharmony_ci * Transmit descriptor, aligned to 16 bytes 20562306a36Sopenharmony_ci */ 20662306a36Sopenharmony_cistruct ftgmac100_txdes { 20762306a36Sopenharmony_ci __le32 txdes0; /* Control & status bits */ 20862306a36Sopenharmony_ci __le32 txdes1; /* Irq, checksum and vlan control */ 20962306a36Sopenharmony_ci __le32 txdes2; /* Reserved */ 21062306a36Sopenharmony_ci __le32 txdes3; /* DMA buffer address */ 21162306a36Sopenharmony_ci} __attribute__ ((aligned(16))); 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci#define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff) 21462306a36Sopenharmony_ci#define FTGMAC100_TXDES0_CRC_ERR (1 << 19) 21562306a36Sopenharmony_ci#define FTGMAC100_TXDES0_LTS (1 << 28) 21662306a36Sopenharmony_ci#define FTGMAC100_TXDES0_FTS (1 << 29) 21762306a36Sopenharmony_ci#define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31) 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci#define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff) 22062306a36Sopenharmony_ci#define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16) 22162306a36Sopenharmony_ci#define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17) 22262306a36Sopenharmony_ci#define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18) 22362306a36Sopenharmony_ci#define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19) 22462306a36Sopenharmony_ci#define FTGMAC100_TXDES1_LLC (1 << 22) 22562306a36Sopenharmony_ci#define FTGMAC100_TXDES1_TX2FIC (1 << 30) 22662306a36Sopenharmony_ci#define FTGMAC100_TXDES1_TXIC (1 << 31) 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci/* 22962306a36Sopenharmony_ci * Receive descriptor, aligned to 16 bytes 23062306a36Sopenharmony_ci */ 23162306a36Sopenharmony_cistruct ftgmac100_rxdes { 23262306a36Sopenharmony_ci __le32 rxdes0; /* Control & status bits */ 23362306a36Sopenharmony_ci __le32 rxdes1; /* Checksum and vlan status */ 23462306a36Sopenharmony_ci __le32 rxdes2; /* length/type on AST2500 */ 23562306a36Sopenharmony_ci __le32 rxdes3; /* DMA buffer address */ 23662306a36Sopenharmony_ci} __attribute__ ((aligned(16))); 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci#define FTGMAC100_RXDES0_VDBC 0x3fff 23962306a36Sopenharmony_ci#define FTGMAC100_RXDES0_MULTICAST (1 << 16) 24062306a36Sopenharmony_ci#define FTGMAC100_RXDES0_BROADCAST (1 << 17) 24162306a36Sopenharmony_ci#define FTGMAC100_RXDES0_RX_ERR (1 << 18) 24262306a36Sopenharmony_ci#define FTGMAC100_RXDES0_CRC_ERR (1 << 19) 24362306a36Sopenharmony_ci#define FTGMAC100_RXDES0_FTL (1 << 20) 24462306a36Sopenharmony_ci#define FTGMAC100_RXDES0_RUNT (1 << 21) 24562306a36Sopenharmony_ci#define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22) 24662306a36Sopenharmony_ci#define FTGMAC100_RXDES0_FIFO_FULL (1 << 23) 24762306a36Sopenharmony_ci#define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24) 24862306a36Sopenharmony_ci#define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25) 24962306a36Sopenharmony_ci#define FTGMAC100_RXDES0_LRS (1 << 28) 25062306a36Sopenharmony_ci#define FTGMAC100_RXDES0_FRS (1 << 29) 25162306a36Sopenharmony_ci#define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31) 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci/* Errors we care about for dropping packets */ 25462306a36Sopenharmony_ci#define RXDES0_ANY_ERROR ( \ 25562306a36Sopenharmony_ci FTGMAC100_RXDES0_RX_ERR | \ 25662306a36Sopenharmony_ci FTGMAC100_RXDES0_CRC_ERR | \ 25762306a36Sopenharmony_ci FTGMAC100_RXDES0_FTL | \ 25862306a36Sopenharmony_ci FTGMAC100_RXDES0_RUNT | \ 25962306a36Sopenharmony_ci FTGMAC100_RXDES0_RX_ODD_NB) 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci#define FTGMAC100_RXDES1_VLANTAG_CI 0xffff 26262306a36Sopenharmony_ci#define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20) 26362306a36Sopenharmony_ci#define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20) 26462306a36Sopenharmony_ci#define FTGMAC100_RXDES1_PROT_IP (0x1 << 20) 26562306a36Sopenharmony_ci#define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20) 26662306a36Sopenharmony_ci#define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20) 26762306a36Sopenharmony_ci#define FTGMAC100_RXDES1_LLC (1 << 22) 26862306a36Sopenharmony_ci#define FTGMAC100_RXDES1_DF (1 << 23) 26962306a36Sopenharmony_ci#define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24) 27062306a36Sopenharmony_ci#define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25) 27162306a36Sopenharmony_ci#define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26) 27262306a36Sopenharmony_ci#define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27) 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci#endif /* __FTGMAC100_H */ 275