162306a36Sopenharmony_ci/* Copyright, 1988-1992, Russell Nelson, Crynwr Software 262306a36Sopenharmony_ci 362306a36Sopenharmony_ci This program is free software; you can redistribute it and/or modify 462306a36Sopenharmony_ci it under the terms of the GNU General Public License as published by 562306a36Sopenharmony_ci the Free Software Foundation, version 1. 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci This program is distributed in the hope that it will be useful, 862306a36Sopenharmony_ci but WITHOUT ANY WARRANTY; without even the implied warranty of 962306a36Sopenharmony_ci MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1062306a36Sopenharmony_ci GNU General Public License for more details. 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci You should have received a copy of the GNU General Public License 1362306a36Sopenharmony_ci along with this program; if not, write to the Free Software 1462306a36Sopenharmony_ci Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 1562306a36Sopenharmony_ci */ 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define PP_ChipID 0x0000 /* offset 0h -> Corp -ID */ 1962306a36Sopenharmony_ci /* offset 2h -> Model/Product Number */ 2062306a36Sopenharmony_ci /* offset 3h -> Chip Revision Number */ 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define PP_ISAIOB 0x0020 /* IO base address */ 2362306a36Sopenharmony_ci#define PP_CS8900_ISAINT 0x0022 /* ISA interrupt select */ 2462306a36Sopenharmony_ci#define PP_CS8920_ISAINT 0x0370 /* ISA interrupt select */ 2562306a36Sopenharmony_ci#define PP_CS8900_ISADMA 0x0024 /* ISA Rec DMA channel */ 2662306a36Sopenharmony_ci#define PP_CS8920_ISADMA 0x0374 /* ISA Rec DMA channel */ 2762306a36Sopenharmony_ci#define PP_ISASOF 0x0026 /* ISA DMA offset */ 2862306a36Sopenharmony_ci#define PP_DmaFrameCnt 0x0028 /* ISA DMA Frame count */ 2962306a36Sopenharmony_ci#define PP_DmaByteCnt 0x002A /* ISA DMA Byte count */ 3062306a36Sopenharmony_ci#define PP_CS8900_ISAMemB 0x002C /* Memory base */ 3162306a36Sopenharmony_ci#define PP_CS8920_ISAMemB 0x0348 /* */ 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define PP_ISABootBase 0x0030 /* Boot Prom base */ 3462306a36Sopenharmony_ci#define PP_ISABootMask 0x0034 /* Boot Prom Mask */ 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* EEPROM data and command registers */ 3762306a36Sopenharmony_ci#define PP_EECMD 0x0040 /* NVR Interface Command register */ 3862306a36Sopenharmony_ci#define PP_EEData 0x0042 /* NVR Interface Data Register */ 3962306a36Sopenharmony_ci#define PP_DebugReg 0x0044 /* Debug Register */ 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define PP_RxCFG 0x0102 /* Rx Bus config */ 4262306a36Sopenharmony_ci#define PP_RxCTL 0x0104 /* Receive Control Register */ 4362306a36Sopenharmony_ci#define PP_TxCFG 0x0106 /* Transmit Config Register */ 4462306a36Sopenharmony_ci#define PP_TxCMD 0x0108 /* Transmit Command Register */ 4562306a36Sopenharmony_ci#define PP_BufCFG 0x010A /* Bus configuration Register */ 4662306a36Sopenharmony_ci#define PP_LineCTL 0x0112 /* Line Config Register */ 4762306a36Sopenharmony_ci#define PP_SelfCTL 0x0114 /* Self Command Register */ 4862306a36Sopenharmony_ci#define PP_BusCTL 0x0116 /* ISA bus control Register */ 4962306a36Sopenharmony_ci#define PP_TestCTL 0x0118 /* Test Register */ 5062306a36Sopenharmony_ci#define PP_AutoNegCTL 0x011C /* Auto Negotiation Ctrl */ 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define PP_ISQ 0x0120 /* Interrupt Status */ 5362306a36Sopenharmony_ci#define PP_RxEvent 0x0124 /* Rx Event Register */ 5462306a36Sopenharmony_ci#define PP_TxEvent 0x0128 /* Tx Event Register */ 5562306a36Sopenharmony_ci#define PP_BufEvent 0x012C /* Bus Event Register */ 5662306a36Sopenharmony_ci#define PP_RxMiss 0x0130 /* Receive Miss Count */ 5762306a36Sopenharmony_ci#define PP_TxCol 0x0132 /* Transmit Collision Count */ 5862306a36Sopenharmony_ci#define PP_LineST 0x0134 /* Line State Register */ 5962306a36Sopenharmony_ci#define PP_SelfST 0x0136 /* Self State register */ 6062306a36Sopenharmony_ci#define PP_BusST 0x0138 /* Bus Status */ 6162306a36Sopenharmony_ci#define PP_TDR 0x013C /* Time Domain Reflectometry */ 6262306a36Sopenharmony_ci#define PP_AutoNegST 0x013E /* Auto Neg Status */ 6362306a36Sopenharmony_ci#define PP_TxCommand 0x0144 /* Tx Command */ 6462306a36Sopenharmony_ci#define PP_TxLength 0x0146 /* Tx Length */ 6562306a36Sopenharmony_ci#define PP_LAF 0x0150 /* Hash Table */ 6662306a36Sopenharmony_ci#define PP_IA 0x0158 /* Physical Address Register */ 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define PP_RxStatus 0x0400 /* Receive start of frame */ 6962306a36Sopenharmony_ci#define PP_RxLength 0x0402 /* Receive Length of frame */ 7062306a36Sopenharmony_ci#define PP_RxFrame 0x0404 /* Receive frame pointer */ 7162306a36Sopenharmony_ci#define PP_TxFrame 0x0A00 /* Transmit frame pointer */ 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci/* Primary I/O Base Address. If no I/O base is supplied by the user, then this */ 7462306a36Sopenharmony_ci/* can be used as the default I/O base to access the PacketPage Area. */ 7562306a36Sopenharmony_ci#define DEFAULTIOBASE 0x0300 7662306a36Sopenharmony_ci#define FIRST_IO 0x020C /* First I/O port to check */ 7762306a36Sopenharmony_ci#define LAST_IO 0x037C /* Last I/O port to check (+10h) */ 7862306a36Sopenharmony_ci#define ADD_MASK 0x3000 /* Mask it use of the ADD_PORT register */ 7962306a36Sopenharmony_ci#define ADD_SIG 0x3000 /* Expected ID signature */ 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci/* On Macs, we only need use the ISA I/O stuff until we do MEMORY_ON */ 8262306a36Sopenharmony_ci#ifdef CONFIG_MAC 8362306a36Sopenharmony_ci#define LCSLOTBASE 0xfee00000 8462306a36Sopenharmony_ci#define MMIOBASE 0x40000 8562306a36Sopenharmony_ci#endif 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci#define CHIP_EISA_ID_SIG 0x630E /* Product ID Code for Crystal Chip (CS8900 spec 4.3) */ 8862306a36Sopenharmony_ci#define CHIP_EISA_ID_SIG_STR "0x630E" 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci#ifdef IBMEIPKT 9162306a36Sopenharmony_ci#define EISA_ID_SIG 0x4D24 /* IBM */ 9262306a36Sopenharmony_ci#define PART_NO_SIG 0x1010 /* IBM */ 9362306a36Sopenharmony_ci#define MONGOOSE_BIT 0x0000 /* IBM */ 9462306a36Sopenharmony_ci#else 9562306a36Sopenharmony_ci#define EISA_ID_SIG 0x630E /* PnP Vendor ID (same as chip id for Crystal board) */ 9662306a36Sopenharmony_ci#define PART_NO_SIG 0x4000 /* ID code CS8920 board (PnP Vendor Product code) */ 9762306a36Sopenharmony_ci#define MONGOOSE_BIT 0x2000 /* PART_NO_SIG + MONGOOSE_BUT => ID of mongoose */ 9862306a36Sopenharmony_ci#endif 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci#define PRODUCT_ID_ADD 0x0002 /* Address of product ID */ 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci/* Mask to find out the types of registers */ 10362306a36Sopenharmony_ci#define REG_TYPE_MASK 0x001F 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci/* Eeprom Commands */ 10662306a36Sopenharmony_ci#define ERSE_WR_ENBL 0x00F0 10762306a36Sopenharmony_ci#define ERSE_WR_DISABLE 0x0000 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci/* Defines Control/Config register quintuplet numbers */ 11062306a36Sopenharmony_ci#define RX_BUF_CFG 0x0003 11162306a36Sopenharmony_ci#define RX_CONTROL 0x0005 11262306a36Sopenharmony_ci#define TX_CFG 0x0007 11362306a36Sopenharmony_ci#define TX_COMMAND 0x0009 11462306a36Sopenharmony_ci#define BUF_CFG 0x000B 11562306a36Sopenharmony_ci#define LINE_CONTROL 0x0013 11662306a36Sopenharmony_ci#define SELF_CONTROL 0x0015 11762306a36Sopenharmony_ci#define BUS_CONTROL 0x0017 11862306a36Sopenharmony_ci#define TEST_CONTROL 0x0019 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci/* Defines Status/Count registers quintuplet numbers */ 12162306a36Sopenharmony_ci#define RX_EVENT 0x0004 12262306a36Sopenharmony_ci#define TX_EVENT 0x0008 12362306a36Sopenharmony_ci#define BUF_EVENT 0x000C 12462306a36Sopenharmony_ci#define RX_MISS_COUNT 0x0010 12562306a36Sopenharmony_ci#define TX_COL_COUNT 0x0012 12662306a36Sopenharmony_ci#define LINE_STATUS 0x0014 12762306a36Sopenharmony_ci#define SELF_STATUS 0x0016 12862306a36Sopenharmony_ci#define BUS_STATUS 0x0018 12962306a36Sopenharmony_ci#define TDR 0x001C 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci/* PP_RxCFG - Receive Configuration and Interrupt Mask bit definition - Read/write */ 13262306a36Sopenharmony_ci#define SKIP_1 0x0040 13362306a36Sopenharmony_ci#define RX_STREAM_ENBL 0x0080 13462306a36Sopenharmony_ci#define RX_OK_ENBL 0x0100 13562306a36Sopenharmony_ci#define RX_DMA_ONLY 0x0200 13662306a36Sopenharmony_ci#define AUTO_RX_DMA 0x0400 13762306a36Sopenharmony_ci#define BUFFER_CRC 0x0800 13862306a36Sopenharmony_ci#define RX_CRC_ERROR_ENBL 0x1000 13962306a36Sopenharmony_ci#define RX_RUNT_ENBL 0x2000 14062306a36Sopenharmony_ci#define RX_EXTRA_DATA_ENBL 0x4000 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci/* PP_RxCTL - Receive Control bit definition - Read/write */ 14362306a36Sopenharmony_ci#define RX_IA_HASH_ACCEPT 0x0040 14462306a36Sopenharmony_ci#define RX_PROM_ACCEPT 0x0080 14562306a36Sopenharmony_ci#define RX_OK_ACCEPT 0x0100 14662306a36Sopenharmony_ci#define RX_MULTCAST_ACCEPT 0x0200 14762306a36Sopenharmony_ci#define RX_IA_ACCEPT 0x0400 14862306a36Sopenharmony_ci#define RX_BROADCAST_ACCEPT 0x0800 14962306a36Sopenharmony_ci#define RX_BAD_CRC_ACCEPT 0x1000 15062306a36Sopenharmony_ci#define RX_RUNT_ACCEPT 0x2000 15162306a36Sopenharmony_ci#define RX_EXTRA_DATA_ACCEPT 0x4000 15262306a36Sopenharmony_ci#define RX_ALL_ACCEPT (RX_PROM_ACCEPT|RX_BAD_CRC_ACCEPT|RX_RUNT_ACCEPT|RX_EXTRA_DATA_ACCEPT) 15362306a36Sopenharmony_ci/* Default receive mode - individually addressed, broadcast, and error free */ 15462306a36Sopenharmony_ci#define DEF_RX_ACCEPT (RX_IA_ACCEPT | RX_BROADCAST_ACCEPT | RX_OK_ACCEPT) 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci/* PP_TxCFG - Transmit Configuration Interrupt Mask bit definition - Read/write */ 15762306a36Sopenharmony_ci#define TX_LOST_CRS_ENBL 0x0040 15862306a36Sopenharmony_ci#define TX_SQE_ERROR_ENBL 0x0080 15962306a36Sopenharmony_ci#define TX_OK_ENBL 0x0100 16062306a36Sopenharmony_ci#define TX_LATE_COL_ENBL 0x0200 16162306a36Sopenharmony_ci#define TX_JBR_ENBL 0x0400 16262306a36Sopenharmony_ci#define TX_ANY_COL_ENBL 0x0800 16362306a36Sopenharmony_ci#define TX_16_COL_ENBL 0x8000 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci/* PP_TxCMD - Transmit Command bit definition - Read-only */ 16662306a36Sopenharmony_ci#define TX_START_4_BYTES 0x0000 16762306a36Sopenharmony_ci#define TX_START_64_BYTES 0x0040 16862306a36Sopenharmony_ci#define TX_START_128_BYTES 0x0080 16962306a36Sopenharmony_ci#define TX_START_ALL_BYTES 0x00C0 17062306a36Sopenharmony_ci#define TX_FORCE 0x0100 17162306a36Sopenharmony_ci#define TX_ONE_COL 0x0200 17262306a36Sopenharmony_ci#define TX_TWO_PART_DEFF_DISABLE 0x0400 17362306a36Sopenharmony_ci#define TX_NO_CRC 0x1000 17462306a36Sopenharmony_ci#define TX_RUNT 0x2000 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci/* PP_BufCFG - Buffer Configuration Interrupt Mask bit definition - Read/write */ 17762306a36Sopenharmony_ci#define GENERATE_SW_INTERRUPT 0x0040 17862306a36Sopenharmony_ci#define RX_DMA_ENBL 0x0080 17962306a36Sopenharmony_ci#define READY_FOR_TX_ENBL 0x0100 18062306a36Sopenharmony_ci#define TX_UNDERRUN_ENBL 0x0200 18162306a36Sopenharmony_ci#define RX_MISS_ENBL 0x0400 18262306a36Sopenharmony_ci#define RX_128_BYTE_ENBL 0x0800 18362306a36Sopenharmony_ci#define TX_COL_COUNT_OVRFLOW_ENBL 0x1000 18462306a36Sopenharmony_ci#define RX_MISS_COUNT_OVRFLOW_ENBL 0x2000 18562306a36Sopenharmony_ci#define RX_DEST_MATCH_ENBL 0x8000 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci/* PP_LineCTL - Line Control bit definition - Read/write */ 18862306a36Sopenharmony_ci#define SERIAL_RX_ON 0x0040 18962306a36Sopenharmony_ci#define SERIAL_TX_ON 0x0080 19062306a36Sopenharmony_ci#define AUI_ONLY 0x0100 19162306a36Sopenharmony_ci#define AUTO_AUI_10BASET 0x0200 19262306a36Sopenharmony_ci#define MODIFIED_BACKOFF 0x0800 19362306a36Sopenharmony_ci#define NO_AUTO_POLARITY 0x1000 19462306a36Sopenharmony_ci#define TWO_PART_DEFDIS 0x2000 19562306a36Sopenharmony_ci#define LOW_RX_SQUELCH 0x4000 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci/* PP_SelfCTL - Software Self Control bit definition - Read/write */ 19862306a36Sopenharmony_ci#define POWER_ON_RESET 0x0040 19962306a36Sopenharmony_ci#define SW_STOP 0x0100 20062306a36Sopenharmony_ci#define SLEEP_ON 0x0200 20162306a36Sopenharmony_ci#define AUTO_WAKEUP 0x0400 20262306a36Sopenharmony_ci#define HCB0_ENBL 0x1000 20362306a36Sopenharmony_ci#define HCB1_ENBL 0x2000 20462306a36Sopenharmony_ci#define HCB0 0x4000 20562306a36Sopenharmony_ci#define HCB1 0x8000 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci/* PP_BusCTL - ISA Bus Control bit definition - Read/write */ 20862306a36Sopenharmony_ci#define RESET_RX_DMA 0x0040 20962306a36Sopenharmony_ci#define MEMORY_ON 0x0400 21062306a36Sopenharmony_ci#define DMA_BURST_MODE 0x0800 21162306a36Sopenharmony_ci#define IO_CHANNEL_READY_ON 0x1000 21262306a36Sopenharmony_ci#define RX_DMA_SIZE_64K 0x2000 21362306a36Sopenharmony_ci#define ENABLE_IRQ 0x8000 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci/* PP_TestCTL - Test Control bit definition - Read/write */ 21662306a36Sopenharmony_ci#define LINK_OFF 0x0080 21762306a36Sopenharmony_ci#define ENDEC_LOOPBACK 0x0200 21862306a36Sopenharmony_ci#define AUI_LOOPBACK 0x0400 21962306a36Sopenharmony_ci#define BACKOFF_OFF 0x0800 22062306a36Sopenharmony_ci#define FDX_8900 0x4000 22162306a36Sopenharmony_ci#define FAST_TEST 0x8000 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci/* PP_RxEvent - Receive Event Bit definition - Read-only */ 22462306a36Sopenharmony_ci#define RX_IA_HASHED 0x0040 22562306a36Sopenharmony_ci#define RX_DRIBBLE 0x0080 22662306a36Sopenharmony_ci#define RX_OK 0x0100 22762306a36Sopenharmony_ci#define RX_HASHED 0x0200 22862306a36Sopenharmony_ci#define RX_IA 0x0400 22962306a36Sopenharmony_ci#define RX_BROADCAST 0x0800 23062306a36Sopenharmony_ci#define RX_CRC_ERROR 0x1000 23162306a36Sopenharmony_ci#define RX_RUNT 0x2000 23262306a36Sopenharmony_ci#define RX_EXTRA_DATA 0x4000 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci#define HASH_INDEX_MASK 0x0FC00 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci/* PP_TxEvent - Transmit Event Bit definition - Read-only */ 23762306a36Sopenharmony_ci#define TX_LOST_CRS 0x0040 23862306a36Sopenharmony_ci#define TX_SQE_ERROR 0x0080 23962306a36Sopenharmony_ci#define TX_OK 0x0100 24062306a36Sopenharmony_ci#define TX_LATE_COL 0x0200 24162306a36Sopenharmony_ci#define TX_JBR 0x0400 24262306a36Sopenharmony_ci#define TX_16_COL 0x8000 24362306a36Sopenharmony_ci#define TX_SEND_OK_BITS (TX_OK|TX_LOST_CRS) 24462306a36Sopenharmony_ci#define TX_COL_COUNT_MASK 0x7800 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci/* PP_BufEvent - Buffer Event Bit definition - Read-only */ 24762306a36Sopenharmony_ci#define SW_INTERRUPT 0x0040 24862306a36Sopenharmony_ci#define RX_DMA 0x0080 24962306a36Sopenharmony_ci#define READY_FOR_TX 0x0100 25062306a36Sopenharmony_ci#define TX_UNDERRUN 0x0200 25162306a36Sopenharmony_ci#define RX_MISS 0x0400 25262306a36Sopenharmony_ci#define RX_128_BYTE 0x0800 25362306a36Sopenharmony_ci#define TX_COL_OVRFLW 0x1000 25462306a36Sopenharmony_ci#define RX_MISS_OVRFLW 0x2000 25562306a36Sopenharmony_ci#define RX_DEST_MATCH 0x8000 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci/* PP_LineST - Ethernet Line Status bit definition - Read-only */ 25862306a36Sopenharmony_ci#define LINK_OK 0x0080 25962306a36Sopenharmony_ci#define AUI_ON 0x0100 26062306a36Sopenharmony_ci#define TENBASET_ON 0x0200 26162306a36Sopenharmony_ci#define POLARITY_OK 0x1000 26262306a36Sopenharmony_ci#define CRS_OK 0x4000 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci/* PP_SelfST - Chip Software Status bit definition */ 26562306a36Sopenharmony_ci#define ACTIVE_33V 0x0040 26662306a36Sopenharmony_ci#define INIT_DONE 0x0080 26762306a36Sopenharmony_ci#define SI_BUSY 0x0100 26862306a36Sopenharmony_ci#define EEPROM_PRESENT 0x0200 26962306a36Sopenharmony_ci#define EEPROM_OK 0x0400 27062306a36Sopenharmony_ci#define EL_PRESENT 0x0800 27162306a36Sopenharmony_ci#define EE_SIZE_64 0x1000 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci/* PP_BusST - ISA Bus Status bit definition */ 27462306a36Sopenharmony_ci#define TX_BID_ERROR 0x0080 27562306a36Sopenharmony_ci#define READY_FOR_TX_NOW 0x0100 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci/* PP_AutoNegCTL - Auto Negotiation Control bit definition */ 27862306a36Sopenharmony_ci#define RE_NEG_NOW 0x0040 27962306a36Sopenharmony_ci#define ALLOW_FDX 0x0080 28062306a36Sopenharmony_ci#define AUTO_NEG_ENABLE 0x0100 28162306a36Sopenharmony_ci#define NLP_ENABLE 0x0200 28262306a36Sopenharmony_ci#define FORCE_FDX 0x8000 28362306a36Sopenharmony_ci#define AUTO_NEG_BITS (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE) 28462306a36Sopenharmony_ci#define AUTO_NEG_MASK (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE|ALLOW_FDX|RE_NEG_NOW) 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci/* PP_AutoNegST - Auto Negotiation Status bit definition */ 28762306a36Sopenharmony_ci#define AUTO_NEG_BUSY 0x0080 28862306a36Sopenharmony_ci#define FLP_LINK 0x0100 28962306a36Sopenharmony_ci#define FLP_LINK_GOOD 0x0800 29062306a36Sopenharmony_ci#define LINK_FAULT 0x1000 29162306a36Sopenharmony_ci#define HDX_ACTIVE 0x4000 29262306a36Sopenharmony_ci#define FDX_ACTIVE 0x8000 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci/* The following block defines the ISQ event types */ 29562306a36Sopenharmony_ci#define ISQ_RECEIVER_EVENT 0x04 29662306a36Sopenharmony_ci#define ISQ_TRANSMITTER_EVENT 0x08 29762306a36Sopenharmony_ci#define ISQ_BUFFER_EVENT 0x0c 29862306a36Sopenharmony_ci#define ISQ_RX_MISS_EVENT 0x10 29962306a36Sopenharmony_ci#define ISQ_TX_COL_EVENT 0x12 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci#define ISQ_EVENT_MASK 0x003F /* ISQ mask to find out type of event */ 30262306a36Sopenharmony_ci#define ISQ_HIST 16 /* small history buffer */ 30362306a36Sopenharmony_ci#define AUTOINCREMENT 0x8000 /* Bit mask to set bit-15 for autoincrement */ 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci#define TXRXBUFSIZE 0x0600 30662306a36Sopenharmony_ci#define RXDMABUFSIZE 0x8000 30762306a36Sopenharmony_ci#define RXDMASIZE 0x4000 30862306a36Sopenharmony_ci#define TXRX_LENGTH_MASK 0x07FF 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci/* rx options bits */ 31162306a36Sopenharmony_ci#define RCV_WITH_RXON 1 /* Set SerRx ON */ 31262306a36Sopenharmony_ci#define RCV_COUNTS 2 /* Use Framecnt1 */ 31362306a36Sopenharmony_ci#define RCV_PONG 4 /* Pong respondent */ 31462306a36Sopenharmony_ci#define RCV_DONG 8 /* Dong operation */ 31562306a36Sopenharmony_ci#define RCV_POLLING 0x10 /* Poll RxEvent */ 31662306a36Sopenharmony_ci#define RCV_ISQ 0x20 /* Use ISQ, int */ 31762306a36Sopenharmony_ci#define RCV_AUTO_DMA 0x100 /* Set AutoRxDMAE */ 31862306a36Sopenharmony_ci#define RCV_DMA 0x200 /* Set RxDMA only */ 31962306a36Sopenharmony_ci#define RCV_DMA_ALL 0x400 /* Copy all DMA'ed */ 32062306a36Sopenharmony_ci#define RCV_FIXED_DATA 0x800 /* Every frame same */ 32162306a36Sopenharmony_ci#define RCV_IO 0x1000 /* Use ISA IO only */ 32262306a36Sopenharmony_ci#define RCV_MEMORY 0x2000 /* Use ISA Memory */ 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci#define RAM_SIZE 0x1000 /* The card has 4k bytes or RAM */ 32562306a36Sopenharmony_ci#define PKT_START PP_TxFrame /* Start of packet RAM */ 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci#define RX_FRAME_PORT 0x0000 32862306a36Sopenharmony_ci#define TX_FRAME_PORT RX_FRAME_PORT 32962306a36Sopenharmony_ci#define TX_CMD_PORT 0x0004 33062306a36Sopenharmony_ci#define TX_NOW 0x0000 /* Tx packet after 5 bytes copied */ 33162306a36Sopenharmony_ci#define TX_AFTER_381 0x0040 /* Tx packet after 381 bytes copied */ 33262306a36Sopenharmony_ci#define TX_AFTER_ALL 0x00c0 /* Tx packet after all bytes copied */ 33362306a36Sopenharmony_ci#define TX_LEN_PORT 0x0006 33462306a36Sopenharmony_ci#define ISQ_PORT 0x0008 33562306a36Sopenharmony_ci#define ADD_PORT 0x000A 33662306a36Sopenharmony_ci#define DATA_PORT 0x000C 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci#define EEPROM_WRITE_EN 0x00F0 33962306a36Sopenharmony_ci#define EEPROM_WRITE_DIS 0x0000 34062306a36Sopenharmony_ci#define EEPROM_WRITE_CMD 0x0100 34162306a36Sopenharmony_ci#define EEPROM_READ_CMD 0x0200 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci/* Receive Header */ 34462306a36Sopenharmony_ci/* Description of header of each packet in receive area of memory */ 34562306a36Sopenharmony_ci#define RBUF_EVENT_LOW 0 /* Low byte of RxEvent - status of received frame */ 34662306a36Sopenharmony_ci#define RBUF_EVENT_HIGH 1 /* High byte of RxEvent - status of received frame */ 34762306a36Sopenharmony_ci#define RBUF_LEN_LOW 2 /* Length of received data - low byte */ 34862306a36Sopenharmony_ci#define RBUF_LEN_HI 3 /* Length of received data - high byte */ 34962306a36Sopenharmony_ci#define RBUF_HEAD_LEN 4 /* Length of this header */ 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci#define CHIP_READ 0x1 /* Used to mark state of the repins code (chip or dma) */ 35262306a36Sopenharmony_ci#define DMA_READ 0x2 /* Used to mark state of the repins code (chip or dma) */ 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci/* for bios scan */ 35562306a36Sopenharmony_ci/* */ 35662306a36Sopenharmony_ci#ifdef CSDEBUG 35762306a36Sopenharmony_ci/* use these values for debugging bios scan */ 35862306a36Sopenharmony_ci#define BIOS_START_SEG 0x00000 35962306a36Sopenharmony_ci#define BIOS_OFFSET_INC 0x0010 36062306a36Sopenharmony_ci#else 36162306a36Sopenharmony_ci#define BIOS_START_SEG 0x0c000 36262306a36Sopenharmony_ci#define BIOS_OFFSET_INC 0x0200 36362306a36Sopenharmony_ci#endif 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci#define BIOS_LAST_OFFSET 0x0fc00 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci/* Byte offsets into the EEPROM configuration buffer */ 36862306a36Sopenharmony_ci#define ISA_CNF_OFFSET 0x6 36962306a36Sopenharmony_ci#define TX_CTL_OFFSET (ISA_CNF_OFFSET + 8) /* 8900 eeprom */ 37062306a36Sopenharmony_ci#define AUTO_NEG_CNF_OFFSET (ISA_CNF_OFFSET + 8) /* 8920 eeprom */ 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci /* the assumption here is that the bits in the eeprom are generally */ 37362306a36Sopenharmony_ci /* in the same position as those in the autonegctl register. */ 37462306a36Sopenharmony_ci /* Of course the IMM bit is not in that register so it must be */ 37562306a36Sopenharmony_ci /* masked out */ 37662306a36Sopenharmony_ci#define EE_FORCE_FDX 0x8000 37762306a36Sopenharmony_ci#define EE_NLP_ENABLE 0x0200 37862306a36Sopenharmony_ci#define EE_AUTO_NEG_ENABLE 0x0100 37962306a36Sopenharmony_ci#define EE_ALLOW_FDX 0x0080 38062306a36Sopenharmony_ci#define EE_AUTO_NEG_CNF_MASK (EE_FORCE_FDX|EE_NLP_ENABLE|EE_AUTO_NEG_ENABLE|EE_ALLOW_FDX) 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci#define IMM_BIT 0x0040 /* ignore missing media */ 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci#define ADAPTER_CNF_OFFSET (AUTO_NEG_CNF_OFFSET + 2) 38562306a36Sopenharmony_ci#define A_CNF_10B_T 0x0001 38662306a36Sopenharmony_ci#define A_CNF_AUI 0x0002 38762306a36Sopenharmony_ci#define A_CNF_10B_2 0x0004 38862306a36Sopenharmony_ci#define A_CNF_MEDIA_TYPE 0x0070 38962306a36Sopenharmony_ci#define A_CNF_MEDIA_AUTO 0x0070 39062306a36Sopenharmony_ci#define A_CNF_MEDIA_10B_T 0x0020 39162306a36Sopenharmony_ci#define A_CNF_MEDIA_AUI 0x0040 39262306a36Sopenharmony_ci#define A_CNF_MEDIA_10B_2 0x0010 39362306a36Sopenharmony_ci#define A_CNF_DC_DC_POLARITY 0x0080 39462306a36Sopenharmony_ci#define A_CNF_NO_AUTO_POLARITY 0x2000 39562306a36Sopenharmony_ci#define A_CNF_LOW_RX_SQUELCH 0x4000 39662306a36Sopenharmony_ci#define A_CNF_EXTND_10B_2 0x8000 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci#define PACKET_PAGE_OFFSET 0x8 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci/* Bit definitions for the ISA configuration word from the EEPROM */ 40162306a36Sopenharmony_ci#define INT_NO_MASK 0x000F 40262306a36Sopenharmony_ci#define DMA_NO_MASK 0x0070 40362306a36Sopenharmony_ci#define ISA_DMA_SIZE 0x0200 40462306a36Sopenharmony_ci#define ISA_AUTO_RxDMA 0x0400 40562306a36Sopenharmony_ci#define ISA_RxDMA 0x0800 40662306a36Sopenharmony_ci#define DMA_BURST 0x1000 40762306a36Sopenharmony_ci#define STREAM_TRANSFER 0x2000 40862306a36Sopenharmony_ci#define ANY_ISA_DMA (ISA_AUTO_RxDMA | ISA_RxDMA) 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci/* DMA controller registers */ 41162306a36Sopenharmony_ci#define DMA_BASE 0x00 /* DMA controller base */ 41262306a36Sopenharmony_ci#define DMA_BASE_2 0x0C0 /* DMA controller base */ 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci#define DMA_STAT 0x0D0 /* DMA controller status register */ 41562306a36Sopenharmony_ci#define DMA_MASK 0x0D4 /* DMA controller mask register */ 41662306a36Sopenharmony_ci#define DMA_MODE 0x0D6 /* DMA controller mode register */ 41762306a36Sopenharmony_ci#define DMA_RESETFF 0x0D8 /* DMA controller first/last flip flop */ 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci/* DMA data */ 42062306a36Sopenharmony_ci#define DMA_DISABLE 0x04 /* Disable channel n */ 42162306a36Sopenharmony_ci#define DMA_ENABLE 0x00 /* Enable channel n */ 42262306a36Sopenharmony_ci/* Demand transfers, incr. address, auto init, writes, ch. n */ 42362306a36Sopenharmony_ci#define DMA_RX_MODE 0x14 42462306a36Sopenharmony_ci/* Demand transfers, incr. address, auto init, reads, ch. n */ 42562306a36Sopenharmony_ci#define DMA_TX_MODE 0x18 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci#define DMA_SIZE (16*1024) /* Size of dma buffer - 16k */ 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci#define CS8900 0x0000 43062306a36Sopenharmony_ci#define CS8920 0x4000 43162306a36Sopenharmony_ci#define CS8920M 0x6000 43262306a36Sopenharmony_ci#define REVISON_BITS 0x1F00 43362306a36Sopenharmony_ci#define EEVER_NUMBER 0x12 43462306a36Sopenharmony_ci#define CHKSUM_LEN 0x14 43562306a36Sopenharmony_ci#define CHKSUM_VAL 0x0000 43662306a36Sopenharmony_ci#define START_EEPROM_DATA 0x001c /* Offset into eeprom for start of data */ 43762306a36Sopenharmony_ci#define IRQ_MAP_EEPROM_DATA 0x0046 /* Offset into eeprom for the IRQ map */ 43862306a36Sopenharmony_ci#define IRQ_MAP_LEN 0x0004 /* No of bytes to read for the IRQ map */ 43962306a36Sopenharmony_ci#define PNP_IRQ_FRMT 0x0022 /* PNP small item IRQ format */ 44062306a36Sopenharmony_ci#define CS8900_IRQ_MAP 0x1c20 /* This IRQ map is fixed */ 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci#define CS8920_NO_INTS 0x0F /* Max CS8920 interrupt select # */ 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci#define PNP_ADD_PORT 0x0279 44562306a36Sopenharmony_ci#define PNP_WRITE_PORT 0x0A79 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci#define GET_PNP_ISA_STRUCT 0x40 44862306a36Sopenharmony_ci#define PNP_ISA_STRUCT_LEN 0x06 44962306a36Sopenharmony_ci#define PNP_CSN_CNT_OFF 0x01 45062306a36Sopenharmony_ci#define PNP_RD_PORT_OFF 0x02 45162306a36Sopenharmony_ci#define PNP_FUNCTION_OK 0x00 45262306a36Sopenharmony_ci#define PNP_WAKE 0x03 45362306a36Sopenharmony_ci#define PNP_RSRC_DATA 0x04 45462306a36Sopenharmony_ci#define PNP_RSRC_READY 0x01 45562306a36Sopenharmony_ci#define PNP_STATUS 0x05 45662306a36Sopenharmony_ci#define PNP_ACTIVATE 0x30 45762306a36Sopenharmony_ci#define PNP_CNF_IO_H 0x60 45862306a36Sopenharmony_ci#define PNP_CNF_IO_L 0x61 45962306a36Sopenharmony_ci#define PNP_CNF_INT 0x70 46062306a36Sopenharmony_ci#define PNP_CNF_DMA 0x74 46162306a36Sopenharmony_ci#define PNP_CNF_MEM 0x48 462