162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright (c) 2003-2008 Chelsio, Inc. All rights reserved.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * This software is available to you under a choice of one of two
562306a36Sopenharmony_ci * licenses.  You may choose to be licensed under the terms of the GNU
662306a36Sopenharmony_ci * General Public License (GPL) Version 2, available from the file
762306a36Sopenharmony_ci * COPYING in the main directory of this source tree, or the
862306a36Sopenharmony_ci * OpenIB.org BSD license below:
962306a36Sopenharmony_ci *
1062306a36Sopenharmony_ci *     Redistribution and use in source and binary forms, with or
1162306a36Sopenharmony_ci *     without modification, are permitted provided that the following
1262306a36Sopenharmony_ci *     conditions are met:
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci *      - Redistributions of source code must retain the above
1562306a36Sopenharmony_ci *        copyright notice, this list of conditions and the following
1662306a36Sopenharmony_ci *        disclaimer.
1762306a36Sopenharmony_ci *
1862306a36Sopenharmony_ci *      - Redistributions in binary form must reproduce the above
1962306a36Sopenharmony_ci *        copyright notice, this list of conditions and the following
2062306a36Sopenharmony_ci *        disclaimer in the documentation and/or other materials
2162306a36Sopenharmony_ci *        provided with the distribution.
2262306a36Sopenharmony_ci *
2362306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
2462306a36Sopenharmony_ci * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
2562306a36Sopenharmony_ci * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
2662306a36Sopenharmony_ci * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
2762306a36Sopenharmony_ci * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
2862306a36Sopenharmony_ci * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
2962306a36Sopenharmony_ci * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
3062306a36Sopenharmony_ci * SOFTWARE.
3162306a36Sopenharmony_ci */
3262306a36Sopenharmony_ci#include <linux/etherdevice.h>
3362306a36Sopenharmony_ci#include "common.h"
3462306a36Sopenharmony_ci#include "regs.h"
3562306a36Sopenharmony_ci#include "sge_defs.h"
3662306a36Sopenharmony_ci#include "firmware_exports.h"
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic void t3_port_intr_clear(struct adapter *adapter, int idx);
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/**
4162306a36Sopenharmony_ci *	t3_wait_op_done_val - wait until an operation is completed
4262306a36Sopenharmony_ci *	@adapter: the adapter performing the operation
4362306a36Sopenharmony_ci *	@reg: the register to check for completion
4462306a36Sopenharmony_ci *	@mask: a single-bit field within @reg that indicates completion
4562306a36Sopenharmony_ci *	@polarity: the value of the field when the operation is completed
4662306a36Sopenharmony_ci *	@attempts: number of check iterations
4762306a36Sopenharmony_ci *	@delay: delay in usecs between iterations
4862306a36Sopenharmony_ci *	@valp: where to store the value of the register at completion time
4962306a36Sopenharmony_ci *
5062306a36Sopenharmony_ci *	Wait until an operation is completed by checking a bit in a register
5162306a36Sopenharmony_ci *	up to @attempts times.  If @valp is not NULL the value of the register
5262306a36Sopenharmony_ci *	at the time it indicated completion is stored there.  Returns 0 if the
5362306a36Sopenharmony_ci *	operation completes and -EAGAIN otherwise.
5462306a36Sopenharmony_ci */
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ciint t3_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
5762306a36Sopenharmony_ci			int polarity, int attempts, int delay, u32 *valp)
5862306a36Sopenharmony_ci{
5962306a36Sopenharmony_ci	while (1) {
6062306a36Sopenharmony_ci		u32 val = t3_read_reg(adapter, reg);
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci		if (!!(val & mask) == polarity) {
6362306a36Sopenharmony_ci			if (valp)
6462306a36Sopenharmony_ci				*valp = val;
6562306a36Sopenharmony_ci			return 0;
6662306a36Sopenharmony_ci		}
6762306a36Sopenharmony_ci		if (--attempts == 0)
6862306a36Sopenharmony_ci			return -EAGAIN;
6962306a36Sopenharmony_ci		if (delay)
7062306a36Sopenharmony_ci			udelay(delay);
7162306a36Sopenharmony_ci	}
7262306a36Sopenharmony_ci}
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci/**
7562306a36Sopenharmony_ci *	t3_write_regs - write a bunch of registers
7662306a36Sopenharmony_ci *	@adapter: the adapter to program
7762306a36Sopenharmony_ci *	@p: an array of register address/register value pairs
7862306a36Sopenharmony_ci *	@n: the number of address/value pairs
7962306a36Sopenharmony_ci *	@offset: register address offset
8062306a36Sopenharmony_ci *
8162306a36Sopenharmony_ci *	Takes an array of register address/register value pairs and writes each
8262306a36Sopenharmony_ci *	value to the corresponding register.  Register addresses are adjusted
8362306a36Sopenharmony_ci *	by the supplied offset.
8462306a36Sopenharmony_ci */
8562306a36Sopenharmony_civoid t3_write_regs(struct adapter *adapter, const struct addr_val_pair *p,
8662306a36Sopenharmony_ci		   int n, unsigned int offset)
8762306a36Sopenharmony_ci{
8862306a36Sopenharmony_ci	while (n--) {
8962306a36Sopenharmony_ci		t3_write_reg(adapter, p->reg_addr + offset, p->val);
9062306a36Sopenharmony_ci		p++;
9162306a36Sopenharmony_ci	}
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci/**
9562306a36Sopenharmony_ci *	t3_set_reg_field - set a register field to a value
9662306a36Sopenharmony_ci *	@adapter: the adapter to program
9762306a36Sopenharmony_ci *	@addr: the register address
9862306a36Sopenharmony_ci *	@mask: specifies the portion of the register to modify
9962306a36Sopenharmony_ci *	@val: the new value for the register field
10062306a36Sopenharmony_ci *
10162306a36Sopenharmony_ci *	Sets a register field specified by the supplied mask to the
10262306a36Sopenharmony_ci *	given value.
10362306a36Sopenharmony_ci */
10462306a36Sopenharmony_civoid t3_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
10562306a36Sopenharmony_ci		      u32 val)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	u32 v = t3_read_reg(adapter, addr) & ~mask;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	t3_write_reg(adapter, addr, v | val);
11062306a36Sopenharmony_ci	t3_read_reg(adapter, addr);	/* flush */
11162306a36Sopenharmony_ci}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci/**
11462306a36Sopenharmony_ci *	t3_read_indirect - read indirectly addressed registers
11562306a36Sopenharmony_ci *	@adap: the adapter
11662306a36Sopenharmony_ci *	@addr_reg: register holding the indirect address
11762306a36Sopenharmony_ci *	@data_reg: register holding the value of the indirect register
11862306a36Sopenharmony_ci *	@vals: where the read register values are stored
11962306a36Sopenharmony_ci *	@start_idx: index of first indirect register to read
12062306a36Sopenharmony_ci *	@nregs: how many indirect registers to read
12162306a36Sopenharmony_ci *
12262306a36Sopenharmony_ci *	Reads registers that are accessed indirectly through an address/data
12362306a36Sopenharmony_ci *	register pair.
12462306a36Sopenharmony_ci */
12562306a36Sopenharmony_cistatic void t3_read_indirect(struct adapter *adap, unsigned int addr_reg,
12662306a36Sopenharmony_ci			     unsigned int data_reg, u32 *vals,
12762306a36Sopenharmony_ci			     unsigned int nregs, unsigned int start_idx)
12862306a36Sopenharmony_ci{
12962306a36Sopenharmony_ci	while (nregs--) {
13062306a36Sopenharmony_ci		t3_write_reg(adap, addr_reg, start_idx);
13162306a36Sopenharmony_ci		*vals++ = t3_read_reg(adap, data_reg);
13262306a36Sopenharmony_ci		start_idx++;
13362306a36Sopenharmony_ci	}
13462306a36Sopenharmony_ci}
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci/**
13762306a36Sopenharmony_ci *	t3_mc7_bd_read - read from MC7 through backdoor accesses
13862306a36Sopenharmony_ci *	@mc7: identifies MC7 to read from
13962306a36Sopenharmony_ci *	@start: index of first 64-bit word to read
14062306a36Sopenharmony_ci *	@n: number of 64-bit words to read
14162306a36Sopenharmony_ci *	@buf: where to store the read result
14262306a36Sopenharmony_ci *
14362306a36Sopenharmony_ci *	Read n 64-bit words from MC7 starting at word start, using backdoor
14462306a36Sopenharmony_ci *	accesses.
14562306a36Sopenharmony_ci */
14662306a36Sopenharmony_ciint t3_mc7_bd_read(struct mc7 *mc7, unsigned int start, unsigned int n,
14762306a36Sopenharmony_ci		   u64 *buf)
14862306a36Sopenharmony_ci{
14962306a36Sopenharmony_ci	static const int shift[] = { 0, 0, 16, 24 };
15062306a36Sopenharmony_ci	static const int step[] = { 0, 32, 16, 8 };
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	unsigned int size64 = mc7->size / 8;	/* # of 64-bit words */
15362306a36Sopenharmony_ci	struct adapter *adap = mc7->adapter;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	if (start >= size64 || start + n > size64)
15662306a36Sopenharmony_ci		return -EINVAL;
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	start *= (8 << mc7->width);
15962306a36Sopenharmony_ci	while (n--) {
16062306a36Sopenharmony_ci		int i;
16162306a36Sopenharmony_ci		u64 val64 = 0;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci		for (i = (1 << mc7->width) - 1; i >= 0; --i) {
16462306a36Sopenharmony_ci			int attempts = 10;
16562306a36Sopenharmony_ci			u32 val;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci			t3_write_reg(adap, mc7->offset + A_MC7_BD_ADDR, start);
16862306a36Sopenharmony_ci			t3_write_reg(adap, mc7->offset + A_MC7_BD_OP, 0);
16962306a36Sopenharmony_ci			val = t3_read_reg(adap, mc7->offset + A_MC7_BD_OP);
17062306a36Sopenharmony_ci			while ((val & F_BUSY) && attempts--)
17162306a36Sopenharmony_ci				val = t3_read_reg(adap,
17262306a36Sopenharmony_ci						  mc7->offset + A_MC7_BD_OP);
17362306a36Sopenharmony_ci			if (val & F_BUSY)
17462306a36Sopenharmony_ci				return -EIO;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci			val = t3_read_reg(adap, mc7->offset + A_MC7_BD_DATA1);
17762306a36Sopenharmony_ci			if (mc7->width == 0) {
17862306a36Sopenharmony_ci				val64 = t3_read_reg(adap,
17962306a36Sopenharmony_ci						    mc7->offset +
18062306a36Sopenharmony_ci						    A_MC7_BD_DATA0);
18162306a36Sopenharmony_ci				val64 |= (u64) val << 32;
18262306a36Sopenharmony_ci			} else {
18362306a36Sopenharmony_ci				if (mc7->width > 1)
18462306a36Sopenharmony_ci					val >>= shift[mc7->width];
18562306a36Sopenharmony_ci				val64 |= (u64) val << (step[mc7->width] * i);
18662306a36Sopenharmony_ci			}
18762306a36Sopenharmony_ci			start += 8;
18862306a36Sopenharmony_ci		}
18962306a36Sopenharmony_ci		*buf++ = val64;
19062306a36Sopenharmony_ci	}
19162306a36Sopenharmony_ci	return 0;
19262306a36Sopenharmony_ci}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci/*
19562306a36Sopenharmony_ci * Initialize MI1.
19662306a36Sopenharmony_ci */
19762306a36Sopenharmony_cistatic void mi1_init(struct adapter *adap, const struct adapter_info *ai)
19862306a36Sopenharmony_ci{
19962306a36Sopenharmony_ci	u32 clkdiv = adap->params.vpd.cclk / (2 * adap->params.vpd.mdc) - 1;
20062306a36Sopenharmony_ci	u32 val = F_PREEN | V_CLKDIV(clkdiv);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	t3_write_reg(adap, A_MI1_CFG, val);
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci#define MDIO_ATTEMPTS 20
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci/*
20862306a36Sopenharmony_ci * MI1 read/write operations for clause 22 PHYs.
20962306a36Sopenharmony_ci */
21062306a36Sopenharmony_cistatic int t3_mi1_read(struct net_device *dev, int phy_addr, int mmd_addr,
21162306a36Sopenharmony_ci		       u16 reg_addr)
21262306a36Sopenharmony_ci{
21362306a36Sopenharmony_ci	struct port_info *pi = netdev_priv(dev);
21462306a36Sopenharmony_ci	struct adapter *adapter = pi->adapter;
21562306a36Sopenharmony_ci	int ret;
21662306a36Sopenharmony_ci	u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	mutex_lock(&adapter->mdio_lock);
21962306a36Sopenharmony_ci	t3_set_reg_field(adapter, A_MI1_CFG, V_ST(M_ST), V_ST(1));
22062306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_ADDR, addr);
22162306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(2));
22262306a36Sopenharmony_ci	ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 10);
22362306a36Sopenharmony_ci	if (!ret)
22462306a36Sopenharmony_ci		ret = t3_read_reg(adapter, A_MI1_DATA);
22562306a36Sopenharmony_ci	mutex_unlock(&adapter->mdio_lock);
22662306a36Sopenharmony_ci	return ret;
22762306a36Sopenharmony_ci}
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic int t3_mi1_write(struct net_device *dev, int phy_addr, int mmd_addr,
23062306a36Sopenharmony_ci			u16 reg_addr, u16 val)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	struct port_info *pi = netdev_priv(dev);
23362306a36Sopenharmony_ci	struct adapter *adapter = pi->adapter;
23462306a36Sopenharmony_ci	int ret;
23562306a36Sopenharmony_ci	u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	mutex_lock(&adapter->mdio_lock);
23862306a36Sopenharmony_ci	t3_set_reg_field(adapter, A_MI1_CFG, V_ST(M_ST), V_ST(1));
23962306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_ADDR, addr);
24062306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_DATA, val);
24162306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
24262306a36Sopenharmony_ci	ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 10);
24362306a36Sopenharmony_ci	mutex_unlock(&adapter->mdio_lock);
24462306a36Sopenharmony_ci	return ret;
24562306a36Sopenharmony_ci}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic const struct mdio_ops mi1_mdio_ops = {
24862306a36Sopenharmony_ci	.read = t3_mi1_read,
24962306a36Sopenharmony_ci	.write = t3_mi1_write,
25062306a36Sopenharmony_ci	.mode_support = MDIO_SUPPORTS_C22
25162306a36Sopenharmony_ci};
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci/*
25462306a36Sopenharmony_ci * Performs the address cycle for clause 45 PHYs.
25562306a36Sopenharmony_ci * Must be called with the MDIO_LOCK held.
25662306a36Sopenharmony_ci */
25762306a36Sopenharmony_cistatic int mi1_wr_addr(struct adapter *adapter, int phy_addr, int mmd_addr,
25862306a36Sopenharmony_ci		       int reg_addr)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	t3_set_reg_field(adapter, A_MI1_CFG, V_ST(M_ST), 0);
26362306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_ADDR, addr);
26462306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_DATA, reg_addr);
26562306a36Sopenharmony_ci	t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
26662306a36Sopenharmony_ci	return t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
26762306a36Sopenharmony_ci			       MDIO_ATTEMPTS, 10);
26862306a36Sopenharmony_ci}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci/*
27162306a36Sopenharmony_ci * MI1 read/write operations for indirect-addressed PHYs.
27262306a36Sopenharmony_ci */
27362306a36Sopenharmony_cistatic int mi1_ext_read(struct net_device *dev, int phy_addr, int mmd_addr,
27462306a36Sopenharmony_ci			u16 reg_addr)
27562306a36Sopenharmony_ci{
27662306a36Sopenharmony_ci	struct port_info *pi = netdev_priv(dev);
27762306a36Sopenharmony_ci	struct adapter *adapter = pi->adapter;
27862306a36Sopenharmony_ci	int ret;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	mutex_lock(&adapter->mdio_lock);
28162306a36Sopenharmony_ci	ret = mi1_wr_addr(adapter, phy_addr, mmd_addr, reg_addr);
28262306a36Sopenharmony_ci	if (!ret) {
28362306a36Sopenharmony_ci		t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(3));
28462306a36Sopenharmony_ci		ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
28562306a36Sopenharmony_ci				      MDIO_ATTEMPTS, 10);
28662306a36Sopenharmony_ci		if (!ret)
28762306a36Sopenharmony_ci			ret = t3_read_reg(adapter, A_MI1_DATA);
28862306a36Sopenharmony_ci	}
28962306a36Sopenharmony_ci	mutex_unlock(&adapter->mdio_lock);
29062306a36Sopenharmony_ci	return ret;
29162306a36Sopenharmony_ci}
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic int mi1_ext_write(struct net_device *dev, int phy_addr, int mmd_addr,
29462306a36Sopenharmony_ci			 u16 reg_addr, u16 val)
29562306a36Sopenharmony_ci{
29662306a36Sopenharmony_ci	struct port_info *pi = netdev_priv(dev);
29762306a36Sopenharmony_ci	struct adapter *adapter = pi->adapter;
29862306a36Sopenharmony_ci	int ret;
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	mutex_lock(&adapter->mdio_lock);
30162306a36Sopenharmony_ci	ret = mi1_wr_addr(adapter, phy_addr, mmd_addr, reg_addr);
30262306a36Sopenharmony_ci	if (!ret) {
30362306a36Sopenharmony_ci		t3_write_reg(adapter, A_MI1_DATA, val);
30462306a36Sopenharmony_ci		t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
30562306a36Sopenharmony_ci		ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
30662306a36Sopenharmony_ci				      MDIO_ATTEMPTS, 10);
30762306a36Sopenharmony_ci	}
30862306a36Sopenharmony_ci	mutex_unlock(&adapter->mdio_lock);
30962306a36Sopenharmony_ci	return ret;
31062306a36Sopenharmony_ci}
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic const struct mdio_ops mi1_mdio_ext_ops = {
31362306a36Sopenharmony_ci	.read = mi1_ext_read,
31462306a36Sopenharmony_ci	.write = mi1_ext_write,
31562306a36Sopenharmony_ci	.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci/**
31962306a36Sopenharmony_ci *	t3_mdio_change_bits - modify the value of a PHY register
32062306a36Sopenharmony_ci *	@phy: the PHY to operate on
32162306a36Sopenharmony_ci *	@mmd: the device address
32262306a36Sopenharmony_ci *	@reg: the register address
32362306a36Sopenharmony_ci *	@clear: what part of the register value to mask off
32462306a36Sopenharmony_ci *	@set: what part of the register value to set
32562306a36Sopenharmony_ci *
32662306a36Sopenharmony_ci *	Changes the value of a PHY register by applying a mask to its current
32762306a36Sopenharmony_ci *	value and ORing the result with a new value.
32862306a36Sopenharmony_ci */
32962306a36Sopenharmony_ciint t3_mdio_change_bits(struct cphy *phy, int mmd, int reg, unsigned int clear,
33062306a36Sopenharmony_ci			unsigned int set)
33162306a36Sopenharmony_ci{
33262306a36Sopenharmony_ci	int ret;
33362306a36Sopenharmony_ci	unsigned int val;
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	ret = t3_mdio_read(phy, mmd, reg, &val);
33662306a36Sopenharmony_ci	if (!ret) {
33762306a36Sopenharmony_ci		val &= ~clear;
33862306a36Sopenharmony_ci		ret = t3_mdio_write(phy, mmd, reg, val | set);
33962306a36Sopenharmony_ci	}
34062306a36Sopenharmony_ci	return ret;
34162306a36Sopenharmony_ci}
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci/**
34462306a36Sopenharmony_ci *	t3_phy_reset - reset a PHY block
34562306a36Sopenharmony_ci *	@phy: the PHY to operate on
34662306a36Sopenharmony_ci *	@mmd: the device address of the PHY block to reset
34762306a36Sopenharmony_ci *	@wait: how long to wait for the reset to complete in 1ms increments
34862306a36Sopenharmony_ci *
34962306a36Sopenharmony_ci *	Resets a PHY block and optionally waits for the reset to complete.
35062306a36Sopenharmony_ci *	@mmd should be 0 for 10/100/1000 PHYs and the device address to reset
35162306a36Sopenharmony_ci *	for 10G PHYs.
35262306a36Sopenharmony_ci */
35362306a36Sopenharmony_ciint t3_phy_reset(struct cphy *phy, int mmd, int wait)
35462306a36Sopenharmony_ci{
35562306a36Sopenharmony_ci	int err;
35662306a36Sopenharmony_ci	unsigned int ctl;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	err = t3_mdio_change_bits(phy, mmd, MDIO_CTRL1, MDIO_CTRL1_LPOWER,
35962306a36Sopenharmony_ci				  MDIO_CTRL1_RESET);
36062306a36Sopenharmony_ci	if (err || !wait)
36162306a36Sopenharmony_ci		return err;
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	do {
36462306a36Sopenharmony_ci		err = t3_mdio_read(phy, mmd, MDIO_CTRL1, &ctl);
36562306a36Sopenharmony_ci		if (err)
36662306a36Sopenharmony_ci			return err;
36762306a36Sopenharmony_ci		ctl &= MDIO_CTRL1_RESET;
36862306a36Sopenharmony_ci		if (ctl)
36962306a36Sopenharmony_ci			msleep(1);
37062306a36Sopenharmony_ci	} while (ctl && --wait);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	return ctl ? -1 : 0;
37362306a36Sopenharmony_ci}
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci/**
37662306a36Sopenharmony_ci *	t3_phy_advertise - set the PHY advertisement registers for autoneg
37762306a36Sopenharmony_ci *	@phy: the PHY to operate on
37862306a36Sopenharmony_ci *	@advert: bitmap of capabilities the PHY should advertise
37962306a36Sopenharmony_ci *
38062306a36Sopenharmony_ci *	Sets a 10/100/1000 PHY's advertisement registers to advertise the
38162306a36Sopenharmony_ci *	requested capabilities.
38262306a36Sopenharmony_ci */
38362306a36Sopenharmony_ciint t3_phy_advertise(struct cphy *phy, unsigned int advert)
38462306a36Sopenharmony_ci{
38562306a36Sopenharmony_ci	int err;
38662306a36Sopenharmony_ci	unsigned int val = 0;
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	err = t3_mdio_read(phy, MDIO_DEVAD_NONE, MII_CTRL1000, &val);
38962306a36Sopenharmony_ci	if (err)
39062306a36Sopenharmony_ci		return err;
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	val &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
39362306a36Sopenharmony_ci	if (advert & ADVERTISED_1000baseT_Half)
39462306a36Sopenharmony_ci		val |= ADVERTISE_1000HALF;
39562306a36Sopenharmony_ci	if (advert & ADVERTISED_1000baseT_Full)
39662306a36Sopenharmony_ci		val |= ADVERTISE_1000FULL;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	err = t3_mdio_write(phy, MDIO_DEVAD_NONE, MII_CTRL1000, val);
39962306a36Sopenharmony_ci	if (err)
40062306a36Sopenharmony_ci		return err;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	val = 1;
40362306a36Sopenharmony_ci	if (advert & ADVERTISED_10baseT_Half)
40462306a36Sopenharmony_ci		val |= ADVERTISE_10HALF;
40562306a36Sopenharmony_ci	if (advert & ADVERTISED_10baseT_Full)
40662306a36Sopenharmony_ci		val |= ADVERTISE_10FULL;
40762306a36Sopenharmony_ci	if (advert & ADVERTISED_100baseT_Half)
40862306a36Sopenharmony_ci		val |= ADVERTISE_100HALF;
40962306a36Sopenharmony_ci	if (advert & ADVERTISED_100baseT_Full)
41062306a36Sopenharmony_ci		val |= ADVERTISE_100FULL;
41162306a36Sopenharmony_ci	if (advert & ADVERTISED_Pause)
41262306a36Sopenharmony_ci		val |= ADVERTISE_PAUSE_CAP;
41362306a36Sopenharmony_ci	if (advert & ADVERTISED_Asym_Pause)
41462306a36Sopenharmony_ci		val |= ADVERTISE_PAUSE_ASYM;
41562306a36Sopenharmony_ci	return t3_mdio_write(phy, MDIO_DEVAD_NONE, MII_ADVERTISE, val);
41662306a36Sopenharmony_ci}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci/**
41962306a36Sopenharmony_ci *	t3_phy_advertise_fiber - set fiber PHY advertisement register
42062306a36Sopenharmony_ci *	@phy: the PHY to operate on
42162306a36Sopenharmony_ci *	@advert: bitmap of capabilities the PHY should advertise
42262306a36Sopenharmony_ci *
42362306a36Sopenharmony_ci *	Sets a fiber PHY's advertisement register to advertise the
42462306a36Sopenharmony_ci *	requested capabilities.
42562306a36Sopenharmony_ci */
42662306a36Sopenharmony_ciint t3_phy_advertise_fiber(struct cphy *phy, unsigned int advert)
42762306a36Sopenharmony_ci{
42862306a36Sopenharmony_ci	unsigned int val = 0;
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	if (advert & ADVERTISED_1000baseT_Half)
43162306a36Sopenharmony_ci		val |= ADVERTISE_1000XHALF;
43262306a36Sopenharmony_ci	if (advert & ADVERTISED_1000baseT_Full)
43362306a36Sopenharmony_ci		val |= ADVERTISE_1000XFULL;
43462306a36Sopenharmony_ci	if (advert & ADVERTISED_Pause)
43562306a36Sopenharmony_ci		val |= ADVERTISE_1000XPAUSE;
43662306a36Sopenharmony_ci	if (advert & ADVERTISED_Asym_Pause)
43762306a36Sopenharmony_ci		val |= ADVERTISE_1000XPSE_ASYM;
43862306a36Sopenharmony_ci	return t3_mdio_write(phy, MDIO_DEVAD_NONE, MII_ADVERTISE, val);
43962306a36Sopenharmony_ci}
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci/**
44262306a36Sopenharmony_ci *	t3_set_phy_speed_duplex - force PHY speed and duplex
44362306a36Sopenharmony_ci *	@phy: the PHY to operate on
44462306a36Sopenharmony_ci *	@speed: requested PHY speed
44562306a36Sopenharmony_ci *	@duplex: requested PHY duplex
44662306a36Sopenharmony_ci *
44762306a36Sopenharmony_ci *	Force a 10/100/1000 PHY's speed and duplex.  This also disables
44862306a36Sopenharmony_ci *	auto-negotiation except for GigE, where auto-negotiation is mandatory.
44962306a36Sopenharmony_ci */
45062306a36Sopenharmony_ciint t3_set_phy_speed_duplex(struct cphy *phy, int speed, int duplex)
45162306a36Sopenharmony_ci{
45262306a36Sopenharmony_ci	int err;
45362306a36Sopenharmony_ci	unsigned int ctl;
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	err = t3_mdio_read(phy, MDIO_DEVAD_NONE, MII_BMCR, &ctl);
45662306a36Sopenharmony_ci	if (err)
45762306a36Sopenharmony_ci		return err;
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	if (speed >= 0) {
46062306a36Sopenharmony_ci		ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
46162306a36Sopenharmony_ci		if (speed == SPEED_100)
46262306a36Sopenharmony_ci			ctl |= BMCR_SPEED100;
46362306a36Sopenharmony_ci		else if (speed == SPEED_1000)
46462306a36Sopenharmony_ci			ctl |= BMCR_SPEED1000;
46562306a36Sopenharmony_ci	}
46662306a36Sopenharmony_ci	if (duplex >= 0) {
46762306a36Sopenharmony_ci		ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
46862306a36Sopenharmony_ci		if (duplex == DUPLEX_FULL)
46962306a36Sopenharmony_ci			ctl |= BMCR_FULLDPLX;
47062306a36Sopenharmony_ci	}
47162306a36Sopenharmony_ci	if (ctl & BMCR_SPEED1000) /* auto-negotiation required for GigE */
47262306a36Sopenharmony_ci		ctl |= BMCR_ANENABLE;
47362306a36Sopenharmony_ci	return t3_mdio_write(phy, MDIO_DEVAD_NONE, MII_BMCR, ctl);
47462306a36Sopenharmony_ci}
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_ciint t3_phy_lasi_intr_enable(struct cphy *phy)
47762306a36Sopenharmony_ci{
47862306a36Sopenharmony_ci	return t3_mdio_write(phy, MDIO_MMD_PMAPMD, MDIO_PMA_LASI_CTRL,
47962306a36Sopenharmony_ci			     MDIO_PMA_LASI_LSALARM);
48062306a36Sopenharmony_ci}
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ciint t3_phy_lasi_intr_disable(struct cphy *phy)
48362306a36Sopenharmony_ci{
48462306a36Sopenharmony_ci	return t3_mdio_write(phy, MDIO_MMD_PMAPMD, MDIO_PMA_LASI_CTRL, 0);
48562306a36Sopenharmony_ci}
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_ciint t3_phy_lasi_intr_clear(struct cphy *phy)
48862306a36Sopenharmony_ci{
48962306a36Sopenharmony_ci	u32 val;
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	return t3_mdio_read(phy, MDIO_MMD_PMAPMD, MDIO_PMA_LASI_STAT, &val);
49262306a36Sopenharmony_ci}
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ciint t3_phy_lasi_intr_handler(struct cphy *phy)
49562306a36Sopenharmony_ci{
49662306a36Sopenharmony_ci	unsigned int status;
49762306a36Sopenharmony_ci	int err = t3_mdio_read(phy, MDIO_MMD_PMAPMD, MDIO_PMA_LASI_STAT,
49862306a36Sopenharmony_ci			       &status);
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	if (err)
50162306a36Sopenharmony_ci		return err;
50262306a36Sopenharmony_ci	return (status & MDIO_PMA_LASI_LSALARM) ? cphy_cause_link_change : 0;
50362306a36Sopenharmony_ci}
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic const struct adapter_info t3_adap_info[] = {
50662306a36Sopenharmony_ci	{1, 1, 0,
50762306a36Sopenharmony_ci	 F_GPIO2_OEN | F_GPIO4_OEN |
50862306a36Sopenharmony_ci	 F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, { S_GPIO3, S_GPIO5 }, 0,
50962306a36Sopenharmony_ci	 &mi1_mdio_ops, "Chelsio PE9000"},
51062306a36Sopenharmony_ci	{1, 1, 0,
51162306a36Sopenharmony_ci	 F_GPIO2_OEN | F_GPIO4_OEN |
51262306a36Sopenharmony_ci	 F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, { S_GPIO3, S_GPIO5 }, 0,
51362306a36Sopenharmony_ci	 &mi1_mdio_ops, "Chelsio T302"},
51462306a36Sopenharmony_ci	{1, 0, 0,
51562306a36Sopenharmony_ci	 F_GPIO1_OEN | F_GPIO6_OEN | F_GPIO7_OEN | F_GPIO10_OEN |
51662306a36Sopenharmony_ci	 F_GPIO11_OEN | F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL,
51762306a36Sopenharmony_ci	 { 0 }, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
51862306a36Sopenharmony_ci	 &mi1_mdio_ext_ops, "Chelsio T310"},
51962306a36Sopenharmony_ci	{1, 1, 0,
52062306a36Sopenharmony_ci	 F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO5_OEN | F_GPIO6_OEN |
52162306a36Sopenharmony_ci	 F_GPIO7_OEN | F_GPIO10_OEN | F_GPIO11_OEN | F_GPIO1_OUT_VAL |
52262306a36Sopenharmony_ci	 F_GPIO5_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL,
52362306a36Sopenharmony_ci	 { S_GPIO9, S_GPIO3 }, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
52462306a36Sopenharmony_ci	 &mi1_mdio_ext_ops, "Chelsio T320"},
52562306a36Sopenharmony_ci	{},
52662306a36Sopenharmony_ci	{},
52762306a36Sopenharmony_ci	{1, 0, 0,
52862306a36Sopenharmony_ci	 F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO6_OEN | F_GPIO7_OEN |
52962306a36Sopenharmony_ci	 F_GPIO10_OEN | F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL,
53062306a36Sopenharmony_ci	 { S_GPIO9 }, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
53162306a36Sopenharmony_ci	 &mi1_mdio_ext_ops, "Chelsio T310" },
53262306a36Sopenharmony_ci	{1, 0, 0,
53362306a36Sopenharmony_ci	 F_GPIO1_OEN | F_GPIO6_OEN | F_GPIO7_OEN |
53462306a36Sopenharmony_ci	 F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL,
53562306a36Sopenharmony_ci	 { S_GPIO9 }, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
53662306a36Sopenharmony_ci	 &mi1_mdio_ext_ops, "Chelsio N320E-G2" },
53762306a36Sopenharmony_ci};
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci/*
54062306a36Sopenharmony_ci * Return the adapter_info structure with a given index.  Out-of-range indices
54162306a36Sopenharmony_ci * return NULL.
54262306a36Sopenharmony_ci */
54362306a36Sopenharmony_ciconst struct adapter_info *t3_get_adapter_info(unsigned int id)
54462306a36Sopenharmony_ci{
54562306a36Sopenharmony_ci	return id < ARRAY_SIZE(t3_adap_info) ? &t3_adap_info[id] : NULL;
54662306a36Sopenharmony_ci}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistruct port_type_info {
54962306a36Sopenharmony_ci	int (*phy_prep)(struct cphy *phy, struct adapter *adapter,
55062306a36Sopenharmony_ci			int phy_addr, const struct mdio_ops *ops);
55162306a36Sopenharmony_ci};
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_cistatic const struct port_type_info port_types[] = {
55462306a36Sopenharmony_ci	{ NULL },
55562306a36Sopenharmony_ci	{ t3_ael1002_phy_prep },
55662306a36Sopenharmony_ci	{ t3_vsc8211_phy_prep },
55762306a36Sopenharmony_ci	{ NULL},
55862306a36Sopenharmony_ci	{ t3_xaui_direct_phy_prep },
55962306a36Sopenharmony_ci	{ t3_ael2005_phy_prep },
56062306a36Sopenharmony_ci	{ t3_qt2045_phy_prep },
56162306a36Sopenharmony_ci	{ t3_ael1006_phy_prep },
56262306a36Sopenharmony_ci	{ NULL },
56362306a36Sopenharmony_ci	{ t3_aq100x_phy_prep },
56462306a36Sopenharmony_ci	{ t3_ael2020_phy_prep },
56562306a36Sopenharmony_ci};
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci#define VPD_ENTRY(name, len) \
56862306a36Sopenharmony_ci	u8 name##_kword[2]; u8 name##_len; u8 name##_data[len]
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci/*
57162306a36Sopenharmony_ci * Partial EEPROM Vital Product Data structure.  Includes only the ID and
57262306a36Sopenharmony_ci * VPD-R sections.
57362306a36Sopenharmony_ci */
57462306a36Sopenharmony_cistruct t3_vpd {
57562306a36Sopenharmony_ci	u8 id_tag;
57662306a36Sopenharmony_ci	u8 id_len[2];
57762306a36Sopenharmony_ci	u8 id_data[16];
57862306a36Sopenharmony_ci	u8 vpdr_tag;
57962306a36Sopenharmony_ci	u8 vpdr_len[2];
58062306a36Sopenharmony_ci	VPD_ENTRY(pn, 16);	/* part number */
58162306a36Sopenharmony_ci	VPD_ENTRY(ec, 16);	/* EC level */
58262306a36Sopenharmony_ci	VPD_ENTRY(sn, SERNUM_LEN); /* serial number */
58362306a36Sopenharmony_ci	VPD_ENTRY(na, 12);	/* MAC address base */
58462306a36Sopenharmony_ci	VPD_ENTRY(cclk, 6);	/* core clock */
58562306a36Sopenharmony_ci	VPD_ENTRY(mclk, 6);	/* mem clock */
58662306a36Sopenharmony_ci	VPD_ENTRY(uclk, 6);	/* uP clk */
58762306a36Sopenharmony_ci	VPD_ENTRY(mdc, 6);	/* MDIO clk */
58862306a36Sopenharmony_ci	VPD_ENTRY(mt, 2);	/* mem timing */
58962306a36Sopenharmony_ci	VPD_ENTRY(xaui0cfg, 6);	/* XAUI0 config */
59062306a36Sopenharmony_ci	VPD_ENTRY(xaui1cfg, 6);	/* XAUI1 config */
59162306a36Sopenharmony_ci	VPD_ENTRY(port0, 2);	/* PHY0 complex */
59262306a36Sopenharmony_ci	VPD_ENTRY(port1, 2);	/* PHY1 complex */
59362306a36Sopenharmony_ci	VPD_ENTRY(port2, 2);	/* PHY2 complex */
59462306a36Sopenharmony_ci	VPD_ENTRY(port3, 2);	/* PHY3 complex */
59562306a36Sopenharmony_ci	VPD_ENTRY(rv, 1);	/* csum */
59662306a36Sopenharmony_ci	u32 pad;		/* for multiple-of-4 sizing and alignment */
59762306a36Sopenharmony_ci};
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci#define EEPROM_STAT_ADDR  0x4000
60062306a36Sopenharmony_ci#define VPD_BASE          0xc00
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_ci/**
60362306a36Sopenharmony_ci *	t3_seeprom_wp - enable/disable EEPROM write protection
60462306a36Sopenharmony_ci *	@adapter: the adapter
60562306a36Sopenharmony_ci *	@enable: 1 to enable write protection, 0 to disable it
60662306a36Sopenharmony_ci *
60762306a36Sopenharmony_ci *	Enables or disables write protection on the serial EEPROM.
60862306a36Sopenharmony_ci */
60962306a36Sopenharmony_ciint t3_seeprom_wp(struct adapter *adapter, int enable)
61062306a36Sopenharmony_ci{
61162306a36Sopenharmony_ci	u32 data = enable ? 0xc : 0;
61262306a36Sopenharmony_ci	int ret;
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	/* EEPROM_STAT_ADDR is outside VPD area, use pci_write_vpd_any() */
61562306a36Sopenharmony_ci	ret = pci_write_vpd_any(adapter->pdev, EEPROM_STAT_ADDR, sizeof(u32),
61662306a36Sopenharmony_ci				&data);
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	return ret < 0 ? ret : 0;
61962306a36Sopenharmony_ci}
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_cistatic int vpdstrtouint(char *s, u8 len, unsigned int base, unsigned int *val)
62262306a36Sopenharmony_ci{
62362306a36Sopenharmony_ci	char tok[256];
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci	memcpy(tok, s, len);
62662306a36Sopenharmony_ci	tok[len] = 0;
62762306a36Sopenharmony_ci	return kstrtouint(strim(tok), base, val);
62862306a36Sopenharmony_ci}
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_cistatic int vpdstrtou16(char *s, u8 len, unsigned int base, u16 *val)
63162306a36Sopenharmony_ci{
63262306a36Sopenharmony_ci	char tok[256];
63362306a36Sopenharmony_ci
63462306a36Sopenharmony_ci	memcpy(tok, s, len);
63562306a36Sopenharmony_ci	tok[len] = 0;
63662306a36Sopenharmony_ci	return kstrtou16(strim(tok), base, val);
63762306a36Sopenharmony_ci}
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci/**
64062306a36Sopenharmony_ci *	get_vpd_params - read VPD parameters from VPD EEPROM
64162306a36Sopenharmony_ci *	@adapter: adapter to read
64262306a36Sopenharmony_ci *	@p: where to store the parameters
64362306a36Sopenharmony_ci *
64462306a36Sopenharmony_ci *	Reads card parameters stored in VPD EEPROM.
64562306a36Sopenharmony_ci */
64662306a36Sopenharmony_cistatic int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
64762306a36Sopenharmony_ci{
64862306a36Sopenharmony_ci	struct t3_vpd vpd;
64962306a36Sopenharmony_ci	u8 base_val = 0;
65062306a36Sopenharmony_ci	int addr, ret;
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci	/*
65362306a36Sopenharmony_ci	 * Card information is normally at VPD_BASE but some early cards had
65462306a36Sopenharmony_ci	 * it at 0.
65562306a36Sopenharmony_ci	 */
65662306a36Sopenharmony_ci	ret = pci_read_vpd(adapter->pdev, VPD_BASE, 1, &base_val);
65762306a36Sopenharmony_ci	if (ret < 0)
65862306a36Sopenharmony_ci		return ret;
65962306a36Sopenharmony_ci	addr = base_val == PCI_VPD_LRDT_ID_STRING ? VPD_BASE : 0;
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci	ret = pci_read_vpd(adapter->pdev, addr, sizeof(vpd), &vpd);
66262306a36Sopenharmony_ci	if (ret < 0)
66362306a36Sopenharmony_ci		return ret;
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	ret = vpdstrtouint(vpd.cclk_data, vpd.cclk_len, 10, &p->cclk);
66662306a36Sopenharmony_ci	if (ret)
66762306a36Sopenharmony_ci		return ret;
66862306a36Sopenharmony_ci	ret = vpdstrtouint(vpd.mclk_data, vpd.mclk_len, 10, &p->mclk);
66962306a36Sopenharmony_ci	if (ret)
67062306a36Sopenharmony_ci		return ret;
67162306a36Sopenharmony_ci	ret = vpdstrtouint(vpd.uclk_data, vpd.uclk_len, 10, &p->uclk);
67262306a36Sopenharmony_ci	if (ret)
67362306a36Sopenharmony_ci		return ret;
67462306a36Sopenharmony_ci	ret = vpdstrtouint(vpd.mdc_data, vpd.mdc_len, 10, &p->mdc);
67562306a36Sopenharmony_ci	if (ret)
67662306a36Sopenharmony_ci		return ret;
67762306a36Sopenharmony_ci	ret = vpdstrtouint(vpd.mt_data, vpd.mt_len, 10, &p->mem_timing);
67862306a36Sopenharmony_ci	if (ret)
67962306a36Sopenharmony_ci		return ret;
68062306a36Sopenharmony_ci	memcpy(p->sn, vpd.sn_data, SERNUM_LEN);
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	/* Old eeproms didn't have port information */
68362306a36Sopenharmony_ci	if (adapter->params.rev == 0 && !vpd.port0_data[0]) {
68462306a36Sopenharmony_ci		p->port_type[0] = uses_xaui(adapter) ? 1 : 2;
68562306a36Sopenharmony_ci		p->port_type[1] = uses_xaui(adapter) ? 6 : 2;
68662306a36Sopenharmony_ci	} else {
68762306a36Sopenharmony_ci		p->port_type[0] = hex_to_bin(vpd.port0_data[0]);
68862306a36Sopenharmony_ci		p->port_type[1] = hex_to_bin(vpd.port1_data[0]);
68962306a36Sopenharmony_ci		ret = vpdstrtou16(vpd.xaui0cfg_data, vpd.xaui0cfg_len, 16,
69062306a36Sopenharmony_ci				  &p->xauicfg[0]);
69162306a36Sopenharmony_ci		if (ret)
69262306a36Sopenharmony_ci			return ret;
69362306a36Sopenharmony_ci		ret = vpdstrtou16(vpd.xaui1cfg_data, vpd.xaui1cfg_len, 16,
69462306a36Sopenharmony_ci				  &p->xauicfg[1]);
69562306a36Sopenharmony_ci		if (ret)
69662306a36Sopenharmony_ci			return ret;
69762306a36Sopenharmony_ci	}
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_ci	ret = hex2bin(p->eth_base, vpd.na_data, 6);
70062306a36Sopenharmony_ci	if (ret < 0)
70162306a36Sopenharmony_ci		return -EINVAL;
70262306a36Sopenharmony_ci	return 0;
70362306a36Sopenharmony_ci}
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci/* serial flash and firmware constants */
70662306a36Sopenharmony_cienum {
70762306a36Sopenharmony_ci	SF_ATTEMPTS = 5,	/* max retries for SF1 operations */
70862306a36Sopenharmony_ci	SF_SEC_SIZE = 64 * 1024,	/* serial flash sector size */
70962306a36Sopenharmony_ci	SF_SIZE = SF_SEC_SIZE * 8,	/* serial flash size */
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	/* flash command opcodes */
71262306a36Sopenharmony_ci	SF_PROG_PAGE = 2,	/* program page */
71362306a36Sopenharmony_ci	SF_WR_DISABLE = 4,	/* disable writes */
71462306a36Sopenharmony_ci	SF_RD_STATUS = 5,	/* read status register */
71562306a36Sopenharmony_ci	SF_WR_ENABLE = 6,	/* enable writes */
71662306a36Sopenharmony_ci	SF_RD_DATA_FAST = 0xb,	/* read flash */
71762306a36Sopenharmony_ci	SF_ERASE_SECTOR = 0xd8,	/* erase sector */
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_ci	FW_FLASH_BOOT_ADDR = 0x70000,	/* start address of FW in flash */
72062306a36Sopenharmony_ci	FW_VERS_ADDR = 0x7fffc,    /* flash address holding FW version */
72162306a36Sopenharmony_ci	FW_MIN_SIZE = 8            /* at least version and csum */
72262306a36Sopenharmony_ci};
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci/**
72562306a36Sopenharmony_ci *	sf1_read - read data from the serial flash
72662306a36Sopenharmony_ci *	@adapter: the adapter
72762306a36Sopenharmony_ci *	@byte_cnt: number of bytes to read
72862306a36Sopenharmony_ci *	@cont: whether another operation will be chained
72962306a36Sopenharmony_ci *	@valp: where to store the read data
73062306a36Sopenharmony_ci *
73162306a36Sopenharmony_ci *	Reads up to 4 bytes of data from the serial flash.  The location of
73262306a36Sopenharmony_ci *	the read needs to be specified prior to calling this by issuing the
73362306a36Sopenharmony_ci *	appropriate commands to the serial flash.
73462306a36Sopenharmony_ci */
73562306a36Sopenharmony_cistatic int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
73662306a36Sopenharmony_ci		    u32 *valp)
73762306a36Sopenharmony_ci{
73862306a36Sopenharmony_ci	int ret;
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci	if (!byte_cnt || byte_cnt > 4)
74162306a36Sopenharmony_ci		return -EINVAL;
74262306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
74362306a36Sopenharmony_ci		return -EBUSY;
74462306a36Sopenharmony_ci	t3_write_reg(adapter, A_SF_OP, V_CONT(cont) | V_BYTECNT(byte_cnt - 1));
74562306a36Sopenharmony_ci	ret = t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
74662306a36Sopenharmony_ci	if (!ret)
74762306a36Sopenharmony_ci		*valp = t3_read_reg(adapter, A_SF_DATA);
74862306a36Sopenharmony_ci	return ret;
74962306a36Sopenharmony_ci}
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci/**
75262306a36Sopenharmony_ci *	sf1_write - write data to the serial flash
75362306a36Sopenharmony_ci *	@adapter: the adapter
75462306a36Sopenharmony_ci *	@byte_cnt: number of bytes to write
75562306a36Sopenharmony_ci *	@cont: whether another operation will be chained
75662306a36Sopenharmony_ci *	@val: value to write
75762306a36Sopenharmony_ci *
75862306a36Sopenharmony_ci *	Writes up to 4 bytes of data to the serial flash.  The location of
75962306a36Sopenharmony_ci *	the write needs to be specified prior to calling this by issuing the
76062306a36Sopenharmony_ci *	appropriate commands to the serial flash.
76162306a36Sopenharmony_ci */
76262306a36Sopenharmony_cistatic int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
76362306a36Sopenharmony_ci		     u32 val)
76462306a36Sopenharmony_ci{
76562306a36Sopenharmony_ci	if (!byte_cnt || byte_cnt > 4)
76662306a36Sopenharmony_ci		return -EINVAL;
76762306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
76862306a36Sopenharmony_ci		return -EBUSY;
76962306a36Sopenharmony_ci	t3_write_reg(adapter, A_SF_DATA, val);
77062306a36Sopenharmony_ci	t3_write_reg(adapter, A_SF_OP,
77162306a36Sopenharmony_ci		     V_CONT(cont) | V_BYTECNT(byte_cnt - 1) | V_OP(1));
77262306a36Sopenharmony_ci	return t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
77362306a36Sopenharmony_ci}
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_ci/**
77662306a36Sopenharmony_ci *	flash_wait_op - wait for a flash operation to complete
77762306a36Sopenharmony_ci *	@adapter: the adapter
77862306a36Sopenharmony_ci *	@attempts: max number of polls of the status register
77962306a36Sopenharmony_ci *	@delay: delay between polls in ms
78062306a36Sopenharmony_ci *
78162306a36Sopenharmony_ci *	Wait for a flash operation to complete by polling the status register.
78262306a36Sopenharmony_ci */
78362306a36Sopenharmony_cistatic int flash_wait_op(struct adapter *adapter, int attempts, int delay)
78462306a36Sopenharmony_ci{
78562306a36Sopenharmony_ci	int ret;
78662306a36Sopenharmony_ci	u32 status;
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_ci	while (1) {
78962306a36Sopenharmony_ci		if ((ret = sf1_write(adapter, 1, 1, SF_RD_STATUS)) != 0 ||
79062306a36Sopenharmony_ci		    (ret = sf1_read(adapter, 1, 0, &status)) != 0)
79162306a36Sopenharmony_ci			return ret;
79262306a36Sopenharmony_ci		if (!(status & 1))
79362306a36Sopenharmony_ci			return 0;
79462306a36Sopenharmony_ci		if (--attempts == 0)
79562306a36Sopenharmony_ci			return -EAGAIN;
79662306a36Sopenharmony_ci		if (delay)
79762306a36Sopenharmony_ci			msleep(delay);
79862306a36Sopenharmony_ci	}
79962306a36Sopenharmony_ci}
80062306a36Sopenharmony_ci
80162306a36Sopenharmony_ci/**
80262306a36Sopenharmony_ci *	t3_read_flash - read words from serial flash
80362306a36Sopenharmony_ci *	@adapter: the adapter
80462306a36Sopenharmony_ci *	@addr: the start address for the read
80562306a36Sopenharmony_ci *	@nwords: how many 32-bit words to read
80662306a36Sopenharmony_ci *	@data: where to store the read data
80762306a36Sopenharmony_ci *	@byte_oriented: whether to store data as bytes or as words
80862306a36Sopenharmony_ci *
80962306a36Sopenharmony_ci *	Read the specified number of 32-bit words from the serial flash.
81062306a36Sopenharmony_ci *	If @byte_oriented is set the read data is stored as a byte array
81162306a36Sopenharmony_ci *	(i.e., big-endian), otherwise as 32-bit words in the platform's
81262306a36Sopenharmony_ci *	natural endianness.
81362306a36Sopenharmony_ci */
81462306a36Sopenharmony_cistatic int t3_read_flash(struct adapter *adapter, unsigned int addr,
81562306a36Sopenharmony_ci			 unsigned int nwords, u32 *data, int byte_oriented)
81662306a36Sopenharmony_ci{
81762306a36Sopenharmony_ci	int ret;
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci	if (addr + nwords * sizeof(u32) > SF_SIZE || (addr & 3))
82062306a36Sopenharmony_ci		return -EINVAL;
82162306a36Sopenharmony_ci
82262306a36Sopenharmony_ci	addr = swab32(addr) | SF_RD_DATA_FAST;
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_ci	if ((ret = sf1_write(adapter, 4, 1, addr)) != 0 ||
82562306a36Sopenharmony_ci	    (ret = sf1_read(adapter, 1, 1, data)) != 0)
82662306a36Sopenharmony_ci		return ret;
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_ci	for (; nwords; nwords--, data++) {
82962306a36Sopenharmony_ci		ret = sf1_read(adapter, 4, nwords > 1, data);
83062306a36Sopenharmony_ci		if (ret)
83162306a36Sopenharmony_ci			return ret;
83262306a36Sopenharmony_ci		if (byte_oriented)
83362306a36Sopenharmony_ci			*data = htonl(*data);
83462306a36Sopenharmony_ci	}
83562306a36Sopenharmony_ci	return 0;
83662306a36Sopenharmony_ci}
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_ci/**
83962306a36Sopenharmony_ci *	t3_write_flash - write up to a page of data to the serial flash
84062306a36Sopenharmony_ci *	@adapter: the adapter
84162306a36Sopenharmony_ci *	@addr: the start address to write
84262306a36Sopenharmony_ci *	@n: length of data to write
84362306a36Sopenharmony_ci *	@data: the data to write
84462306a36Sopenharmony_ci *
84562306a36Sopenharmony_ci *	Writes up to a page of data (256 bytes) to the serial flash starting
84662306a36Sopenharmony_ci *	at the given address.
84762306a36Sopenharmony_ci */
84862306a36Sopenharmony_cistatic int t3_write_flash(struct adapter *adapter, unsigned int addr,
84962306a36Sopenharmony_ci			  unsigned int n, const u8 *data)
85062306a36Sopenharmony_ci{
85162306a36Sopenharmony_ci	int ret;
85262306a36Sopenharmony_ci	u32 buf[64];
85362306a36Sopenharmony_ci	unsigned int i, c, left, val, offset = addr & 0xff;
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci	if (addr + n > SF_SIZE || offset + n > 256)
85662306a36Sopenharmony_ci		return -EINVAL;
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_ci	val = swab32(addr) | SF_PROG_PAGE;
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_ci	if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
86162306a36Sopenharmony_ci	    (ret = sf1_write(adapter, 4, 1, val)) != 0)
86262306a36Sopenharmony_ci		return ret;
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_ci	for (left = n; left; left -= c) {
86562306a36Sopenharmony_ci		c = min(left, 4U);
86662306a36Sopenharmony_ci		for (val = 0, i = 0; i < c; ++i)
86762306a36Sopenharmony_ci			val = (val << 8) + *data++;
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_ci		ret = sf1_write(adapter, c, c != left, val);
87062306a36Sopenharmony_ci		if (ret)
87162306a36Sopenharmony_ci			return ret;
87262306a36Sopenharmony_ci	}
87362306a36Sopenharmony_ci	if ((ret = flash_wait_op(adapter, 5, 1)) != 0)
87462306a36Sopenharmony_ci		return ret;
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_ci	/* Read the page to verify the write succeeded */
87762306a36Sopenharmony_ci	ret = t3_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
87862306a36Sopenharmony_ci	if (ret)
87962306a36Sopenharmony_ci		return ret;
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci	if (memcmp(data - n, (u8 *) buf + offset, n))
88262306a36Sopenharmony_ci		return -EIO;
88362306a36Sopenharmony_ci	return 0;
88462306a36Sopenharmony_ci}
88562306a36Sopenharmony_ci
88662306a36Sopenharmony_ci/**
88762306a36Sopenharmony_ci *	t3_get_tp_version - read the tp sram version
88862306a36Sopenharmony_ci *	@adapter: the adapter
88962306a36Sopenharmony_ci *	@vers: where to place the version
89062306a36Sopenharmony_ci *
89162306a36Sopenharmony_ci *	Reads the protocol sram version from sram.
89262306a36Sopenharmony_ci */
89362306a36Sopenharmony_ciint t3_get_tp_version(struct adapter *adapter, u32 *vers)
89462306a36Sopenharmony_ci{
89562306a36Sopenharmony_ci	int ret;
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_ci	/* Get version loaded in SRAM */
89862306a36Sopenharmony_ci	t3_write_reg(adapter, A_TP_EMBED_OP_FIELD0, 0);
89962306a36Sopenharmony_ci	ret = t3_wait_op_done(adapter, A_TP_EMBED_OP_FIELD0,
90062306a36Sopenharmony_ci			      1, 1, 5, 1);
90162306a36Sopenharmony_ci	if (ret)
90262306a36Sopenharmony_ci		return ret;
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_ci	*vers = t3_read_reg(adapter, A_TP_EMBED_OP_FIELD1);
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_ci	return 0;
90762306a36Sopenharmony_ci}
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci/**
91062306a36Sopenharmony_ci *	t3_check_tpsram_version - read the tp sram version
91162306a36Sopenharmony_ci *	@adapter: the adapter
91262306a36Sopenharmony_ci *
91362306a36Sopenharmony_ci *	Reads the protocol sram version from flash.
91462306a36Sopenharmony_ci */
91562306a36Sopenharmony_ciint t3_check_tpsram_version(struct adapter *adapter)
91662306a36Sopenharmony_ci{
91762306a36Sopenharmony_ci	int ret;
91862306a36Sopenharmony_ci	u32 vers;
91962306a36Sopenharmony_ci	unsigned int major, minor;
92062306a36Sopenharmony_ci
92162306a36Sopenharmony_ci	if (adapter->params.rev == T3_REV_A)
92262306a36Sopenharmony_ci		return 0;
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci
92562306a36Sopenharmony_ci	ret = t3_get_tp_version(adapter, &vers);
92662306a36Sopenharmony_ci	if (ret)
92762306a36Sopenharmony_ci		return ret;
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_ci	major = G_TP_VERSION_MAJOR(vers);
93062306a36Sopenharmony_ci	minor = G_TP_VERSION_MINOR(vers);
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR)
93362306a36Sopenharmony_ci		return 0;
93462306a36Sopenharmony_ci	else {
93562306a36Sopenharmony_ci		CH_ERR(adapter, "found wrong TP version (%u.%u), "
93662306a36Sopenharmony_ci		       "driver compiled for version %d.%d\n", major, minor,
93762306a36Sopenharmony_ci		       TP_VERSION_MAJOR, TP_VERSION_MINOR);
93862306a36Sopenharmony_ci	}
93962306a36Sopenharmony_ci	return -EINVAL;
94062306a36Sopenharmony_ci}
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_ci/**
94362306a36Sopenharmony_ci *	t3_check_tpsram - check if provided protocol SRAM
94462306a36Sopenharmony_ci *			  is compatible with this driver
94562306a36Sopenharmony_ci *	@adapter: the adapter
94662306a36Sopenharmony_ci *	@tp_sram: the firmware image to write
94762306a36Sopenharmony_ci *	@size: image size
94862306a36Sopenharmony_ci *
94962306a36Sopenharmony_ci *	Checks if an adapter's tp sram is compatible with the driver.
95062306a36Sopenharmony_ci *	Returns 0 if the versions are compatible, a negative error otherwise.
95162306a36Sopenharmony_ci */
95262306a36Sopenharmony_ciint t3_check_tpsram(struct adapter *adapter, const u8 *tp_sram,
95362306a36Sopenharmony_ci		    unsigned int size)
95462306a36Sopenharmony_ci{
95562306a36Sopenharmony_ci	u32 csum;
95662306a36Sopenharmony_ci	unsigned int i;
95762306a36Sopenharmony_ci	const __be32 *p = (const __be32 *)tp_sram;
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_ci	/* Verify checksum */
96062306a36Sopenharmony_ci	for (csum = 0, i = 0; i < size / sizeof(csum); i++)
96162306a36Sopenharmony_ci		csum += ntohl(p[i]);
96262306a36Sopenharmony_ci	if (csum != 0xffffffff) {
96362306a36Sopenharmony_ci		CH_ERR(adapter, "corrupted protocol SRAM image, checksum %u\n",
96462306a36Sopenharmony_ci		       csum);
96562306a36Sopenharmony_ci		return -EINVAL;
96662306a36Sopenharmony_ci	}
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_ci	return 0;
96962306a36Sopenharmony_ci}
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_cienum fw_version_type {
97262306a36Sopenharmony_ci	FW_VERSION_N3,
97362306a36Sopenharmony_ci	FW_VERSION_T3
97462306a36Sopenharmony_ci};
97562306a36Sopenharmony_ci
97662306a36Sopenharmony_ci/**
97762306a36Sopenharmony_ci *	t3_get_fw_version - read the firmware version
97862306a36Sopenharmony_ci *	@adapter: the adapter
97962306a36Sopenharmony_ci *	@vers: where to place the version
98062306a36Sopenharmony_ci *
98162306a36Sopenharmony_ci *	Reads the FW version from flash.
98262306a36Sopenharmony_ci */
98362306a36Sopenharmony_ciint t3_get_fw_version(struct adapter *adapter, u32 *vers)
98462306a36Sopenharmony_ci{
98562306a36Sopenharmony_ci	return t3_read_flash(adapter, FW_VERS_ADDR, 1, vers, 0);
98662306a36Sopenharmony_ci}
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci/**
98962306a36Sopenharmony_ci *	t3_check_fw_version - check if the FW is compatible with this driver
99062306a36Sopenharmony_ci *	@adapter: the adapter
99162306a36Sopenharmony_ci *
99262306a36Sopenharmony_ci *	Checks if an adapter's FW is compatible with the driver.  Returns 0
99362306a36Sopenharmony_ci *	if the versions are compatible, a negative error otherwise.
99462306a36Sopenharmony_ci */
99562306a36Sopenharmony_ciint t3_check_fw_version(struct adapter *adapter)
99662306a36Sopenharmony_ci{
99762306a36Sopenharmony_ci	int ret;
99862306a36Sopenharmony_ci	u32 vers;
99962306a36Sopenharmony_ci	unsigned int type, major, minor;
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_ci	ret = t3_get_fw_version(adapter, &vers);
100262306a36Sopenharmony_ci	if (ret)
100362306a36Sopenharmony_ci		return ret;
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_ci	type = G_FW_VERSION_TYPE(vers);
100662306a36Sopenharmony_ci	major = G_FW_VERSION_MAJOR(vers);
100762306a36Sopenharmony_ci	minor = G_FW_VERSION_MINOR(vers);
100862306a36Sopenharmony_ci
100962306a36Sopenharmony_ci	if (type == FW_VERSION_T3 && major == FW_VERSION_MAJOR &&
101062306a36Sopenharmony_ci	    minor == FW_VERSION_MINOR)
101162306a36Sopenharmony_ci		return 0;
101262306a36Sopenharmony_ci	else if (major != FW_VERSION_MAJOR || minor < FW_VERSION_MINOR)
101362306a36Sopenharmony_ci		CH_WARN(adapter, "found old FW minor version(%u.%u), "
101462306a36Sopenharmony_ci		        "driver compiled for version %u.%u\n", major, minor,
101562306a36Sopenharmony_ci			FW_VERSION_MAJOR, FW_VERSION_MINOR);
101662306a36Sopenharmony_ci	else {
101762306a36Sopenharmony_ci		CH_WARN(adapter, "found newer FW version(%u.%u), "
101862306a36Sopenharmony_ci		        "driver compiled for version %u.%u\n", major, minor,
101962306a36Sopenharmony_ci			FW_VERSION_MAJOR, FW_VERSION_MINOR);
102062306a36Sopenharmony_ci		return 0;
102162306a36Sopenharmony_ci	}
102262306a36Sopenharmony_ci	return -EINVAL;
102362306a36Sopenharmony_ci}
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_ci/**
102662306a36Sopenharmony_ci *	t3_flash_erase_sectors - erase a range of flash sectors
102762306a36Sopenharmony_ci *	@adapter: the adapter
102862306a36Sopenharmony_ci *	@start: the first sector to erase
102962306a36Sopenharmony_ci *	@end: the last sector to erase
103062306a36Sopenharmony_ci *
103162306a36Sopenharmony_ci *	Erases the sectors in the given range.
103262306a36Sopenharmony_ci */
103362306a36Sopenharmony_cistatic int t3_flash_erase_sectors(struct adapter *adapter, int start, int end)
103462306a36Sopenharmony_ci{
103562306a36Sopenharmony_ci	while (start <= end) {
103662306a36Sopenharmony_ci		int ret;
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_ci		if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
103962306a36Sopenharmony_ci		    (ret = sf1_write(adapter, 4, 0,
104062306a36Sopenharmony_ci				     SF_ERASE_SECTOR | (start << 8))) != 0 ||
104162306a36Sopenharmony_ci		    (ret = flash_wait_op(adapter, 5, 500)) != 0)
104262306a36Sopenharmony_ci			return ret;
104362306a36Sopenharmony_ci		start++;
104462306a36Sopenharmony_ci	}
104562306a36Sopenharmony_ci	return 0;
104662306a36Sopenharmony_ci}
104762306a36Sopenharmony_ci
104862306a36Sopenharmony_ci/**
104962306a36Sopenharmony_ci *	t3_load_fw - download firmware
105062306a36Sopenharmony_ci *	@adapter: the adapter
105162306a36Sopenharmony_ci *	@fw_data: the firmware image to write
105262306a36Sopenharmony_ci *	@size: image size
105362306a36Sopenharmony_ci *
105462306a36Sopenharmony_ci *	Write the supplied firmware image to the card's serial flash.
105562306a36Sopenharmony_ci *	The FW image has the following sections: @size - 8 bytes of code and
105662306a36Sopenharmony_ci *	data, followed by 4 bytes of FW version, followed by the 32-bit
105762306a36Sopenharmony_ci *	1's complement checksum of the whole image.
105862306a36Sopenharmony_ci */
105962306a36Sopenharmony_ciint t3_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size)
106062306a36Sopenharmony_ci{
106162306a36Sopenharmony_ci	u32 csum;
106262306a36Sopenharmony_ci	unsigned int i;
106362306a36Sopenharmony_ci	const __be32 *p = (const __be32 *)fw_data;
106462306a36Sopenharmony_ci	int ret, addr, fw_sector = FW_FLASH_BOOT_ADDR >> 16;
106562306a36Sopenharmony_ci
106662306a36Sopenharmony_ci	if ((size & 3) || size < FW_MIN_SIZE)
106762306a36Sopenharmony_ci		return -EINVAL;
106862306a36Sopenharmony_ci	if (size > FW_VERS_ADDR + 8 - FW_FLASH_BOOT_ADDR)
106962306a36Sopenharmony_ci		return -EFBIG;
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_ci	for (csum = 0, i = 0; i < size / sizeof(csum); i++)
107262306a36Sopenharmony_ci		csum += ntohl(p[i]);
107362306a36Sopenharmony_ci	if (csum != 0xffffffff) {
107462306a36Sopenharmony_ci		CH_ERR(adapter, "corrupted firmware image, checksum %u\n",
107562306a36Sopenharmony_ci		       csum);
107662306a36Sopenharmony_ci		return -EINVAL;
107762306a36Sopenharmony_ci	}
107862306a36Sopenharmony_ci
107962306a36Sopenharmony_ci	ret = t3_flash_erase_sectors(adapter, fw_sector, fw_sector);
108062306a36Sopenharmony_ci	if (ret)
108162306a36Sopenharmony_ci		goto out;
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_ci	size -= 8;		/* trim off version and checksum */
108462306a36Sopenharmony_ci	for (addr = FW_FLASH_BOOT_ADDR; size;) {
108562306a36Sopenharmony_ci		unsigned int chunk_size = min(size, 256U);
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_ci		ret = t3_write_flash(adapter, addr, chunk_size, fw_data);
108862306a36Sopenharmony_ci		if (ret)
108962306a36Sopenharmony_ci			goto out;
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_ci		addr += chunk_size;
109262306a36Sopenharmony_ci		fw_data += chunk_size;
109362306a36Sopenharmony_ci		size -= chunk_size;
109462306a36Sopenharmony_ci	}
109562306a36Sopenharmony_ci
109662306a36Sopenharmony_ci	ret = t3_write_flash(adapter, FW_VERS_ADDR, 4, fw_data);
109762306a36Sopenharmony_ciout:
109862306a36Sopenharmony_ci	if (ret)
109962306a36Sopenharmony_ci		CH_ERR(adapter, "firmware download failed, error %d\n", ret);
110062306a36Sopenharmony_ci	return ret;
110162306a36Sopenharmony_ci}
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_ci#define CIM_CTL_BASE 0x2000
110462306a36Sopenharmony_ci
110562306a36Sopenharmony_ci/**
110662306a36Sopenharmony_ci *      t3_cim_ctl_blk_read - read a block from CIM control region
110762306a36Sopenharmony_ci *
110862306a36Sopenharmony_ci *      @adap: the adapter
110962306a36Sopenharmony_ci *      @addr: the start address within the CIM control region
111062306a36Sopenharmony_ci *      @n: number of words to read
111162306a36Sopenharmony_ci *      @valp: where to store the result
111262306a36Sopenharmony_ci *
111362306a36Sopenharmony_ci *      Reads a block of 4-byte words from the CIM control region.
111462306a36Sopenharmony_ci */
111562306a36Sopenharmony_ciint t3_cim_ctl_blk_read(struct adapter *adap, unsigned int addr,
111662306a36Sopenharmony_ci			unsigned int n, unsigned int *valp)
111762306a36Sopenharmony_ci{
111862306a36Sopenharmony_ci	int ret = 0;
111962306a36Sopenharmony_ci
112062306a36Sopenharmony_ci	if (t3_read_reg(adap, A_CIM_HOST_ACC_CTRL) & F_HOSTBUSY)
112162306a36Sopenharmony_ci		return -EBUSY;
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_ci	for ( ; !ret && n--; addr += 4) {
112462306a36Sopenharmony_ci		t3_write_reg(adap, A_CIM_HOST_ACC_CTRL, CIM_CTL_BASE + addr);
112562306a36Sopenharmony_ci		ret = t3_wait_op_done(adap, A_CIM_HOST_ACC_CTRL, F_HOSTBUSY,
112662306a36Sopenharmony_ci				      0, 5, 2);
112762306a36Sopenharmony_ci		if (!ret)
112862306a36Sopenharmony_ci			*valp++ = t3_read_reg(adap, A_CIM_HOST_ACC_DATA);
112962306a36Sopenharmony_ci	}
113062306a36Sopenharmony_ci	return ret;
113162306a36Sopenharmony_ci}
113262306a36Sopenharmony_ci
113362306a36Sopenharmony_cistatic void t3_gate_rx_traffic(struct cmac *mac, u32 *rx_cfg,
113462306a36Sopenharmony_ci			       u32 *rx_hash_high, u32 *rx_hash_low)
113562306a36Sopenharmony_ci{
113662306a36Sopenharmony_ci	/* stop Rx unicast traffic */
113762306a36Sopenharmony_ci	t3_mac_disable_exact_filters(mac);
113862306a36Sopenharmony_ci
113962306a36Sopenharmony_ci	/* stop broadcast, multicast, promiscuous mode traffic */
114062306a36Sopenharmony_ci	*rx_cfg = t3_read_reg(mac->adapter, A_XGM_RX_CFG);
114162306a36Sopenharmony_ci	t3_set_reg_field(mac->adapter, A_XGM_RX_CFG,
114262306a36Sopenharmony_ci			 F_ENHASHMCAST | F_DISBCAST | F_COPYALLFRAMES,
114362306a36Sopenharmony_ci			 F_DISBCAST);
114462306a36Sopenharmony_ci
114562306a36Sopenharmony_ci	*rx_hash_high = t3_read_reg(mac->adapter, A_XGM_RX_HASH_HIGH);
114662306a36Sopenharmony_ci	t3_write_reg(mac->adapter, A_XGM_RX_HASH_HIGH, 0);
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_ci	*rx_hash_low = t3_read_reg(mac->adapter, A_XGM_RX_HASH_LOW);
114962306a36Sopenharmony_ci	t3_write_reg(mac->adapter, A_XGM_RX_HASH_LOW, 0);
115062306a36Sopenharmony_ci
115162306a36Sopenharmony_ci	/* Leave time to drain max RX fifo */
115262306a36Sopenharmony_ci	msleep(1);
115362306a36Sopenharmony_ci}
115462306a36Sopenharmony_ci
115562306a36Sopenharmony_cistatic void t3_open_rx_traffic(struct cmac *mac, u32 rx_cfg,
115662306a36Sopenharmony_ci			       u32 rx_hash_high, u32 rx_hash_low)
115762306a36Sopenharmony_ci{
115862306a36Sopenharmony_ci	t3_mac_enable_exact_filters(mac);
115962306a36Sopenharmony_ci	t3_set_reg_field(mac->adapter, A_XGM_RX_CFG,
116062306a36Sopenharmony_ci			 F_ENHASHMCAST | F_DISBCAST | F_COPYALLFRAMES,
116162306a36Sopenharmony_ci			 rx_cfg);
116262306a36Sopenharmony_ci	t3_write_reg(mac->adapter, A_XGM_RX_HASH_HIGH, rx_hash_high);
116362306a36Sopenharmony_ci	t3_write_reg(mac->adapter, A_XGM_RX_HASH_LOW, rx_hash_low);
116462306a36Sopenharmony_ci}
116562306a36Sopenharmony_ci
116662306a36Sopenharmony_ci/**
116762306a36Sopenharmony_ci *	t3_link_changed - handle interface link changes
116862306a36Sopenharmony_ci *	@adapter: the adapter
116962306a36Sopenharmony_ci *	@port_id: the port index that changed link state
117062306a36Sopenharmony_ci *
117162306a36Sopenharmony_ci *	Called when a port's link settings change to propagate the new values
117262306a36Sopenharmony_ci *	to the associated PHY and MAC.  After performing the common tasks it
117362306a36Sopenharmony_ci *	invokes an OS-specific handler.
117462306a36Sopenharmony_ci */
117562306a36Sopenharmony_civoid t3_link_changed(struct adapter *adapter, int port_id)
117662306a36Sopenharmony_ci{
117762306a36Sopenharmony_ci	int link_ok, speed, duplex, fc;
117862306a36Sopenharmony_ci	struct port_info *pi = adap2pinfo(adapter, port_id);
117962306a36Sopenharmony_ci	struct cphy *phy = &pi->phy;
118062306a36Sopenharmony_ci	struct cmac *mac = &pi->mac;
118162306a36Sopenharmony_ci	struct link_config *lc = &pi->link_config;
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_ci	phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc);
118462306a36Sopenharmony_ci
118562306a36Sopenharmony_ci	if (!lc->link_ok && link_ok) {
118662306a36Sopenharmony_ci		u32 rx_cfg, rx_hash_high, rx_hash_low;
118762306a36Sopenharmony_ci		u32 status;
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_ci		t3_xgm_intr_enable(adapter, port_id);
119062306a36Sopenharmony_ci		t3_gate_rx_traffic(mac, &rx_cfg, &rx_hash_high, &rx_hash_low);
119162306a36Sopenharmony_ci		t3_write_reg(adapter, A_XGM_RX_CTRL + mac->offset, 0);
119262306a36Sopenharmony_ci		t3_mac_enable(mac, MAC_DIRECTION_RX);
119362306a36Sopenharmony_ci
119462306a36Sopenharmony_ci		status = t3_read_reg(adapter, A_XGM_INT_STATUS + mac->offset);
119562306a36Sopenharmony_ci		if (status & F_LINKFAULTCHANGE) {
119662306a36Sopenharmony_ci			mac->stats.link_faults++;
119762306a36Sopenharmony_ci			pi->link_fault = 1;
119862306a36Sopenharmony_ci		}
119962306a36Sopenharmony_ci		t3_open_rx_traffic(mac, rx_cfg, rx_hash_high, rx_hash_low);
120062306a36Sopenharmony_ci	}
120162306a36Sopenharmony_ci
120262306a36Sopenharmony_ci	if (lc->requested_fc & PAUSE_AUTONEG)
120362306a36Sopenharmony_ci		fc &= lc->requested_fc;
120462306a36Sopenharmony_ci	else
120562306a36Sopenharmony_ci		fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
120662306a36Sopenharmony_ci
120762306a36Sopenharmony_ci	if (link_ok == lc->link_ok && speed == lc->speed &&
120862306a36Sopenharmony_ci	    duplex == lc->duplex && fc == lc->fc)
120962306a36Sopenharmony_ci		return;                            /* nothing changed */
121062306a36Sopenharmony_ci
121162306a36Sopenharmony_ci	if (link_ok != lc->link_ok && adapter->params.rev > 0 &&
121262306a36Sopenharmony_ci	    uses_xaui(adapter)) {
121362306a36Sopenharmony_ci		if (link_ok)
121462306a36Sopenharmony_ci			t3b_pcs_reset(mac);
121562306a36Sopenharmony_ci		t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset,
121662306a36Sopenharmony_ci			     link_ok ? F_TXACTENABLE | F_RXEN : 0);
121762306a36Sopenharmony_ci	}
121862306a36Sopenharmony_ci	lc->link_ok = link_ok;
121962306a36Sopenharmony_ci	lc->speed = speed < 0 ? SPEED_INVALID : speed;
122062306a36Sopenharmony_ci	lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex;
122162306a36Sopenharmony_ci
122262306a36Sopenharmony_ci	if (link_ok && speed >= 0 && lc->autoneg == AUTONEG_ENABLE) {
122362306a36Sopenharmony_ci		/* Set MAC speed, duplex, and flow control to match PHY. */
122462306a36Sopenharmony_ci		t3_mac_set_speed_duplex_fc(mac, speed, duplex, fc);
122562306a36Sopenharmony_ci		lc->fc = fc;
122662306a36Sopenharmony_ci	}
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_ci	t3_os_link_changed(adapter, port_id, link_ok && !pi->link_fault,
122962306a36Sopenharmony_ci			   speed, duplex, fc);
123062306a36Sopenharmony_ci}
123162306a36Sopenharmony_ci
123262306a36Sopenharmony_civoid t3_link_fault(struct adapter *adapter, int port_id)
123362306a36Sopenharmony_ci{
123462306a36Sopenharmony_ci	struct port_info *pi = adap2pinfo(adapter, port_id);
123562306a36Sopenharmony_ci	struct cmac *mac = &pi->mac;
123662306a36Sopenharmony_ci	struct cphy *phy = &pi->phy;
123762306a36Sopenharmony_ci	struct link_config *lc = &pi->link_config;
123862306a36Sopenharmony_ci	int link_ok, speed, duplex, fc, link_fault;
123962306a36Sopenharmony_ci	u32 rx_cfg, rx_hash_high, rx_hash_low;
124062306a36Sopenharmony_ci
124162306a36Sopenharmony_ci	t3_gate_rx_traffic(mac, &rx_cfg, &rx_hash_high, &rx_hash_low);
124262306a36Sopenharmony_ci
124362306a36Sopenharmony_ci	if (adapter->params.rev > 0 && uses_xaui(adapter))
124462306a36Sopenharmony_ci		t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset, 0);
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_ci	t3_write_reg(adapter, A_XGM_RX_CTRL + mac->offset, 0);
124762306a36Sopenharmony_ci	t3_mac_enable(mac, MAC_DIRECTION_RX);
124862306a36Sopenharmony_ci
124962306a36Sopenharmony_ci	t3_open_rx_traffic(mac, rx_cfg, rx_hash_high, rx_hash_low);
125062306a36Sopenharmony_ci
125162306a36Sopenharmony_ci	link_fault = t3_read_reg(adapter,
125262306a36Sopenharmony_ci				 A_XGM_INT_STATUS + mac->offset);
125362306a36Sopenharmony_ci	link_fault &= F_LINKFAULTCHANGE;
125462306a36Sopenharmony_ci
125562306a36Sopenharmony_ci	link_ok = lc->link_ok;
125662306a36Sopenharmony_ci	speed = lc->speed;
125762306a36Sopenharmony_ci	duplex = lc->duplex;
125862306a36Sopenharmony_ci	fc = lc->fc;
125962306a36Sopenharmony_ci
126062306a36Sopenharmony_ci	phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc);
126162306a36Sopenharmony_ci
126262306a36Sopenharmony_ci	if (link_fault) {
126362306a36Sopenharmony_ci		lc->link_ok = 0;
126462306a36Sopenharmony_ci		lc->speed = SPEED_INVALID;
126562306a36Sopenharmony_ci		lc->duplex = DUPLEX_INVALID;
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_ci		t3_os_link_fault(adapter, port_id, 0);
126862306a36Sopenharmony_ci
126962306a36Sopenharmony_ci		/* Account link faults only when the phy reports a link up */
127062306a36Sopenharmony_ci		if (link_ok)
127162306a36Sopenharmony_ci			mac->stats.link_faults++;
127262306a36Sopenharmony_ci	} else {
127362306a36Sopenharmony_ci		if (link_ok)
127462306a36Sopenharmony_ci			t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset,
127562306a36Sopenharmony_ci				     F_TXACTENABLE | F_RXEN);
127662306a36Sopenharmony_ci
127762306a36Sopenharmony_ci		pi->link_fault = 0;
127862306a36Sopenharmony_ci		lc->link_ok = (unsigned char)link_ok;
127962306a36Sopenharmony_ci		lc->speed = speed < 0 ? SPEED_INVALID : speed;
128062306a36Sopenharmony_ci		lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex;
128162306a36Sopenharmony_ci		t3_os_link_fault(adapter, port_id, link_ok);
128262306a36Sopenharmony_ci	}
128362306a36Sopenharmony_ci}
128462306a36Sopenharmony_ci
128562306a36Sopenharmony_ci/**
128662306a36Sopenharmony_ci *	t3_link_start - apply link configuration to MAC/PHY
128762306a36Sopenharmony_ci *	@phy: the PHY to setup
128862306a36Sopenharmony_ci *	@mac: the MAC to setup
128962306a36Sopenharmony_ci *	@lc: the requested link configuration
129062306a36Sopenharmony_ci *
129162306a36Sopenharmony_ci *	Set up a port's MAC and PHY according to a desired link configuration.
129262306a36Sopenharmony_ci *	- If the PHY can auto-negotiate first decide what to advertise, then
129362306a36Sopenharmony_ci *	  enable/disable auto-negotiation as desired, and reset.
129462306a36Sopenharmony_ci *	- If the PHY does not auto-negotiate just reset it.
129562306a36Sopenharmony_ci *	- If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
129662306a36Sopenharmony_ci *	  otherwise do it later based on the outcome of auto-negotiation.
129762306a36Sopenharmony_ci */
129862306a36Sopenharmony_ciint t3_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc)
129962306a36Sopenharmony_ci{
130062306a36Sopenharmony_ci	unsigned int fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
130162306a36Sopenharmony_ci
130262306a36Sopenharmony_ci	lc->link_ok = 0;
130362306a36Sopenharmony_ci	if (lc->supported & SUPPORTED_Autoneg) {
130462306a36Sopenharmony_ci		lc->advertising &= ~(ADVERTISED_Asym_Pause | ADVERTISED_Pause);
130562306a36Sopenharmony_ci		if (fc) {
130662306a36Sopenharmony_ci			lc->advertising |= ADVERTISED_Asym_Pause;
130762306a36Sopenharmony_ci			if (fc & PAUSE_RX)
130862306a36Sopenharmony_ci				lc->advertising |= ADVERTISED_Pause;
130962306a36Sopenharmony_ci		}
131062306a36Sopenharmony_ci		phy->ops->advertise(phy, lc->advertising);
131162306a36Sopenharmony_ci
131262306a36Sopenharmony_ci		if (lc->autoneg == AUTONEG_DISABLE) {
131362306a36Sopenharmony_ci			lc->speed = lc->requested_speed;
131462306a36Sopenharmony_ci			lc->duplex = lc->requested_duplex;
131562306a36Sopenharmony_ci			lc->fc = (unsigned char)fc;
131662306a36Sopenharmony_ci			t3_mac_set_speed_duplex_fc(mac, lc->speed, lc->duplex,
131762306a36Sopenharmony_ci						   fc);
131862306a36Sopenharmony_ci			/* Also disables autoneg */
131962306a36Sopenharmony_ci			phy->ops->set_speed_duplex(phy, lc->speed, lc->duplex);
132062306a36Sopenharmony_ci		} else
132162306a36Sopenharmony_ci			phy->ops->autoneg_enable(phy);
132262306a36Sopenharmony_ci	} else {
132362306a36Sopenharmony_ci		t3_mac_set_speed_duplex_fc(mac, -1, -1, fc);
132462306a36Sopenharmony_ci		lc->fc = (unsigned char)fc;
132562306a36Sopenharmony_ci		phy->ops->reset(phy, 0);
132662306a36Sopenharmony_ci	}
132762306a36Sopenharmony_ci	return 0;
132862306a36Sopenharmony_ci}
132962306a36Sopenharmony_ci
133062306a36Sopenharmony_ci/**
133162306a36Sopenharmony_ci *	t3_set_vlan_accel - control HW VLAN extraction
133262306a36Sopenharmony_ci *	@adapter: the adapter
133362306a36Sopenharmony_ci *	@ports: bitmap of adapter ports to operate on
133462306a36Sopenharmony_ci *	@on: enable (1) or disable (0) HW VLAN extraction
133562306a36Sopenharmony_ci *
133662306a36Sopenharmony_ci *	Enables or disables HW extraction of VLAN tags for the given port.
133762306a36Sopenharmony_ci */
133862306a36Sopenharmony_civoid t3_set_vlan_accel(struct adapter *adapter, unsigned int ports, int on)
133962306a36Sopenharmony_ci{
134062306a36Sopenharmony_ci	t3_set_reg_field(adapter, A_TP_OUT_CONFIG,
134162306a36Sopenharmony_ci			 ports << S_VLANEXTRACTIONENABLE,
134262306a36Sopenharmony_ci			 on ? (ports << S_VLANEXTRACTIONENABLE) : 0);
134362306a36Sopenharmony_ci}
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_cistruct intr_info {
134662306a36Sopenharmony_ci	unsigned int mask;	/* bits to check in interrupt status */
134762306a36Sopenharmony_ci	const char *msg;	/* message to print or NULL */
134862306a36Sopenharmony_ci	short stat_idx;		/* stat counter to increment or -1 */
134962306a36Sopenharmony_ci	unsigned short fatal;	/* whether the condition reported is fatal */
135062306a36Sopenharmony_ci};
135162306a36Sopenharmony_ci
135262306a36Sopenharmony_ci/**
135362306a36Sopenharmony_ci *	t3_handle_intr_status - table driven interrupt handler
135462306a36Sopenharmony_ci *	@adapter: the adapter that generated the interrupt
135562306a36Sopenharmony_ci *	@reg: the interrupt status register to process
135662306a36Sopenharmony_ci *	@mask: a mask to apply to the interrupt status
135762306a36Sopenharmony_ci *	@acts: table of interrupt actions
135862306a36Sopenharmony_ci *	@stats: statistics counters tracking interrupt occurrences
135962306a36Sopenharmony_ci *
136062306a36Sopenharmony_ci *	A table driven interrupt handler that applies a set of masks to an
136162306a36Sopenharmony_ci *	interrupt status word and performs the corresponding actions if the
136262306a36Sopenharmony_ci *	interrupts described by the mask have occurred.  The actions include
136362306a36Sopenharmony_ci *	optionally printing a warning or alert message, and optionally
136462306a36Sopenharmony_ci *	incrementing a stat counter.  The table is terminated by an entry
136562306a36Sopenharmony_ci *	specifying mask 0.  Returns the number of fatal interrupt conditions.
136662306a36Sopenharmony_ci */
136762306a36Sopenharmony_cistatic int t3_handle_intr_status(struct adapter *adapter, unsigned int reg,
136862306a36Sopenharmony_ci				 unsigned int mask,
136962306a36Sopenharmony_ci				 const struct intr_info *acts,
137062306a36Sopenharmony_ci				 unsigned long *stats)
137162306a36Sopenharmony_ci{
137262306a36Sopenharmony_ci	int fatal = 0;
137362306a36Sopenharmony_ci	unsigned int status = t3_read_reg(adapter, reg) & mask;
137462306a36Sopenharmony_ci
137562306a36Sopenharmony_ci	for (; acts->mask; ++acts) {
137662306a36Sopenharmony_ci		if (!(status & acts->mask))
137762306a36Sopenharmony_ci			continue;
137862306a36Sopenharmony_ci		if (acts->fatal) {
137962306a36Sopenharmony_ci			fatal++;
138062306a36Sopenharmony_ci			CH_ALERT(adapter, "%s (0x%x)\n",
138162306a36Sopenharmony_ci				 acts->msg, status & acts->mask);
138262306a36Sopenharmony_ci			status &= ~acts->mask;
138362306a36Sopenharmony_ci		} else if (acts->msg)
138462306a36Sopenharmony_ci			CH_WARN(adapter, "%s (0x%x)\n",
138562306a36Sopenharmony_ci				acts->msg, status & acts->mask);
138662306a36Sopenharmony_ci		if (acts->stat_idx >= 0)
138762306a36Sopenharmony_ci			stats[acts->stat_idx]++;
138862306a36Sopenharmony_ci	}
138962306a36Sopenharmony_ci	if (status)		/* clear processed interrupts */
139062306a36Sopenharmony_ci		t3_write_reg(adapter, reg, status);
139162306a36Sopenharmony_ci	return fatal;
139262306a36Sopenharmony_ci}
139362306a36Sopenharmony_ci
139462306a36Sopenharmony_ci#define SGE_INTR_MASK (F_RSPQDISABLED | \
139562306a36Sopenharmony_ci		       F_UC_REQ_FRAMINGERROR | F_R_REQ_FRAMINGERROR | \
139662306a36Sopenharmony_ci		       F_CPPARITYERROR | F_OCPARITYERROR | F_RCPARITYERROR | \
139762306a36Sopenharmony_ci		       F_IRPARITYERROR | V_ITPARITYERROR(M_ITPARITYERROR) | \
139862306a36Sopenharmony_ci		       V_FLPARITYERROR(M_FLPARITYERROR) | F_LODRBPARITYERROR | \
139962306a36Sopenharmony_ci		       F_HIDRBPARITYERROR | F_LORCQPARITYERROR | \
140062306a36Sopenharmony_ci		       F_HIRCQPARITYERROR | F_LOPRIORITYDBFULL | \
140162306a36Sopenharmony_ci		       F_HIPRIORITYDBFULL | F_LOPRIORITYDBEMPTY | \
140262306a36Sopenharmony_ci		       F_HIPRIORITYDBEMPTY | F_HIPIODRBDROPERR | \
140362306a36Sopenharmony_ci		       F_LOPIODRBDROPERR)
140462306a36Sopenharmony_ci#define MC5_INTR_MASK (F_PARITYERR | F_ACTRGNFULL | F_UNKNOWNCMD | \
140562306a36Sopenharmony_ci		       F_REQQPARERR | F_DISPQPARERR | F_DELACTEMPTY | \
140662306a36Sopenharmony_ci		       F_NFASRCHFAIL)
140762306a36Sopenharmony_ci#define MC7_INTR_MASK (F_AE | F_UE | F_CE | V_PE(M_PE))
140862306a36Sopenharmony_ci#define XGM_INTR_MASK (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
140962306a36Sopenharmony_ci		       V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR) | \
141062306a36Sopenharmony_ci		       F_TXFIFO_UNDERRUN)
141162306a36Sopenharmony_ci#define PCIX_INTR_MASK (F_MSTDETPARERR | F_SIGTARABT | F_RCVTARABT | \
141262306a36Sopenharmony_ci			F_RCVMSTABT | F_SIGSYSERR | F_DETPARERR | \
141362306a36Sopenharmony_ci			F_SPLCMPDIS | F_UNXSPLCMP | F_RCVSPLCMPERR | \
141462306a36Sopenharmony_ci			F_DETCORECCERR | F_DETUNCECCERR | F_PIOPARERR | \
141562306a36Sopenharmony_ci			V_WFPARERR(M_WFPARERR) | V_RFPARERR(M_RFPARERR) | \
141662306a36Sopenharmony_ci			V_CFPARERR(M_CFPARERR) /* | V_MSIXPARERR(M_MSIXPARERR) */)
141762306a36Sopenharmony_ci#define PCIE_INTR_MASK (F_UNXSPLCPLERRR | F_UNXSPLCPLERRC | F_PCIE_PIOPARERR |\
141862306a36Sopenharmony_ci			F_PCIE_WFPARERR | F_PCIE_RFPARERR | F_PCIE_CFPARERR | \
141962306a36Sopenharmony_ci			/* V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR) | */ \
142062306a36Sopenharmony_ci			F_RETRYBUFPARERR | F_RETRYLUTPARERR | F_RXPARERR | \
142162306a36Sopenharmony_ci			F_TXPARERR | V_BISTERR(M_BISTERR))
142262306a36Sopenharmony_ci#define ULPRX_INTR_MASK (F_PARERRDATA | F_PARERRPCMD | F_ARBPF1PERR | \
142362306a36Sopenharmony_ci			 F_ARBPF0PERR | F_ARBFPERR | F_PCMDMUXPERR | \
142462306a36Sopenharmony_ci			 F_DATASELFRAMEERR1 | F_DATASELFRAMEERR0)
142562306a36Sopenharmony_ci#define ULPTX_INTR_MASK 0xfc
142662306a36Sopenharmony_ci#define CPLSW_INTR_MASK (F_CIM_OP_MAP_PERR | F_TP_FRAMING_ERROR | \
142762306a36Sopenharmony_ci			 F_SGE_FRAMING_ERROR | F_CIM_FRAMING_ERROR | \
142862306a36Sopenharmony_ci			 F_ZERO_SWITCH_ERROR)
142962306a36Sopenharmony_ci#define CIM_INTR_MASK (F_BLKWRPLINT | F_BLKRDPLINT | F_BLKWRCTLINT | \
143062306a36Sopenharmony_ci		       F_BLKRDCTLINT | F_BLKWRFLASHINT | F_BLKRDFLASHINT | \
143162306a36Sopenharmony_ci		       F_SGLWRFLASHINT | F_WRBLKFLASHINT | F_BLKWRBOOTINT | \
143262306a36Sopenharmony_ci	 	       F_FLASHRANGEINT | F_SDRAMRANGEINT | F_RSVDSPACEINT | \
143362306a36Sopenharmony_ci		       F_DRAMPARERR | F_ICACHEPARERR | F_DCACHEPARERR | \
143462306a36Sopenharmony_ci		       F_OBQSGEPARERR | F_OBQULPHIPARERR | F_OBQULPLOPARERR | \
143562306a36Sopenharmony_ci		       F_IBQSGELOPARERR | F_IBQSGEHIPARERR | F_IBQULPPARERR | \
143662306a36Sopenharmony_ci		       F_IBQTPPARERR | F_ITAGPARERR | F_DTAGPARERR)
143762306a36Sopenharmony_ci#define PMTX_INTR_MASK (F_ZERO_C_CMD_ERROR | ICSPI_FRM_ERR | OESPI_FRM_ERR | \
143862306a36Sopenharmony_ci			V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR) | \
143962306a36Sopenharmony_ci			V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR))
144062306a36Sopenharmony_ci#define PMRX_INTR_MASK (F_ZERO_E_CMD_ERROR | IESPI_FRM_ERR | OCSPI_FRM_ERR | \
144162306a36Sopenharmony_ci			V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR) | \
144262306a36Sopenharmony_ci			V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR))
144362306a36Sopenharmony_ci#define MPS_INTR_MASK (V_TX0TPPARERRENB(M_TX0TPPARERRENB) | \
144462306a36Sopenharmony_ci		       V_TX1TPPARERRENB(M_TX1TPPARERRENB) | \
144562306a36Sopenharmony_ci		       V_RXTPPARERRENB(M_RXTPPARERRENB) | \
144662306a36Sopenharmony_ci		       V_MCAPARERRENB(M_MCAPARERRENB))
144762306a36Sopenharmony_ci#define XGM_EXTRA_INTR_MASK (F_LINKFAULTCHANGE)
144862306a36Sopenharmony_ci#define PL_INTR_MASK (F_T3DBG | F_XGMAC0_0 | F_XGMAC0_1 | F_MC5A | F_PM1_TX | \
144962306a36Sopenharmony_ci		      F_PM1_RX | F_ULP2_TX | F_ULP2_RX | F_TP1 | F_CIM | \
145062306a36Sopenharmony_ci		      F_MC7_CM | F_MC7_PMTX | F_MC7_PMRX | F_SGE3 | F_PCIM0 | \
145162306a36Sopenharmony_ci		      F_MPS0 | F_CPL_SWITCH)
145262306a36Sopenharmony_ci/*
145362306a36Sopenharmony_ci * Interrupt handler for the PCIX1 module.
145462306a36Sopenharmony_ci */
145562306a36Sopenharmony_cistatic void pci_intr_handler(struct adapter *adapter)
145662306a36Sopenharmony_ci{
145762306a36Sopenharmony_ci	static const struct intr_info pcix1_intr_info[] = {
145862306a36Sopenharmony_ci		{F_MSTDETPARERR, "PCI master detected parity error", -1, 1},
145962306a36Sopenharmony_ci		{F_SIGTARABT, "PCI signaled target abort", -1, 1},
146062306a36Sopenharmony_ci		{F_RCVTARABT, "PCI received target abort", -1, 1},
146162306a36Sopenharmony_ci		{F_RCVMSTABT, "PCI received master abort", -1, 1},
146262306a36Sopenharmony_ci		{F_SIGSYSERR, "PCI signaled system error", -1, 1},
146362306a36Sopenharmony_ci		{F_DETPARERR, "PCI detected parity error", -1, 1},
146462306a36Sopenharmony_ci		{F_SPLCMPDIS, "PCI split completion discarded", -1, 1},
146562306a36Sopenharmony_ci		{F_UNXSPLCMP, "PCI unexpected split completion error", -1, 1},
146662306a36Sopenharmony_ci		{F_RCVSPLCMPERR, "PCI received split completion error", -1,
146762306a36Sopenharmony_ci		 1},
146862306a36Sopenharmony_ci		{F_DETCORECCERR, "PCI correctable ECC error",
146962306a36Sopenharmony_ci		 STAT_PCI_CORR_ECC, 0},
147062306a36Sopenharmony_ci		{F_DETUNCECCERR, "PCI uncorrectable ECC error", -1, 1},
147162306a36Sopenharmony_ci		{F_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
147262306a36Sopenharmony_ci		{V_WFPARERR(M_WFPARERR), "PCI write FIFO parity error", -1,
147362306a36Sopenharmony_ci		 1},
147462306a36Sopenharmony_ci		{V_RFPARERR(M_RFPARERR), "PCI read FIFO parity error", -1,
147562306a36Sopenharmony_ci		 1},
147662306a36Sopenharmony_ci		{V_CFPARERR(M_CFPARERR), "PCI command FIFO parity error", -1,
147762306a36Sopenharmony_ci		 1},
147862306a36Sopenharmony_ci		{V_MSIXPARERR(M_MSIXPARERR), "PCI MSI-X table/PBA parity "
147962306a36Sopenharmony_ci		 "error", -1, 1},
148062306a36Sopenharmony_ci		{0}
148162306a36Sopenharmony_ci	};
148262306a36Sopenharmony_ci
148362306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_PCIX_INT_CAUSE, PCIX_INTR_MASK,
148462306a36Sopenharmony_ci				  pcix1_intr_info, adapter->irq_stats))
148562306a36Sopenharmony_ci		t3_fatal_err(adapter);
148662306a36Sopenharmony_ci}
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_ci/*
148962306a36Sopenharmony_ci * Interrupt handler for the PCIE module.
149062306a36Sopenharmony_ci */
149162306a36Sopenharmony_cistatic void pcie_intr_handler(struct adapter *adapter)
149262306a36Sopenharmony_ci{
149362306a36Sopenharmony_ci	static const struct intr_info pcie_intr_info[] = {
149462306a36Sopenharmony_ci		{F_PEXERR, "PCI PEX error", -1, 1},
149562306a36Sopenharmony_ci		{F_UNXSPLCPLERRR,
149662306a36Sopenharmony_ci		 "PCI unexpected split completion DMA read error", -1, 1},
149762306a36Sopenharmony_ci		{F_UNXSPLCPLERRC,
149862306a36Sopenharmony_ci		 "PCI unexpected split completion DMA command error", -1, 1},
149962306a36Sopenharmony_ci		{F_PCIE_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
150062306a36Sopenharmony_ci		{F_PCIE_WFPARERR, "PCI write FIFO parity error", -1, 1},
150162306a36Sopenharmony_ci		{F_PCIE_RFPARERR, "PCI read FIFO parity error", -1, 1},
150262306a36Sopenharmony_ci		{F_PCIE_CFPARERR, "PCI command FIFO parity error", -1, 1},
150362306a36Sopenharmony_ci		{V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR),
150462306a36Sopenharmony_ci		 "PCI MSI-X table/PBA parity error", -1, 1},
150562306a36Sopenharmony_ci		{F_RETRYBUFPARERR, "PCI retry buffer parity error", -1, 1},
150662306a36Sopenharmony_ci		{F_RETRYLUTPARERR, "PCI retry LUT parity error", -1, 1},
150762306a36Sopenharmony_ci		{F_RXPARERR, "PCI Rx parity error", -1, 1},
150862306a36Sopenharmony_ci		{F_TXPARERR, "PCI Tx parity error", -1, 1},
150962306a36Sopenharmony_ci		{V_BISTERR(M_BISTERR), "PCI BIST error", -1, 1},
151062306a36Sopenharmony_ci		{0}
151162306a36Sopenharmony_ci	};
151262306a36Sopenharmony_ci
151362306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_PCIE_INT_CAUSE) & F_PEXERR)
151462306a36Sopenharmony_ci		CH_ALERT(adapter, "PEX error code 0x%x\n",
151562306a36Sopenharmony_ci			 t3_read_reg(adapter, A_PCIE_PEX_ERR));
151662306a36Sopenharmony_ci
151762306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_PCIE_INT_CAUSE, PCIE_INTR_MASK,
151862306a36Sopenharmony_ci				  pcie_intr_info, adapter->irq_stats))
151962306a36Sopenharmony_ci		t3_fatal_err(adapter);
152062306a36Sopenharmony_ci}
152162306a36Sopenharmony_ci
152262306a36Sopenharmony_ci/*
152362306a36Sopenharmony_ci * TP interrupt handler.
152462306a36Sopenharmony_ci */
152562306a36Sopenharmony_cistatic void tp_intr_handler(struct adapter *adapter)
152662306a36Sopenharmony_ci{
152762306a36Sopenharmony_ci	static const struct intr_info tp_intr_info[] = {
152862306a36Sopenharmony_ci		{0xffffff, "TP parity error", -1, 1},
152962306a36Sopenharmony_ci		{0x1000000, "TP out of Rx pages", -1, 1},
153062306a36Sopenharmony_ci		{0x2000000, "TP out of Tx pages", -1, 1},
153162306a36Sopenharmony_ci		{0}
153262306a36Sopenharmony_ci	};
153362306a36Sopenharmony_ci
153462306a36Sopenharmony_ci	static const struct intr_info tp_intr_info_t3c[] = {
153562306a36Sopenharmony_ci		{0x1fffffff, "TP parity error", -1, 1},
153662306a36Sopenharmony_ci		{F_FLMRXFLSTEMPTY, "TP out of Rx pages", -1, 1},
153762306a36Sopenharmony_ci		{F_FLMTXFLSTEMPTY, "TP out of Tx pages", -1, 1},
153862306a36Sopenharmony_ci		{0}
153962306a36Sopenharmony_ci	};
154062306a36Sopenharmony_ci
154162306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_TP_INT_CAUSE, 0xffffffff,
154262306a36Sopenharmony_ci				  adapter->params.rev < T3_REV_C ?
154362306a36Sopenharmony_ci				  tp_intr_info : tp_intr_info_t3c, NULL))
154462306a36Sopenharmony_ci		t3_fatal_err(adapter);
154562306a36Sopenharmony_ci}
154662306a36Sopenharmony_ci
154762306a36Sopenharmony_ci/*
154862306a36Sopenharmony_ci * CIM interrupt handler.
154962306a36Sopenharmony_ci */
155062306a36Sopenharmony_cistatic void cim_intr_handler(struct adapter *adapter)
155162306a36Sopenharmony_ci{
155262306a36Sopenharmony_ci	static const struct intr_info cim_intr_info[] = {
155362306a36Sopenharmony_ci		{F_RSVDSPACEINT, "CIM reserved space write", -1, 1},
155462306a36Sopenharmony_ci		{F_SDRAMRANGEINT, "CIM SDRAM address out of range", -1, 1},
155562306a36Sopenharmony_ci		{F_FLASHRANGEINT, "CIM flash address out of range", -1, 1},
155662306a36Sopenharmony_ci		{F_BLKWRBOOTINT, "CIM block write to boot space", -1, 1},
155762306a36Sopenharmony_ci		{F_WRBLKFLASHINT, "CIM write to cached flash space", -1, 1},
155862306a36Sopenharmony_ci		{F_SGLWRFLASHINT, "CIM single write to flash space", -1, 1},
155962306a36Sopenharmony_ci		{F_BLKRDFLASHINT, "CIM block read from flash space", -1, 1},
156062306a36Sopenharmony_ci		{F_BLKWRFLASHINT, "CIM block write to flash space", -1, 1},
156162306a36Sopenharmony_ci		{F_BLKRDCTLINT, "CIM block read from CTL space", -1, 1},
156262306a36Sopenharmony_ci		{F_BLKWRCTLINT, "CIM block write to CTL space", -1, 1},
156362306a36Sopenharmony_ci		{F_BLKRDPLINT, "CIM block read from PL space", -1, 1},
156462306a36Sopenharmony_ci		{F_BLKWRPLINT, "CIM block write to PL space", -1, 1},
156562306a36Sopenharmony_ci		{F_DRAMPARERR, "CIM DRAM parity error", -1, 1},
156662306a36Sopenharmony_ci		{F_ICACHEPARERR, "CIM icache parity error", -1, 1},
156762306a36Sopenharmony_ci		{F_DCACHEPARERR, "CIM dcache parity error", -1, 1},
156862306a36Sopenharmony_ci		{F_OBQSGEPARERR, "CIM OBQ SGE parity error", -1, 1},
156962306a36Sopenharmony_ci		{F_OBQULPHIPARERR, "CIM OBQ ULPHI parity error", -1, 1},
157062306a36Sopenharmony_ci		{F_OBQULPLOPARERR, "CIM OBQ ULPLO parity error", -1, 1},
157162306a36Sopenharmony_ci		{F_IBQSGELOPARERR, "CIM IBQ SGELO parity error", -1, 1},
157262306a36Sopenharmony_ci		{F_IBQSGEHIPARERR, "CIM IBQ SGEHI parity error", -1, 1},
157362306a36Sopenharmony_ci		{F_IBQULPPARERR, "CIM IBQ ULP parity error", -1, 1},
157462306a36Sopenharmony_ci		{F_IBQTPPARERR, "CIM IBQ TP parity error", -1, 1},
157562306a36Sopenharmony_ci		{F_ITAGPARERR, "CIM itag parity error", -1, 1},
157662306a36Sopenharmony_ci		{F_DTAGPARERR, "CIM dtag parity error", -1, 1},
157762306a36Sopenharmony_ci		{0}
157862306a36Sopenharmony_ci	};
157962306a36Sopenharmony_ci
158062306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_CIM_HOST_INT_CAUSE, 0xffffffff,
158162306a36Sopenharmony_ci				  cim_intr_info, NULL))
158262306a36Sopenharmony_ci		t3_fatal_err(adapter);
158362306a36Sopenharmony_ci}
158462306a36Sopenharmony_ci
158562306a36Sopenharmony_ci/*
158662306a36Sopenharmony_ci * ULP RX interrupt handler.
158762306a36Sopenharmony_ci */
158862306a36Sopenharmony_cistatic void ulprx_intr_handler(struct adapter *adapter)
158962306a36Sopenharmony_ci{
159062306a36Sopenharmony_ci	static const struct intr_info ulprx_intr_info[] = {
159162306a36Sopenharmony_ci		{F_PARERRDATA, "ULP RX data parity error", -1, 1},
159262306a36Sopenharmony_ci		{F_PARERRPCMD, "ULP RX command parity error", -1, 1},
159362306a36Sopenharmony_ci		{F_ARBPF1PERR, "ULP RX ArbPF1 parity error", -1, 1},
159462306a36Sopenharmony_ci		{F_ARBPF0PERR, "ULP RX ArbPF0 parity error", -1, 1},
159562306a36Sopenharmony_ci		{F_ARBFPERR, "ULP RX ArbF parity error", -1, 1},
159662306a36Sopenharmony_ci		{F_PCMDMUXPERR, "ULP RX PCMDMUX parity error", -1, 1},
159762306a36Sopenharmony_ci		{F_DATASELFRAMEERR1, "ULP RX frame error", -1, 1},
159862306a36Sopenharmony_ci		{F_DATASELFRAMEERR0, "ULP RX frame error", -1, 1},
159962306a36Sopenharmony_ci		{0}
160062306a36Sopenharmony_ci	};
160162306a36Sopenharmony_ci
160262306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_ULPRX_INT_CAUSE, 0xffffffff,
160362306a36Sopenharmony_ci				  ulprx_intr_info, NULL))
160462306a36Sopenharmony_ci		t3_fatal_err(adapter);
160562306a36Sopenharmony_ci}
160662306a36Sopenharmony_ci
160762306a36Sopenharmony_ci/*
160862306a36Sopenharmony_ci * ULP TX interrupt handler.
160962306a36Sopenharmony_ci */
161062306a36Sopenharmony_cistatic void ulptx_intr_handler(struct adapter *adapter)
161162306a36Sopenharmony_ci{
161262306a36Sopenharmony_ci	static const struct intr_info ulptx_intr_info[] = {
161362306a36Sopenharmony_ci		{F_PBL_BOUND_ERR_CH0, "ULP TX channel 0 PBL out of bounds",
161462306a36Sopenharmony_ci		 STAT_ULP_CH0_PBL_OOB, 0},
161562306a36Sopenharmony_ci		{F_PBL_BOUND_ERR_CH1, "ULP TX channel 1 PBL out of bounds",
161662306a36Sopenharmony_ci		 STAT_ULP_CH1_PBL_OOB, 0},
161762306a36Sopenharmony_ci		{0xfc, "ULP TX parity error", -1, 1},
161862306a36Sopenharmony_ci		{0}
161962306a36Sopenharmony_ci	};
162062306a36Sopenharmony_ci
162162306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_ULPTX_INT_CAUSE, 0xffffffff,
162262306a36Sopenharmony_ci				  ulptx_intr_info, adapter->irq_stats))
162362306a36Sopenharmony_ci		t3_fatal_err(adapter);
162462306a36Sopenharmony_ci}
162562306a36Sopenharmony_ci
162662306a36Sopenharmony_ci#define ICSPI_FRM_ERR (F_ICSPI0_FIFO2X_RX_FRAMING_ERROR | \
162762306a36Sopenharmony_ci	F_ICSPI1_FIFO2X_RX_FRAMING_ERROR | F_ICSPI0_RX_FRAMING_ERROR | \
162862306a36Sopenharmony_ci	F_ICSPI1_RX_FRAMING_ERROR | F_ICSPI0_TX_FRAMING_ERROR | \
162962306a36Sopenharmony_ci	F_ICSPI1_TX_FRAMING_ERROR)
163062306a36Sopenharmony_ci#define OESPI_FRM_ERR (F_OESPI0_RX_FRAMING_ERROR | \
163162306a36Sopenharmony_ci	F_OESPI1_RX_FRAMING_ERROR | F_OESPI0_TX_FRAMING_ERROR | \
163262306a36Sopenharmony_ci	F_OESPI1_TX_FRAMING_ERROR | F_OESPI0_OFIFO2X_TX_FRAMING_ERROR | \
163362306a36Sopenharmony_ci	F_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
163462306a36Sopenharmony_ci
163562306a36Sopenharmony_ci/*
163662306a36Sopenharmony_ci * PM TX interrupt handler.
163762306a36Sopenharmony_ci */
163862306a36Sopenharmony_cistatic void pmtx_intr_handler(struct adapter *adapter)
163962306a36Sopenharmony_ci{
164062306a36Sopenharmony_ci	static const struct intr_info pmtx_intr_info[] = {
164162306a36Sopenharmony_ci		{F_ZERO_C_CMD_ERROR, "PMTX 0-length pcmd", -1, 1},
164262306a36Sopenharmony_ci		{ICSPI_FRM_ERR, "PMTX ispi framing error", -1, 1},
164362306a36Sopenharmony_ci		{OESPI_FRM_ERR, "PMTX ospi framing error", -1, 1},
164462306a36Sopenharmony_ci		{V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR),
164562306a36Sopenharmony_ci		 "PMTX ispi parity error", -1, 1},
164662306a36Sopenharmony_ci		{V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR),
164762306a36Sopenharmony_ci		 "PMTX ospi parity error", -1, 1},
164862306a36Sopenharmony_ci		{0}
164962306a36Sopenharmony_ci	};
165062306a36Sopenharmony_ci
165162306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_PM1_TX_INT_CAUSE, 0xffffffff,
165262306a36Sopenharmony_ci				  pmtx_intr_info, NULL))
165362306a36Sopenharmony_ci		t3_fatal_err(adapter);
165462306a36Sopenharmony_ci}
165562306a36Sopenharmony_ci
165662306a36Sopenharmony_ci#define IESPI_FRM_ERR (F_IESPI0_FIFO2X_RX_FRAMING_ERROR | \
165762306a36Sopenharmony_ci	F_IESPI1_FIFO2X_RX_FRAMING_ERROR | F_IESPI0_RX_FRAMING_ERROR | \
165862306a36Sopenharmony_ci	F_IESPI1_RX_FRAMING_ERROR | F_IESPI0_TX_FRAMING_ERROR | \
165962306a36Sopenharmony_ci	F_IESPI1_TX_FRAMING_ERROR)
166062306a36Sopenharmony_ci#define OCSPI_FRM_ERR (F_OCSPI0_RX_FRAMING_ERROR | \
166162306a36Sopenharmony_ci	F_OCSPI1_RX_FRAMING_ERROR | F_OCSPI0_TX_FRAMING_ERROR | \
166262306a36Sopenharmony_ci	F_OCSPI1_TX_FRAMING_ERROR | F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR | \
166362306a36Sopenharmony_ci	F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
166462306a36Sopenharmony_ci
166562306a36Sopenharmony_ci/*
166662306a36Sopenharmony_ci * PM RX interrupt handler.
166762306a36Sopenharmony_ci */
166862306a36Sopenharmony_cistatic void pmrx_intr_handler(struct adapter *adapter)
166962306a36Sopenharmony_ci{
167062306a36Sopenharmony_ci	static const struct intr_info pmrx_intr_info[] = {
167162306a36Sopenharmony_ci		{F_ZERO_E_CMD_ERROR, "PMRX 0-length pcmd", -1, 1},
167262306a36Sopenharmony_ci		{IESPI_FRM_ERR, "PMRX ispi framing error", -1, 1},
167362306a36Sopenharmony_ci		{OCSPI_FRM_ERR, "PMRX ospi framing error", -1, 1},
167462306a36Sopenharmony_ci		{V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR),
167562306a36Sopenharmony_ci		 "PMRX ispi parity error", -1, 1},
167662306a36Sopenharmony_ci		{V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR),
167762306a36Sopenharmony_ci		 "PMRX ospi parity error", -1, 1},
167862306a36Sopenharmony_ci		{0}
167962306a36Sopenharmony_ci	};
168062306a36Sopenharmony_ci
168162306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_PM1_RX_INT_CAUSE, 0xffffffff,
168262306a36Sopenharmony_ci				  pmrx_intr_info, NULL))
168362306a36Sopenharmony_ci		t3_fatal_err(adapter);
168462306a36Sopenharmony_ci}
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_ci/*
168762306a36Sopenharmony_ci * CPL switch interrupt handler.
168862306a36Sopenharmony_ci */
168962306a36Sopenharmony_cistatic void cplsw_intr_handler(struct adapter *adapter)
169062306a36Sopenharmony_ci{
169162306a36Sopenharmony_ci	static const struct intr_info cplsw_intr_info[] = {
169262306a36Sopenharmony_ci		{F_CIM_OP_MAP_PERR, "CPL switch CIM parity error", -1, 1},
169362306a36Sopenharmony_ci		{F_CIM_OVFL_ERROR, "CPL switch CIM overflow", -1, 1},
169462306a36Sopenharmony_ci		{F_TP_FRAMING_ERROR, "CPL switch TP framing error", -1, 1},
169562306a36Sopenharmony_ci		{F_SGE_FRAMING_ERROR, "CPL switch SGE framing error", -1, 1},
169662306a36Sopenharmony_ci		{F_CIM_FRAMING_ERROR, "CPL switch CIM framing error", -1, 1},
169762306a36Sopenharmony_ci		{F_ZERO_SWITCH_ERROR, "CPL switch no-switch error", -1, 1},
169862306a36Sopenharmony_ci		{0}
169962306a36Sopenharmony_ci	};
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_CPL_INTR_CAUSE, 0xffffffff,
170262306a36Sopenharmony_ci				  cplsw_intr_info, NULL))
170362306a36Sopenharmony_ci		t3_fatal_err(adapter);
170462306a36Sopenharmony_ci}
170562306a36Sopenharmony_ci
170662306a36Sopenharmony_ci/*
170762306a36Sopenharmony_ci * MPS interrupt handler.
170862306a36Sopenharmony_ci */
170962306a36Sopenharmony_cistatic void mps_intr_handler(struct adapter *adapter)
171062306a36Sopenharmony_ci{
171162306a36Sopenharmony_ci	static const struct intr_info mps_intr_info[] = {
171262306a36Sopenharmony_ci		{0x1ff, "MPS parity error", -1, 1},
171362306a36Sopenharmony_ci		{0}
171462306a36Sopenharmony_ci	};
171562306a36Sopenharmony_ci
171662306a36Sopenharmony_ci	if (t3_handle_intr_status(adapter, A_MPS_INT_CAUSE, 0xffffffff,
171762306a36Sopenharmony_ci				  mps_intr_info, NULL))
171862306a36Sopenharmony_ci		t3_fatal_err(adapter);
171962306a36Sopenharmony_ci}
172062306a36Sopenharmony_ci
172162306a36Sopenharmony_ci#define MC7_INTR_FATAL (F_UE | V_PE(M_PE) | F_AE)
172262306a36Sopenharmony_ci
172362306a36Sopenharmony_ci/*
172462306a36Sopenharmony_ci * MC7 interrupt handler.
172562306a36Sopenharmony_ci */
172662306a36Sopenharmony_cistatic void mc7_intr_handler(struct mc7 *mc7)
172762306a36Sopenharmony_ci{
172862306a36Sopenharmony_ci	struct adapter *adapter = mc7->adapter;
172962306a36Sopenharmony_ci	u32 cause = t3_read_reg(adapter, mc7->offset + A_MC7_INT_CAUSE);
173062306a36Sopenharmony_ci
173162306a36Sopenharmony_ci	if (cause & F_CE) {
173262306a36Sopenharmony_ci		mc7->stats.corr_err++;
173362306a36Sopenharmony_ci		CH_WARN(adapter, "%s MC7 correctable error at addr 0x%x, "
173462306a36Sopenharmony_ci			"data 0x%x 0x%x 0x%x\n", mc7->name,
173562306a36Sopenharmony_ci			t3_read_reg(adapter, mc7->offset + A_MC7_CE_ADDR),
173662306a36Sopenharmony_ci			t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA0),
173762306a36Sopenharmony_ci			t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA1),
173862306a36Sopenharmony_ci			t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA2));
173962306a36Sopenharmony_ci	}
174062306a36Sopenharmony_ci
174162306a36Sopenharmony_ci	if (cause & F_UE) {
174262306a36Sopenharmony_ci		mc7->stats.uncorr_err++;
174362306a36Sopenharmony_ci		CH_ALERT(adapter, "%s MC7 uncorrectable error at addr 0x%x, "
174462306a36Sopenharmony_ci			 "data 0x%x 0x%x 0x%x\n", mc7->name,
174562306a36Sopenharmony_ci			 t3_read_reg(adapter, mc7->offset + A_MC7_UE_ADDR),
174662306a36Sopenharmony_ci			 t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA0),
174762306a36Sopenharmony_ci			 t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA1),
174862306a36Sopenharmony_ci			 t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA2));
174962306a36Sopenharmony_ci	}
175062306a36Sopenharmony_ci
175162306a36Sopenharmony_ci	if (G_PE(cause)) {
175262306a36Sopenharmony_ci		mc7->stats.parity_err++;
175362306a36Sopenharmony_ci		CH_ALERT(adapter, "%s MC7 parity error 0x%x\n",
175462306a36Sopenharmony_ci			 mc7->name, G_PE(cause));
175562306a36Sopenharmony_ci	}
175662306a36Sopenharmony_ci
175762306a36Sopenharmony_ci	if (cause & F_AE) {
175862306a36Sopenharmony_ci		u32 addr = 0;
175962306a36Sopenharmony_ci
176062306a36Sopenharmony_ci		if (adapter->params.rev > 0)
176162306a36Sopenharmony_ci			addr = t3_read_reg(adapter,
176262306a36Sopenharmony_ci					   mc7->offset + A_MC7_ERR_ADDR);
176362306a36Sopenharmony_ci		mc7->stats.addr_err++;
176462306a36Sopenharmony_ci		CH_ALERT(adapter, "%s MC7 address error: 0x%x\n",
176562306a36Sopenharmony_ci			 mc7->name, addr);
176662306a36Sopenharmony_ci	}
176762306a36Sopenharmony_ci
176862306a36Sopenharmony_ci	if (cause & MC7_INTR_FATAL)
176962306a36Sopenharmony_ci		t3_fatal_err(adapter);
177062306a36Sopenharmony_ci
177162306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_INT_CAUSE, cause);
177262306a36Sopenharmony_ci}
177362306a36Sopenharmony_ci
177462306a36Sopenharmony_ci#define XGM_INTR_FATAL (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
177562306a36Sopenharmony_ci			V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR))
177662306a36Sopenharmony_ci/*
177762306a36Sopenharmony_ci * XGMAC interrupt handler.
177862306a36Sopenharmony_ci */
177962306a36Sopenharmony_cistatic int mac_intr_handler(struct adapter *adap, unsigned int idx)
178062306a36Sopenharmony_ci{
178162306a36Sopenharmony_ci	struct cmac *mac = &adap2pinfo(adap, idx)->mac;
178262306a36Sopenharmony_ci	/*
178362306a36Sopenharmony_ci	 * We mask out interrupt causes for which we're not taking interrupts.
178462306a36Sopenharmony_ci	 * This allows us to use polling logic to monitor some of the other
178562306a36Sopenharmony_ci	 * conditions when taking interrupts would impose too much load on the
178662306a36Sopenharmony_ci	 * system.
178762306a36Sopenharmony_ci	 */
178862306a36Sopenharmony_ci	u32 cause = t3_read_reg(adap, A_XGM_INT_CAUSE + mac->offset) &
178962306a36Sopenharmony_ci		    ~F_RXFIFO_OVERFLOW;
179062306a36Sopenharmony_ci
179162306a36Sopenharmony_ci	if (cause & V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR)) {
179262306a36Sopenharmony_ci		mac->stats.tx_fifo_parity_err++;
179362306a36Sopenharmony_ci		CH_ALERT(adap, "port%d: MAC TX FIFO parity error\n", idx);
179462306a36Sopenharmony_ci	}
179562306a36Sopenharmony_ci	if (cause & V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR)) {
179662306a36Sopenharmony_ci		mac->stats.rx_fifo_parity_err++;
179762306a36Sopenharmony_ci		CH_ALERT(adap, "port%d: MAC RX FIFO parity error\n", idx);
179862306a36Sopenharmony_ci	}
179962306a36Sopenharmony_ci	if (cause & F_TXFIFO_UNDERRUN)
180062306a36Sopenharmony_ci		mac->stats.tx_fifo_urun++;
180162306a36Sopenharmony_ci	if (cause & F_RXFIFO_OVERFLOW)
180262306a36Sopenharmony_ci		mac->stats.rx_fifo_ovfl++;
180362306a36Sopenharmony_ci	if (cause & V_SERDES_LOS(M_SERDES_LOS))
180462306a36Sopenharmony_ci		mac->stats.serdes_signal_loss++;
180562306a36Sopenharmony_ci	if (cause & F_XAUIPCSCTCERR)
180662306a36Sopenharmony_ci		mac->stats.xaui_pcs_ctc_err++;
180762306a36Sopenharmony_ci	if (cause & F_XAUIPCSALIGNCHANGE)
180862306a36Sopenharmony_ci		mac->stats.xaui_pcs_align_change++;
180962306a36Sopenharmony_ci	if (cause & F_XGM_INT) {
181062306a36Sopenharmony_ci		t3_set_reg_field(adap,
181162306a36Sopenharmony_ci				 A_XGM_INT_ENABLE + mac->offset,
181262306a36Sopenharmony_ci				 F_XGM_INT, 0);
181362306a36Sopenharmony_ci		mac->stats.link_faults++;
181462306a36Sopenharmony_ci
181562306a36Sopenharmony_ci		t3_os_link_fault_handler(adap, idx);
181662306a36Sopenharmony_ci	}
181762306a36Sopenharmony_ci
181862306a36Sopenharmony_ci	if (cause & XGM_INTR_FATAL)
181962306a36Sopenharmony_ci		t3_fatal_err(adap);
182062306a36Sopenharmony_ci
182162306a36Sopenharmony_ci	t3_write_reg(adap, A_XGM_INT_CAUSE + mac->offset, cause);
182262306a36Sopenharmony_ci	return cause != 0;
182362306a36Sopenharmony_ci}
182462306a36Sopenharmony_ci
182562306a36Sopenharmony_ci/*
182662306a36Sopenharmony_ci * Interrupt handler for PHY events.
182762306a36Sopenharmony_ci */
182862306a36Sopenharmony_ciint t3_phy_intr_handler(struct adapter *adapter)
182962306a36Sopenharmony_ci{
183062306a36Sopenharmony_ci	u32 i, cause = t3_read_reg(adapter, A_T3DBG_INT_CAUSE);
183162306a36Sopenharmony_ci
183262306a36Sopenharmony_ci	for_each_port(adapter, i) {
183362306a36Sopenharmony_ci		struct port_info *p = adap2pinfo(adapter, i);
183462306a36Sopenharmony_ci
183562306a36Sopenharmony_ci		if (!(p->phy.caps & SUPPORTED_IRQ))
183662306a36Sopenharmony_ci			continue;
183762306a36Sopenharmony_ci
183862306a36Sopenharmony_ci		if (cause & (1 << adapter_info(adapter)->gpio_intr[i])) {
183962306a36Sopenharmony_ci			int phy_cause = p->phy.ops->intr_handler(&p->phy);
184062306a36Sopenharmony_ci
184162306a36Sopenharmony_ci			if (phy_cause & cphy_cause_link_change)
184262306a36Sopenharmony_ci				t3_link_changed(adapter, i);
184362306a36Sopenharmony_ci			if (phy_cause & cphy_cause_fifo_error)
184462306a36Sopenharmony_ci				p->phy.fifo_errors++;
184562306a36Sopenharmony_ci			if (phy_cause & cphy_cause_module_change)
184662306a36Sopenharmony_ci				t3_os_phymod_changed(adapter, i);
184762306a36Sopenharmony_ci		}
184862306a36Sopenharmony_ci	}
184962306a36Sopenharmony_ci
185062306a36Sopenharmony_ci	t3_write_reg(adapter, A_T3DBG_INT_CAUSE, cause);
185162306a36Sopenharmony_ci	return 0;
185262306a36Sopenharmony_ci}
185362306a36Sopenharmony_ci
185462306a36Sopenharmony_ci/*
185562306a36Sopenharmony_ci * T3 slow path (non-data) interrupt handler.
185662306a36Sopenharmony_ci */
185762306a36Sopenharmony_ciint t3_slow_intr_handler(struct adapter *adapter)
185862306a36Sopenharmony_ci{
185962306a36Sopenharmony_ci	u32 cause = t3_read_reg(adapter, A_PL_INT_CAUSE0);
186062306a36Sopenharmony_ci
186162306a36Sopenharmony_ci	cause &= adapter->slow_intr_mask;
186262306a36Sopenharmony_ci	if (!cause)
186362306a36Sopenharmony_ci		return 0;
186462306a36Sopenharmony_ci	if (cause & F_PCIM0) {
186562306a36Sopenharmony_ci		if (is_pcie(adapter))
186662306a36Sopenharmony_ci			pcie_intr_handler(adapter);
186762306a36Sopenharmony_ci		else
186862306a36Sopenharmony_ci			pci_intr_handler(adapter);
186962306a36Sopenharmony_ci	}
187062306a36Sopenharmony_ci	if (cause & F_SGE3)
187162306a36Sopenharmony_ci		t3_sge_err_intr_handler(adapter);
187262306a36Sopenharmony_ci	if (cause & F_MC7_PMRX)
187362306a36Sopenharmony_ci		mc7_intr_handler(&adapter->pmrx);
187462306a36Sopenharmony_ci	if (cause & F_MC7_PMTX)
187562306a36Sopenharmony_ci		mc7_intr_handler(&adapter->pmtx);
187662306a36Sopenharmony_ci	if (cause & F_MC7_CM)
187762306a36Sopenharmony_ci		mc7_intr_handler(&adapter->cm);
187862306a36Sopenharmony_ci	if (cause & F_CIM)
187962306a36Sopenharmony_ci		cim_intr_handler(adapter);
188062306a36Sopenharmony_ci	if (cause & F_TP1)
188162306a36Sopenharmony_ci		tp_intr_handler(adapter);
188262306a36Sopenharmony_ci	if (cause & F_ULP2_RX)
188362306a36Sopenharmony_ci		ulprx_intr_handler(adapter);
188462306a36Sopenharmony_ci	if (cause & F_ULP2_TX)
188562306a36Sopenharmony_ci		ulptx_intr_handler(adapter);
188662306a36Sopenharmony_ci	if (cause & F_PM1_RX)
188762306a36Sopenharmony_ci		pmrx_intr_handler(adapter);
188862306a36Sopenharmony_ci	if (cause & F_PM1_TX)
188962306a36Sopenharmony_ci		pmtx_intr_handler(adapter);
189062306a36Sopenharmony_ci	if (cause & F_CPL_SWITCH)
189162306a36Sopenharmony_ci		cplsw_intr_handler(adapter);
189262306a36Sopenharmony_ci	if (cause & F_MPS0)
189362306a36Sopenharmony_ci		mps_intr_handler(adapter);
189462306a36Sopenharmony_ci	if (cause & F_MC5A)
189562306a36Sopenharmony_ci		t3_mc5_intr_handler(&adapter->mc5);
189662306a36Sopenharmony_ci	if (cause & F_XGMAC0_0)
189762306a36Sopenharmony_ci		mac_intr_handler(adapter, 0);
189862306a36Sopenharmony_ci	if (cause & F_XGMAC0_1)
189962306a36Sopenharmony_ci		mac_intr_handler(adapter, 1);
190062306a36Sopenharmony_ci	if (cause & F_T3DBG)
190162306a36Sopenharmony_ci		t3_os_ext_intr_handler(adapter);
190262306a36Sopenharmony_ci
190362306a36Sopenharmony_ci	/* Clear the interrupts just processed. */
190462306a36Sopenharmony_ci	t3_write_reg(adapter, A_PL_INT_CAUSE0, cause);
190562306a36Sopenharmony_ci	t3_read_reg(adapter, A_PL_INT_CAUSE0);	/* flush */
190662306a36Sopenharmony_ci	return 1;
190762306a36Sopenharmony_ci}
190862306a36Sopenharmony_ci
190962306a36Sopenharmony_cistatic unsigned int calc_gpio_intr(struct adapter *adap)
191062306a36Sopenharmony_ci{
191162306a36Sopenharmony_ci	unsigned int i, gpi_intr = 0;
191262306a36Sopenharmony_ci
191362306a36Sopenharmony_ci	for_each_port(adap, i)
191462306a36Sopenharmony_ci		if ((adap2pinfo(adap, i)->phy.caps & SUPPORTED_IRQ) &&
191562306a36Sopenharmony_ci		    adapter_info(adap)->gpio_intr[i])
191662306a36Sopenharmony_ci			gpi_intr |= 1 << adapter_info(adap)->gpio_intr[i];
191762306a36Sopenharmony_ci	return gpi_intr;
191862306a36Sopenharmony_ci}
191962306a36Sopenharmony_ci
192062306a36Sopenharmony_ci/**
192162306a36Sopenharmony_ci *	t3_intr_enable - enable interrupts
192262306a36Sopenharmony_ci *	@adapter: the adapter whose interrupts should be enabled
192362306a36Sopenharmony_ci *
192462306a36Sopenharmony_ci *	Enable interrupts by setting the interrupt enable registers of the
192562306a36Sopenharmony_ci *	various HW modules and then enabling the top-level interrupt
192662306a36Sopenharmony_ci *	concentrator.
192762306a36Sopenharmony_ci */
192862306a36Sopenharmony_civoid t3_intr_enable(struct adapter *adapter)
192962306a36Sopenharmony_ci{
193062306a36Sopenharmony_ci	static const struct addr_val_pair intr_en_avp[] = {
193162306a36Sopenharmony_ci		{A_SG_INT_ENABLE, SGE_INTR_MASK},
193262306a36Sopenharmony_ci		{A_MC7_INT_ENABLE, MC7_INTR_MASK},
193362306a36Sopenharmony_ci		{A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
193462306a36Sopenharmony_ci		 MC7_INTR_MASK},
193562306a36Sopenharmony_ci		{A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
193662306a36Sopenharmony_ci		 MC7_INTR_MASK},
193762306a36Sopenharmony_ci		{A_MC5_DB_INT_ENABLE, MC5_INTR_MASK},
193862306a36Sopenharmony_ci		{A_ULPRX_INT_ENABLE, ULPRX_INTR_MASK},
193962306a36Sopenharmony_ci		{A_PM1_TX_INT_ENABLE, PMTX_INTR_MASK},
194062306a36Sopenharmony_ci		{A_PM1_RX_INT_ENABLE, PMRX_INTR_MASK},
194162306a36Sopenharmony_ci		{A_CIM_HOST_INT_ENABLE, CIM_INTR_MASK},
194262306a36Sopenharmony_ci		{A_MPS_INT_ENABLE, MPS_INTR_MASK},
194362306a36Sopenharmony_ci	};
194462306a36Sopenharmony_ci
194562306a36Sopenharmony_ci	adapter->slow_intr_mask = PL_INTR_MASK;
194662306a36Sopenharmony_ci
194762306a36Sopenharmony_ci	t3_write_regs(adapter, intr_en_avp, ARRAY_SIZE(intr_en_avp), 0);
194862306a36Sopenharmony_ci	t3_write_reg(adapter, A_TP_INT_ENABLE,
194962306a36Sopenharmony_ci		     adapter->params.rev >= T3_REV_C ? 0x2bfffff : 0x3bfffff);
195062306a36Sopenharmony_ci
195162306a36Sopenharmony_ci	if (adapter->params.rev > 0) {
195262306a36Sopenharmony_ci		t3_write_reg(adapter, A_CPL_INTR_ENABLE,
195362306a36Sopenharmony_ci			     CPLSW_INTR_MASK | F_CIM_OVFL_ERROR);
195462306a36Sopenharmony_ci		t3_write_reg(adapter, A_ULPTX_INT_ENABLE,
195562306a36Sopenharmony_ci			     ULPTX_INTR_MASK | F_PBL_BOUND_ERR_CH0 |
195662306a36Sopenharmony_ci			     F_PBL_BOUND_ERR_CH1);
195762306a36Sopenharmony_ci	} else {
195862306a36Sopenharmony_ci		t3_write_reg(adapter, A_CPL_INTR_ENABLE, CPLSW_INTR_MASK);
195962306a36Sopenharmony_ci		t3_write_reg(adapter, A_ULPTX_INT_ENABLE, ULPTX_INTR_MASK);
196062306a36Sopenharmony_ci	}
196162306a36Sopenharmony_ci
196262306a36Sopenharmony_ci	t3_write_reg(adapter, A_T3DBG_INT_ENABLE, calc_gpio_intr(adapter));
196362306a36Sopenharmony_ci
196462306a36Sopenharmony_ci	if (is_pcie(adapter))
196562306a36Sopenharmony_ci		t3_write_reg(adapter, A_PCIE_INT_ENABLE, PCIE_INTR_MASK);
196662306a36Sopenharmony_ci	else
196762306a36Sopenharmony_ci		t3_write_reg(adapter, A_PCIX_INT_ENABLE, PCIX_INTR_MASK);
196862306a36Sopenharmony_ci	t3_write_reg(adapter, A_PL_INT_ENABLE0, adapter->slow_intr_mask);
196962306a36Sopenharmony_ci	t3_read_reg(adapter, A_PL_INT_ENABLE0);	/* flush */
197062306a36Sopenharmony_ci}
197162306a36Sopenharmony_ci
197262306a36Sopenharmony_ci/**
197362306a36Sopenharmony_ci *	t3_intr_disable - disable a card's interrupts
197462306a36Sopenharmony_ci *	@adapter: the adapter whose interrupts should be disabled
197562306a36Sopenharmony_ci *
197662306a36Sopenharmony_ci *	Disable interrupts.  We only disable the top-level interrupt
197762306a36Sopenharmony_ci *	concentrator and the SGE data interrupts.
197862306a36Sopenharmony_ci */
197962306a36Sopenharmony_civoid t3_intr_disable(struct adapter *adapter)
198062306a36Sopenharmony_ci{
198162306a36Sopenharmony_ci	t3_write_reg(adapter, A_PL_INT_ENABLE0, 0);
198262306a36Sopenharmony_ci	t3_read_reg(adapter, A_PL_INT_ENABLE0);	/* flush */
198362306a36Sopenharmony_ci	adapter->slow_intr_mask = 0;
198462306a36Sopenharmony_ci}
198562306a36Sopenharmony_ci
198662306a36Sopenharmony_ci/**
198762306a36Sopenharmony_ci *	t3_intr_clear - clear all interrupts
198862306a36Sopenharmony_ci *	@adapter: the adapter whose interrupts should be cleared
198962306a36Sopenharmony_ci *
199062306a36Sopenharmony_ci *	Clears all interrupts.
199162306a36Sopenharmony_ci */
199262306a36Sopenharmony_civoid t3_intr_clear(struct adapter *adapter)
199362306a36Sopenharmony_ci{
199462306a36Sopenharmony_ci	static const unsigned int cause_reg_addr[] = {
199562306a36Sopenharmony_ci		A_SG_INT_CAUSE,
199662306a36Sopenharmony_ci		A_SG_RSPQ_FL_STATUS,
199762306a36Sopenharmony_ci		A_PCIX_INT_CAUSE,
199862306a36Sopenharmony_ci		A_MC7_INT_CAUSE,
199962306a36Sopenharmony_ci		A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
200062306a36Sopenharmony_ci		A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
200162306a36Sopenharmony_ci		A_CIM_HOST_INT_CAUSE,
200262306a36Sopenharmony_ci		A_TP_INT_CAUSE,
200362306a36Sopenharmony_ci		A_MC5_DB_INT_CAUSE,
200462306a36Sopenharmony_ci		A_ULPRX_INT_CAUSE,
200562306a36Sopenharmony_ci		A_ULPTX_INT_CAUSE,
200662306a36Sopenharmony_ci		A_CPL_INTR_CAUSE,
200762306a36Sopenharmony_ci		A_PM1_TX_INT_CAUSE,
200862306a36Sopenharmony_ci		A_PM1_RX_INT_CAUSE,
200962306a36Sopenharmony_ci		A_MPS_INT_CAUSE,
201062306a36Sopenharmony_ci		A_T3DBG_INT_CAUSE,
201162306a36Sopenharmony_ci	};
201262306a36Sopenharmony_ci	unsigned int i;
201362306a36Sopenharmony_ci
201462306a36Sopenharmony_ci	/* Clear PHY and MAC interrupts for each port. */
201562306a36Sopenharmony_ci	for_each_port(adapter, i)
201662306a36Sopenharmony_ci	    t3_port_intr_clear(adapter, i);
201762306a36Sopenharmony_ci
201862306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(cause_reg_addr); ++i)
201962306a36Sopenharmony_ci		t3_write_reg(adapter, cause_reg_addr[i], 0xffffffff);
202062306a36Sopenharmony_ci
202162306a36Sopenharmony_ci	if (is_pcie(adapter))
202262306a36Sopenharmony_ci		t3_write_reg(adapter, A_PCIE_PEX_ERR, 0xffffffff);
202362306a36Sopenharmony_ci	t3_write_reg(adapter, A_PL_INT_CAUSE0, 0xffffffff);
202462306a36Sopenharmony_ci	t3_read_reg(adapter, A_PL_INT_CAUSE0);	/* flush */
202562306a36Sopenharmony_ci}
202662306a36Sopenharmony_ci
202762306a36Sopenharmony_civoid t3_xgm_intr_enable(struct adapter *adapter, int idx)
202862306a36Sopenharmony_ci{
202962306a36Sopenharmony_ci	struct port_info *pi = adap2pinfo(adapter, idx);
203062306a36Sopenharmony_ci
203162306a36Sopenharmony_ci	t3_write_reg(adapter, A_XGM_XGM_INT_ENABLE + pi->mac.offset,
203262306a36Sopenharmony_ci		     XGM_EXTRA_INTR_MASK);
203362306a36Sopenharmony_ci}
203462306a36Sopenharmony_ci
203562306a36Sopenharmony_civoid t3_xgm_intr_disable(struct adapter *adapter, int idx)
203662306a36Sopenharmony_ci{
203762306a36Sopenharmony_ci	struct port_info *pi = adap2pinfo(adapter, idx);
203862306a36Sopenharmony_ci
203962306a36Sopenharmony_ci	t3_write_reg(adapter, A_XGM_XGM_INT_DISABLE + pi->mac.offset,
204062306a36Sopenharmony_ci		     0x7ff);
204162306a36Sopenharmony_ci}
204262306a36Sopenharmony_ci
204362306a36Sopenharmony_ci/**
204462306a36Sopenharmony_ci *	t3_port_intr_enable - enable port-specific interrupts
204562306a36Sopenharmony_ci *	@adapter: associated adapter
204662306a36Sopenharmony_ci *	@idx: index of port whose interrupts should be enabled
204762306a36Sopenharmony_ci *
204862306a36Sopenharmony_ci *	Enable port-specific (i.e., MAC and PHY) interrupts for the given
204962306a36Sopenharmony_ci *	adapter port.
205062306a36Sopenharmony_ci */
205162306a36Sopenharmony_civoid t3_port_intr_enable(struct adapter *adapter, int idx)
205262306a36Sopenharmony_ci{
205362306a36Sopenharmony_ci	struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
205462306a36Sopenharmony_ci
205562306a36Sopenharmony_ci	t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), XGM_INTR_MASK);
205662306a36Sopenharmony_ci	t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
205762306a36Sopenharmony_ci	phy->ops->intr_enable(phy);
205862306a36Sopenharmony_ci}
205962306a36Sopenharmony_ci
206062306a36Sopenharmony_ci/**
206162306a36Sopenharmony_ci *	t3_port_intr_disable - disable port-specific interrupts
206262306a36Sopenharmony_ci *	@adapter: associated adapter
206362306a36Sopenharmony_ci *	@idx: index of port whose interrupts should be disabled
206462306a36Sopenharmony_ci *
206562306a36Sopenharmony_ci *	Disable port-specific (i.e., MAC and PHY) interrupts for the given
206662306a36Sopenharmony_ci *	adapter port.
206762306a36Sopenharmony_ci */
206862306a36Sopenharmony_civoid t3_port_intr_disable(struct adapter *adapter, int idx)
206962306a36Sopenharmony_ci{
207062306a36Sopenharmony_ci	struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
207162306a36Sopenharmony_ci
207262306a36Sopenharmony_ci	t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), 0);
207362306a36Sopenharmony_ci	t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
207462306a36Sopenharmony_ci	phy->ops->intr_disable(phy);
207562306a36Sopenharmony_ci}
207662306a36Sopenharmony_ci
207762306a36Sopenharmony_ci/**
207862306a36Sopenharmony_ci *	t3_port_intr_clear - clear port-specific interrupts
207962306a36Sopenharmony_ci *	@adapter: associated adapter
208062306a36Sopenharmony_ci *	@idx: index of port whose interrupts to clear
208162306a36Sopenharmony_ci *
208262306a36Sopenharmony_ci *	Clear port-specific (i.e., MAC and PHY) interrupts for the given
208362306a36Sopenharmony_ci *	adapter port.
208462306a36Sopenharmony_ci */
208562306a36Sopenharmony_cistatic void t3_port_intr_clear(struct adapter *adapter, int idx)
208662306a36Sopenharmony_ci{
208762306a36Sopenharmony_ci	struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
208862306a36Sopenharmony_ci
208962306a36Sopenharmony_ci	t3_write_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx), 0xffffffff);
209062306a36Sopenharmony_ci	t3_read_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx)); /* flush */
209162306a36Sopenharmony_ci	phy->ops->intr_clear(phy);
209262306a36Sopenharmony_ci}
209362306a36Sopenharmony_ci
209462306a36Sopenharmony_ci#define SG_CONTEXT_CMD_ATTEMPTS 100
209562306a36Sopenharmony_ci
209662306a36Sopenharmony_ci/**
209762306a36Sopenharmony_ci * 	t3_sge_write_context - write an SGE context
209862306a36Sopenharmony_ci * 	@adapter: the adapter
209962306a36Sopenharmony_ci * 	@id: the context id
210062306a36Sopenharmony_ci * 	@type: the context type
210162306a36Sopenharmony_ci *
210262306a36Sopenharmony_ci * 	Program an SGE context with the values already loaded in the
210362306a36Sopenharmony_ci * 	CONTEXT_DATA? registers.
210462306a36Sopenharmony_ci */
210562306a36Sopenharmony_cistatic int t3_sge_write_context(struct adapter *adapter, unsigned int id,
210662306a36Sopenharmony_ci				unsigned int type)
210762306a36Sopenharmony_ci{
210862306a36Sopenharmony_ci	if (type == F_RESPONSEQ) {
210962306a36Sopenharmony_ci		/*
211062306a36Sopenharmony_ci		 * Can't write the Response Queue Context bits for
211162306a36Sopenharmony_ci		 * Interrupt Armed or the Reserve bits after the chip
211262306a36Sopenharmony_ci		 * has been initialized out of reset.  Writing to these
211362306a36Sopenharmony_ci		 * bits can confuse the hardware.
211462306a36Sopenharmony_ci		 */
211562306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0xffffffff);
211662306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0xffffffff);
211762306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0x17ffffff);
211862306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0xffffffff);
211962306a36Sopenharmony_ci	} else {
212062306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0xffffffff);
212162306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0xffffffff);
212262306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0xffffffff);
212362306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0xffffffff);
212462306a36Sopenharmony_ci	}
212562306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_CMD,
212662306a36Sopenharmony_ci		     V_CONTEXT_CMD_OPCODE(1) | type | V_CONTEXT(id));
212762306a36Sopenharmony_ci	return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
212862306a36Sopenharmony_ci			       0, SG_CONTEXT_CMD_ATTEMPTS, 1);
212962306a36Sopenharmony_ci}
213062306a36Sopenharmony_ci
213162306a36Sopenharmony_ci/**
213262306a36Sopenharmony_ci *	clear_sge_ctxt - completely clear an SGE context
213362306a36Sopenharmony_ci *	@adap: the adapter
213462306a36Sopenharmony_ci *	@id: the context id
213562306a36Sopenharmony_ci *	@type: the context type
213662306a36Sopenharmony_ci *
213762306a36Sopenharmony_ci *	Completely clear an SGE context.  Used predominantly at post-reset
213862306a36Sopenharmony_ci *	initialization.  Note in particular that we don't skip writing to any
213962306a36Sopenharmony_ci *	"sensitive bits" in the contexts the way that t3_sge_write_context()
214062306a36Sopenharmony_ci *	does ...
214162306a36Sopenharmony_ci */
214262306a36Sopenharmony_cistatic int clear_sge_ctxt(struct adapter *adap, unsigned int id,
214362306a36Sopenharmony_ci			  unsigned int type)
214462306a36Sopenharmony_ci{
214562306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_DATA0, 0);
214662306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_DATA1, 0);
214762306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_DATA2, 0);
214862306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_DATA3, 0);
214962306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_MASK0, 0xffffffff);
215062306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_MASK1, 0xffffffff);
215162306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_MASK2, 0xffffffff);
215262306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_MASK3, 0xffffffff);
215362306a36Sopenharmony_ci	t3_write_reg(adap, A_SG_CONTEXT_CMD,
215462306a36Sopenharmony_ci		     V_CONTEXT_CMD_OPCODE(1) | type | V_CONTEXT(id));
215562306a36Sopenharmony_ci	return t3_wait_op_done(adap, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
215662306a36Sopenharmony_ci			       0, SG_CONTEXT_CMD_ATTEMPTS, 1);
215762306a36Sopenharmony_ci}
215862306a36Sopenharmony_ci
215962306a36Sopenharmony_ci/**
216062306a36Sopenharmony_ci *	t3_sge_init_ecntxt - initialize an SGE egress context
216162306a36Sopenharmony_ci *	@adapter: the adapter to configure
216262306a36Sopenharmony_ci *	@id: the context id
216362306a36Sopenharmony_ci *	@gts_enable: whether to enable GTS for the context
216462306a36Sopenharmony_ci *	@type: the egress context type
216562306a36Sopenharmony_ci *	@respq: associated response queue
216662306a36Sopenharmony_ci *	@base_addr: base address of queue
216762306a36Sopenharmony_ci *	@size: number of queue entries
216862306a36Sopenharmony_ci *	@token: uP token
216962306a36Sopenharmony_ci *	@gen: initial generation value for the context
217062306a36Sopenharmony_ci *	@cidx: consumer pointer
217162306a36Sopenharmony_ci *
217262306a36Sopenharmony_ci *	Initialize an SGE egress context and make it ready for use.  If the
217362306a36Sopenharmony_ci *	platform allows concurrent context operations, the caller is
217462306a36Sopenharmony_ci *	responsible for appropriate locking.
217562306a36Sopenharmony_ci */
217662306a36Sopenharmony_ciint t3_sge_init_ecntxt(struct adapter *adapter, unsigned int id, int gts_enable,
217762306a36Sopenharmony_ci		       enum sge_context_type type, int respq, u64 base_addr,
217862306a36Sopenharmony_ci		       unsigned int size, unsigned int token, int gen,
217962306a36Sopenharmony_ci		       unsigned int cidx)
218062306a36Sopenharmony_ci{
218162306a36Sopenharmony_ci	unsigned int credits = type == SGE_CNTXT_OFLD ? 0 : FW_WR_NUM;
218262306a36Sopenharmony_ci
218362306a36Sopenharmony_ci	if (base_addr & 0xfff)	/* must be 4K aligned */
218462306a36Sopenharmony_ci		return -EINVAL;
218562306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
218662306a36Sopenharmony_ci		return -EBUSY;
218762306a36Sopenharmony_ci
218862306a36Sopenharmony_ci	base_addr >>= 12;
218962306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_EC_INDEX(cidx) |
219062306a36Sopenharmony_ci		     V_EC_CREDITS(credits) | V_EC_GTS(gts_enable));
219162306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA1, V_EC_SIZE(size) |
219262306a36Sopenharmony_ci		     V_EC_BASE_LO(base_addr & 0xffff));
219362306a36Sopenharmony_ci	base_addr >>= 16;
219462306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA2, base_addr);
219562306a36Sopenharmony_ci	base_addr >>= 32;
219662306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
219762306a36Sopenharmony_ci		     V_EC_BASE_HI(base_addr & 0xf) | V_EC_RESPQ(respq) |
219862306a36Sopenharmony_ci		     V_EC_TYPE(type) | V_EC_GEN(gen) | V_EC_UP_TOKEN(token) |
219962306a36Sopenharmony_ci		     F_EC_VALID);
220062306a36Sopenharmony_ci	return t3_sge_write_context(adapter, id, F_EGRESS);
220162306a36Sopenharmony_ci}
220262306a36Sopenharmony_ci
220362306a36Sopenharmony_ci/**
220462306a36Sopenharmony_ci *	t3_sge_init_flcntxt - initialize an SGE free-buffer list context
220562306a36Sopenharmony_ci *	@adapter: the adapter to configure
220662306a36Sopenharmony_ci *	@id: the context id
220762306a36Sopenharmony_ci *	@gts_enable: whether to enable GTS for the context
220862306a36Sopenharmony_ci *	@base_addr: base address of queue
220962306a36Sopenharmony_ci *	@size: number of queue entries
221062306a36Sopenharmony_ci *	@bsize: size of each buffer for this queue
221162306a36Sopenharmony_ci *	@cong_thres: threshold to signal congestion to upstream producers
221262306a36Sopenharmony_ci *	@gen: initial generation value for the context
221362306a36Sopenharmony_ci *	@cidx: consumer pointer
221462306a36Sopenharmony_ci *
221562306a36Sopenharmony_ci *	Initialize an SGE free list context and make it ready for use.  The
221662306a36Sopenharmony_ci *	caller is responsible for ensuring only one context operation occurs
221762306a36Sopenharmony_ci *	at a time.
221862306a36Sopenharmony_ci */
221962306a36Sopenharmony_ciint t3_sge_init_flcntxt(struct adapter *adapter, unsigned int id,
222062306a36Sopenharmony_ci			int gts_enable, u64 base_addr, unsigned int size,
222162306a36Sopenharmony_ci			unsigned int bsize, unsigned int cong_thres, int gen,
222262306a36Sopenharmony_ci			unsigned int cidx)
222362306a36Sopenharmony_ci{
222462306a36Sopenharmony_ci	if (base_addr & 0xfff)	/* must be 4K aligned */
222562306a36Sopenharmony_ci		return -EINVAL;
222662306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
222762306a36Sopenharmony_ci		return -EBUSY;
222862306a36Sopenharmony_ci
222962306a36Sopenharmony_ci	base_addr >>= 12;
223062306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA0, base_addr);
223162306a36Sopenharmony_ci	base_addr >>= 32;
223262306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA1,
223362306a36Sopenharmony_ci		     V_FL_BASE_HI((u32) base_addr) |
223462306a36Sopenharmony_ci		     V_FL_INDEX_LO(cidx & M_FL_INDEX_LO));
223562306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA2, V_FL_SIZE(size) |
223662306a36Sopenharmony_ci		     V_FL_GEN(gen) | V_FL_INDEX_HI(cidx >> 12) |
223762306a36Sopenharmony_ci		     V_FL_ENTRY_SIZE_LO(bsize & M_FL_ENTRY_SIZE_LO));
223862306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
223962306a36Sopenharmony_ci		     V_FL_ENTRY_SIZE_HI(bsize >> (32 - S_FL_ENTRY_SIZE_LO)) |
224062306a36Sopenharmony_ci		     V_FL_CONG_THRES(cong_thres) | V_FL_GTS(gts_enable));
224162306a36Sopenharmony_ci	return t3_sge_write_context(adapter, id, F_FREELIST);
224262306a36Sopenharmony_ci}
224362306a36Sopenharmony_ci
224462306a36Sopenharmony_ci/**
224562306a36Sopenharmony_ci *	t3_sge_init_rspcntxt - initialize an SGE response queue context
224662306a36Sopenharmony_ci *	@adapter: the adapter to configure
224762306a36Sopenharmony_ci *	@id: the context id
224862306a36Sopenharmony_ci *	@irq_vec_idx: MSI-X interrupt vector index, 0 if no MSI-X, -1 if no IRQ
224962306a36Sopenharmony_ci *	@base_addr: base address of queue
225062306a36Sopenharmony_ci *	@size: number of queue entries
225162306a36Sopenharmony_ci *	@fl_thres: threshold for selecting the normal or jumbo free list
225262306a36Sopenharmony_ci *	@gen: initial generation value for the context
225362306a36Sopenharmony_ci *	@cidx: consumer pointer
225462306a36Sopenharmony_ci *
225562306a36Sopenharmony_ci *	Initialize an SGE response queue context and make it ready for use.
225662306a36Sopenharmony_ci *	The caller is responsible for ensuring only one context operation
225762306a36Sopenharmony_ci *	occurs at a time.
225862306a36Sopenharmony_ci */
225962306a36Sopenharmony_ciint t3_sge_init_rspcntxt(struct adapter *adapter, unsigned int id,
226062306a36Sopenharmony_ci			 int irq_vec_idx, u64 base_addr, unsigned int size,
226162306a36Sopenharmony_ci			 unsigned int fl_thres, int gen, unsigned int cidx)
226262306a36Sopenharmony_ci{
226362306a36Sopenharmony_ci	unsigned int intr = 0;
226462306a36Sopenharmony_ci
226562306a36Sopenharmony_ci	if (base_addr & 0xfff)	/* must be 4K aligned */
226662306a36Sopenharmony_ci		return -EINVAL;
226762306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
226862306a36Sopenharmony_ci		return -EBUSY;
226962306a36Sopenharmony_ci
227062306a36Sopenharmony_ci	base_addr >>= 12;
227162306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size) |
227262306a36Sopenharmony_ci		     V_CQ_INDEX(cidx));
227362306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
227462306a36Sopenharmony_ci	base_addr >>= 32;
227562306a36Sopenharmony_ci	if (irq_vec_idx >= 0)
227662306a36Sopenharmony_ci		intr = V_RQ_MSI_VEC(irq_vec_idx) | F_RQ_INTR_EN;
227762306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
227862306a36Sopenharmony_ci		     V_CQ_BASE_HI((u32) base_addr) | intr | V_RQ_GEN(gen));
227962306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA3, fl_thres);
228062306a36Sopenharmony_ci	return t3_sge_write_context(adapter, id, F_RESPONSEQ);
228162306a36Sopenharmony_ci}
228262306a36Sopenharmony_ci
228362306a36Sopenharmony_ci/**
228462306a36Sopenharmony_ci *	t3_sge_init_cqcntxt - initialize an SGE completion queue context
228562306a36Sopenharmony_ci *	@adapter: the adapter to configure
228662306a36Sopenharmony_ci *	@id: the context id
228762306a36Sopenharmony_ci *	@base_addr: base address of queue
228862306a36Sopenharmony_ci *	@size: number of queue entries
228962306a36Sopenharmony_ci *	@rspq: response queue for async notifications
229062306a36Sopenharmony_ci *	@ovfl_mode: CQ overflow mode
229162306a36Sopenharmony_ci *	@credits: completion queue credits
229262306a36Sopenharmony_ci *	@credit_thres: the credit threshold
229362306a36Sopenharmony_ci *
229462306a36Sopenharmony_ci *	Initialize an SGE completion queue context and make it ready for use.
229562306a36Sopenharmony_ci *	The caller is responsible for ensuring only one context operation
229662306a36Sopenharmony_ci *	occurs at a time.
229762306a36Sopenharmony_ci */
229862306a36Sopenharmony_ciint t3_sge_init_cqcntxt(struct adapter *adapter, unsigned int id, u64 base_addr,
229962306a36Sopenharmony_ci			unsigned int size, int rspq, int ovfl_mode,
230062306a36Sopenharmony_ci			unsigned int credits, unsigned int credit_thres)
230162306a36Sopenharmony_ci{
230262306a36Sopenharmony_ci	if (base_addr & 0xfff)	/* must be 4K aligned */
230362306a36Sopenharmony_ci		return -EINVAL;
230462306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
230562306a36Sopenharmony_ci		return -EBUSY;
230662306a36Sopenharmony_ci
230762306a36Sopenharmony_ci	base_addr >>= 12;
230862306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size));
230962306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
231062306a36Sopenharmony_ci	base_addr >>= 32;
231162306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
231262306a36Sopenharmony_ci		     V_CQ_BASE_HI((u32) base_addr) | V_CQ_RSPQ(rspq) |
231362306a36Sopenharmony_ci		     V_CQ_GEN(1) | V_CQ_OVERFLOW_MODE(ovfl_mode) |
231462306a36Sopenharmony_ci		     V_CQ_ERR(ovfl_mode));
231562306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_CQ_CREDITS(credits) |
231662306a36Sopenharmony_ci		     V_CQ_CREDIT_THRES(credit_thres));
231762306a36Sopenharmony_ci	return t3_sge_write_context(adapter, id, F_CQ);
231862306a36Sopenharmony_ci}
231962306a36Sopenharmony_ci
232062306a36Sopenharmony_ci/**
232162306a36Sopenharmony_ci *	t3_sge_enable_ecntxt - enable/disable an SGE egress context
232262306a36Sopenharmony_ci *	@adapter: the adapter
232362306a36Sopenharmony_ci *	@id: the egress context id
232462306a36Sopenharmony_ci *	@enable: enable (1) or disable (0) the context
232562306a36Sopenharmony_ci *
232662306a36Sopenharmony_ci *	Enable or disable an SGE egress context.  The caller is responsible for
232762306a36Sopenharmony_ci *	ensuring only one context operation occurs at a time.
232862306a36Sopenharmony_ci */
232962306a36Sopenharmony_ciint t3_sge_enable_ecntxt(struct adapter *adapter, unsigned int id, int enable)
233062306a36Sopenharmony_ci{
233162306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
233262306a36Sopenharmony_ci		return -EBUSY;
233362306a36Sopenharmony_ci
233462306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
233562306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
233662306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
233762306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK3, F_EC_VALID);
233862306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_EC_VALID(enable));
233962306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_CMD,
234062306a36Sopenharmony_ci		     V_CONTEXT_CMD_OPCODE(1) | F_EGRESS | V_CONTEXT(id));
234162306a36Sopenharmony_ci	return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
234262306a36Sopenharmony_ci			       0, SG_CONTEXT_CMD_ATTEMPTS, 1);
234362306a36Sopenharmony_ci}
234462306a36Sopenharmony_ci
234562306a36Sopenharmony_ci/**
234662306a36Sopenharmony_ci *	t3_sge_disable_fl - disable an SGE free-buffer list
234762306a36Sopenharmony_ci *	@adapter: the adapter
234862306a36Sopenharmony_ci *	@id: the free list context id
234962306a36Sopenharmony_ci *
235062306a36Sopenharmony_ci *	Disable an SGE free-buffer list.  The caller is responsible for
235162306a36Sopenharmony_ci *	ensuring only one context operation occurs at a time.
235262306a36Sopenharmony_ci */
235362306a36Sopenharmony_ciint t3_sge_disable_fl(struct adapter *adapter, unsigned int id)
235462306a36Sopenharmony_ci{
235562306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
235662306a36Sopenharmony_ci		return -EBUSY;
235762306a36Sopenharmony_ci
235862306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
235962306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
236062306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK2, V_FL_SIZE(M_FL_SIZE));
236162306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
236262306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA2, 0);
236362306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_CMD,
236462306a36Sopenharmony_ci		     V_CONTEXT_CMD_OPCODE(1) | F_FREELIST | V_CONTEXT(id));
236562306a36Sopenharmony_ci	return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
236662306a36Sopenharmony_ci			       0, SG_CONTEXT_CMD_ATTEMPTS, 1);
236762306a36Sopenharmony_ci}
236862306a36Sopenharmony_ci
236962306a36Sopenharmony_ci/**
237062306a36Sopenharmony_ci *	t3_sge_disable_rspcntxt - disable an SGE response queue
237162306a36Sopenharmony_ci *	@adapter: the adapter
237262306a36Sopenharmony_ci *	@id: the response queue context id
237362306a36Sopenharmony_ci *
237462306a36Sopenharmony_ci *	Disable an SGE response queue.  The caller is responsible for
237562306a36Sopenharmony_ci *	ensuring only one context operation occurs at a time.
237662306a36Sopenharmony_ci */
237762306a36Sopenharmony_ciint t3_sge_disable_rspcntxt(struct adapter *adapter, unsigned int id)
237862306a36Sopenharmony_ci{
237962306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
238062306a36Sopenharmony_ci		return -EBUSY;
238162306a36Sopenharmony_ci
238262306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
238362306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
238462306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
238562306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
238662306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
238762306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_CMD,
238862306a36Sopenharmony_ci		     V_CONTEXT_CMD_OPCODE(1) | F_RESPONSEQ | V_CONTEXT(id));
238962306a36Sopenharmony_ci	return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
239062306a36Sopenharmony_ci			       0, SG_CONTEXT_CMD_ATTEMPTS, 1);
239162306a36Sopenharmony_ci}
239262306a36Sopenharmony_ci
239362306a36Sopenharmony_ci/**
239462306a36Sopenharmony_ci *	t3_sge_disable_cqcntxt - disable an SGE completion queue
239562306a36Sopenharmony_ci *	@adapter: the adapter
239662306a36Sopenharmony_ci *	@id: the completion queue context id
239762306a36Sopenharmony_ci *
239862306a36Sopenharmony_ci *	Disable an SGE completion queue.  The caller is responsible for
239962306a36Sopenharmony_ci *	ensuring only one context operation occurs at a time.
240062306a36Sopenharmony_ci */
240162306a36Sopenharmony_ciint t3_sge_disable_cqcntxt(struct adapter *adapter, unsigned int id)
240262306a36Sopenharmony_ci{
240362306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
240462306a36Sopenharmony_ci		return -EBUSY;
240562306a36Sopenharmony_ci
240662306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
240762306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
240862306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
240962306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
241062306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
241162306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_CMD,
241262306a36Sopenharmony_ci		     V_CONTEXT_CMD_OPCODE(1) | F_CQ | V_CONTEXT(id));
241362306a36Sopenharmony_ci	return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
241462306a36Sopenharmony_ci			       0, SG_CONTEXT_CMD_ATTEMPTS, 1);
241562306a36Sopenharmony_ci}
241662306a36Sopenharmony_ci
241762306a36Sopenharmony_ci/**
241862306a36Sopenharmony_ci *	t3_sge_cqcntxt_op - perform an operation on a completion queue context
241962306a36Sopenharmony_ci *	@adapter: the adapter
242062306a36Sopenharmony_ci *	@id: the context id
242162306a36Sopenharmony_ci *	@op: the operation to perform
242262306a36Sopenharmony_ci *	@credits: credit value to write
242362306a36Sopenharmony_ci *
242462306a36Sopenharmony_ci *	Perform the selected operation on an SGE completion queue context.
242562306a36Sopenharmony_ci *	The caller is responsible for ensuring only one context operation
242662306a36Sopenharmony_ci *	occurs at a time.
242762306a36Sopenharmony_ci */
242862306a36Sopenharmony_ciint t3_sge_cqcntxt_op(struct adapter *adapter, unsigned int id, unsigned int op,
242962306a36Sopenharmony_ci		      unsigned int credits)
243062306a36Sopenharmony_ci{
243162306a36Sopenharmony_ci	u32 val;
243262306a36Sopenharmony_ci
243362306a36Sopenharmony_ci	if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
243462306a36Sopenharmony_ci		return -EBUSY;
243562306a36Sopenharmony_ci
243662306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_DATA0, credits << 16);
243762306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_CONTEXT_CMD, V_CONTEXT_CMD_OPCODE(op) |
243862306a36Sopenharmony_ci		     V_CONTEXT(id) | F_CQ);
243962306a36Sopenharmony_ci	if (t3_wait_op_done_val(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
244062306a36Sopenharmony_ci				0, SG_CONTEXT_CMD_ATTEMPTS, 1, &val))
244162306a36Sopenharmony_ci		return -EIO;
244262306a36Sopenharmony_ci
244362306a36Sopenharmony_ci	if (op >= 2 && op < 7) {
244462306a36Sopenharmony_ci		if (adapter->params.rev > 0)
244562306a36Sopenharmony_ci			return G_CQ_INDEX(val);
244662306a36Sopenharmony_ci
244762306a36Sopenharmony_ci		t3_write_reg(adapter, A_SG_CONTEXT_CMD,
244862306a36Sopenharmony_ci			     V_CONTEXT_CMD_OPCODE(0) | F_CQ | V_CONTEXT(id));
244962306a36Sopenharmony_ci		if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD,
245062306a36Sopenharmony_ci				    F_CONTEXT_CMD_BUSY, 0,
245162306a36Sopenharmony_ci				    SG_CONTEXT_CMD_ATTEMPTS, 1))
245262306a36Sopenharmony_ci			return -EIO;
245362306a36Sopenharmony_ci		return G_CQ_INDEX(t3_read_reg(adapter, A_SG_CONTEXT_DATA0));
245462306a36Sopenharmony_ci	}
245562306a36Sopenharmony_ci	return 0;
245662306a36Sopenharmony_ci}
245762306a36Sopenharmony_ci
245862306a36Sopenharmony_ci/**
245962306a36Sopenharmony_ci *	t3_config_rss - configure Rx packet steering
246062306a36Sopenharmony_ci *	@adapter: the adapter
246162306a36Sopenharmony_ci *	@rss_config: RSS settings (written to TP_RSS_CONFIG)
246262306a36Sopenharmony_ci *	@cpus: values for the CPU lookup table (0xff terminated)
246362306a36Sopenharmony_ci *	@rspq: values for the response queue lookup table (0xffff terminated)
246462306a36Sopenharmony_ci *
246562306a36Sopenharmony_ci *	Programs the receive packet steering logic.  @cpus and @rspq provide
246662306a36Sopenharmony_ci *	the values for the CPU and response queue lookup tables.  If they
246762306a36Sopenharmony_ci *	provide fewer values than the size of the tables the supplied values
246862306a36Sopenharmony_ci *	are used repeatedly until the tables are fully populated.
246962306a36Sopenharmony_ci */
247062306a36Sopenharmony_civoid t3_config_rss(struct adapter *adapter, unsigned int rss_config,
247162306a36Sopenharmony_ci		   const u8 * cpus, const u16 *rspq)
247262306a36Sopenharmony_ci{
247362306a36Sopenharmony_ci	int i, j, cpu_idx = 0, q_idx = 0;
247462306a36Sopenharmony_ci
247562306a36Sopenharmony_ci	if (cpus)
247662306a36Sopenharmony_ci		for (i = 0; i < RSS_TABLE_SIZE; ++i) {
247762306a36Sopenharmony_ci			u32 val = i << 16;
247862306a36Sopenharmony_ci
247962306a36Sopenharmony_ci			for (j = 0; j < 2; ++j) {
248062306a36Sopenharmony_ci				val |= (cpus[cpu_idx++] & 0x3f) << (8 * j);
248162306a36Sopenharmony_ci				if (cpus[cpu_idx] == 0xff)
248262306a36Sopenharmony_ci					cpu_idx = 0;
248362306a36Sopenharmony_ci			}
248462306a36Sopenharmony_ci			t3_write_reg(adapter, A_TP_RSS_LKP_TABLE, val);
248562306a36Sopenharmony_ci		}
248662306a36Sopenharmony_ci
248762306a36Sopenharmony_ci	if (rspq)
248862306a36Sopenharmony_ci		for (i = 0; i < RSS_TABLE_SIZE; ++i) {
248962306a36Sopenharmony_ci			t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
249062306a36Sopenharmony_ci				     (i << 16) | rspq[q_idx++]);
249162306a36Sopenharmony_ci			if (rspq[q_idx] == 0xffff)
249262306a36Sopenharmony_ci				q_idx = 0;
249362306a36Sopenharmony_ci		}
249462306a36Sopenharmony_ci
249562306a36Sopenharmony_ci	t3_write_reg(adapter, A_TP_RSS_CONFIG, rss_config);
249662306a36Sopenharmony_ci}
249762306a36Sopenharmony_ci
249862306a36Sopenharmony_ci/**
249962306a36Sopenharmony_ci *	t3_tp_set_offload_mode - put TP in NIC/offload mode
250062306a36Sopenharmony_ci *	@adap: the adapter
250162306a36Sopenharmony_ci *	@enable: 1 to select offload mode, 0 for regular NIC
250262306a36Sopenharmony_ci *
250362306a36Sopenharmony_ci *	Switches TP to NIC/offload mode.
250462306a36Sopenharmony_ci */
250562306a36Sopenharmony_civoid t3_tp_set_offload_mode(struct adapter *adap, int enable)
250662306a36Sopenharmony_ci{
250762306a36Sopenharmony_ci	if (is_offload(adap) || !enable)
250862306a36Sopenharmony_ci		t3_set_reg_field(adap, A_TP_IN_CONFIG, F_NICMODE,
250962306a36Sopenharmony_ci				 V_NICMODE(!enable));
251062306a36Sopenharmony_ci}
251162306a36Sopenharmony_ci
251262306a36Sopenharmony_ci/**
251362306a36Sopenharmony_ci *	pm_num_pages - calculate the number of pages of the payload memory
251462306a36Sopenharmony_ci *	@mem_size: the size of the payload memory
251562306a36Sopenharmony_ci *	@pg_size: the size of each payload memory page
251662306a36Sopenharmony_ci *
251762306a36Sopenharmony_ci *	Calculate the number of pages, each of the given size, that fit in a
251862306a36Sopenharmony_ci *	memory of the specified size, respecting the HW requirement that the
251962306a36Sopenharmony_ci *	number of pages must be a multiple of 24.
252062306a36Sopenharmony_ci */
252162306a36Sopenharmony_cistatic inline unsigned int pm_num_pages(unsigned int mem_size,
252262306a36Sopenharmony_ci					unsigned int pg_size)
252362306a36Sopenharmony_ci{
252462306a36Sopenharmony_ci	unsigned int n = mem_size / pg_size;
252562306a36Sopenharmony_ci
252662306a36Sopenharmony_ci	return n - n % 24;
252762306a36Sopenharmony_ci}
252862306a36Sopenharmony_ci
252962306a36Sopenharmony_ci#define mem_region(adap, start, size, reg) \
253062306a36Sopenharmony_ci	t3_write_reg((adap), A_ ## reg, (start)); \
253162306a36Sopenharmony_ci	start += size
253262306a36Sopenharmony_ci
253362306a36Sopenharmony_ci/**
253462306a36Sopenharmony_ci *	partition_mem - partition memory and configure TP memory settings
253562306a36Sopenharmony_ci *	@adap: the adapter
253662306a36Sopenharmony_ci *	@p: the TP parameters
253762306a36Sopenharmony_ci *
253862306a36Sopenharmony_ci *	Partitions context and payload memory and configures TP's memory
253962306a36Sopenharmony_ci *	registers.
254062306a36Sopenharmony_ci */
254162306a36Sopenharmony_cistatic void partition_mem(struct adapter *adap, const struct tp_params *p)
254262306a36Sopenharmony_ci{
254362306a36Sopenharmony_ci	unsigned int m, pstructs, tids = t3_mc5_size(&adap->mc5);
254462306a36Sopenharmony_ci	unsigned int timers = 0, timers_shift = 22;
254562306a36Sopenharmony_ci
254662306a36Sopenharmony_ci	if (adap->params.rev > 0) {
254762306a36Sopenharmony_ci		if (tids <= 16 * 1024) {
254862306a36Sopenharmony_ci			timers = 1;
254962306a36Sopenharmony_ci			timers_shift = 16;
255062306a36Sopenharmony_ci		} else if (tids <= 64 * 1024) {
255162306a36Sopenharmony_ci			timers = 2;
255262306a36Sopenharmony_ci			timers_shift = 18;
255362306a36Sopenharmony_ci		} else if (tids <= 256 * 1024) {
255462306a36Sopenharmony_ci			timers = 3;
255562306a36Sopenharmony_ci			timers_shift = 20;
255662306a36Sopenharmony_ci		}
255762306a36Sopenharmony_ci	}
255862306a36Sopenharmony_ci
255962306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PMM_SIZE,
256062306a36Sopenharmony_ci		     p->chan_rx_size | (p->chan_tx_size >> 16));
256162306a36Sopenharmony_ci
256262306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PMM_TX_BASE, 0);
256362306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PMM_TX_PAGE_SIZE, p->tx_pg_size);
256462306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PMM_TX_MAX_PAGE, p->tx_num_pgs);
256562306a36Sopenharmony_ci	t3_set_reg_field(adap, A_TP_PARA_REG3, V_TXDATAACKIDX(M_TXDATAACKIDX),
256662306a36Sopenharmony_ci			 V_TXDATAACKIDX(fls(p->tx_pg_size) - 12));
256762306a36Sopenharmony_ci
256862306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PMM_RX_BASE, 0);
256962306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PMM_RX_PAGE_SIZE, p->rx_pg_size);
257062306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PMM_RX_MAX_PAGE, p->rx_num_pgs);
257162306a36Sopenharmony_ci
257262306a36Sopenharmony_ci	pstructs = p->rx_num_pgs + p->tx_num_pgs;
257362306a36Sopenharmony_ci	/* Add a bit of headroom and make multiple of 24 */
257462306a36Sopenharmony_ci	pstructs += 48;
257562306a36Sopenharmony_ci	pstructs -= pstructs % 24;
257662306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_CMM_MM_MAX_PSTRUCT, pstructs);
257762306a36Sopenharmony_ci
257862306a36Sopenharmony_ci	m = tids * TCB_SIZE;
257962306a36Sopenharmony_ci	mem_region(adap, m, (64 << 10) * 64, SG_EGR_CNTX_BADDR);
258062306a36Sopenharmony_ci	mem_region(adap, m, (64 << 10) * 64, SG_CQ_CONTEXT_BADDR);
258162306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_CMM_TIMER_BASE, V_CMTIMERMAXNUM(timers) | m);
258262306a36Sopenharmony_ci	m += ((p->ntimer_qs - 1) << timers_shift) + (1 << 22);
258362306a36Sopenharmony_ci	mem_region(adap, m, pstructs * 64, TP_CMM_MM_BASE);
258462306a36Sopenharmony_ci	mem_region(adap, m, 64 * (pstructs / 24), TP_CMM_MM_PS_FLST_BASE);
258562306a36Sopenharmony_ci	mem_region(adap, m, 64 * (p->rx_num_pgs / 24), TP_CMM_MM_RX_FLST_BASE);
258662306a36Sopenharmony_ci	mem_region(adap, m, 64 * (p->tx_num_pgs / 24), TP_CMM_MM_TX_FLST_BASE);
258762306a36Sopenharmony_ci
258862306a36Sopenharmony_ci	m = (m + 4095) & ~0xfff;
258962306a36Sopenharmony_ci	t3_write_reg(adap, A_CIM_SDRAM_BASE_ADDR, m);
259062306a36Sopenharmony_ci	t3_write_reg(adap, A_CIM_SDRAM_ADDR_SIZE, p->cm_size - m);
259162306a36Sopenharmony_ci
259262306a36Sopenharmony_ci	tids = (p->cm_size - m - (3 << 20)) / 3072 - 32;
259362306a36Sopenharmony_ci	m = t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
259462306a36Sopenharmony_ci	    adap->params.mc5.nfilters - adap->params.mc5.nroutes;
259562306a36Sopenharmony_ci	if (tids < m)
259662306a36Sopenharmony_ci		adap->params.mc5.nservers += m - tids;
259762306a36Sopenharmony_ci}
259862306a36Sopenharmony_ci
259962306a36Sopenharmony_cistatic inline void tp_wr_indirect(struct adapter *adap, unsigned int addr,
260062306a36Sopenharmony_ci				  u32 val)
260162306a36Sopenharmony_ci{
260262306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PIO_ADDR, addr);
260362306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PIO_DATA, val);
260462306a36Sopenharmony_ci}
260562306a36Sopenharmony_ci
260662306a36Sopenharmony_cistatic void tp_config(struct adapter *adap, const struct tp_params *p)
260762306a36Sopenharmony_ci{
260862306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_GLOBAL_CONFIG, F_TXPACINGENABLE | F_PATHMTU |
260962306a36Sopenharmony_ci		     F_IPCHECKSUMOFFLOAD | F_UDPCHECKSUMOFFLOAD |
261062306a36Sopenharmony_ci		     F_TCPCHECKSUMOFFLOAD | V_IPTTL(64));
261162306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TCP_OPTIONS, V_MTUDEFAULT(576) |
261262306a36Sopenharmony_ci		     F_MTUENABLE | V_WINDOWSCALEMODE(1) |
261362306a36Sopenharmony_ci		     V_TIMESTAMPSMODE(1) | V_SACKMODE(1) | V_SACKRX(1));
261462306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_DACK_CONFIG, V_AUTOSTATE3(1) |
261562306a36Sopenharmony_ci		     V_AUTOSTATE2(1) | V_AUTOSTATE1(0) |
261662306a36Sopenharmony_ci		     V_BYTETHRESHOLD(26880) | V_MSSTHRESHOLD(2) |
261762306a36Sopenharmony_ci		     F_AUTOCAREFUL | F_AUTOENABLE | V_DACK_MODE(1));
261862306a36Sopenharmony_ci	t3_set_reg_field(adap, A_TP_IN_CONFIG, F_RXFBARBPRIO | F_TXFBARBPRIO,
261962306a36Sopenharmony_ci			 F_IPV6ENABLE | F_NICMODE);
262062306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TX_RESOURCE_LIMIT, 0x18141814);
262162306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PARA_REG4, 0x5050105);
262262306a36Sopenharmony_ci	t3_set_reg_field(adap, A_TP_PARA_REG6, 0,
262362306a36Sopenharmony_ci			 adap->params.rev > 0 ? F_ENABLEESND :
262462306a36Sopenharmony_ci			 F_T3A_ENABLEESND);
262562306a36Sopenharmony_ci
262662306a36Sopenharmony_ci	t3_set_reg_field(adap, A_TP_PC_CONFIG,
262762306a36Sopenharmony_ci			 F_ENABLEEPCMDAFULL,
262862306a36Sopenharmony_ci			 F_ENABLEOCSPIFULL |F_TXDEFERENABLE | F_HEARBEATDACK |
262962306a36Sopenharmony_ci			 F_TXCONGESTIONMODE | F_RXCONGESTIONMODE);
263062306a36Sopenharmony_ci	t3_set_reg_field(adap, A_TP_PC_CONFIG2, F_CHDRAFULL,
263162306a36Sopenharmony_ci			 F_ENABLEIPV6RSS | F_ENABLENONOFDTNLSYN |
263262306a36Sopenharmony_ci			 F_ENABLEARPMISS | F_DISBLEDAPARBIT0);
263362306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1080);
263462306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1000);
263562306a36Sopenharmony_ci
263662306a36Sopenharmony_ci	if (adap->params.rev > 0) {
263762306a36Sopenharmony_ci		tp_wr_indirect(adap, A_TP_EGRESS_CONFIG, F_REWRITEFORCETOSIZE);
263862306a36Sopenharmony_ci		t3_set_reg_field(adap, A_TP_PARA_REG3, F_TXPACEAUTO,
263962306a36Sopenharmony_ci				 F_TXPACEAUTO);
264062306a36Sopenharmony_ci		t3_set_reg_field(adap, A_TP_PC_CONFIG, F_LOCKTID, F_LOCKTID);
264162306a36Sopenharmony_ci		t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEAUTOSTRICT);
264262306a36Sopenharmony_ci	} else
264362306a36Sopenharmony_ci		t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEFIXED);
264462306a36Sopenharmony_ci
264562306a36Sopenharmony_ci	if (adap->params.rev == T3_REV_C)
264662306a36Sopenharmony_ci		t3_set_reg_field(adap, A_TP_PC_CONFIG,
264762306a36Sopenharmony_ci				 V_TABLELATENCYDELTA(M_TABLELATENCYDELTA),
264862306a36Sopenharmony_ci				 V_TABLELATENCYDELTA(4));
264962306a36Sopenharmony_ci
265062306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT1, 0);
265162306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT0, 0);
265262306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_MOD_CHANNEL_WEIGHT, 0);
265362306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_MOD_RATE_LIMIT, 0xf2200000);
265462306a36Sopenharmony_ci}
265562306a36Sopenharmony_ci
265662306a36Sopenharmony_ci/* Desired TP timer resolution in usec */
265762306a36Sopenharmony_ci#define TP_TMR_RES 50
265862306a36Sopenharmony_ci
265962306a36Sopenharmony_ci/* TCP timer values in ms */
266062306a36Sopenharmony_ci#define TP_DACK_TIMER 50
266162306a36Sopenharmony_ci#define TP_RTO_MIN    250
266262306a36Sopenharmony_ci
266362306a36Sopenharmony_ci/**
266462306a36Sopenharmony_ci *	tp_set_timers - set TP timing parameters
266562306a36Sopenharmony_ci *	@adap: the adapter to set
266662306a36Sopenharmony_ci *	@core_clk: the core clock frequency in Hz
266762306a36Sopenharmony_ci *
266862306a36Sopenharmony_ci *	Set TP's timing parameters, such as the various timer resolutions and
266962306a36Sopenharmony_ci *	the TCP timer values.
267062306a36Sopenharmony_ci */
267162306a36Sopenharmony_cistatic void tp_set_timers(struct adapter *adap, unsigned int core_clk)
267262306a36Sopenharmony_ci{
267362306a36Sopenharmony_ci	unsigned int tre = fls(core_clk / (1000000 / TP_TMR_RES)) - 1;
267462306a36Sopenharmony_ci	unsigned int dack_re = fls(core_clk / 5000) - 1;	/* 200us */
267562306a36Sopenharmony_ci	unsigned int tstamp_re = fls(core_clk / 1000);	/* 1ms, at least */
267662306a36Sopenharmony_ci	unsigned int tps = core_clk >> tre;
267762306a36Sopenharmony_ci
267862306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TIMER_RESOLUTION, V_TIMERRESOLUTION(tre) |
267962306a36Sopenharmony_ci		     V_DELAYEDACKRESOLUTION(dack_re) |
268062306a36Sopenharmony_ci		     V_TIMESTAMPRESOLUTION(tstamp_re));
268162306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_DACK_TIMER,
268262306a36Sopenharmony_ci		     (core_clk >> dack_re) / (1000 / TP_DACK_TIMER));
268362306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TCP_BACKOFF_REG0, 0x3020100);
268462306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TCP_BACKOFF_REG1, 0x7060504);
268562306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TCP_BACKOFF_REG2, 0xb0a0908);
268662306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TCP_BACKOFF_REG3, 0xf0e0d0c);
268762306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_SHIFT_CNT, V_SYNSHIFTMAX(6) |
268862306a36Sopenharmony_ci		     V_RXTSHIFTMAXR1(4) | V_RXTSHIFTMAXR2(15) |
268962306a36Sopenharmony_ci		     V_PERSHIFTBACKOFFMAX(8) | V_PERSHIFTMAX(8) |
269062306a36Sopenharmony_ci		     V_KEEPALIVEMAX(9));
269162306a36Sopenharmony_ci
269262306a36Sopenharmony_ci#define SECONDS * tps
269362306a36Sopenharmony_ci
269462306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_MSL, adap->params.rev > 0 ? 0 : 2 SECONDS);
269562306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_RXT_MIN, tps / (1000 / TP_RTO_MIN));
269662306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_RXT_MAX, 64 SECONDS);
269762306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PERS_MIN, 5 SECONDS);
269862306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PERS_MAX, 64 SECONDS);
269962306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_KEEP_IDLE, 7200 SECONDS);
270062306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_KEEP_INTVL, 75 SECONDS);
270162306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_INIT_SRTT, 3 SECONDS);
270262306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_FINWAIT2_TIMER, 600 SECONDS);
270362306a36Sopenharmony_ci
270462306a36Sopenharmony_ci#undef SECONDS
270562306a36Sopenharmony_ci}
270662306a36Sopenharmony_ci
270762306a36Sopenharmony_ci/**
270862306a36Sopenharmony_ci *	t3_tp_set_coalescing_size - set receive coalescing size
270962306a36Sopenharmony_ci *	@adap: the adapter
271062306a36Sopenharmony_ci *	@size: the receive coalescing size
271162306a36Sopenharmony_ci *	@psh: whether a set PSH bit should deliver coalesced data
271262306a36Sopenharmony_ci *
271362306a36Sopenharmony_ci *	Set the receive coalescing size and PSH bit handling.
271462306a36Sopenharmony_ci */
271562306a36Sopenharmony_cistatic int t3_tp_set_coalescing_size(struct adapter *adap,
271662306a36Sopenharmony_ci				     unsigned int size, int psh)
271762306a36Sopenharmony_ci{
271862306a36Sopenharmony_ci	u32 val;
271962306a36Sopenharmony_ci
272062306a36Sopenharmony_ci	if (size > MAX_RX_COALESCING_LEN)
272162306a36Sopenharmony_ci		return -EINVAL;
272262306a36Sopenharmony_ci
272362306a36Sopenharmony_ci	val = t3_read_reg(adap, A_TP_PARA_REG3);
272462306a36Sopenharmony_ci	val &= ~(F_RXCOALESCEENABLE | F_RXCOALESCEPSHEN);
272562306a36Sopenharmony_ci
272662306a36Sopenharmony_ci	if (size) {
272762306a36Sopenharmony_ci		val |= F_RXCOALESCEENABLE;
272862306a36Sopenharmony_ci		if (psh)
272962306a36Sopenharmony_ci			val |= F_RXCOALESCEPSHEN;
273062306a36Sopenharmony_ci		size = min(MAX_RX_COALESCING_LEN, size);
273162306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_PARA_REG2, V_RXCOALESCESIZE(size) |
273262306a36Sopenharmony_ci			     V_MAXRXDATA(MAX_RX_COALESCING_LEN));
273362306a36Sopenharmony_ci	}
273462306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PARA_REG3, val);
273562306a36Sopenharmony_ci	return 0;
273662306a36Sopenharmony_ci}
273762306a36Sopenharmony_ci
273862306a36Sopenharmony_ci/**
273962306a36Sopenharmony_ci *	t3_tp_set_max_rxsize - set the max receive size
274062306a36Sopenharmony_ci *	@adap: the adapter
274162306a36Sopenharmony_ci *	@size: the max receive size
274262306a36Sopenharmony_ci *
274362306a36Sopenharmony_ci *	Set TP's max receive size.  This is the limit that applies when
274462306a36Sopenharmony_ci *	receive coalescing is disabled.
274562306a36Sopenharmony_ci */
274662306a36Sopenharmony_cistatic void t3_tp_set_max_rxsize(struct adapter *adap, unsigned int size)
274762306a36Sopenharmony_ci{
274862306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_PARA_REG7,
274962306a36Sopenharmony_ci		     V_PMMAXXFERLEN0(size) | V_PMMAXXFERLEN1(size));
275062306a36Sopenharmony_ci}
275162306a36Sopenharmony_ci
275262306a36Sopenharmony_cistatic void init_mtus(unsigned short mtus[])
275362306a36Sopenharmony_ci{
275462306a36Sopenharmony_ci	/*
275562306a36Sopenharmony_ci	 * See draft-mathis-plpmtud-00.txt for the values.  The min is 88 so
275662306a36Sopenharmony_ci	 * it can accommodate max size TCP/IP headers when SACK and timestamps
275762306a36Sopenharmony_ci	 * are enabled and still have at least 8 bytes of payload.
275862306a36Sopenharmony_ci	 */
275962306a36Sopenharmony_ci	mtus[0] = 88;
276062306a36Sopenharmony_ci	mtus[1] = 88;
276162306a36Sopenharmony_ci	mtus[2] = 256;
276262306a36Sopenharmony_ci	mtus[3] = 512;
276362306a36Sopenharmony_ci	mtus[4] = 576;
276462306a36Sopenharmony_ci	mtus[5] = 1024;
276562306a36Sopenharmony_ci	mtus[6] = 1280;
276662306a36Sopenharmony_ci	mtus[7] = 1492;
276762306a36Sopenharmony_ci	mtus[8] = 1500;
276862306a36Sopenharmony_ci	mtus[9] = 2002;
276962306a36Sopenharmony_ci	mtus[10] = 2048;
277062306a36Sopenharmony_ci	mtus[11] = 4096;
277162306a36Sopenharmony_ci	mtus[12] = 4352;
277262306a36Sopenharmony_ci	mtus[13] = 8192;
277362306a36Sopenharmony_ci	mtus[14] = 9000;
277462306a36Sopenharmony_ci	mtus[15] = 9600;
277562306a36Sopenharmony_ci}
277662306a36Sopenharmony_ci
277762306a36Sopenharmony_ci/*
277862306a36Sopenharmony_ci * Initial congestion control parameters.
277962306a36Sopenharmony_ci */
278062306a36Sopenharmony_cistatic void init_cong_ctrl(unsigned short *a, unsigned short *b)
278162306a36Sopenharmony_ci{
278262306a36Sopenharmony_ci	a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
278362306a36Sopenharmony_ci	a[9] = 2;
278462306a36Sopenharmony_ci	a[10] = 3;
278562306a36Sopenharmony_ci	a[11] = 4;
278662306a36Sopenharmony_ci	a[12] = 5;
278762306a36Sopenharmony_ci	a[13] = 6;
278862306a36Sopenharmony_ci	a[14] = 7;
278962306a36Sopenharmony_ci	a[15] = 8;
279062306a36Sopenharmony_ci	a[16] = 9;
279162306a36Sopenharmony_ci	a[17] = 10;
279262306a36Sopenharmony_ci	a[18] = 14;
279362306a36Sopenharmony_ci	a[19] = 17;
279462306a36Sopenharmony_ci	a[20] = 21;
279562306a36Sopenharmony_ci	a[21] = 25;
279662306a36Sopenharmony_ci	a[22] = 30;
279762306a36Sopenharmony_ci	a[23] = 35;
279862306a36Sopenharmony_ci	a[24] = 45;
279962306a36Sopenharmony_ci	a[25] = 60;
280062306a36Sopenharmony_ci	a[26] = 80;
280162306a36Sopenharmony_ci	a[27] = 100;
280262306a36Sopenharmony_ci	a[28] = 200;
280362306a36Sopenharmony_ci	a[29] = 300;
280462306a36Sopenharmony_ci	a[30] = 400;
280562306a36Sopenharmony_ci	a[31] = 500;
280662306a36Sopenharmony_ci
280762306a36Sopenharmony_ci	b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
280862306a36Sopenharmony_ci	b[9] = b[10] = 1;
280962306a36Sopenharmony_ci	b[11] = b[12] = 2;
281062306a36Sopenharmony_ci	b[13] = b[14] = b[15] = b[16] = 3;
281162306a36Sopenharmony_ci	b[17] = b[18] = b[19] = b[20] = b[21] = 4;
281262306a36Sopenharmony_ci	b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
281362306a36Sopenharmony_ci	b[28] = b[29] = 6;
281462306a36Sopenharmony_ci	b[30] = b[31] = 7;
281562306a36Sopenharmony_ci}
281662306a36Sopenharmony_ci
281762306a36Sopenharmony_ci/* The minimum additive increment value for the congestion control table */
281862306a36Sopenharmony_ci#define CC_MIN_INCR 2U
281962306a36Sopenharmony_ci
282062306a36Sopenharmony_ci/**
282162306a36Sopenharmony_ci *	t3_load_mtus - write the MTU and congestion control HW tables
282262306a36Sopenharmony_ci *	@adap: the adapter
282362306a36Sopenharmony_ci *	@mtus: the unrestricted values for the MTU table
282462306a36Sopenharmony_ci *	@alpha: the values for the congestion control alpha parameter
282562306a36Sopenharmony_ci *	@beta: the values for the congestion control beta parameter
282662306a36Sopenharmony_ci *	@mtu_cap: the maximum permitted effective MTU
282762306a36Sopenharmony_ci *
282862306a36Sopenharmony_ci *	Write the MTU table with the supplied MTUs capping each at &mtu_cap.
282962306a36Sopenharmony_ci *	Update the high-speed congestion control table with the supplied alpha,
283062306a36Sopenharmony_ci * 	beta, and MTUs.
283162306a36Sopenharmony_ci */
283262306a36Sopenharmony_civoid t3_load_mtus(struct adapter *adap, unsigned short mtus[NMTUS],
283362306a36Sopenharmony_ci		  unsigned short alpha[NCCTRL_WIN],
283462306a36Sopenharmony_ci		  unsigned short beta[NCCTRL_WIN], unsigned short mtu_cap)
283562306a36Sopenharmony_ci{
283662306a36Sopenharmony_ci	static const unsigned int avg_pkts[NCCTRL_WIN] = {
283762306a36Sopenharmony_ci		2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
283862306a36Sopenharmony_ci		896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
283962306a36Sopenharmony_ci		28672, 40960, 57344, 81920, 114688, 163840, 229376
284062306a36Sopenharmony_ci	};
284162306a36Sopenharmony_ci
284262306a36Sopenharmony_ci	unsigned int i, w;
284362306a36Sopenharmony_ci
284462306a36Sopenharmony_ci	for (i = 0; i < NMTUS; ++i) {
284562306a36Sopenharmony_ci		unsigned int mtu = min(mtus[i], mtu_cap);
284662306a36Sopenharmony_ci		unsigned int log2 = fls(mtu);
284762306a36Sopenharmony_ci
284862306a36Sopenharmony_ci		if (!(mtu & ((1 << log2) >> 2)))	/* round */
284962306a36Sopenharmony_ci			log2--;
285062306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_MTU_TABLE,
285162306a36Sopenharmony_ci			     (i << 24) | (log2 << 16) | mtu);
285262306a36Sopenharmony_ci
285362306a36Sopenharmony_ci		for (w = 0; w < NCCTRL_WIN; ++w) {
285462306a36Sopenharmony_ci			unsigned int inc;
285562306a36Sopenharmony_ci
285662306a36Sopenharmony_ci			inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
285762306a36Sopenharmony_ci				  CC_MIN_INCR);
285862306a36Sopenharmony_ci
285962306a36Sopenharmony_ci			t3_write_reg(adap, A_TP_CCTRL_TABLE, (i << 21) |
286062306a36Sopenharmony_ci				     (w << 16) | (beta[w] << 13) | inc);
286162306a36Sopenharmony_ci		}
286262306a36Sopenharmony_ci	}
286362306a36Sopenharmony_ci}
286462306a36Sopenharmony_ci
286562306a36Sopenharmony_ci/**
286662306a36Sopenharmony_ci *	t3_tp_get_mib_stats - read TP's MIB counters
286762306a36Sopenharmony_ci *	@adap: the adapter
286862306a36Sopenharmony_ci *	@tps: holds the returned counter values
286962306a36Sopenharmony_ci *
287062306a36Sopenharmony_ci *	Returns the values of TP's MIB counters.
287162306a36Sopenharmony_ci */
287262306a36Sopenharmony_civoid t3_tp_get_mib_stats(struct adapter *adap, struct tp_mib_stats *tps)
287362306a36Sopenharmony_ci{
287462306a36Sopenharmony_ci	t3_read_indirect(adap, A_TP_MIB_INDEX, A_TP_MIB_RDATA, (u32 *) tps,
287562306a36Sopenharmony_ci			 sizeof(*tps) / sizeof(u32), 0);
287662306a36Sopenharmony_ci}
287762306a36Sopenharmony_ci
287862306a36Sopenharmony_ci#define ulp_region(adap, name, start, len) \
287962306a36Sopenharmony_ci	t3_write_reg((adap), A_ULPRX_ ## name ## _LLIMIT, (start)); \
288062306a36Sopenharmony_ci	t3_write_reg((adap), A_ULPRX_ ## name ## _ULIMIT, \
288162306a36Sopenharmony_ci		     (start) + (len) - 1); \
288262306a36Sopenharmony_ci	start += len
288362306a36Sopenharmony_ci
288462306a36Sopenharmony_ci#define ulptx_region(adap, name, start, len) \
288562306a36Sopenharmony_ci	t3_write_reg((adap), A_ULPTX_ ## name ## _LLIMIT, (start)); \
288662306a36Sopenharmony_ci	t3_write_reg((adap), A_ULPTX_ ## name ## _ULIMIT, \
288762306a36Sopenharmony_ci		     (start) + (len) - 1)
288862306a36Sopenharmony_ci
288962306a36Sopenharmony_cistatic void ulp_config(struct adapter *adap, const struct tp_params *p)
289062306a36Sopenharmony_ci{
289162306a36Sopenharmony_ci	unsigned int m = p->chan_rx_size;
289262306a36Sopenharmony_ci
289362306a36Sopenharmony_ci	ulp_region(adap, ISCSI, m, p->chan_rx_size / 8);
289462306a36Sopenharmony_ci	ulp_region(adap, TDDP, m, p->chan_rx_size / 8);
289562306a36Sopenharmony_ci	ulptx_region(adap, TPT, m, p->chan_rx_size / 4);
289662306a36Sopenharmony_ci	ulp_region(adap, STAG, m, p->chan_rx_size / 4);
289762306a36Sopenharmony_ci	ulp_region(adap, RQ, m, p->chan_rx_size / 4);
289862306a36Sopenharmony_ci	ulptx_region(adap, PBL, m, p->chan_rx_size / 4);
289962306a36Sopenharmony_ci	ulp_region(adap, PBL, m, p->chan_rx_size / 4);
290062306a36Sopenharmony_ci	t3_write_reg(adap, A_ULPRX_TDDP_TAGMASK, 0xffffffff);
290162306a36Sopenharmony_ci}
290262306a36Sopenharmony_ci
290362306a36Sopenharmony_ci/**
290462306a36Sopenharmony_ci *	t3_set_proto_sram - set the contents of the protocol sram
290562306a36Sopenharmony_ci *	@adap: the adapter
290662306a36Sopenharmony_ci *	@data: the protocol image
290762306a36Sopenharmony_ci *
290862306a36Sopenharmony_ci *	Write the contents of the protocol SRAM.
290962306a36Sopenharmony_ci */
291062306a36Sopenharmony_ciint t3_set_proto_sram(struct adapter *adap, const u8 *data)
291162306a36Sopenharmony_ci{
291262306a36Sopenharmony_ci	int i;
291362306a36Sopenharmony_ci	const __be32 *buf = (const __be32 *)data;
291462306a36Sopenharmony_ci
291562306a36Sopenharmony_ci	for (i = 0; i < PROTO_SRAM_LINES; i++) {
291662306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_EMBED_OP_FIELD5, be32_to_cpu(*buf++));
291762306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_EMBED_OP_FIELD4, be32_to_cpu(*buf++));
291862306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_EMBED_OP_FIELD3, be32_to_cpu(*buf++));
291962306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_EMBED_OP_FIELD2, be32_to_cpu(*buf++));
292062306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_EMBED_OP_FIELD1, be32_to_cpu(*buf++));
292162306a36Sopenharmony_ci
292262306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, i << 1 | 1 << 31);
292362306a36Sopenharmony_ci		if (t3_wait_op_done(adap, A_TP_EMBED_OP_FIELD0, 1, 1, 5, 1))
292462306a36Sopenharmony_ci			return -EIO;
292562306a36Sopenharmony_ci	}
292662306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, 0);
292762306a36Sopenharmony_ci
292862306a36Sopenharmony_ci	return 0;
292962306a36Sopenharmony_ci}
293062306a36Sopenharmony_ci
293162306a36Sopenharmony_civoid t3_config_trace_filter(struct adapter *adapter,
293262306a36Sopenharmony_ci			    const struct trace_params *tp, int filter_index,
293362306a36Sopenharmony_ci			    int invert, int enable)
293462306a36Sopenharmony_ci{
293562306a36Sopenharmony_ci	u32 addr, key[4], mask[4];
293662306a36Sopenharmony_ci
293762306a36Sopenharmony_ci	key[0] = tp->sport | (tp->sip << 16);
293862306a36Sopenharmony_ci	key[1] = (tp->sip >> 16) | (tp->dport << 16);
293962306a36Sopenharmony_ci	key[2] = tp->dip;
294062306a36Sopenharmony_ci	key[3] = tp->proto | (tp->vlan << 8) | (tp->intf << 20);
294162306a36Sopenharmony_ci
294262306a36Sopenharmony_ci	mask[0] = tp->sport_mask | (tp->sip_mask << 16);
294362306a36Sopenharmony_ci	mask[1] = (tp->sip_mask >> 16) | (tp->dport_mask << 16);
294462306a36Sopenharmony_ci	mask[2] = tp->dip_mask;
294562306a36Sopenharmony_ci	mask[3] = tp->proto_mask | (tp->vlan_mask << 8) | (tp->intf_mask << 20);
294662306a36Sopenharmony_ci
294762306a36Sopenharmony_ci	if (invert)
294862306a36Sopenharmony_ci		key[3] |= (1 << 29);
294962306a36Sopenharmony_ci	if (enable)
295062306a36Sopenharmony_ci		key[3] |= (1 << 28);
295162306a36Sopenharmony_ci
295262306a36Sopenharmony_ci	addr = filter_index ? A_TP_RX_TRC_KEY0 : A_TP_TX_TRC_KEY0;
295362306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr++, key[0]);
295462306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr++, mask[0]);
295562306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr++, key[1]);
295662306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr++, mask[1]);
295762306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr++, key[2]);
295862306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr++, mask[2]);
295962306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr++, key[3]);
296062306a36Sopenharmony_ci	tp_wr_indirect(adapter, addr, mask[3]);
296162306a36Sopenharmony_ci	t3_read_reg(adapter, A_TP_PIO_DATA);
296262306a36Sopenharmony_ci}
296362306a36Sopenharmony_ci
296462306a36Sopenharmony_ci/**
296562306a36Sopenharmony_ci *	t3_config_sched - configure a HW traffic scheduler
296662306a36Sopenharmony_ci *	@adap: the adapter
296762306a36Sopenharmony_ci *	@kbps: target rate in Kbps
296862306a36Sopenharmony_ci *	@sched: the scheduler index
296962306a36Sopenharmony_ci *
297062306a36Sopenharmony_ci *	Configure a HW scheduler for the target rate
297162306a36Sopenharmony_ci */
297262306a36Sopenharmony_ciint t3_config_sched(struct adapter *adap, unsigned int kbps, int sched)
297362306a36Sopenharmony_ci{
297462306a36Sopenharmony_ci	unsigned int v, tps, cpt, bpt, delta, mindelta = ~0;
297562306a36Sopenharmony_ci	unsigned int clk = adap->params.vpd.cclk * 1000;
297662306a36Sopenharmony_ci	unsigned int selected_cpt = 0, selected_bpt = 0;
297762306a36Sopenharmony_ci
297862306a36Sopenharmony_ci	if (kbps > 0) {
297962306a36Sopenharmony_ci		kbps *= 125;	/* -> bytes */
298062306a36Sopenharmony_ci		for (cpt = 1; cpt <= 255; cpt++) {
298162306a36Sopenharmony_ci			tps = clk / cpt;
298262306a36Sopenharmony_ci			bpt = (kbps + tps / 2) / tps;
298362306a36Sopenharmony_ci			if (bpt > 0 && bpt <= 255) {
298462306a36Sopenharmony_ci				v = bpt * tps;
298562306a36Sopenharmony_ci				delta = v >= kbps ? v - kbps : kbps - v;
298662306a36Sopenharmony_ci				if (delta <= mindelta) {
298762306a36Sopenharmony_ci					mindelta = delta;
298862306a36Sopenharmony_ci					selected_cpt = cpt;
298962306a36Sopenharmony_ci					selected_bpt = bpt;
299062306a36Sopenharmony_ci				}
299162306a36Sopenharmony_ci			} else if (selected_cpt)
299262306a36Sopenharmony_ci				break;
299362306a36Sopenharmony_ci		}
299462306a36Sopenharmony_ci		if (!selected_cpt)
299562306a36Sopenharmony_ci			return -EINVAL;
299662306a36Sopenharmony_ci	}
299762306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TM_PIO_ADDR,
299862306a36Sopenharmony_ci		     A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2);
299962306a36Sopenharmony_ci	v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
300062306a36Sopenharmony_ci	if (sched & 1)
300162306a36Sopenharmony_ci		v = (v & 0xffff) | (selected_cpt << 16) | (selected_bpt << 24);
300262306a36Sopenharmony_ci	else
300362306a36Sopenharmony_ci		v = (v & 0xffff0000) | selected_cpt | (selected_bpt << 8);
300462306a36Sopenharmony_ci	t3_write_reg(adap, A_TP_TM_PIO_DATA, v);
300562306a36Sopenharmony_ci	return 0;
300662306a36Sopenharmony_ci}
300762306a36Sopenharmony_ci
300862306a36Sopenharmony_cistatic int tp_init(struct adapter *adap, const struct tp_params *p)
300962306a36Sopenharmony_ci{
301062306a36Sopenharmony_ci	int busy = 0;
301162306a36Sopenharmony_ci
301262306a36Sopenharmony_ci	tp_config(adap, p);
301362306a36Sopenharmony_ci	t3_set_vlan_accel(adap, 3, 0);
301462306a36Sopenharmony_ci
301562306a36Sopenharmony_ci	if (is_offload(adap)) {
301662306a36Sopenharmony_ci		tp_set_timers(adap, adap->params.vpd.cclk * 1000);
301762306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_RESET, F_FLSTINITENABLE);
301862306a36Sopenharmony_ci		busy = t3_wait_op_done(adap, A_TP_RESET, F_FLSTINITENABLE,
301962306a36Sopenharmony_ci				       0, 1000, 5);
302062306a36Sopenharmony_ci		if (busy)
302162306a36Sopenharmony_ci			CH_ERR(adap, "TP initialization timed out\n");
302262306a36Sopenharmony_ci	}
302362306a36Sopenharmony_ci
302462306a36Sopenharmony_ci	if (!busy)
302562306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_RESET, F_TPRESET);
302662306a36Sopenharmony_ci	return busy;
302762306a36Sopenharmony_ci}
302862306a36Sopenharmony_ci
302962306a36Sopenharmony_ci/*
303062306a36Sopenharmony_ci * Perform the bits of HW initialization that are dependent on the Tx
303162306a36Sopenharmony_ci * channels being used.
303262306a36Sopenharmony_ci */
303362306a36Sopenharmony_cistatic void chan_init_hw(struct adapter *adap, unsigned int chan_map)
303462306a36Sopenharmony_ci{
303562306a36Sopenharmony_ci	int i;
303662306a36Sopenharmony_ci
303762306a36Sopenharmony_ci	if (chan_map != 3) {                                 /* one channel */
303862306a36Sopenharmony_ci		t3_set_reg_field(adap, A_ULPRX_CTL, F_ROUND_ROBIN, 0);
303962306a36Sopenharmony_ci		t3_set_reg_field(adap, A_ULPTX_CONFIG, F_CFG_RR_ARB, 0);
304062306a36Sopenharmony_ci		t3_write_reg(adap, A_MPS_CFG, F_TPRXPORTEN | F_ENFORCEPKT |
304162306a36Sopenharmony_ci			     (chan_map == 1 ? F_TPTXPORT0EN | F_PORT0ACTIVE :
304262306a36Sopenharmony_ci					      F_TPTXPORT1EN | F_PORT1ACTIVE));
304362306a36Sopenharmony_ci		t3_write_reg(adap, A_PM1_TX_CFG,
304462306a36Sopenharmony_ci			     chan_map == 1 ? 0xffffffff : 0);
304562306a36Sopenharmony_ci	} else {                                             /* two channels */
304662306a36Sopenharmony_ci		t3_set_reg_field(adap, A_ULPRX_CTL, 0, F_ROUND_ROBIN);
304762306a36Sopenharmony_ci		t3_set_reg_field(adap, A_ULPTX_CONFIG, 0, F_CFG_RR_ARB);
304862306a36Sopenharmony_ci		t3_write_reg(adap, A_ULPTX_DMA_WEIGHT,
304962306a36Sopenharmony_ci			     V_D1_WEIGHT(16) | V_D0_WEIGHT(16));
305062306a36Sopenharmony_ci		t3_write_reg(adap, A_MPS_CFG, F_TPTXPORT0EN | F_TPTXPORT1EN |
305162306a36Sopenharmony_ci			     F_TPRXPORTEN | F_PORT0ACTIVE | F_PORT1ACTIVE |
305262306a36Sopenharmony_ci			     F_ENFORCEPKT);
305362306a36Sopenharmony_ci		t3_write_reg(adap, A_PM1_TX_CFG, 0x80008000);
305462306a36Sopenharmony_ci		t3_set_reg_field(adap, A_TP_PC_CONFIG, 0, F_TXTOSQUEUEMAPMODE);
305562306a36Sopenharmony_ci		t3_write_reg(adap, A_TP_TX_MOD_QUEUE_REQ_MAP,
305662306a36Sopenharmony_ci			     V_TX_MOD_QUEUE_REQ_MAP(0xaa));
305762306a36Sopenharmony_ci		for (i = 0; i < 16; i++)
305862306a36Sopenharmony_ci			t3_write_reg(adap, A_TP_TX_MOD_QUE_TABLE,
305962306a36Sopenharmony_ci				     (i << 16) | 0x1010);
306062306a36Sopenharmony_ci	}
306162306a36Sopenharmony_ci}
306262306a36Sopenharmony_ci
306362306a36Sopenharmony_cistatic int calibrate_xgm(struct adapter *adapter)
306462306a36Sopenharmony_ci{
306562306a36Sopenharmony_ci	if (uses_xaui(adapter)) {
306662306a36Sopenharmony_ci		unsigned int v, i;
306762306a36Sopenharmony_ci
306862306a36Sopenharmony_ci		for (i = 0; i < 5; ++i) {
306962306a36Sopenharmony_ci			t3_write_reg(adapter, A_XGM_XAUI_IMP, 0);
307062306a36Sopenharmony_ci			t3_read_reg(adapter, A_XGM_XAUI_IMP);
307162306a36Sopenharmony_ci			msleep(1);
307262306a36Sopenharmony_ci			v = t3_read_reg(adapter, A_XGM_XAUI_IMP);
307362306a36Sopenharmony_ci			if (!(v & (F_XGM_CALFAULT | F_CALBUSY))) {
307462306a36Sopenharmony_ci				t3_write_reg(adapter, A_XGM_XAUI_IMP,
307562306a36Sopenharmony_ci					     V_XAUIIMP(G_CALIMP(v) >> 2));
307662306a36Sopenharmony_ci				return 0;
307762306a36Sopenharmony_ci			}
307862306a36Sopenharmony_ci		}
307962306a36Sopenharmony_ci		CH_ERR(adapter, "MAC calibration failed\n");
308062306a36Sopenharmony_ci		return -1;
308162306a36Sopenharmony_ci	} else {
308262306a36Sopenharmony_ci		t3_write_reg(adapter, A_XGM_RGMII_IMP,
308362306a36Sopenharmony_ci			     V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
308462306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
308562306a36Sopenharmony_ci				 F_XGM_IMPSETUPDATE);
308662306a36Sopenharmony_ci	}
308762306a36Sopenharmony_ci	return 0;
308862306a36Sopenharmony_ci}
308962306a36Sopenharmony_ci
309062306a36Sopenharmony_cistatic void calibrate_xgm_t3b(struct adapter *adapter)
309162306a36Sopenharmony_ci{
309262306a36Sopenharmony_ci	if (!uses_xaui(adapter)) {
309362306a36Sopenharmony_ci		t3_write_reg(adapter, A_XGM_RGMII_IMP, F_CALRESET |
309462306a36Sopenharmony_ci			     F_CALUPDATE | V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
309562306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALRESET, 0);
309662306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0,
309762306a36Sopenharmony_ci				 F_XGM_IMPSETUPDATE);
309862306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
309962306a36Sopenharmony_ci				 0);
310062306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALUPDATE, 0);
310162306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0, F_CALUPDATE);
310262306a36Sopenharmony_ci	}
310362306a36Sopenharmony_ci}
310462306a36Sopenharmony_ci
310562306a36Sopenharmony_cistruct mc7_timing_params {
310662306a36Sopenharmony_ci	unsigned char ActToPreDly;
310762306a36Sopenharmony_ci	unsigned char ActToRdWrDly;
310862306a36Sopenharmony_ci	unsigned char PreCyc;
310962306a36Sopenharmony_ci	unsigned char RefCyc[5];
311062306a36Sopenharmony_ci	unsigned char BkCyc;
311162306a36Sopenharmony_ci	unsigned char WrToRdDly;
311262306a36Sopenharmony_ci	unsigned char RdToWrDly;
311362306a36Sopenharmony_ci};
311462306a36Sopenharmony_ci
311562306a36Sopenharmony_ci/*
311662306a36Sopenharmony_ci * Write a value to a register and check that the write completed.  These
311762306a36Sopenharmony_ci * writes normally complete in a cycle or two, so one read should suffice.
311862306a36Sopenharmony_ci * The very first read exists to flush the posted write to the device.
311962306a36Sopenharmony_ci */
312062306a36Sopenharmony_cistatic int wrreg_wait(struct adapter *adapter, unsigned int addr, u32 val)
312162306a36Sopenharmony_ci{
312262306a36Sopenharmony_ci	t3_write_reg(adapter, addr, val);
312362306a36Sopenharmony_ci	t3_read_reg(adapter, addr);	/* flush */
312462306a36Sopenharmony_ci	if (!(t3_read_reg(adapter, addr) & F_BUSY))
312562306a36Sopenharmony_ci		return 0;
312662306a36Sopenharmony_ci	CH_ERR(adapter, "write to MC7 register 0x%x timed out\n", addr);
312762306a36Sopenharmony_ci	return -EIO;
312862306a36Sopenharmony_ci}
312962306a36Sopenharmony_ci
313062306a36Sopenharmony_cistatic int mc7_init(struct mc7 *mc7, unsigned int mc7_clock, int mem_type)
313162306a36Sopenharmony_ci{
313262306a36Sopenharmony_ci	static const unsigned int mc7_mode[] = {
313362306a36Sopenharmony_ci		0x632, 0x642, 0x652, 0x432, 0x442
313462306a36Sopenharmony_ci	};
313562306a36Sopenharmony_ci	static const struct mc7_timing_params mc7_timings[] = {
313662306a36Sopenharmony_ci		{12, 3, 4, {20, 28, 34, 52, 0}, 15, 6, 4},
313762306a36Sopenharmony_ci		{12, 4, 5, {20, 28, 34, 52, 0}, 16, 7, 4},
313862306a36Sopenharmony_ci		{12, 5, 6, {20, 28, 34, 52, 0}, 17, 8, 4},
313962306a36Sopenharmony_ci		{9, 3, 4, {15, 21, 26, 39, 0}, 12, 6, 4},
314062306a36Sopenharmony_ci		{9, 4, 5, {15, 21, 26, 39, 0}, 13, 7, 4}
314162306a36Sopenharmony_ci	};
314262306a36Sopenharmony_ci
314362306a36Sopenharmony_ci	u32 val;
314462306a36Sopenharmony_ci	unsigned int width, density, slow, attempts;
314562306a36Sopenharmony_ci	struct adapter *adapter = mc7->adapter;
314662306a36Sopenharmony_ci	const struct mc7_timing_params *p = &mc7_timings[mem_type];
314762306a36Sopenharmony_ci
314862306a36Sopenharmony_ci	if (!mc7->size)
314962306a36Sopenharmony_ci		return 0;
315062306a36Sopenharmony_ci
315162306a36Sopenharmony_ci	val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
315262306a36Sopenharmony_ci	slow = val & F_SLOW;
315362306a36Sopenharmony_ci	width = G_WIDTH(val);
315462306a36Sopenharmony_ci	density = G_DEN(val);
315562306a36Sopenharmony_ci
315662306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_CFG, val | F_IFEN);
315762306a36Sopenharmony_ci	val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);	/* flush */
315862306a36Sopenharmony_ci	msleep(1);
315962306a36Sopenharmony_ci
316062306a36Sopenharmony_ci	if (!slow) {
316162306a36Sopenharmony_ci		t3_write_reg(adapter, mc7->offset + A_MC7_CAL, F_SGL_CAL_EN);
316262306a36Sopenharmony_ci		t3_read_reg(adapter, mc7->offset + A_MC7_CAL);
316362306a36Sopenharmony_ci		msleep(1);
316462306a36Sopenharmony_ci		if (t3_read_reg(adapter, mc7->offset + A_MC7_CAL) &
316562306a36Sopenharmony_ci		    (F_BUSY | F_SGL_CAL_EN | F_CAL_FAULT)) {
316662306a36Sopenharmony_ci			CH_ERR(adapter, "%s MC7 calibration timed out\n",
316762306a36Sopenharmony_ci			       mc7->name);
316862306a36Sopenharmony_ci			goto out_fail;
316962306a36Sopenharmony_ci		}
317062306a36Sopenharmony_ci	}
317162306a36Sopenharmony_ci
317262306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_PARM,
317362306a36Sopenharmony_ci		     V_ACTTOPREDLY(p->ActToPreDly) |
317462306a36Sopenharmony_ci		     V_ACTTORDWRDLY(p->ActToRdWrDly) | V_PRECYC(p->PreCyc) |
317562306a36Sopenharmony_ci		     V_REFCYC(p->RefCyc[density]) | V_BKCYC(p->BkCyc) |
317662306a36Sopenharmony_ci		     V_WRTORDDLY(p->WrToRdDly) | V_RDTOWRDLY(p->RdToWrDly));
317762306a36Sopenharmony_ci
317862306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_CFG,
317962306a36Sopenharmony_ci		     val | F_CLKEN | F_TERM150);
318062306a36Sopenharmony_ci	t3_read_reg(adapter, mc7->offset + A_MC7_CFG);	/* flush */
318162306a36Sopenharmony_ci
318262306a36Sopenharmony_ci	if (!slow)
318362306a36Sopenharmony_ci		t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLENB,
318462306a36Sopenharmony_ci				 F_DLLENB);
318562306a36Sopenharmony_ci	udelay(1);
318662306a36Sopenharmony_ci
318762306a36Sopenharmony_ci	val = slow ? 3 : 6;
318862306a36Sopenharmony_ci	if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
318962306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE2, 0) ||
319062306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE3, 0) ||
319162306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
319262306a36Sopenharmony_ci		goto out_fail;
319362306a36Sopenharmony_ci
319462306a36Sopenharmony_ci	if (!slow) {
319562306a36Sopenharmony_ci		t3_write_reg(adapter, mc7->offset + A_MC7_MODE, 0x100);
319662306a36Sopenharmony_ci		t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLRST, 0);
319762306a36Sopenharmony_ci		udelay(5);
319862306a36Sopenharmony_ci	}
319962306a36Sopenharmony_ci
320062306a36Sopenharmony_ci	if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
320162306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
320262306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
320362306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_MODE,
320462306a36Sopenharmony_ci		       mc7_mode[mem_type]) ||
320562306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val | 0x380) ||
320662306a36Sopenharmony_ci	    wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
320762306a36Sopenharmony_ci		goto out_fail;
320862306a36Sopenharmony_ci
320962306a36Sopenharmony_ci	/* clock value is in KHz */
321062306a36Sopenharmony_ci	mc7_clock = mc7_clock * 7812 + mc7_clock / 2;	/* ns */
321162306a36Sopenharmony_ci	mc7_clock /= 1000000;	/* KHz->MHz, ns->us */
321262306a36Sopenharmony_ci
321362306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_REF,
321462306a36Sopenharmony_ci		     F_PERREFEN | V_PREREFDIV(mc7_clock));
321562306a36Sopenharmony_ci	t3_read_reg(adapter, mc7->offset + A_MC7_REF);	/* flush */
321662306a36Sopenharmony_ci
321762306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_ECC, F_ECCGENEN | F_ECCCHKEN);
321862306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_BIST_DATA, 0);
321962306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_BEG, 0);
322062306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_END,
322162306a36Sopenharmony_ci		     (mc7->size << width) - 1);
322262306a36Sopenharmony_ci	t3_write_reg(adapter, mc7->offset + A_MC7_BIST_OP, V_OP(1));
322362306a36Sopenharmony_ci	t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);	/* flush */
322462306a36Sopenharmony_ci
322562306a36Sopenharmony_ci	attempts = 50;
322662306a36Sopenharmony_ci	do {
322762306a36Sopenharmony_ci		msleep(250);
322862306a36Sopenharmony_ci		val = t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);
322962306a36Sopenharmony_ci	} while ((val & F_BUSY) && --attempts);
323062306a36Sopenharmony_ci	if (val & F_BUSY) {
323162306a36Sopenharmony_ci		CH_ERR(adapter, "%s MC7 BIST timed out\n", mc7->name);
323262306a36Sopenharmony_ci		goto out_fail;
323362306a36Sopenharmony_ci	}
323462306a36Sopenharmony_ci
323562306a36Sopenharmony_ci	/* Enable normal memory accesses. */
323662306a36Sopenharmony_ci	t3_set_reg_field(adapter, mc7->offset + A_MC7_CFG, 0, F_RDY);
323762306a36Sopenharmony_ci	return 0;
323862306a36Sopenharmony_ci
323962306a36Sopenharmony_ciout_fail:
324062306a36Sopenharmony_ci	return -1;
324162306a36Sopenharmony_ci}
324262306a36Sopenharmony_ci
324362306a36Sopenharmony_cistatic void config_pcie(struct adapter *adap)
324462306a36Sopenharmony_ci{
324562306a36Sopenharmony_ci	static const u16 ack_lat[4][6] = {
324662306a36Sopenharmony_ci		{237, 416, 559, 1071, 2095, 4143},
324762306a36Sopenharmony_ci		{128, 217, 289, 545, 1057, 2081},
324862306a36Sopenharmony_ci		{73, 118, 154, 282, 538, 1050},
324962306a36Sopenharmony_ci		{67, 107, 86, 150, 278, 534}
325062306a36Sopenharmony_ci	};
325162306a36Sopenharmony_ci	static const u16 rpl_tmr[4][6] = {
325262306a36Sopenharmony_ci		{711, 1248, 1677, 3213, 6285, 12429},
325362306a36Sopenharmony_ci		{384, 651, 867, 1635, 3171, 6243},
325462306a36Sopenharmony_ci		{219, 354, 462, 846, 1614, 3150},
325562306a36Sopenharmony_ci		{201, 321, 258, 450, 834, 1602}
325662306a36Sopenharmony_ci	};
325762306a36Sopenharmony_ci
325862306a36Sopenharmony_ci	u16 val, devid;
325962306a36Sopenharmony_ci	unsigned int log2_width, pldsize;
326062306a36Sopenharmony_ci	unsigned int fst_trn_rx, fst_trn_tx, acklat, rpllmt;
326162306a36Sopenharmony_ci
326262306a36Sopenharmony_ci	pcie_capability_read_word(adap->pdev, PCI_EXP_DEVCTL, &val);
326362306a36Sopenharmony_ci	pldsize = (val & PCI_EXP_DEVCTL_PAYLOAD) >> 5;
326462306a36Sopenharmony_ci
326562306a36Sopenharmony_ci	pci_read_config_word(adap->pdev, 0x2, &devid);
326662306a36Sopenharmony_ci	if (devid == 0x37) {
326762306a36Sopenharmony_ci		pcie_capability_write_word(adap->pdev, PCI_EXP_DEVCTL,
326862306a36Sopenharmony_ci					   val & ~PCI_EXP_DEVCTL_READRQ &
326962306a36Sopenharmony_ci					   ~PCI_EXP_DEVCTL_PAYLOAD);
327062306a36Sopenharmony_ci		pldsize = 0;
327162306a36Sopenharmony_ci	}
327262306a36Sopenharmony_ci
327362306a36Sopenharmony_ci	pcie_capability_read_word(adap->pdev, PCI_EXP_LNKCTL, &val);
327462306a36Sopenharmony_ci
327562306a36Sopenharmony_ci	fst_trn_tx = G_NUMFSTTRNSEQ(t3_read_reg(adap, A_PCIE_PEX_CTRL0));
327662306a36Sopenharmony_ci	fst_trn_rx = adap->params.rev == 0 ? fst_trn_tx :
327762306a36Sopenharmony_ci	    G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE));
327862306a36Sopenharmony_ci	log2_width = fls(adap->params.pci.width) - 1;
327962306a36Sopenharmony_ci	acklat = ack_lat[log2_width][pldsize];
328062306a36Sopenharmony_ci	if (val & PCI_EXP_LNKCTL_ASPM_L0S)	/* check LOsEnable */
328162306a36Sopenharmony_ci		acklat += fst_trn_tx * 4;
328262306a36Sopenharmony_ci	rpllmt = rpl_tmr[log2_width][pldsize] + fst_trn_rx * 4;
328362306a36Sopenharmony_ci
328462306a36Sopenharmony_ci	if (adap->params.rev == 0)
328562306a36Sopenharmony_ci		t3_set_reg_field(adap, A_PCIE_PEX_CTRL1,
328662306a36Sopenharmony_ci				 V_T3A_ACKLAT(M_T3A_ACKLAT),
328762306a36Sopenharmony_ci				 V_T3A_ACKLAT(acklat));
328862306a36Sopenharmony_ci	else
328962306a36Sopenharmony_ci		t3_set_reg_field(adap, A_PCIE_PEX_CTRL1, V_ACKLAT(M_ACKLAT),
329062306a36Sopenharmony_ci				 V_ACKLAT(acklat));
329162306a36Sopenharmony_ci
329262306a36Sopenharmony_ci	t3_set_reg_field(adap, A_PCIE_PEX_CTRL0, V_REPLAYLMT(M_REPLAYLMT),
329362306a36Sopenharmony_ci			 V_REPLAYLMT(rpllmt));
329462306a36Sopenharmony_ci
329562306a36Sopenharmony_ci	t3_write_reg(adap, A_PCIE_PEX_ERR, 0xffffffff);
329662306a36Sopenharmony_ci	t3_set_reg_field(adap, A_PCIE_CFG, 0,
329762306a36Sopenharmony_ci			 F_ENABLELINKDWNDRST | F_ENABLELINKDOWNRST |
329862306a36Sopenharmony_ci			 F_PCIE_DMASTOPEN | F_PCIE_CLIDECEN);
329962306a36Sopenharmony_ci}
330062306a36Sopenharmony_ci
330162306a36Sopenharmony_ci/*
330262306a36Sopenharmony_ci * Initialize and configure T3 HW modules.  This performs the
330362306a36Sopenharmony_ci * initialization steps that need to be done once after a card is reset.
330462306a36Sopenharmony_ci * MAC and PHY initialization is handled separarely whenever a port is enabled.
330562306a36Sopenharmony_ci *
330662306a36Sopenharmony_ci * fw_params are passed to FW and their value is platform dependent.  Only the
330762306a36Sopenharmony_ci * top 8 bits are available for use, the rest must be 0.
330862306a36Sopenharmony_ci */
330962306a36Sopenharmony_ciint t3_init_hw(struct adapter *adapter, u32 fw_params)
331062306a36Sopenharmony_ci{
331162306a36Sopenharmony_ci	int err = -EIO, attempts, i;
331262306a36Sopenharmony_ci	const struct vpd_params *vpd = &adapter->params.vpd;
331362306a36Sopenharmony_ci
331462306a36Sopenharmony_ci	if (adapter->params.rev > 0)
331562306a36Sopenharmony_ci		calibrate_xgm_t3b(adapter);
331662306a36Sopenharmony_ci	else if (calibrate_xgm(adapter))
331762306a36Sopenharmony_ci		goto out_err;
331862306a36Sopenharmony_ci
331962306a36Sopenharmony_ci	if (vpd->mclk) {
332062306a36Sopenharmony_ci		partition_mem(adapter, &adapter->params.tp);
332162306a36Sopenharmony_ci
332262306a36Sopenharmony_ci		if (mc7_init(&adapter->pmrx, vpd->mclk, vpd->mem_timing) ||
332362306a36Sopenharmony_ci		    mc7_init(&adapter->pmtx, vpd->mclk, vpd->mem_timing) ||
332462306a36Sopenharmony_ci		    mc7_init(&adapter->cm, vpd->mclk, vpd->mem_timing) ||
332562306a36Sopenharmony_ci		    t3_mc5_init(&adapter->mc5, adapter->params.mc5.nservers,
332662306a36Sopenharmony_ci				adapter->params.mc5.nfilters,
332762306a36Sopenharmony_ci				adapter->params.mc5.nroutes))
332862306a36Sopenharmony_ci			goto out_err;
332962306a36Sopenharmony_ci
333062306a36Sopenharmony_ci		for (i = 0; i < 32; i++)
333162306a36Sopenharmony_ci			if (clear_sge_ctxt(adapter, i, F_CQ))
333262306a36Sopenharmony_ci				goto out_err;
333362306a36Sopenharmony_ci	}
333462306a36Sopenharmony_ci
333562306a36Sopenharmony_ci	if (tp_init(adapter, &adapter->params.tp))
333662306a36Sopenharmony_ci		goto out_err;
333762306a36Sopenharmony_ci
333862306a36Sopenharmony_ci	t3_tp_set_coalescing_size(adapter,
333962306a36Sopenharmony_ci				  min(adapter->params.sge.max_pkt_size,
334062306a36Sopenharmony_ci				      MAX_RX_COALESCING_LEN), 1);
334162306a36Sopenharmony_ci	t3_tp_set_max_rxsize(adapter,
334262306a36Sopenharmony_ci			     min(adapter->params.sge.max_pkt_size, 16384U));
334362306a36Sopenharmony_ci	ulp_config(adapter, &adapter->params.tp);
334462306a36Sopenharmony_ci
334562306a36Sopenharmony_ci	if (is_pcie(adapter))
334662306a36Sopenharmony_ci		config_pcie(adapter);
334762306a36Sopenharmony_ci	else
334862306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_PCIX_CFG, 0,
334962306a36Sopenharmony_ci				 F_DMASTOPEN | F_CLIDECEN);
335062306a36Sopenharmony_ci
335162306a36Sopenharmony_ci	if (adapter->params.rev == T3_REV_C)
335262306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_ULPTX_CONFIG, 0,
335362306a36Sopenharmony_ci				 F_CFG_CQE_SOP_MASK);
335462306a36Sopenharmony_ci
335562306a36Sopenharmony_ci	t3_write_reg(adapter, A_PM1_RX_CFG, 0xffffffff);
335662306a36Sopenharmony_ci	t3_write_reg(adapter, A_PM1_RX_MODE, 0);
335762306a36Sopenharmony_ci	t3_write_reg(adapter, A_PM1_TX_MODE, 0);
335862306a36Sopenharmony_ci	chan_init_hw(adapter, adapter->params.chan_map);
335962306a36Sopenharmony_ci	t3_sge_init(adapter, &adapter->params.sge);
336062306a36Sopenharmony_ci	t3_set_reg_field(adapter, A_PL_RST, 0, F_FATALPERREN);
336162306a36Sopenharmony_ci
336262306a36Sopenharmony_ci	t3_write_reg(adapter, A_T3DBG_GPIO_ACT_LOW, calc_gpio_intr(adapter));
336362306a36Sopenharmony_ci
336462306a36Sopenharmony_ci	t3_write_reg(adapter, A_CIM_HOST_ACC_DATA, vpd->uclk | fw_params);
336562306a36Sopenharmony_ci	t3_write_reg(adapter, A_CIM_BOOT_CFG,
336662306a36Sopenharmony_ci		     V_BOOTADDR(FW_FLASH_BOOT_ADDR >> 2));
336762306a36Sopenharmony_ci	t3_read_reg(adapter, A_CIM_BOOT_CFG);	/* flush */
336862306a36Sopenharmony_ci
336962306a36Sopenharmony_ci	attempts = 100;
337062306a36Sopenharmony_ci	do {			/* wait for uP to initialize */
337162306a36Sopenharmony_ci		msleep(20);
337262306a36Sopenharmony_ci	} while (t3_read_reg(adapter, A_CIM_HOST_ACC_DATA) && --attempts);
337362306a36Sopenharmony_ci	if (!attempts) {
337462306a36Sopenharmony_ci		CH_ERR(adapter, "uP initialization timed out\n");
337562306a36Sopenharmony_ci		goto out_err;
337662306a36Sopenharmony_ci	}
337762306a36Sopenharmony_ci
337862306a36Sopenharmony_ci	err = 0;
337962306a36Sopenharmony_ciout_err:
338062306a36Sopenharmony_ci	return err;
338162306a36Sopenharmony_ci}
338262306a36Sopenharmony_ci
338362306a36Sopenharmony_ci/**
338462306a36Sopenharmony_ci *	get_pci_mode - determine a card's PCI mode
338562306a36Sopenharmony_ci *	@adapter: the adapter
338662306a36Sopenharmony_ci *	@p: where to store the PCI settings
338762306a36Sopenharmony_ci *
338862306a36Sopenharmony_ci *	Determines a card's PCI mode and associated parameters, such as speed
338962306a36Sopenharmony_ci *	and width.
339062306a36Sopenharmony_ci */
339162306a36Sopenharmony_cistatic void get_pci_mode(struct adapter *adapter, struct pci_params *p)
339262306a36Sopenharmony_ci{
339362306a36Sopenharmony_ci	static unsigned short speed_map[] = { 33, 66, 100, 133 };
339462306a36Sopenharmony_ci	u32 pci_mode;
339562306a36Sopenharmony_ci
339662306a36Sopenharmony_ci	if (pci_is_pcie(adapter->pdev)) {
339762306a36Sopenharmony_ci		u16 val;
339862306a36Sopenharmony_ci
339962306a36Sopenharmony_ci		p->variant = PCI_VARIANT_PCIE;
340062306a36Sopenharmony_ci		pcie_capability_read_word(adapter->pdev, PCI_EXP_LNKSTA, &val);
340162306a36Sopenharmony_ci		p->width = (val >> 4) & 0x3f;
340262306a36Sopenharmony_ci		return;
340362306a36Sopenharmony_ci	}
340462306a36Sopenharmony_ci
340562306a36Sopenharmony_ci	pci_mode = t3_read_reg(adapter, A_PCIX_MODE);
340662306a36Sopenharmony_ci	p->speed = speed_map[G_PCLKRANGE(pci_mode)];
340762306a36Sopenharmony_ci	p->width = (pci_mode & F_64BIT) ? 64 : 32;
340862306a36Sopenharmony_ci	pci_mode = G_PCIXINITPAT(pci_mode);
340962306a36Sopenharmony_ci	if (pci_mode == 0)
341062306a36Sopenharmony_ci		p->variant = PCI_VARIANT_PCI;
341162306a36Sopenharmony_ci	else if (pci_mode < 4)
341262306a36Sopenharmony_ci		p->variant = PCI_VARIANT_PCIX_MODE1_PARITY;
341362306a36Sopenharmony_ci	else if (pci_mode < 8)
341462306a36Sopenharmony_ci		p->variant = PCI_VARIANT_PCIX_MODE1_ECC;
341562306a36Sopenharmony_ci	else
341662306a36Sopenharmony_ci		p->variant = PCI_VARIANT_PCIX_266_MODE2;
341762306a36Sopenharmony_ci}
341862306a36Sopenharmony_ci
341962306a36Sopenharmony_ci/**
342062306a36Sopenharmony_ci *	init_link_config - initialize a link's SW state
342162306a36Sopenharmony_ci *	@lc: structure holding the link state
342262306a36Sopenharmony_ci *	@caps: information about the current card
342362306a36Sopenharmony_ci *
342462306a36Sopenharmony_ci *	Initializes the SW state maintained for each link, including the link's
342562306a36Sopenharmony_ci *	capabilities and default speed/duplex/flow-control/autonegotiation
342662306a36Sopenharmony_ci *	settings.
342762306a36Sopenharmony_ci */
342862306a36Sopenharmony_cistatic void init_link_config(struct link_config *lc, unsigned int caps)
342962306a36Sopenharmony_ci{
343062306a36Sopenharmony_ci	lc->supported = caps;
343162306a36Sopenharmony_ci	lc->requested_speed = lc->speed = SPEED_INVALID;
343262306a36Sopenharmony_ci	lc->requested_duplex = lc->duplex = DUPLEX_INVALID;
343362306a36Sopenharmony_ci	lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
343462306a36Sopenharmony_ci	if (lc->supported & SUPPORTED_Autoneg) {
343562306a36Sopenharmony_ci		lc->advertising = lc->supported;
343662306a36Sopenharmony_ci		lc->autoneg = AUTONEG_ENABLE;
343762306a36Sopenharmony_ci		lc->requested_fc |= PAUSE_AUTONEG;
343862306a36Sopenharmony_ci	} else {
343962306a36Sopenharmony_ci		lc->advertising = 0;
344062306a36Sopenharmony_ci		lc->autoneg = AUTONEG_DISABLE;
344162306a36Sopenharmony_ci	}
344262306a36Sopenharmony_ci}
344362306a36Sopenharmony_ci
344462306a36Sopenharmony_ci/**
344562306a36Sopenharmony_ci *	mc7_calc_size - calculate MC7 memory size
344662306a36Sopenharmony_ci *	@cfg: the MC7 configuration
344762306a36Sopenharmony_ci *
344862306a36Sopenharmony_ci *	Calculates the size of an MC7 memory in bytes from the value of its
344962306a36Sopenharmony_ci *	configuration register.
345062306a36Sopenharmony_ci */
345162306a36Sopenharmony_cistatic unsigned int mc7_calc_size(u32 cfg)
345262306a36Sopenharmony_ci{
345362306a36Sopenharmony_ci	unsigned int width = G_WIDTH(cfg);
345462306a36Sopenharmony_ci	unsigned int banks = !!(cfg & F_BKS) + 1;
345562306a36Sopenharmony_ci	unsigned int org = !!(cfg & F_ORG) + 1;
345662306a36Sopenharmony_ci	unsigned int density = G_DEN(cfg);
345762306a36Sopenharmony_ci	unsigned int MBs = ((256 << density) * banks) / (org << width);
345862306a36Sopenharmony_ci
345962306a36Sopenharmony_ci	return MBs << 20;
346062306a36Sopenharmony_ci}
346162306a36Sopenharmony_ci
346262306a36Sopenharmony_cistatic void mc7_prep(struct adapter *adapter, struct mc7 *mc7,
346362306a36Sopenharmony_ci		     unsigned int base_addr, const char *name)
346462306a36Sopenharmony_ci{
346562306a36Sopenharmony_ci	u32 cfg;
346662306a36Sopenharmony_ci
346762306a36Sopenharmony_ci	mc7->adapter = adapter;
346862306a36Sopenharmony_ci	mc7->name = name;
346962306a36Sopenharmony_ci	mc7->offset = base_addr - MC7_PMRX_BASE_ADDR;
347062306a36Sopenharmony_ci	cfg = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
347162306a36Sopenharmony_ci	mc7->size = G_DEN(cfg) == M_DEN ? 0 : mc7_calc_size(cfg);
347262306a36Sopenharmony_ci	mc7->width = G_WIDTH(cfg);
347362306a36Sopenharmony_ci}
347462306a36Sopenharmony_ci
347562306a36Sopenharmony_cistatic void mac_prep(struct cmac *mac, struct adapter *adapter, int index)
347662306a36Sopenharmony_ci{
347762306a36Sopenharmony_ci	u16 devid;
347862306a36Sopenharmony_ci
347962306a36Sopenharmony_ci	mac->adapter = adapter;
348062306a36Sopenharmony_ci	pci_read_config_word(adapter->pdev, 0x2, &devid);
348162306a36Sopenharmony_ci
348262306a36Sopenharmony_ci	if (devid == 0x37 && !adapter->params.vpd.xauicfg[1])
348362306a36Sopenharmony_ci		index = 0;
348462306a36Sopenharmony_ci	mac->offset = (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR) * index;
348562306a36Sopenharmony_ci	mac->nucast = 1;
348662306a36Sopenharmony_ci
348762306a36Sopenharmony_ci	if (adapter->params.rev == 0 && uses_xaui(adapter)) {
348862306a36Sopenharmony_ci		t3_write_reg(adapter, A_XGM_SERDES_CTRL + mac->offset,
348962306a36Sopenharmony_ci			     is_10G(adapter) ? 0x2901c04 : 0x2301c04);
349062306a36Sopenharmony_ci		t3_set_reg_field(adapter, A_XGM_PORT_CFG + mac->offset,
349162306a36Sopenharmony_ci				 F_ENRGMII, 0);
349262306a36Sopenharmony_ci	}
349362306a36Sopenharmony_ci}
349462306a36Sopenharmony_ci
349562306a36Sopenharmony_cistatic void early_hw_init(struct adapter *adapter,
349662306a36Sopenharmony_ci			  const struct adapter_info *ai)
349762306a36Sopenharmony_ci{
349862306a36Sopenharmony_ci	u32 val = V_PORTSPEED(is_10G(adapter) ? 3 : 2);
349962306a36Sopenharmony_ci
350062306a36Sopenharmony_ci	mi1_init(adapter, ai);
350162306a36Sopenharmony_ci	t3_write_reg(adapter, A_I2C_CFG,	/* set for 80KHz */
350262306a36Sopenharmony_ci		     V_I2C_CLKDIV(adapter->params.vpd.cclk / 80 - 1));
350362306a36Sopenharmony_ci	t3_write_reg(adapter, A_T3DBG_GPIO_EN,
350462306a36Sopenharmony_ci		     ai->gpio_out | F_GPIO0_OEN | F_GPIO0_OUT_VAL);
350562306a36Sopenharmony_ci	t3_write_reg(adapter, A_MC5_DB_SERVER_INDEX, 0);
350662306a36Sopenharmony_ci	t3_write_reg(adapter, A_SG_OCO_BASE, V_BASE1(0xfff));
350762306a36Sopenharmony_ci
350862306a36Sopenharmony_ci	if (adapter->params.rev == 0 || !uses_xaui(adapter))
350962306a36Sopenharmony_ci		val |= F_ENRGMII;
351062306a36Sopenharmony_ci
351162306a36Sopenharmony_ci	/* Enable MAC clocks so we can access the registers */
351262306a36Sopenharmony_ci	t3_write_reg(adapter, A_XGM_PORT_CFG, val);
351362306a36Sopenharmony_ci	t3_read_reg(adapter, A_XGM_PORT_CFG);
351462306a36Sopenharmony_ci
351562306a36Sopenharmony_ci	val |= F_CLKDIVRESET_;
351662306a36Sopenharmony_ci	t3_write_reg(adapter, A_XGM_PORT_CFG, val);
351762306a36Sopenharmony_ci	t3_read_reg(adapter, A_XGM_PORT_CFG);
351862306a36Sopenharmony_ci	t3_write_reg(adapter, XGM_REG(A_XGM_PORT_CFG, 1), val);
351962306a36Sopenharmony_ci	t3_read_reg(adapter, A_XGM_PORT_CFG);
352062306a36Sopenharmony_ci}
352162306a36Sopenharmony_ci
352262306a36Sopenharmony_ci/*
352362306a36Sopenharmony_ci * Reset the adapter.
352462306a36Sopenharmony_ci * Older PCIe cards lose their config space during reset, PCI-X
352562306a36Sopenharmony_ci * ones don't.
352662306a36Sopenharmony_ci */
352762306a36Sopenharmony_ciint t3_reset_adapter(struct adapter *adapter)
352862306a36Sopenharmony_ci{
352962306a36Sopenharmony_ci	int i, save_and_restore_pcie =
353062306a36Sopenharmony_ci	    adapter->params.rev < T3_REV_B2 && is_pcie(adapter);
353162306a36Sopenharmony_ci	uint16_t devid = 0;
353262306a36Sopenharmony_ci
353362306a36Sopenharmony_ci	if (save_and_restore_pcie)
353462306a36Sopenharmony_ci		pci_save_state(adapter->pdev);
353562306a36Sopenharmony_ci	t3_write_reg(adapter, A_PL_RST, F_CRSTWRM | F_CRSTWRMMODE);
353662306a36Sopenharmony_ci
353762306a36Sopenharmony_ci	/*
353862306a36Sopenharmony_ci	 * Delay. Give Some time to device to reset fully.
353962306a36Sopenharmony_ci	 * XXX The delay time should be modified.
354062306a36Sopenharmony_ci	 */
354162306a36Sopenharmony_ci	for (i = 0; i < 10; i++) {
354262306a36Sopenharmony_ci		msleep(50);
354362306a36Sopenharmony_ci		pci_read_config_word(adapter->pdev, 0x00, &devid);
354462306a36Sopenharmony_ci		if (devid == 0x1425)
354562306a36Sopenharmony_ci			break;
354662306a36Sopenharmony_ci	}
354762306a36Sopenharmony_ci
354862306a36Sopenharmony_ci	if (devid != 0x1425)
354962306a36Sopenharmony_ci		return -1;
355062306a36Sopenharmony_ci
355162306a36Sopenharmony_ci	if (save_and_restore_pcie)
355262306a36Sopenharmony_ci		pci_restore_state(adapter->pdev);
355362306a36Sopenharmony_ci	return 0;
355462306a36Sopenharmony_ci}
355562306a36Sopenharmony_ci
355662306a36Sopenharmony_cistatic int init_parity(struct adapter *adap)
355762306a36Sopenharmony_ci{
355862306a36Sopenharmony_ci	int i, err, addr;
355962306a36Sopenharmony_ci
356062306a36Sopenharmony_ci	if (t3_read_reg(adap, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
356162306a36Sopenharmony_ci		return -EBUSY;
356262306a36Sopenharmony_ci
356362306a36Sopenharmony_ci	for (err = i = 0; !err && i < 16; i++)
356462306a36Sopenharmony_ci		err = clear_sge_ctxt(adap, i, F_EGRESS);
356562306a36Sopenharmony_ci	for (i = 0xfff0; !err && i <= 0xffff; i++)
356662306a36Sopenharmony_ci		err = clear_sge_ctxt(adap, i, F_EGRESS);
356762306a36Sopenharmony_ci	for (i = 0; !err && i < SGE_QSETS; i++)
356862306a36Sopenharmony_ci		err = clear_sge_ctxt(adap, i, F_RESPONSEQ);
356962306a36Sopenharmony_ci	if (err)
357062306a36Sopenharmony_ci		return err;
357162306a36Sopenharmony_ci
357262306a36Sopenharmony_ci	t3_write_reg(adap, A_CIM_IBQ_DBG_DATA, 0);
357362306a36Sopenharmony_ci	for (i = 0; i < 4; i++)
357462306a36Sopenharmony_ci		for (addr = 0; addr <= M_IBQDBGADDR; addr++) {
357562306a36Sopenharmony_ci			t3_write_reg(adap, A_CIM_IBQ_DBG_CFG, F_IBQDBGEN |
357662306a36Sopenharmony_ci				     F_IBQDBGWR | V_IBQDBGQID(i) |
357762306a36Sopenharmony_ci				     V_IBQDBGADDR(addr));
357862306a36Sopenharmony_ci			err = t3_wait_op_done(adap, A_CIM_IBQ_DBG_CFG,
357962306a36Sopenharmony_ci					      F_IBQDBGBUSY, 0, 2, 1);
358062306a36Sopenharmony_ci			if (err)
358162306a36Sopenharmony_ci				return err;
358262306a36Sopenharmony_ci		}
358362306a36Sopenharmony_ci	return 0;
358462306a36Sopenharmony_ci}
358562306a36Sopenharmony_ci
358662306a36Sopenharmony_ci/*
358762306a36Sopenharmony_ci * Initialize adapter SW state for the various HW modules, set initial values
358862306a36Sopenharmony_ci * for some adapter tunables, take PHYs out of reset, and initialize the MDIO
358962306a36Sopenharmony_ci * interface.
359062306a36Sopenharmony_ci */
359162306a36Sopenharmony_ciint t3_prep_adapter(struct adapter *adapter, const struct adapter_info *ai,
359262306a36Sopenharmony_ci		    int reset)
359362306a36Sopenharmony_ci{
359462306a36Sopenharmony_ci	int ret;
359562306a36Sopenharmony_ci	unsigned int i, j = -1;
359662306a36Sopenharmony_ci
359762306a36Sopenharmony_ci	get_pci_mode(adapter, &adapter->params.pci);
359862306a36Sopenharmony_ci
359962306a36Sopenharmony_ci	adapter->params.info = ai;
360062306a36Sopenharmony_ci	adapter->params.nports = ai->nports0 + ai->nports1;
360162306a36Sopenharmony_ci	adapter->params.chan_map = (!!ai->nports0) | (!!ai->nports1 << 1);
360262306a36Sopenharmony_ci	adapter->params.rev = t3_read_reg(adapter, A_PL_REV);
360362306a36Sopenharmony_ci	/*
360462306a36Sopenharmony_ci	 * We used to only run the "adapter check task" once a second if
360562306a36Sopenharmony_ci	 * we had PHYs which didn't support interrupts (we would check
360662306a36Sopenharmony_ci	 * their link status once a second).  Now we check other conditions
360762306a36Sopenharmony_ci	 * in that routine which could potentially impose a very high
360862306a36Sopenharmony_ci	 * interrupt load on the system.  As such, we now always scan the
360962306a36Sopenharmony_ci	 * adapter state once a second ...
361062306a36Sopenharmony_ci	 */
361162306a36Sopenharmony_ci	adapter->params.linkpoll_period = 10;
361262306a36Sopenharmony_ci	adapter->params.stats_update_period = is_10G(adapter) ?
361362306a36Sopenharmony_ci	    MAC_STATS_ACCUM_SECS : (MAC_STATS_ACCUM_SECS * 10);
361462306a36Sopenharmony_ci	adapter->params.pci.vpd_cap_addr =
361562306a36Sopenharmony_ci	    pci_find_capability(adapter->pdev, PCI_CAP_ID_VPD);
361662306a36Sopenharmony_ci	if (!adapter->params.pci.vpd_cap_addr)
361762306a36Sopenharmony_ci		return -ENODEV;
361862306a36Sopenharmony_ci	ret = get_vpd_params(adapter, &adapter->params.vpd);
361962306a36Sopenharmony_ci	if (ret < 0)
362062306a36Sopenharmony_ci		return ret;
362162306a36Sopenharmony_ci
362262306a36Sopenharmony_ci	if (reset && t3_reset_adapter(adapter))
362362306a36Sopenharmony_ci		return -1;
362462306a36Sopenharmony_ci
362562306a36Sopenharmony_ci	t3_sge_prep(adapter, &adapter->params.sge);
362662306a36Sopenharmony_ci
362762306a36Sopenharmony_ci	if (adapter->params.vpd.mclk) {
362862306a36Sopenharmony_ci		struct tp_params *p = &adapter->params.tp;
362962306a36Sopenharmony_ci
363062306a36Sopenharmony_ci		mc7_prep(adapter, &adapter->pmrx, MC7_PMRX_BASE_ADDR, "PMRX");
363162306a36Sopenharmony_ci		mc7_prep(adapter, &adapter->pmtx, MC7_PMTX_BASE_ADDR, "PMTX");
363262306a36Sopenharmony_ci		mc7_prep(adapter, &adapter->cm, MC7_CM_BASE_ADDR, "CM");
363362306a36Sopenharmony_ci
363462306a36Sopenharmony_ci		p->nchan = adapter->params.chan_map == 3 ? 2 : 1;
363562306a36Sopenharmony_ci		p->pmrx_size = t3_mc7_size(&adapter->pmrx);
363662306a36Sopenharmony_ci		p->pmtx_size = t3_mc7_size(&adapter->pmtx);
363762306a36Sopenharmony_ci		p->cm_size = t3_mc7_size(&adapter->cm);
363862306a36Sopenharmony_ci		p->chan_rx_size = p->pmrx_size / 2;	/* only 1 Rx channel */
363962306a36Sopenharmony_ci		p->chan_tx_size = p->pmtx_size / p->nchan;
364062306a36Sopenharmony_ci		p->rx_pg_size = 64 * 1024;
364162306a36Sopenharmony_ci		p->tx_pg_size = is_10G(adapter) ? 64 * 1024 : 16 * 1024;
364262306a36Sopenharmony_ci		p->rx_num_pgs = pm_num_pages(p->chan_rx_size, p->rx_pg_size);
364362306a36Sopenharmony_ci		p->tx_num_pgs = pm_num_pages(p->chan_tx_size, p->tx_pg_size);
364462306a36Sopenharmony_ci		p->ntimer_qs = p->cm_size >= (128 << 20) ||
364562306a36Sopenharmony_ci		    adapter->params.rev > 0 ? 12 : 6;
364662306a36Sopenharmony_ci	}
364762306a36Sopenharmony_ci
364862306a36Sopenharmony_ci	adapter->params.offload = t3_mc7_size(&adapter->pmrx) &&
364962306a36Sopenharmony_ci				  t3_mc7_size(&adapter->pmtx) &&
365062306a36Sopenharmony_ci				  t3_mc7_size(&adapter->cm);
365162306a36Sopenharmony_ci
365262306a36Sopenharmony_ci	if (is_offload(adapter)) {
365362306a36Sopenharmony_ci		adapter->params.mc5.nservers = DEFAULT_NSERVERS;
365462306a36Sopenharmony_ci		adapter->params.mc5.nfilters = adapter->params.rev > 0 ?
365562306a36Sopenharmony_ci		    DEFAULT_NFILTERS : 0;
365662306a36Sopenharmony_ci		adapter->params.mc5.nroutes = 0;
365762306a36Sopenharmony_ci		t3_mc5_prep(adapter, &adapter->mc5, MC5_MODE_144_BIT);
365862306a36Sopenharmony_ci
365962306a36Sopenharmony_ci		init_mtus(adapter->params.mtus);
366062306a36Sopenharmony_ci		init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
366162306a36Sopenharmony_ci	}
366262306a36Sopenharmony_ci
366362306a36Sopenharmony_ci	early_hw_init(adapter, ai);
366462306a36Sopenharmony_ci	ret = init_parity(adapter);
366562306a36Sopenharmony_ci	if (ret)
366662306a36Sopenharmony_ci		return ret;
366762306a36Sopenharmony_ci
366862306a36Sopenharmony_ci	for_each_port(adapter, i) {
366962306a36Sopenharmony_ci		u8 hw_addr[6];
367062306a36Sopenharmony_ci		const struct port_type_info *pti;
367162306a36Sopenharmony_ci		struct port_info *p = adap2pinfo(adapter, i);
367262306a36Sopenharmony_ci
367362306a36Sopenharmony_ci		while (!adapter->params.vpd.port_type[++j])
367462306a36Sopenharmony_ci			;
367562306a36Sopenharmony_ci
367662306a36Sopenharmony_ci		pti = &port_types[adapter->params.vpd.port_type[j]];
367762306a36Sopenharmony_ci		if (!pti->phy_prep) {
367862306a36Sopenharmony_ci			CH_ALERT(adapter, "Invalid port type index %d\n",
367962306a36Sopenharmony_ci				 adapter->params.vpd.port_type[j]);
368062306a36Sopenharmony_ci			return -EINVAL;
368162306a36Sopenharmony_ci		}
368262306a36Sopenharmony_ci
368362306a36Sopenharmony_ci		p->phy.mdio.dev = adapter->port[i];
368462306a36Sopenharmony_ci		ret = pti->phy_prep(&p->phy, adapter, ai->phy_base_addr + j,
368562306a36Sopenharmony_ci				    ai->mdio_ops);
368662306a36Sopenharmony_ci		if (ret)
368762306a36Sopenharmony_ci			return ret;
368862306a36Sopenharmony_ci		mac_prep(&p->mac, adapter, j);
368962306a36Sopenharmony_ci
369062306a36Sopenharmony_ci		/*
369162306a36Sopenharmony_ci		 * The VPD EEPROM stores the base Ethernet address for the
369262306a36Sopenharmony_ci		 * card.  A port's address is derived from the base by adding
369362306a36Sopenharmony_ci		 * the port's index to the base's low octet.
369462306a36Sopenharmony_ci		 */
369562306a36Sopenharmony_ci		memcpy(hw_addr, adapter->params.vpd.eth_base, 5);
369662306a36Sopenharmony_ci		hw_addr[5] = adapter->params.vpd.eth_base[5] + i;
369762306a36Sopenharmony_ci
369862306a36Sopenharmony_ci		eth_hw_addr_set(adapter->port[i], hw_addr);
369962306a36Sopenharmony_ci		init_link_config(&p->link_config, p->phy.caps);
370062306a36Sopenharmony_ci		p->phy.ops->power_down(&p->phy, 1);
370162306a36Sopenharmony_ci
370262306a36Sopenharmony_ci		/*
370362306a36Sopenharmony_ci		 * If the PHY doesn't support interrupts for link status
370462306a36Sopenharmony_ci		 * changes, schedule a scan of the adapter links at least
370562306a36Sopenharmony_ci		 * once a second.
370662306a36Sopenharmony_ci		 */
370762306a36Sopenharmony_ci		if (!(p->phy.caps & SUPPORTED_IRQ) &&
370862306a36Sopenharmony_ci		    adapter->params.linkpoll_period > 10)
370962306a36Sopenharmony_ci			adapter->params.linkpoll_period = 10;
371062306a36Sopenharmony_ci	}
371162306a36Sopenharmony_ci
371262306a36Sopenharmony_ci	return 0;
371362306a36Sopenharmony_ci}
371462306a36Sopenharmony_ci
371562306a36Sopenharmony_civoid t3_led_ready(struct adapter *adapter)
371662306a36Sopenharmony_ci{
371762306a36Sopenharmony_ci	t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
371862306a36Sopenharmony_ci			 F_GPIO0_OUT_VAL);
371962306a36Sopenharmony_ci}
372062306a36Sopenharmony_ci
372162306a36Sopenharmony_ciint t3_replay_prep_adapter(struct adapter *adapter)
372262306a36Sopenharmony_ci{
372362306a36Sopenharmony_ci	const struct adapter_info *ai = adapter->params.info;
372462306a36Sopenharmony_ci	unsigned int i, j = -1;
372562306a36Sopenharmony_ci	int ret;
372662306a36Sopenharmony_ci
372762306a36Sopenharmony_ci	early_hw_init(adapter, ai);
372862306a36Sopenharmony_ci	ret = init_parity(adapter);
372962306a36Sopenharmony_ci	if (ret)
373062306a36Sopenharmony_ci		return ret;
373162306a36Sopenharmony_ci
373262306a36Sopenharmony_ci	for_each_port(adapter, i) {
373362306a36Sopenharmony_ci		const struct port_type_info *pti;
373462306a36Sopenharmony_ci		struct port_info *p = adap2pinfo(adapter, i);
373562306a36Sopenharmony_ci
373662306a36Sopenharmony_ci		while (!adapter->params.vpd.port_type[++j])
373762306a36Sopenharmony_ci			;
373862306a36Sopenharmony_ci
373962306a36Sopenharmony_ci		pti = &port_types[adapter->params.vpd.port_type[j]];
374062306a36Sopenharmony_ci		ret = pti->phy_prep(&p->phy, adapter, p->phy.mdio.prtad, NULL);
374162306a36Sopenharmony_ci		if (ret)
374262306a36Sopenharmony_ci			return ret;
374362306a36Sopenharmony_ci		p->phy.ops->power_down(&p->phy, 1);
374462306a36Sopenharmony_ci	}
374562306a36Sopenharmony_ci
374662306a36Sopenharmony_ci	return 0;
374762306a36Sopenharmony_ci}
374862306a36Sopenharmony_ci
3749