162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2016 Cavium, Inc. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/acpi.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/interrupt.h> 962306a36Sopenharmony_ci#include <linux/pci.h> 1062306a36Sopenharmony_ci#include <linux/netdevice.h> 1162306a36Sopenharmony_ci#include <linux/etherdevice.h> 1262306a36Sopenharmony_ci#include <linux/phy.h> 1362306a36Sopenharmony_ci#include <linux/of.h> 1462306a36Sopenharmony_ci#include <linux/of_mdio.h> 1562306a36Sopenharmony_ci#include <linux/of_net.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "nic.h" 1862306a36Sopenharmony_ci#include "thunder_bgx.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define DRV_NAME "thunder_xcv" 2162306a36Sopenharmony_ci#define DRV_VERSION "1.0" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci/* Register offsets */ 2462306a36Sopenharmony_ci#define XCV_RESET 0x00 2562306a36Sopenharmony_ci#define PORT_EN BIT_ULL(63) 2662306a36Sopenharmony_ci#define CLK_RESET BIT_ULL(15) 2762306a36Sopenharmony_ci#define DLL_RESET BIT_ULL(11) 2862306a36Sopenharmony_ci#define COMP_EN BIT_ULL(7) 2962306a36Sopenharmony_ci#define TX_PKT_RESET BIT_ULL(3) 3062306a36Sopenharmony_ci#define TX_DATA_RESET BIT_ULL(2) 3162306a36Sopenharmony_ci#define RX_PKT_RESET BIT_ULL(1) 3262306a36Sopenharmony_ci#define RX_DATA_RESET BIT_ULL(0) 3362306a36Sopenharmony_ci#define XCV_DLL_CTL 0x10 3462306a36Sopenharmony_ci#define CLKRX_BYP BIT_ULL(23) 3562306a36Sopenharmony_ci#define CLKTX_BYP BIT_ULL(15) 3662306a36Sopenharmony_ci#define XCV_COMP_CTL 0x20 3762306a36Sopenharmony_ci#define DRV_BYP BIT_ULL(63) 3862306a36Sopenharmony_ci#define XCV_CTL 0x30 3962306a36Sopenharmony_ci#define XCV_INT 0x40 4062306a36Sopenharmony_ci#define XCV_INT_W1S 0x48 4162306a36Sopenharmony_ci#define XCV_INT_ENA_W1C 0x50 4262306a36Sopenharmony_ci#define XCV_INT_ENA_W1S 0x58 4362306a36Sopenharmony_ci#define XCV_INBND_STATUS 0x80 4462306a36Sopenharmony_ci#define XCV_BATCH_CRD_RET 0x100 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistruct xcv { 4762306a36Sopenharmony_ci void __iomem *reg_base; 4862306a36Sopenharmony_ci struct pci_dev *pdev; 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic struct xcv *xcv; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci/* Supported devices */ 5462306a36Sopenharmony_cistatic const struct pci_device_id xcv_id_table[] = { 5562306a36Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, 0xA056) }, 5662306a36Sopenharmony_ci { 0, } /* end of table */ 5762306a36Sopenharmony_ci}; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ciMODULE_AUTHOR("Cavium Inc"); 6062306a36Sopenharmony_ciMODULE_DESCRIPTION("Cavium Thunder RGX/XCV Driver"); 6162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 6262306a36Sopenharmony_ciMODULE_VERSION(DRV_VERSION); 6362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, xcv_id_table); 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_civoid xcv_init_hw(void) 6662306a36Sopenharmony_ci{ 6762306a36Sopenharmony_ci u64 cfg; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci /* Take DLL out of reset */ 7062306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 7162306a36Sopenharmony_ci cfg &= ~DLL_RESET; 7262306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci /* Take clock tree out of reset */ 7562306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 7662306a36Sopenharmony_ci cfg &= ~CLK_RESET; 7762306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 7862306a36Sopenharmony_ci /* Wait for DLL to lock */ 7962306a36Sopenharmony_ci msleep(1); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci /* Configure DLL - enable or bypass 8262306a36Sopenharmony_ci * TX no bypass, RX bypass 8362306a36Sopenharmony_ci */ 8462306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_DLL_CTL); 8562306a36Sopenharmony_ci cfg &= ~0xFF03; 8662306a36Sopenharmony_ci cfg |= CLKRX_BYP; 8762306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_DLL_CTL); 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci /* Enable compensation controller and force the 9062306a36Sopenharmony_ci * write to be visible to HW by readig back. 9162306a36Sopenharmony_ci */ 9262306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 9362306a36Sopenharmony_ci cfg |= COMP_EN; 9462306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 9562306a36Sopenharmony_ci readq_relaxed(xcv->reg_base + XCV_RESET); 9662306a36Sopenharmony_ci /* Wait for compensation state machine to lock */ 9762306a36Sopenharmony_ci msleep(10); 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci /* enable the XCV block */ 10062306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 10162306a36Sopenharmony_ci cfg |= PORT_EN; 10262306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 10562306a36Sopenharmony_ci cfg |= CLK_RESET; 10662306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ciEXPORT_SYMBOL(xcv_init_hw); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_civoid xcv_setup_link(bool link_up, int link_speed) 11162306a36Sopenharmony_ci{ 11262306a36Sopenharmony_ci u64 cfg; 11362306a36Sopenharmony_ci int speed = 2; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci if (!xcv) { 11662306a36Sopenharmony_ci pr_err("XCV init not done, probe may have failed\n"); 11762306a36Sopenharmony_ci return; 11862306a36Sopenharmony_ci } 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci if (link_speed == 100) 12162306a36Sopenharmony_ci speed = 1; 12262306a36Sopenharmony_ci else if (link_speed == 10) 12362306a36Sopenharmony_ci speed = 0; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci if (link_up) { 12662306a36Sopenharmony_ci /* set operating speed */ 12762306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_CTL); 12862306a36Sopenharmony_ci cfg &= ~0x03; 12962306a36Sopenharmony_ci cfg |= speed; 13062306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_CTL); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci /* Reset datapaths */ 13362306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 13462306a36Sopenharmony_ci cfg |= TX_DATA_RESET | RX_DATA_RESET; 13562306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci /* Enable the packet flow */ 13862306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 13962306a36Sopenharmony_ci cfg |= TX_PKT_RESET | RX_PKT_RESET; 14062306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci /* Return credits to RGX */ 14362306a36Sopenharmony_ci writeq_relaxed(0x01, xcv->reg_base + XCV_BATCH_CRD_RET); 14462306a36Sopenharmony_ci } else { 14562306a36Sopenharmony_ci /* Disable packet flow */ 14662306a36Sopenharmony_ci cfg = readq_relaxed(xcv->reg_base + XCV_RESET); 14762306a36Sopenharmony_ci cfg &= ~(TX_PKT_RESET | RX_PKT_RESET); 14862306a36Sopenharmony_ci writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); 14962306a36Sopenharmony_ci readq_relaxed(xcv->reg_base + XCV_RESET); 15062306a36Sopenharmony_ci } 15162306a36Sopenharmony_ci} 15262306a36Sopenharmony_ciEXPORT_SYMBOL(xcv_setup_link); 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic int xcv_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci int err; 15762306a36Sopenharmony_ci struct device *dev = &pdev->dev; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci xcv = devm_kzalloc(dev, sizeof(struct xcv), GFP_KERNEL); 16062306a36Sopenharmony_ci if (!xcv) 16162306a36Sopenharmony_ci return -ENOMEM; 16262306a36Sopenharmony_ci xcv->pdev = pdev; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci pci_set_drvdata(pdev, xcv); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci err = pci_enable_device(pdev); 16762306a36Sopenharmony_ci if (err) { 16862306a36Sopenharmony_ci dev_err(dev, "Failed to enable PCI device\n"); 16962306a36Sopenharmony_ci goto err_kfree; 17062306a36Sopenharmony_ci } 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci err = pci_request_regions(pdev, DRV_NAME); 17362306a36Sopenharmony_ci if (err) { 17462306a36Sopenharmony_ci dev_err(dev, "PCI request regions failed 0x%x\n", err); 17562306a36Sopenharmony_ci goto err_disable_device; 17662306a36Sopenharmony_ci } 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci /* MAP configuration registers */ 17962306a36Sopenharmony_ci xcv->reg_base = pcim_iomap(pdev, PCI_CFG_REG_BAR_NUM, 0); 18062306a36Sopenharmony_ci if (!xcv->reg_base) { 18162306a36Sopenharmony_ci dev_err(dev, "XCV: Cannot map CSR memory space, aborting\n"); 18262306a36Sopenharmony_ci err = -ENOMEM; 18362306a36Sopenharmony_ci goto err_release_regions; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci return 0; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cierr_release_regions: 18962306a36Sopenharmony_ci pci_release_regions(pdev); 19062306a36Sopenharmony_cierr_disable_device: 19162306a36Sopenharmony_ci pci_disable_device(pdev); 19262306a36Sopenharmony_cierr_kfree: 19362306a36Sopenharmony_ci devm_kfree(dev, xcv); 19462306a36Sopenharmony_ci xcv = NULL; 19562306a36Sopenharmony_ci return err; 19662306a36Sopenharmony_ci} 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_cistatic void xcv_remove(struct pci_dev *pdev) 19962306a36Sopenharmony_ci{ 20062306a36Sopenharmony_ci struct device *dev = &pdev->dev; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci if (xcv) { 20362306a36Sopenharmony_ci devm_kfree(dev, xcv); 20462306a36Sopenharmony_ci xcv = NULL; 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci pci_release_regions(pdev); 20862306a36Sopenharmony_ci pci_disable_device(pdev); 20962306a36Sopenharmony_ci} 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic struct pci_driver xcv_driver = { 21262306a36Sopenharmony_ci .name = DRV_NAME, 21362306a36Sopenharmony_ci .id_table = xcv_id_table, 21462306a36Sopenharmony_ci .probe = xcv_probe, 21562306a36Sopenharmony_ci .remove = xcv_remove, 21662306a36Sopenharmony_ci}; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic int __init xcv_init_module(void) 21962306a36Sopenharmony_ci{ 22062306a36Sopenharmony_ci pr_info("%s, ver %s\n", DRV_NAME, DRV_VERSION); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci return pci_register_driver(&xcv_driver); 22362306a36Sopenharmony_ci} 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic void __exit xcv_cleanup_module(void) 22662306a36Sopenharmony_ci{ 22762306a36Sopenharmony_ci pci_unregister_driver(&xcv_driver); 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cimodule_init(xcv_init_module); 23162306a36Sopenharmony_cimodule_exit(xcv_cleanup_module); 232