162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2010-2011 Calxeda, Inc.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci#include <linux/module.h>
662306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
762306a36Sopenharmony_ci#include <linux/kernel.h>
862306a36Sopenharmony_ci#include <linux/circ_buf.h>
962306a36Sopenharmony_ci#include <linux/interrupt.h>
1062306a36Sopenharmony_ci#include <linux/etherdevice.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/skbuff.h>
1362306a36Sopenharmony_ci#include <linux/ethtool.h>
1462306a36Sopenharmony_ci#include <linux/if.h>
1562306a36Sopenharmony_ci#include <linux/crc32.h>
1662306a36Sopenharmony_ci#include <linux/dma-mapping.h>
1762306a36Sopenharmony_ci#include <linux/slab.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci/* XGMAC Register definitions */
2062306a36Sopenharmony_ci#define XGMAC_CONTROL		0x00000000	/* MAC Configuration */
2162306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER	0x00000004	/* MAC Frame Filter */
2262306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL		0x00000018	/* MAC Flow Control */
2362306a36Sopenharmony_ci#define XGMAC_VLAN_TAG		0x0000001C	/* VLAN Tags */
2462306a36Sopenharmony_ci#define XGMAC_VERSION		0x00000020	/* Version */
2562306a36Sopenharmony_ci#define XGMAC_VLAN_INCL		0x00000024	/* VLAN tag for tx frames */
2662306a36Sopenharmony_ci#define XGMAC_LPI_CTRL		0x00000028	/* LPI Control and Status */
2762306a36Sopenharmony_ci#define XGMAC_LPI_TIMER		0x0000002C	/* LPI Timers Control */
2862306a36Sopenharmony_ci#define XGMAC_TX_PACE		0x00000030	/* Transmit Pace and Stretch */
2962306a36Sopenharmony_ci#define XGMAC_VLAN_HASH		0x00000034	/* VLAN Hash Table */
3062306a36Sopenharmony_ci#define XGMAC_DEBUG		0x00000038	/* Debug */
3162306a36Sopenharmony_ci#define XGMAC_INT_STAT		0x0000003C	/* Interrupt and Control */
3262306a36Sopenharmony_ci#define XGMAC_ADDR_HIGH(reg)	(0x00000040 + ((reg) * 8))
3362306a36Sopenharmony_ci#define XGMAC_ADDR_LOW(reg)	(0x00000044 + ((reg) * 8))
3462306a36Sopenharmony_ci#define XGMAC_HASH(n)		(0x00000300 + (n) * 4) /* HASH table regs */
3562306a36Sopenharmony_ci#define XGMAC_NUM_HASH		16
3662306a36Sopenharmony_ci#define XGMAC_OMR		0x00000400
3762306a36Sopenharmony_ci#define XGMAC_REMOTE_WAKE	0x00000700	/* Remote Wake-Up Frm Filter */
3862306a36Sopenharmony_ci#define XGMAC_PMT		0x00000704	/* PMT Control and Status */
3962306a36Sopenharmony_ci#define XGMAC_MMC_CTRL		0x00000800	/* XGMAC MMC Control */
4062306a36Sopenharmony_ci#define XGMAC_MMC_INTR_RX	0x00000804	/* Receive Interrupt */
4162306a36Sopenharmony_ci#define XGMAC_MMC_INTR_TX	0x00000808	/* Transmit Interrupt */
4262306a36Sopenharmony_ci#define XGMAC_MMC_INTR_MASK_RX	0x0000080c	/* Receive Interrupt Mask */
4362306a36Sopenharmony_ci#define XGMAC_MMC_INTR_MASK_TX	0x00000810	/* Transmit Interrupt Mask */
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci/* Hardware TX Statistics Counters */
4662306a36Sopenharmony_ci#define XGMAC_MMC_TXOCTET_GB_LO	0x00000814
4762306a36Sopenharmony_ci#define XGMAC_MMC_TXOCTET_GB_HI	0x00000818
4862306a36Sopenharmony_ci#define XGMAC_MMC_TXFRAME_GB_LO	0x0000081C
4962306a36Sopenharmony_ci#define XGMAC_MMC_TXFRAME_GB_HI	0x00000820
5062306a36Sopenharmony_ci#define XGMAC_MMC_TXBCFRAME_G	0x00000824
5162306a36Sopenharmony_ci#define XGMAC_MMC_TXMCFRAME_G	0x0000082C
5262306a36Sopenharmony_ci#define XGMAC_MMC_TXUCFRAME_GB	0x00000864
5362306a36Sopenharmony_ci#define XGMAC_MMC_TXMCFRAME_GB	0x0000086C
5462306a36Sopenharmony_ci#define XGMAC_MMC_TXBCFRAME_GB	0x00000874
5562306a36Sopenharmony_ci#define XGMAC_MMC_TXUNDERFLOW	0x0000087C
5662306a36Sopenharmony_ci#define XGMAC_MMC_TXOCTET_G_LO	0x00000884
5762306a36Sopenharmony_ci#define XGMAC_MMC_TXOCTET_G_HI	0x00000888
5862306a36Sopenharmony_ci#define XGMAC_MMC_TXFRAME_G_LO	0x0000088C
5962306a36Sopenharmony_ci#define XGMAC_MMC_TXFRAME_G_HI	0x00000890
6062306a36Sopenharmony_ci#define XGMAC_MMC_TXPAUSEFRAME	0x00000894
6162306a36Sopenharmony_ci#define XGMAC_MMC_TXVLANFRAME	0x0000089C
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci/* Hardware RX Statistics Counters */
6462306a36Sopenharmony_ci#define XGMAC_MMC_RXFRAME_GB_LO	0x00000900
6562306a36Sopenharmony_ci#define XGMAC_MMC_RXFRAME_GB_HI	0x00000904
6662306a36Sopenharmony_ci#define XGMAC_MMC_RXOCTET_GB_LO	0x00000908
6762306a36Sopenharmony_ci#define XGMAC_MMC_RXOCTET_GB_HI	0x0000090C
6862306a36Sopenharmony_ci#define XGMAC_MMC_RXOCTET_G_LO	0x00000910
6962306a36Sopenharmony_ci#define XGMAC_MMC_RXOCTET_G_HI	0x00000914
7062306a36Sopenharmony_ci#define XGMAC_MMC_RXBCFRAME_G	0x00000918
7162306a36Sopenharmony_ci#define XGMAC_MMC_RXMCFRAME_G	0x00000920
7262306a36Sopenharmony_ci#define XGMAC_MMC_RXCRCERR	0x00000928
7362306a36Sopenharmony_ci#define XGMAC_MMC_RXRUNT	0x00000930
7462306a36Sopenharmony_ci#define XGMAC_MMC_RXJABBER	0x00000934
7562306a36Sopenharmony_ci#define XGMAC_MMC_RXUCFRAME_G	0x00000970
7662306a36Sopenharmony_ci#define XGMAC_MMC_RXLENGTHERR	0x00000978
7762306a36Sopenharmony_ci#define XGMAC_MMC_RXPAUSEFRAME	0x00000988
7862306a36Sopenharmony_ci#define XGMAC_MMC_RXOVERFLOW	0x00000990
7962306a36Sopenharmony_ci#define XGMAC_MMC_RXVLANFRAME	0x00000998
8062306a36Sopenharmony_ci#define XGMAC_MMC_RXWATCHDOG	0x000009a0
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci/* DMA Control and Status Registers */
8362306a36Sopenharmony_ci#define XGMAC_DMA_BUS_MODE	0x00000f00	/* Bus Mode */
8462306a36Sopenharmony_ci#define XGMAC_DMA_TX_POLL	0x00000f04	/* Transmit Poll Demand */
8562306a36Sopenharmony_ci#define XGMAC_DMA_RX_POLL	0x00000f08	/* Received Poll Demand */
8662306a36Sopenharmony_ci#define XGMAC_DMA_RX_BASE_ADDR	0x00000f0c	/* Receive List Base */
8762306a36Sopenharmony_ci#define XGMAC_DMA_TX_BASE_ADDR	0x00000f10	/* Transmit List Base */
8862306a36Sopenharmony_ci#define XGMAC_DMA_STATUS	0x00000f14	/* Status Register */
8962306a36Sopenharmony_ci#define XGMAC_DMA_CONTROL	0x00000f18	/* Ctrl (Operational Mode) */
9062306a36Sopenharmony_ci#define XGMAC_DMA_INTR_ENA	0x00000f1c	/* Interrupt Enable */
9162306a36Sopenharmony_ci#define XGMAC_DMA_MISS_FRAME_CTR 0x00000f20	/* Missed Frame Counter */
9262306a36Sopenharmony_ci#define XGMAC_DMA_RI_WDOG_TIMER	0x00000f24	/* RX Intr Watchdog Timer */
9362306a36Sopenharmony_ci#define XGMAC_DMA_AXI_BUS	0x00000f28	/* AXI Bus Mode */
9462306a36Sopenharmony_ci#define XGMAC_DMA_AXI_STATUS	0x00000f2C	/* AXI Status */
9562306a36Sopenharmony_ci#define XGMAC_DMA_HW_FEATURE	0x00000f58	/* Enabled Hardware Features */
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci#define XGMAC_ADDR_AE		0x80000000
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci/* PMT Control and Status */
10062306a36Sopenharmony_ci#define XGMAC_PMT_POINTER_RESET	0x80000000
10162306a36Sopenharmony_ci#define XGMAC_PMT_GLBL_UNICAST	0x00000200
10262306a36Sopenharmony_ci#define XGMAC_PMT_WAKEUP_RX_FRM	0x00000040
10362306a36Sopenharmony_ci#define XGMAC_PMT_MAGIC_PKT	0x00000020
10462306a36Sopenharmony_ci#define XGMAC_PMT_WAKEUP_FRM_EN	0x00000004
10562306a36Sopenharmony_ci#define XGMAC_PMT_MAGIC_PKT_EN	0x00000002
10662306a36Sopenharmony_ci#define XGMAC_PMT_POWERDOWN	0x00000001
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci#define XGMAC_CONTROL_SPD	0x40000000	/* Speed control */
10962306a36Sopenharmony_ci#define XGMAC_CONTROL_SPD_MASK	0x60000000
11062306a36Sopenharmony_ci#define XGMAC_CONTROL_SPD_1G	0x60000000
11162306a36Sopenharmony_ci#define XGMAC_CONTROL_SPD_2_5G	0x40000000
11262306a36Sopenharmony_ci#define XGMAC_CONTROL_SPD_10G	0x00000000
11362306a36Sopenharmony_ci#define XGMAC_CONTROL_SARC	0x10000000	/* Source Addr Insert/Replace */
11462306a36Sopenharmony_ci#define XGMAC_CONTROL_SARK_MASK	0x18000000
11562306a36Sopenharmony_ci#define XGMAC_CONTROL_CAR	0x04000000	/* CRC Addition/Replacement */
11662306a36Sopenharmony_ci#define XGMAC_CONTROL_CAR_MASK	0x06000000
11762306a36Sopenharmony_ci#define XGMAC_CONTROL_DP	0x01000000	/* Disable Padding */
11862306a36Sopenharmony_ci#define XGMAC_CONTROL_WD	0x00800000	/* Disable Watchdog on rx */
11962306a36Sopenharmony_ci#define XGMAC_CONTROL_JD	0x00400000	/* Jabber disable */
12062306a36Sopenharmony_ci#define XGMAC_CONTROL_JE	0x00100000	/* Jumbo frame */
12162306a36Sopenharmony_ci#define XGMAC_CONTROL_LM	0x00001000	/* Loop-back mode */
12262306a36Sopenharmony_ci#define XGMAC_CONTROL_IPC	0x00000400	/* Checksum Offload */
12362306a36Sopenharmony_ci#define XGMAC_CONTROL_ACS	0x00000080	/* Automatic Pad/FCS Strip */
12462306a36Sopenharmony_ci#define XGMAC_CONTROL_DDIC	0x00000010	/* Disable Deficit Idle Count */
12562306a36Sopenharmony_ci#define XGMAC_CONTROL_TE	0x00000008	/* Transmitter Enable */
12662306a36Sopenharmony_ci#define XGMAC_CONTROL_RE	0x00000004	/* Receiver Enable */
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci/* XGMAC Frame Filter defines */
12962306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_PR	0x00000001	/* Promiscuous Mode */
13062306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_HUC	0x00000002	/* Hash Unicast */
13162306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_HMC	0x00000004	/* Hash Multicast */
13262306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_DAIF	0x00000008	/* DA Inverse Filtering */
13362306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_PM	0x00000010	/* Pass all multicast */
13462306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_DBF	0x00000020	/* Disable Broadcast frames */
13562306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_SAIF	0x00000100	/* Inverse Filtering */
13662306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_SAF	0x00000200	/* Source Address Filter */
13762306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_HPF	0x00000400	/* Hash or perfect Filter */
13862306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_VHF	0x00000800	/* VLAN Hash Filter */
13962306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_VPF	0x00001000	/* VLAN Perfect Filter */
14062306a36Sopenharmony_ci#define XGMAC_FRAME_FILTER_RA	0x80000000	/* Receive all mode */
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci/* XGMAC FLOW CTRL defines */
14362306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_PT_MASK	0xffff0000	/* Pause Time Mask */
14462306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_PT_SHIFT	16
14562306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_DZQP	0x00000080	/* Disable Zero-Quanta Phase */
14662306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_PLT	0x00000020	/* Pause Low Threshold */
14762306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_PLT_MASK 0x00000030	/* PLT MASK */
14862306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_UP	0x00000008	/* Unicast Pause Frame Detect */
14962306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_RFE	0x00000004	/* Rx Flow Control Enable */
15062306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_TFE	0x00000002	/* Tx Flow Control Enable */
15162306a36Sopenharmony_ci#define XGMAC_FLOW_CTRL_FCB_BPA	0x00000001	/* Flow Control Busy ... */
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci/* XGMAC_INT_STAT reg */
15462306a36Sopenharmony_ci#define XGMAC_INT_STAT_PMTIM	0x00800000	/* PMT Interrupt Mask */
15562306a36Sopenharmony_ci#define XGMAC_INT_STAT_PMT	0x0080		/* PMT Interrupt Status */
15662306a36Sopenharmony_ci#define XGMAC_INT_STAT_LPI	0x0040		/* LPI Interrupt Status */
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci/* DMA Bus Mode register defines */
15962306a36Sopenharmony_ci#define DMA_BUS_MODE_SFT_RESET	0x00000001	/* Software Reset */
16062306a36Sopenharmony_ci#define DMA_BUS_MODE_DSL_MASK	0x0000007c	/* Descriptor Skip Length */
16162306a36Sopenharmony_ci#define DMA_BUS_MODE_DSL_SHIFT	2		/* (in DWORDS) */
16262306a36Sopenharmony_ci#define DMA_BUS_MODE_ATDS	0x00000080	/* Alternate Descriptor Size */
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci/* Programmable burst length */
16562306a36Sopenharmony_ci#define DMA_BUS_MODE_PBL_MASK	0x00003f00	/* Programmable Burst Len */
16662306a36Sopenharmony_ci#define DMA_BUS_MODE_PBL_SHIFT	8
16762306a36Sopenharmony_ci#define DMA_BUS_MODE_FB		0x00010000	/* Fixed burst */
16862306a36Sopenharmony_ci#define DMA_BUS_MODE_RPBL_MASK	0x003e0000	/* Rx-Programmable Burst Len */
16962306a36Sopenharmony_ci#define DMA_BUS_MODE_RPBL_SHIFT	17
17062306a36Sopenharmony_ci#define DMA_BUS_MODE_USP	0x00800000
17162306a36Sopenharmony_ci#define DMA_BUS_MODE_8PBL	0x01000000
17262306a36Sopenharmony_ci#define DMA_BUS_MODE_AAL	0x02000000
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci/* DMA Bus Mode register defines */
17562306a36Sopenharmony_ci#define DMA_BUS_PR_RATIO_MASK	0x0000c000	/* Rx/Tx priority ratio */
17662306a36Sopenharmony_ci#define DMA_BUS_PR_RATIO_SHIFT	14
17762306a36Sopenharmony_ci#define DMA_BUS_FB		0x00010000	/* Fixed Burst */
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci/* DMA Control register defines */
18062306a36Sopenharmony_ci#define DMA_CONTROL_ST		0x00002000	/* Start/Stop Transmission */
18162306a36Sopenharmony_ci#define DMA_CONTROL_SR		0x00000002	/* Start/Stop Receive */
18262306a36Sopenharmony_ci#define DMA_CONTROL_DFF		0x01000000	/* Disable flush of rx frames */
18362306a36Sopenharmony_ci#define DMA_CONTROL_OSF		0x00000004	/* Operate on 2nd tx frame */
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci/* DMA Normal interrupt */
18662306a36Sopenharmony_ci#define DMA_INTR_ENA_NIE	0x00010000	/* Normal Summary */
18762306a36Sopenharmony_ci#define DMA_INTR_ENA_AIE	0x00008000	/* Abnormal Summary */
18862306a36Sopenharmony_ci#define DMA_INTR_ENA_ERE	0x00004000	/* Early Receive */
18962306a36Sopenharmony_ci#define DMA_INTR_ENA_FBE	0x00002000	/* Fatal Bus Error */
19062306a36Sopenharmony_ci#define DMA_INTR_ENA_ETE	0x00000400	/* Early Transmit */
19162306a36Sopenharmony_ci#define DMA_INTR_ENA_RWE	0x00000200	/* Receive Watchdog */
19262306a36Sopenharmony_ci#define DMA_INTR_ENA_RSE	0x00000100	/* Receive Stopped */
19362306a36Sopenharmony_ci#define DMA_INTR_ENA_RUE	0x00000080	/* Receive Buffer Unavailable */
19462306a36Sopenharmony_ci#define DMA_INTR_ENA_RIE	0x00000040	/* Receive Interrupt */
19562306a36Sopenharmony_ci#define DMA_INTR_ENA_UNE	0x00000020	/* Tx Underflow */
19662306a36Sopenharmony_ci#define DMA_INTR_ENA_OVE	0x00000010	/* Receive Overflow */
19762306a36Sopenharmony_ci#define DMA_INTR_ENA_TJE	0x00000008	/* Transmit Jabber */
19862306a36Sopenharmony_ci#define DMA_INTR_ENA_TUE	0x00000004	/* Transmit Buffer Unavail */
19962306a36Sopenharmony_ci#define DMA_INTR_ENA_TSE	0x00000002	/* Transmit Stopped */
20062306a36Sopenharmony_ci#define DMA_INTR_ENA_TIE	0x00000001	/* Transmit Interrupt */
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci#define DMA_INTR_NORMAL		(DMA_INTR_ENA_NIE | DMA_INTR_ENA_RIE | \
20362306a36Sopenharmony_ci				 DMA_INTR_ENA_TUE | DMA_INTR_ENA_TIE)
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci#define DMA_INTR_ABNORMAL	(DMA_INTR_ENA_AIE | DMA_INTR_ENA_FBE | \
20662306a36Sopenharmony_ci				 DMA_INTR_ENA_RWE | DMA_INTR_ENA_RSE | \
20762306a36Sopenharmony_ci				 DMA_INTR_ENA_RUE | DMA_INTR_ENA_UNE | \
20862306a36Sopenharmony_ci				 DMA_INTR_ENA_OVE | DMA_INTR_ENA_TJE | \
20962306a36Sopenharmony_ci				 DMA_INTR_ENA_TSE)
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci/* DMA default interrupt mask */
21262306a36Sopenharmony_ci#define DMA_INTR_DEFAULT_MASK	(DMA_INTR_NORMAL | DMA_INTR_ABNORMAL)
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci/* DMA Status register defines */
21562306a36Sopenharmony_ci#define DMA_STATUS_GMI		0x08000000	/* MMC interrupt */
21662306a36Sopenharmony_ci#define DMA_STATUS_GLI		0x04000000	/* GMAC Line interface int */
21762306a36Sopenharmony_ci#define DMA_STATUS_EB_MASK	0x00380000	/* Error Bits Mask */
21862306a36Sopenharmony_ci#define DMA_STATUS_EB_TX_ABORT	0x00080000	/* Error Bits - TX Abort */
21962306a36Sopenharmony_ci#define DMA_STATUS_EB_RX_ABORT	0x00100000	/* Error Bits - RX Abort */
22062306a36Sopenharmony_ci#define DMA_STATUS_TS_MASK	0x00700000	/* Transmit Process State */
22162306a36Sopenharmony_ci#define DMA_STATUS_TS_SHIFT	20
22262306a36Sopenharmony_ci#define DMA_STATUS_RS_MASK	0x000e0000	/* Receive Process State */
22362306a36Sopenharmony_ci#define DMA_STATUS_RS_SHIFT	17
22462306a36Sopenharmony_ci#define DMA_STATUS_NIS		0x00010000	/* Normal Interrupt Summary */
22562306a36Sopenharmony_ci#define DMA_STATUS_AIS		0x00008000	/* Abnormal Interrupt Summary */
22662306a36Sopenharmony_ci#define DMA_STATUS_ERI		0x00004000	/* Early Receive Interrupt */
22762306a36Sopenharmony_ci#define DMA_STATUS_FBI		0x00002000	/* Fatal Bus Error Interrupt */
22862306a36Sopenharmony_ci#define DMA_STATUS_ETI		0x00000400	/* Early Transmit Interrupt */
22962306a36Sopenharmony_ci#define DMA_STATUS_RWT		0x00000200	/* Receive Watchdog Timeout */
23062306a36Sopenharmony_ci#define DMA_STATUS_RPS		0x00000100	/* Receive Process Stopped */
23162306a36Sopenharmony_ci#define DMA_STATUS_RU		0x00000080	/* Receive Buffer Unavailable */
23262306a36Sopenharmony_ci#define DMA_STATUS_RI		0x00000040	/* Receive Interrupt */
23362306a36Sopenharmony_ci#define DMA_STATUS_UNF		0x00000020	/* Transmit Underflow */
23462306a36Sopenharmony_ci#define DMA_STATUS_OVF		0x00000010	/* Receive Overflow */
23562306a36Sopenharmony_ci#define DMA_STATUS_TJT		0x00000008	/* Transmit Jabber Timeout */
23662306a36Sopenharmony_ci#define DMA_STATUS_TU		0x00000004	/* Transmit Buffer Unavail */
23762306a36Sopenharmony_ci#define DMA_STATUS_TPS		0x00000002	/* Transmit Process Stopped */
23862306a36Sopenharmony_ci#define DMA_STATUS_TI		0x00000001	/* Transmit Interrupt */
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci/* Common MAC defines */
24162306a36Sopenharmony_ci#define MAC_ENABLE_TX		0x00000008	/* Transmitter Enable */
24262306a36Sopenharmony_ci#define MAC_ENABLE_RX		0x00000004	/* Receiver Enable */
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci/* XGMAC Operation Mode Register */
24562306a36Sopenharmony_ci#define XGMAC_OMR_TSF		0x00200000	/* TX FIFO Store and Forward */
24662306a36Sopenharmony_ci#define XGMAC_OMR_FTF		0x00100000	/* Flush Transmit FIFO */
24762306a36Sopenharmony_ci#define XGMAC_OMR_TTC		0x00020000	/* Transmit Threshold Ctrl */
24862306a36Sopenharmony_ci#define XGMAC_OMR_TTC_MASK	0x00030000
24962306a36Sopenharmony_ci#define XGMAC_OMR_RFD		0x00006000	/* FC Deactivation Threshold */
25062306a36Sopenharmony_ci#define XGMAC_OMR_RFD_MASK	0x00007000	/* FC Deact Threshold MASK */
25162306a36Sopenharmony_ci#define XGMAC_OMR_RFA		0x00000600	/* FC Activation Threshold */
25262306a36Sopenharmony_ci#define XGMAC_OMR_RFA_MASK	0x00000E00	/* FC Act Threshold MASK */
25362306a36Sopenharmony_ci#define XGMAC_OMR_EFC		0x00000100	/* Enable Hardware FC */
25462306a36Sopenharmony_ci#define XGMAC_OMR_FEF		0x00000080	/* Forward Error Frames */
25562306a36Sopenharmony_ci#define XGMAC_OMR_DT		0x00000040	/* Drop TCP/IP csum Errors */
25662306a36Sopenharmony_ci#define XGMAC_OMR_RSF		0x00000020	/* RX FIFO Store and Forward */
25762306a36Sopenharmony_ci#define XGMAC_OMR_RTC_256	0x00000018	/* RX Threshold Ctrl */
25862306a36Sopenharmony_ci#define XGMAC_OMR_RTC_MASK	0x00000018	/* RX Threshold Ctrl MASK */
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci/* XGMAC HW Features Register */
26162306a36Sopenharmony_ci#define DMA_HW_FEAT_TXCOESEL	0x00010000	/* TX Checksum offload */
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci#define XGMAC_MMC_CTRL_CNT_FRZ	0x00000008
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci/* XGMAC Descriptor Defines */
26662306a36Sopenharmony_ci#define MAX_DESC_BUF_SZ		(0x2000 - 8)
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci#define RXDESC_EXT_STATUS	0x00000001
26962306a36Sopenharmony_ci#define RXDESC_CRC_ERR		0x00000002
27062306a36Sopenharmony_ci#define RXDESC_RX_ERR		0x00000008
27162306a36Sopenharmony_ci#define RXDESC_RX_WDOG		0x00000010
27262306a36Sopenharmony_ci#define RXDESC_FRAME_TYPE	0x00000020
27362306a36Sopenharmony_ci#define RXDESC_GIANT_FRAME	0x00000080
27462306a36Sopenharmony_ci#define RXDESC_LAST_SEG		0x00000100
27562306a36Sopenharmony_ci#define RXDESC_FIRST_SEG	0x00000200
27662306a36Sopenharmony_ci#define RXDESC_VLAN_FRAME	0x00000400
27762306a36Sopenharmony_ci#define RXDESC_OVERFLOW_ERR	0x00000800
27862306a36Sopenharmony_ci#define RXDESC_LENGTH_ERR	0x00001000
27962306a36Sopenharmony_ci#define RXDESC_SA_FILTER_FAIL	0x00002000
28062306a36Sopenharmony_ci#define RXDESC_DESCRIPTOR_ERR	0x00004000
28162306a36Sopenharmony_ci#define RXDESC_ERROR_SUMMARY	0x00008000
28262306a36Sopenharmony_ci#define RXDESC_FRAME_LEN_OFFSET	16
28362306a36Sopenharmony_ci#define RXDESC_FRAME_LEN_MASK	0x3fff0000
28462306a36Sopenharmony_ci#define RXDESC_DA_FILTER_FAIL	0x40000000
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci#define RXDESC1_END_RING	0x00008000
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci#define RXDESC_IP_PAYLOAD_MASK	0x00000003
28962306a36Sopenharmony_ci#define RXDESC_IP_PAYLOAD_UDP	0x00000001
29062306a36Sopenharmony_ci#define RXDESC_IP_PAYLOAD_TCP	0x00000002
29162306a36Sopenharmony_ci#define RXDESC_IP_PAYLOAD_ICMP	0x00000003
29262306a36Sopenharmony_ci#define RXDESC_IP_HEADER_ERR	0x00000008
29362306a36Sopenharmony_ci#define RXDESC_IP_PAYLOAD_ERR	0x00000010
29462306a36Sopenharmony_ci#define RXDESC_IPV4_PACKET	0x00000040
29562306a36Sopenharmony_ci#define RXDESC_IPV6_PACKET	0x00000080
29662306a36Sopenharmony_ci#define TXDESC_UNDERFLOW_ERR	0x00000001
29762306a36Sopenharmony_ci#define TXDESC_JABBER_TIMEOUT	0x00000002
29862306a36Sopenharmony_ci#define TXDESC_LOCAL_FAULT	0x00000004
29962306a36Sopenharmony_ci#define TXDESC_REMOTE_FAULT	0x00000008
30062306a36Sopenharmony_ci#define TXDESC_VLAN_FRAME	0x00000010
30162306a36Sopenharmony_ci#define TXDESC_FRAME_FLUSHED	0x00000020
30262306a36Sopenharmony_ci#define TXDESC_IP_HEADER_ERR	0x00000040
30362306a36Sopenharmony_ci#define TXDESC_PAYLOAD_CSUM_ERR	0x00000080
30462306a36Sopenharmony_ci#define TXDESC_ERROR_SUMMARY	0x00008000
30562306a36Sopenharmony_ci#define TXDESC_SA_CTRL_INSERT	0x00040000
30662306a36Sopenharmony_ci#define TXDESC_SA_CTRL_REPLACE	0x00080000
30762306a36Sopenharmony_ci#define TXDESC_2ND_ADDR_CHAINED	0x00100000
30862306a36Sopenharmony_ci#define TXDESC_END_RING		0x00200000
30962306a36Sopenharmony_ci#define TXDESC_CSUM_IP		0x00400000
31062306a36Sopenharmony_ci#define TXDESC_CSUM_IP_PAYLD	0x00800000
31162306a36Sopenharmony_ci#define TXDESC_CSUM_ALL		0x00C00000
31262306a36Sopenharmony_ci#define TXDESC_CRC_EN_REPLACE	0x01000000
31362306a36Sopenharmony_ci#define TXDESC_CRC_EN_APPEND	0x02000000
31462306a36Sopenharmony_ci#define TXDESC_DISABLE_PAD	0x04000000
31562306a36Sopenharmony_ci#define TXDESC_FIRST_SEG	0x10000000
31662306a36Sopenharmony_ci#define TXDESC_LAST_SEG		0x20000000
31762306a36Sopenharmony_ci#define TXDESC_INTERRUPT	0x40000000
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci#define DESC_OWN		0x80000000
32062306a36Sopenharmony_ci#define DESC_BUFFER1_SZ_MASK	0x00001fff
32162306a36Sopenharmony_ci#define DESC_BUFFER2_SZ_MASK	0x1fff0000
32262306a36Sopenharmony_ci#define DESC_BUFFER2_SZ_OFFSET	16
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistruct xgmac_dma_desc {
32562306a36Sopenharmony_ci	__le32 flags;
32662306a36Sopenharmony_ci	__le32 buf_size;
32762306a36Sopenharmony_ci	__le32 buf1_addr;		/* Buffer 1 Address Pointer */
32862306a36Sopenharmony_ci	__le32 buf2_addr;		/* Buffer 2 Address Pointer */
32962306a36Sopenharmony_ci	__le32 ext_status;
33062306a36Sopenharmony_ci	__le32 res[3];
33162306a36Sopenharmony_ci};
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistruct xgmac_extra_stats {
33462306a36Sopenharmony_ci	/* Transmit errors */
33562306a36Sopenharmony_ci	unsigned long tx_jabber;
33662306a36Sopenharmony_ci	unsigned long tx_frame_flushed;
33762306a36Sopenharmony_ci	unsigned long tx_payload_error;
33862306a36Sopenharmony_ci	unsigned long tx_ip_header_error;
33962306a36Sopenharmony_ci	unsigned long tx_local_fault;
34062306a36Sopenharmony_ci	unsigned long tx_remote_fault;
34162306a36Sopenharmony_ci	/* Receive errors */
34262306a36Sopenharmony_ci	unsigned long rx_watchdog;
34362306a36Sopenharmony_ci	unsigned long rx_da_filter_fail;
34462306a36Sopenharmony_ci	unsigned long rx_payload_error;
34562306a36Sopenharmony_ci	unsigned long rx_ip_header_error;
34662306a36Sopenharmony_ci	/* Tx/Rx IRQ errors */
34762306a36Sopenharmony_ci	unsigned long tx_process_stopped;
34862306a36Sopenharmony_ci	unsigned long rx_buf_unav;
34962306a36Sopenharmony_ci	unsigned long rx_process_stopped;
35062306a36Sopenharmony_ci	unsigned long tx_early;
35162306a36Sopenharmony_ci	unsigned long fatal_bus_error;
35262306a36Sopenharmony_ci};
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistruct xgmac_priv {
35562306a36Sopenharmony_ci	struct xgmac_dma_desc *dma_rx;
35662306a36Sopenharmony_ci	struct sk_buff **rx_skbuff;
35762306a36Sopenharmony_ci	unsigned int rx_tail;
35862306a36Sopenharmony_ci	unsigned int rx_head;
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	struct xgmac_dma_desc *dma_tx;
36162306a36Sopenharmony_ci	struct sk_buff **tx_skbuff;
36262306a36Sopenharmony_ci	unsigned int tx_head;
36362306a36Sopenharmony_ci	unsigned int tx_tail;
36462306a36Sopenharmony_ci	int tx_irq_cnt;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	void __iomem *base;
36762306a36Sopenharmony_ci	unsigned int dma_buf_sz;
36862306a36Sopenharmony_ci	dma_addr_t dma_rx_phy;
36962306a36Sopenharmony_ci	dma_addr_t dma_tx_phy;
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci	struct net_device *dev;
37262306a36Sopenharmony_ci	struct device *device;
37362306a36Sopenharmony_ci	struct napi_struct napi;
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	int max_macs;
37662306a36Sopenharmony_ci	struct xgmac_extra_stats xstats;
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	spinlock_t stats_lock;
37962306a36Sopenharmony_ci	int pmt_irq;
38062306a36Sopenharmony_ci	char rx_pause;
38162306a36Sopenharmony_ci	char tx_pause;
38262306a36Sopenharmony_ci	int wolopts;
38362306a36Sopenharmony_ci	struct work_struct tx_timeout_work;
38462306a36Sopenharmony_ci};
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci/* XGMAC Configuration Settings */
38762306a36Sopenharmony_ci#define XGMAC_MAX_MTU		9000
38862306a36Sopenharmony_ci#define PAUSE_TIME		0x400
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci#define DMA_RX_RING_SZ		256
39162306a36Sopenharmony_ci#define DMA_TX_RING_SZ		128
39262306a36Sopenharmony_ci/* minimum number of free TX descriptors required to wake up TX process */
39362306a36Sopenharmony_ci#define TX_THRESH		(DMA_TX_RING_SZ/4)
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci/* DMA descriptor ring helpers */
39662306a36Sopenharmony_ci#define dma_ring_incr(n, s)	(((n) + 1) & ((s) - 1))
39762306a36Sopenharmony_ci#define dma_ring_space(h, t, s)	CIRC_SPACE(h, t, s)
39862306a36Sopenharmony_ci#define dma_ring_cnt(h, t, s)	CIRC_CNT(h, t, s)
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci#define tx_dma_ring_space(p) \
40162306a36Sopenharmony_ci	dma_ring_space((p)->tx_head, (p)->tx_tail, DMA_TX_RING_SZ)
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci/* XGMAC Descriptor Access Helpers */
40462306a36Sopenharmony_cistatic inline void desc_set_buf_len(struct xgmac_dma_desc *p, u32 buf_sz)
40562306a36Sopenharmony_ci{
40662306a36Sopenharmony_ci	if (buf_sz > MAX_DESC_BUF_SZ)
40762306a36Sopenharmony_ci		p->buf_size = cpu_to_le32(MAX_DESC_BUF_SZ |
40862306a36Sopenharmony_ci			(buf_sz - MAX_DESC_BUF_SZ) << DESC_BUFFER2_SZ_OFFSET);
40962306a36Sopenharmony_ci	else
41062306a36Sopenharmony_ci		p->buf_size = cpu_to_le32(buf_sz);
41162306a36Sopenharmony_ci}
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_cistatic inline int desc_get_buf_len(struct xgmac_dma_desc *p)
41462306a36Sopenharmony_ci{
41562306a36Sopenharmony_ci	u32 len = le32_to_cpu(p->buf_size);
41662306a36Sopenharmony_ci	return (len & DESC_BUFFER1_SZ_MASK) +
41762306a36Sopenharmony_ci		((len & DESC_BUFFER2_SZ_MASK) >> DESC_BUFFER2_SZ_OFFSET);
41862306a36Sopenharmony_ci}
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic inline void desc_init_rx_desc(struct xgmac_dma_desc *p, int ring_size,
42162306a36Sopenharmony_ci				     int buf_sz)
42262306a36Sopenharmony_ci{
42362306a36Sopenharmony_ci	struct xgmac_dma_desc *end = p + ring_size - 1;
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	memset(p, 0, sizeof(*p) * ring_size);
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	for (; p <= end; p++)
42862306a36Sopenharmony_ci		desc_set_buf_len(p, buf_sz);
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	end->buf_size |= cpu_to_le32(RXDESC1_END_RING);
43162306a36Sopenharmony_ci}
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_cistatic inline void desc_init_tx_desc(struct xgmac_dma_desc *p, u32 ring_size)
43462306a36Sopenharmony_ci{
43562306a36Sopenharmony_ci	memset(p, 0, sizeof(*p) * ring_size);
43662306a36Sopenharmony_ci	p[ring_size - 1].flags = cpu_to_le32(TXDESC_END_RING);
43762306a36Sopenharmony_ci}
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic inline int desc_get_owner(struct xgmac_dma_desc *p)
44062306a36Sopenharmony_ci{
44162306a36Sopenharmony_ci	return le32_to_cpu(p->flags) & DESC_OWN;
44262306a36Sopenharmony_ci}
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_cistatic inline void desc_set_rx_owner(struct xgmac_dma_desc *p)
44562306a36Sopenharmony_ci{
44662306a36Sopenharmony_ci	/* Clear all fields and set the owner */
44762306a36Sopenharmony_ci	p->flags = cpu_to_le32(DESC_OWN);
44862306a36Sopenharmony_ci}
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic inline void desc_set_tx_owner(struct xgmac_dma_desc *p, u32 flags)
45162306a36Sopenharmony_ci{
45262306a36Sopenharmony_ci	u32 tmpflags = le32_to_cpu(p->flags);
45362306a36Sopenharmony_ci	tmpflags &= TXDESC_END_RING;
45462306a36Sopenharmony_ci	tmpflags |= flags | DESC_OWN;
45562306a36Sopenharmony_ci	p->flags = cpu_to_le32(tmpflags);
45662306a36Sopenharmony_ci}
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic inline void desc_clear_tx_owner(struct xgmac_dma_desc *p)
45962306a36Sopenharmony_ci{
46062306a36Sopenharmony_ci	u32 tmpflags = le32_to_cpu(p->flags);
46162306a36Sopenharmony_ci	tmpflags &= TXDESC_END_RING;
46262306a36Sopenharmony_ci	p->flags = cpu_to_le32(tmpflags);
46362306a36Sopenharmony_ci}
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic inline int desc_get_tx_ls(struct xgmac_dma_desc *p)
46662306a36Sopenharmony_ci{
46762306a36Sopenharmony_ci	return le32_to_cpu(p->flags) & TXDESC_LAST_SEG;
46862306a36Sopenharmony_ci}
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_cistatic inline int desc_get_tx_fs(struct xgmac_dma_desc *p)
47162306a36Sopenharmony_ci{
47262306a36Sopenharmony_ci	return le32_to_cpu(p->flags) & TXDESC_FIRST_SEG;
47362306a36Sopenharmony_ci}
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cistatic inline u32 desc_get_buf_addr(struct xgmac_dma_desc *p)
47662306a36Sopenharmony_ci{
47762306a36Sopenharmony_ci	return le32_to_cpu(p->buf1_addr);
47862306a36Sopenharmony_ci}
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_cistatic inline void desc_set_buf_addr(struct xgmac_dma_desc *p,
48162306a36Sopenharmony_ci				     u32 paddr, int len)
48262306a36Sopenharmony_ci{
48362306a36Sopenharmony_ci	p->buf1_addr = cpu_to_le32(paddr);
48462306a36Sopenharmony_ci	if (len > MAX_DESC_BUF_SZ)
48562306a36Sopenharmony_ci		p->buf2_addr = cpu_to_le32(paddr + MAX_DESC_BUF_SZ);
48662306a36Sopenharmony_ci}
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_cistatic inline void desc_set_buf_addr_and_size(struct xgmac_dma_desc *p,
48962306a36Sopenharmony_ci					      u32 paddr, int len)
49062306a36Sopenharmony_ci{
49162306a36Sopenharmony_ci	desc_set_buf_len(p, len);
49262306a36Sopenharmony_ci	desc_set_buf_addr(p, paddr, len);
49362306a36Sopenharmony_ci}
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic inline int desc_get_rx_frame_len(struct xgmac_dma_desc *p)
49662306a36Sopenharmony_ci{
49762306a36Sopenharmony_ci	u32 data = le32_to_cpu(p->flags);
49862306a36Sopenharmony_ci	u32 len = (data & RXDESC_FRAME_LEN_MASK) >> RXDESC_FRAME_LEN_OFFSET;
49962306a36Sopenharmony_ci	if (data & RXDESC_FRAME_TYPE)
50062306a36Sopenharmony_ci		len -= ETH_FCS_LEN;
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci	return len;
50362306a36Sopenharmony_ci}
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic void xgmac_dma_flush_tx_fifo(void __iomem *ioaddr)
50662306a36Sopenharmony_ci{
50762306a36Sopenharmony_ci	int timeout = 1000;
50862306a36Sopenharmony_ci	u32 reg = readl(ioaddr + XGMAC_OMR);
50962306a36Sopenharmony_ci	writel(reg | XGMAC_OMR_FTF, ioaddr + XGMAC_OMR);
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	while ((timeout-- > 0) && readl(ioaddr + XGMAC_OMR) & XGMAC_OMR_FTF)
51262306a36Sopenharmony_ci		udelay(1);
51362306a36Sopenharmony_ci}
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_cistatic int desc_get_tx_status(struct xgmac_priv *priv, struct xgmac_dma_desc *p)
51662306a36Sopenharmony_ci{
51762306a36Sopenharmony_ci	struct xgmac_extra_stats *x = &priv->xstats;
51862306a36Sopenharmony_ci	u32 status = le32_to_cpu(p->flags);
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	if (!(status & TXDESC_ERROR_SUMMARY))
52162306a36Sopenharmony_ci		return 0;
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	netdev_dbg(priv->dev, "tx desc error = 0x%08x\n", status);
52462306a36Sopenharmony_ci	if (status & TXDESC_JABBER_TIMEOUT)
52562306a36Sopenharmony_ci		x->tx_jabber++;
52662306a36Sopenharmony_ci	if (status & TXDESC_FRAME_FLUSHED)
52762306a36Sopenharmony_ci		x->tx_frame_flushed++;
52862306a36Sopenharmony_ci	if (status & TXDESC_UNDERFLOW_ERR)
52962306a36Sopenharmony_ci		xgmac_dma_flush_tx_fifo(priv->base);
53062306a36Sopenharmony_ci	if (status & TXDESC_IP_HEADER_ERR)
53162306a36Sopenharmony_ci		x->tx_ip_header_error++;
53262306a36Sopenharmony_ci	if (status & TXDESC_LOCAL_FAULT)
53362306a36Sopenharmony_ci		x->tx_local_fault++;
53462306a36Sopenharmony_ci	if (status & TXDESC_REMOTE_FAULT)
53562306a36Sopenharmony_ci		x->tx_remote_fault++;
53662306a36Sopenharmony_ci	if (status & TXDESC_PAYLOAD_CSUM_ERR)
53762306a36Sopenharmony_ci		x->tx_payload_error++;
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	return -1;
54062306a36Sopenharmony_ci}
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic int desc_get_rx_status(struct xgmac_priv *priv, struct xgmac_dma_desc *p)
54362306a36Sopenharmony_ci{
54462306a36Sopenharmony_ci	struct xgmac_extra_stats *x = &priv->xstats;
54562306a36Sopenharmony_ci	int ret = CHECKSUM_UNNECESSARY;
54662306a36Sopenharmony_ci	u32 status = le32_to_cpu(p->flags);
54762306a36Sopenharmony_ci	u32 ext_status = le32_to_cpu(p->ext_status);
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	if (status & RXDESC_DA_FILTER_FAIL) {
55062306a36Sopenharmony_ci		netdev_dbg(priv->dev, "XGMAC RX : Dest Address filter fail\n");
55162306a36Sopenharmony_ci		x->rx_da_filter_fail++;
55262306a36Sopenharmony_ci		return -1;
55362306a36Sopenharmony_ci	}
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	/* All frames should fit into a single buffer */
55662306a36Sopenharmony_ci	if (!(status & RXDESC_FIRST_SEG) || !(status & RXDESC_LAST_SEG))
55762306a36Sopenharmony_ci		return -1;
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	/* Check if packet has checksum already */
56062306a36Sopenharmony_ci	if ((status & RXDESC_FRAME_TYPE) && (status & RXDESC_EXT_STATUS) &&
56162306a36Sopenharmony_ci		!(ext_status & RXDESC_IP_PAYLOAD_MASK))
56262306a36Sopenharmony_ci		ret = CHECKSUM_NONE;
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci	netdev_dbg(priv->dev, "rx status - frame type=%d, csum = %d, ext stat %08x\n",
56562306a36Sopenharmony_ci		   (status & RXDESC_FRAME_TYPE) ? 1 : 0, ret, ext_status);
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	if (!(status & RXDESC_ERROR_SUMMARY))
56862306a36Sopenharmony_ci		return ret;
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	/* Handle any errors */
57162306a36Sopenharmony_ci	if (status & (RXDESC_DESCRIPTOR_ERR | RXDESC_OVERFLOW_ERR |
57262306a36Sopenharmony_ci		RXDESC_GIANT_FRAME | RXDESC_LENGTH_ERR | RXDESC_CRC_ERR))
57362306a36Sopenharmony_ci		return -1;
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	if (status & RXDESC_EXT_STATUS) {
57662306a36Sopenharmony_ci		if (ext_status & RXDESC_IP_HEADER_ERR)
57762306a36Sopenharmony_ci			x->rx_ip_header_error++;
57862306a36Sopenharmony_ci		if (ext_status & RXDESC_IP_PAYLOAD_ERR)
57962306a36Sopenharmony_ci			x->rx_payload_error++;
58062306a36Sopenharmony_ci		netdev_dbg(priv->dev, "IP checksum error - stat %08x\n",
58162306a36Sopenharmony_ci			   ext_status);
58262306a36Sopenharmony_ci		return CHECKSUM_NONE;
58362306a36Sopenharmony_ci	}
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci	return ret;
58662306a36Sopenharmony_ci}
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_cistatic inline void xgmac_mac_enable(void __iomem *ioaddr)
58962306a36Sopenharmony_ci{
59062306a36Sopenharmony_ci	u32 value = readl(ioaddr + XGMAC_CONTROL);
59162306a36Sopenharmony_ci	value |= MAC_ENABLE_RX | MAC_ENABLE_TX;
59262306a36Sopenharmony_ci	writel(value, ioaddr + XGMAC_CONTROL);
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	value = readl(ioaddr + XGMAC_DMA_CONTROL);
59562306a36Sopenharmony_ci	value |= DMA_CONTROL_ST | DMA_CONTROL_SR;
59662306a36Sopenharmony_ci	writel(value, ioaddr + XGMAC_DMA_CONTROL);
59762306a36Sopenharmony_ci}
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_cistatic inline void xgmac_mac_disable(void __iomem *ioaddr)
60062306a36Sopenharmony_ci{
60162306a36Sopenharmony_ci	u32 value = readl(ioaddr + XGMAC_DMA_CONTROL);
60262306a36Sopenharmony_ci	value &= ~(DMA_CONTROL_ST | DMA_CONTROL_SR);
60362306a36Sopenharmony_ci	writel(value, ioaddr + XGMAC_DMA_CONTROL);
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_ci	value = readl(ioaddr + XGMAC_CONTROL);
60662306a36Sopenharmony_ci	value &= ~(MAC_ENABLE_TX | MAC_ENABLE_RX);
60762306a36Sopenharmony_ci	writel(value, ioaddr + XGMAC_CONTROL);
60862306a36Sopenharmony_ci}
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cistatic void xgmac_set_mac_addr(void __iomem *ioaddr, const unsigned char *addr,
61162306a36Sopenharmony_ci			       int num)
61262306a36Sopenharmony_ci{
61362306a36Sopenharmony_ci	u32 data;
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	if (addr) {
61662306a36Sopenharmony_ci		data = (addr[5] << 8) | addr[4] | (num ? XGMAC_ADDR_AE : 0);
61762306a36Sopenharmony_ci		writel(data, ioaddr + XGMAC_ADDR_HIGH(num));
61862306a36Sopenharmony_ci		data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
61962306a36Sopenharmony_ci		writel(data, ioaddr + XGMAC_ADDR_LOW(num));
62062306a36Sopenharmony_ci	} else {
62162306a36Sopenharmony_ci		writel(0, ioaddr + XGMAC_ADDR_HIGH(num));
62262306a36Sopenharmony_ci		writel(0, ioaddr + XGMAC_ADDR_LOW(num));
62362306a36Sopenharmony_ci	}
62462306a36Sopenharmony_ci}
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic void xgmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
62762306a36Sopenharmony_ci			       int num)
62862306a36Sopenharmony_ci{
62962306a36Sopenharmony_ci	u32 hi_addr, lo_addr;
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_ci	/* Read the MAC address from the hardware */
63262306a36Sopenharmony_ci	hi_addr = readl(ioaddr + XGMAC_ADDR_HIGH(num));
63362306a36Sopenharmony_ci	lo_addr = readl(ioaddr + XGMAC_ADDR_LOW(num));
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_ci	/* Extract the MAC address from the high and low words */
63662306a36Sopenharmony_ci	addr[0] = lo_addr & 0xff;
63762306a36Sopenharmony_ci	addr[1] = (lo_addr >> 8) & 0xff;
63862306a36Sopenharmony_ci	addr[2] = (lo_addr >> 16) & 0xff;
63962306a36Sopenharmony_ci	addr[3] = (lo_addr >> 24) & 0xff;
64062306a36Sopenharmony_ci	addr[4] = hi_addr & 0xff;
64162306a36Sopenharmony_ci	addr[5] = (hi_addr >> 8) & 0xff;
64262306a36Sopenharmony_ci}
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_cistatic int xgmac_set_flow_ctrl(struct xgmac_priv *priv, int rx, int tx)
64562306a36Sopenharmony_ci{
64662306a36Sopenharmony_ci	u32 reg;
64762306a36Sopenharmony_ci	unsigned int flow = 0;
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	priv->rx_pause = rx;
65062306a36Sopenharmony_ci	priv->tx_pause = tx;
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci	if (rx || tx) {
65362306a36Sopenharmony_ci		if (rx)
65462306a36Sopenharmony_ci			flow |= XGMAC_FLOW_CTRL_RFE;
65562306a36Sopenharmony_ci		if (tx)
65662306a36Sopenharmony_ci			flow |= XGMAC_FLOW_CTRL_TFE;
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci		flow |= XGMAC_FLOW_CTRL_PLT | XGMAC_FLOW_CTRL_UP;
65962306a36Sopenharmony_ci		flow |= (PAUSE_TIME << XGMAC_FLOW_CTRL_PT_SHIFT);
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci		writel(flow, priv->base + XGMAC_FLOW_CTRL);
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_ci		reg = readl(priv->base + XGMAC_OMR);
66462306a36Sopenharmony_ci		reg |= XGMAC_OMR_EFC;
66562306a36Sopenharmony_ci		writel(reg, priv->base + XGMAC_OMR);
66662306a36Sopenharmony_ci	} else {
66762306a36Sopenharmony_ci		writel(0, priv->base + XGMAC_FLOW_CTRL);
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci		reg = readl(priv->base + XGMAC_OMR);
67062306a36Sopenharmony_ci		reg &= ~XGMAC_OMR_EFC;
67162306a36Sopenharmony_ci		writel(reg, priv->base + XGMAC_OMR);
67262306a36Sopenharmony_ci	}
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci	return 0;
67562306a36Sopenharmony_ci}
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic void xgmac_rx_refill(struct xgmac_priv *priv)
67862306a36Sopenharmony_ci{
67962306a36Sopenharmony_ci	struct xgmac_dma_desc *p;
68062306a36Sopenharmony_ci	dma_addr_t paddr;
68162306a36Sopenharmony_ci	int bufsz = priv->dev->mtu + ETH_HLEN + ETH_FCS_LEN;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	while (dma_ring_space(priv->rx_head, priv->rx_tail, DMA_RX_RING_SZ) > 1) {
68462306a36Sopenharmony_ci		int entry = priv->rx_head;
68562306a36Sopenharmony_ci		struct sk_buff *skb;
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci		p = priv->dma_rx + entry;
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_ci		if (priv->rx_skbuff[entry] == NULL) {
69062306a36Sopenharmony_ci			skb = netdev_alloc_skb_ip_align(priv->dev, bufsz);
69162306a36Sopenharmony_ci			if (unlikely(skb == NULL))
69262306a36Sopenharmony_ci				break;
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_ci			paddr = dma_map_single(priv->device, skb->data,
69562306a36Sopenharmony_ci					       priv->dma_buf_sz - NET_IP_ALIGN,
69662306a36Sopenharmony_ci					       DMA_FROM_DEVICE);
69762306a36Sopenharmony_ci			if (dma_mapping_error(priv->device, paddr)) {
69862306a36Sopenharmony_ci				dev_kfree_skb_any(skb);
69962306a36Sopenharmony_ci				break;
70062306a36Sopenharmony_ci			}
70162306a36Sopenharmony_ci			priv->rx_skbuff[entry] = skb;
70262306a36Sopenharmony_ci			desc_set_buf_addr(p, paddr, priv->dma_buf_sz);
70362306a36Sopenharmony_ci		}
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci		netdev_dbg(priv->dev, "rx ring: head %d, tail %d\n",
70662306a36Sopenharmony_ci			priv->rx_head, priv->rx_tail);
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci		priv->rx_head = dma_ring_incr(priv->rx_head, DMA_RX_RING_SZ);
70962306a36Sopenharmony_ci		desc_set_rx_owner(p);
71062306a36Sopenharmony_ci	}
71162306a36Sopenharmony_ci}
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci/**
71462306a36Sopenharmony_ci * xgmac_dma_desc_rings_init - init the RX/TX descriptor rings
71562306a36Sopenharmony_ci * @dev: net device structure
71662306a36Sopenharmony_ci * Description:  this function initializes the DMA RX/TX descriptors
71762306a36Sopenharmony_ci * and allocates the socket buffers.
71862306a36Sopenharmony_ci */
71962306a36Sopenharmony_cistatic int xgmac_dma_desc_rings_init(struct net_device *dev)
72062306a36Sopenharmony_ci{
72162306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
72262306a36Sopenharmony_ci	unsigned int bfsize;
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci	/* Set the Buffer size according to the MTU;
72562306a36Sopenharmony_ci	 * The total buffer size including any IP offset must be a multiple
72662306a36Sopenharmony_ci	 * of 8 bytes.
72762306a36Sopenharmony_ci	 */
72862306a36Sopenharmony_ci	bfsize = ALIGN(dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN, 8);
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_ci	netdev_dbg(priv->dev, "mtu [%d] bfsize [%d]\n", dev->mtu, bfsize);
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	priv->rx_skbuff = kcalloc(DMA_RX_RING_SZ, sizeof(struct sk_buff *),
73362306a36Sopenharmony_ci				  GFP_KERNEL);
73462306a36Sopenharmony_ci	if (!priv->rx_skbuff)
73562306a36Sopenharmony_ci		return -ENOMEM;
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci	priv->dma_rx = dma_alloc_coherent(priv->device,
73862306a36Sopenharmony_ci					  DMA_RX_RING_SZ *
73962306a36Sopenharmony_ci					  sizeof(struct xgmac_dma_desc),
74062306a36Sopenharmony_ci					  &priv->dma_rx_phy,
74162306a36Sopenharmony_ci					  GFP_KERNEL);
74262306a36Sopenharmony_ci	if (!priv->dma_rx)
74362306a36Sopenharmony_ci		goto err_dma_rx;
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_ci	priv->tx_skbuff = kcalloc(DMA_TX_RING_SZ, sizeof(struct sk_buff *),
74662306a36Sopenharmony_ci				  GFP_KERNEL);
74762306a36Sopenharmony_ci	if (!priv->tx_skbuff)
74862306a36Sopenharmony_ci		goto err_tx_skb;
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci	priv->dma_tx = dma_alloc_coherent(priv->device,
75162306a36Sopenharmony_ci					  DMA_TX_RING_SZ *
75262306a36Sopenharmony_ci					  sizeof(struct xgmac_dma_desc),
75362306a36Sopenharmony_ci					  &priv->dma_tx_phy,
75462306a36Sopenharmony_ci					  GFP_KERNEL);
75562306a36Sopenharmony_ci	if (!priv->dma_tx)
75662306a36Sopenharmony_ci		goto err_dma_tx;
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci	netdev_dbg(priv->dev, "DMA desc rings: virt addr (Rx %p, "
75962306a36Sopenharmony_ci	    "Tx %p)\n\tDMA phy addr (Rx 0x%08x, Tx 0x%08x)\n",
76062306a36Sopenharmony_ci	    priv->dma_rx, priv->dma_tx,
76162306a36Sopenharmony_ci	    (unsigned int)priv->dma_rx_phy, (unsigned int)priv->dma_tx_phy);
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_ci	priv->rx_tail = 0;
76462306a36Sopenharmony_ci	priv->rx_head = 0;
76562306a36Sopenharmony_ci	priv->dma_buf_sz = bfsize;
76662306a36Sopenharmony_ci	desc_init_rx_desc(priv->dma_rx, DMA_RX_RING_SZ, priv->dma_buf_sz);
76762306a36Sopenharmony_ci	xgmac_rx_refill(priv);
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_ci	priv->tx_tail = 0;
77062306a36Sopenharmony_ci	priv->tx_head = 0;
77162306a36Sopenharmony_ci	desc_init_tx_desc(priv->dma_tx, DMA_TX_RING_SZ);
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	writel(priv->dma_tx_phy, priv->base + XGMAC_DMA_TX_BASE_ADDR);
77462306a36Sopenharmony_ci	writel(priv->dma_rx_phy, priv->base + XGMAC_DMA_RX_BASE_ADDR);
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_ci	return 0;
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_cierr_dma_tx:
77962306a36Sopenharmony_ci	kfree(priv->tx_skbuff);
78062306a36Sopenharmony_cierr_tx_skb:
78162306a36Sopenharmony_ci	dma_free_coherent(priv->device,
78262306a36Sopenharmony_ci			  DMA_RX_RING_SZ * sizeof(struct xgmac_dma_desc),
78362306a36Sopenharmony_ci			  priv->dma_rx, priv->dma_rx_phy);
78462306a36Sopenharmony_cierr_dma_rx:
78562306a36Sopenharmony_ci	kfree(priv->rx_skbuff);
78662306a36Sopenharmony_ci	return -ENOMEM;
78762306a36Sopenharmony_ci}
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cistatic void xgmac_free_rx_skbufs(struct xgmac_priv *priv)
79062306a36Sopenharmony_ci{
79162306a36Sopenharmony_ci	int i;
79262306a36Sopenharmony_ci	struct xgmac_dma_desc *p;
79362306a36Sopenharmony_ci
79462306a36Sopenharmony_ci	if (!priv->rx_skbuff)
79562306a36Sopenharmony_ci		return;
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci	for (i = 0; i < DMA_RX_RING_SZ; i++) {
79862306a36Sopenharmony_ci		struct sk_buff *skb = priv->rx_skbuff[i];
79962306a36Sopenharmony_ci		if (skb == NULL)
80062306a36Sopenharmony_ci			continue;
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci		p = priv->dma_rx + i;
80362306a36Sopenharmony_ci		dma_unmap_single(priv->device, desc_get_buf_addr(p),
80462306a36Sopenharmony_ci				 priv->dma_buf_sz - NET_IP_ALIGN, DMA_FROM_DEVICE);
80562306a36Sopenharmony_ci		dev_kfree_skb_any(skb);
80662306a36Sopenharmony_ci		priv->rx_skbuff[i] = NULL;
80762306a36Sopenharmony_ci	}
80862306a36Sopenharmony_ci}
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_cistatic void xgmac_free_tx_skbufs(struct xgmac_priv *priv)
81162306a36Sopenharmony_ci{
81262306a36Sopenharmony_ci	int i;
81362306a36Sopenharmony_ci	struct xgmac_dma_desc *p;
81462306a36Sopenharmony_ci
81562306a36Sopenharmony_ci	if (!priv->tx_skbuff)
81662306a36Sopenharmony_ci		return;
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_ci	for (i = 0; i < DMA_TX_RING_SZ; i++) {
81962306a36Sopenharmony_ci		if (priv->tx_skbuff[i] == NULL)
82062306a36Sopenharmony_ci			continue;
82162306a36Sopenharmony_ci
82262306a36Sopenharmony_ci		p = priv->dma_tx + i;
82362306a36Sopenharmony_ci		if (desc_get_tx_fs(p))
82462306a36Sopenharmony_ci			dma_unmap_single(priv->device, desc_get_buf_addr(p),
82562306a36Sopenharmony_ci					 desc_get_buf_len(p), DMA_TO_DEVICE);
82662306a36Sopenharmony_ci		else
82762306a36Sopenharmony_ci			dma_unmap_page(priv->device, desc_get_buf_addr(p),
82862306a36Sopenharmony_ci				       desc_get_buf_len(p), DMA_TO_DEVICE);
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_ci		if (desc_get_tx_ls(p))
83162306a36Sopenharmony_ci			dev_kfree_skb_any(priv->tx_skbuff[i]);
83262306a36Sopenharmony_ci		priv->tx_skbuff[i] = NULL;
83362306a36Sopenharmony_ci	}
83462306a36Sopenharmony_ci}
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_cistatic void xgmac_free_dma_desc_rings(struct xgmac_priv *priv)
83762306a36Sopenharmony_ci{
83862306a36Sopenharmony_ci	/* Release the DMA TX/RX socket buffers */
83962306a36Sopenharmony_ci	xgmac_free_rx_skbufs(priv);
84062306a36Sopenharmony_ci	xgmac_free_tx_skbufs(priv);
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_ci	/* Free the consistent memory allocated for descriptor rings */
84362306a36Sopenharmony_ci	if (priv->dma_tx) {
84462306a36Sopenharmony_ci		dma_free_coherent(priv->device,
84562306a36Sopenharmony_ci				  DMA_TX_RING_SZ * sizeof(struct xgmac_dma_desc),
84662306a36Sopenharmony_ci				  priv->dma_tx, priv->dma_tx_phy);
84762306a36Sopenharmony_ci		priv->dma_tx = NULL;
84862306a36Sopenharmony_ci	}
84962306a36Sopenharmony_ci	if (priv->dma_rx) {
85062306a36Sopenharmony_ci		dma_free_coherent(priv->device,
85162306a36Sopenharmony_ci				  DMA_RX_RING_SZ * sizeof(struct xgmac_dma_desc),
85262306a36Sopenharmony_ci				  priv->dma_rx, priv->dma_rx_phy);
85362306a36Sopenharmony_ci		priv->dma_rx = NULL;
85462306a36Sopenharmony_ci	}
85562306a36Sopenharmony_ci	kfree(priv->rx_skbuff);
85662306a36Sopenharmony_ci	priv->rx_skbuff = NULL;
85762306a36Sopenharmony_ci	kfree(priv->tx_skbuff);
85862306a36Sopenharmony_ci	priv->tx_skbuff = NULL;
85962306a36Sopenharmony_ci}
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci/**
86262306a36Sopenharmony_ci * xgmac_tx_complete:
86362306a36Sopenharmony_ci * @priv: private driver structure
86462306a36Sopenharmony_ci * Description: it reclaims resources after transmission completes.
86562306a36Sopenharmony_ci */
86662306a36Sopenharmony_cistatic void xgmac_tx_complete(struct xgmac_priv *priv)
86762306a36Sopenharmony_ci{
86862306a36Sopenharmony_ci	while (dma_ring_cnt(priv->tx_head, priv->tx_tail, DMA_TX_RING_SZ)) {
86962306a36Sopenharmony_ci		unsigned int entry = priv->tx_tail;
87062306a36Sopenharmony_ci		struct sk_buff *skb = priv->tx_skbuff[entry];
87162306a36Sopenharmony_ci		struct xgmac_dma_desc *p = priv->dma_tx + entry;
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci		/* Check if the descriptor is owned by the DMA. */
87462306a36Sopenharmony_ci		if (desc_get_owner(p))
87562306a36Sopenharmony_ci			break;
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_ci		netdev_dbg(priv->dev, "tx ring: curr %d, dirty %d\n",
87862306a36Sopenharmony_ci			priv->tx_head, priv->tx_tail);
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_ci		if (desc_get_tx_fs(p))
88162306a36Sopenharmony_ci			dma_unmap_single(priv->device, desc_get_buf_addr(p),
88262306a36Sopenharmony_ci					 desc_get_buf_len(p), DMA_TO_DEVICE);
88362306a36Sopenharmony_ci		else
88462306a36Sopenharmony_ci			dma_unmap_page(priv->device, desc_get_buf_addr(p),
88562306a36Sopenharmony_ci				       desc_get_buf_len(p), DMA_TO_DEVICE);
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_ci		/* Check tx error on the last segment */
88862306a36Sopenharmony_ci		if (desc_get_tx_ls(p)) {
88962306a36Sopenharmony_ci			desc_get_tx_status(priv, p);
89062306a36Sopenharmony_ci			dev_consume_skb_any(skb);
89162306a36Sopenharmony_ci		}
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_ci		priv->tx_skbuff[entry] = NULL;
89462306a36Sopenharmony_ci		priv->tx_tail = dma_ring_incr(entry, DMA_TX_RING_SZ);
89562306a36Sopenharmony_ci	}
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_ci	/* Ensure tx_tail is visible to xgmac_xmit */
89862306a36Sopenharmony_ci	smp_mb();
89962306a36Sopenharmony_ci	if (unlikely(netif_queue_stopped(priv->dev) &&
90062306a36Sopenharmony_ci	    (tx_dma_ring_space(priv) > MAX_SKB_FRAGS)))
90162306a36Sopenharmony_ci		netif_wake_queue(priv->dev);
90262306a36Sopenharmony_ci}
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_cistatic void xgmac_tx_timeout_work(struct work_struct *work)
90562306a36Sopenharmony_ci{
90662306a36Sopenharmony_ci	u32 reg, value;
90762306a36Sopenharmony_ci	struct xgmac_priv *priv =
90862306a36Sopenharmony_ci		container_of(work, struct xgmac_priv, tx_timeout_work);
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_ci	napi_disable(&priv->napi);
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	writel(0, priv->base + XGMAC_DMA_INTR_ENA);
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_ci	netif_tx_lock(priv->dev);
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_ci	reg = readl(priv->base + XGMAC_DMA_CONTROL);
91762306a36Sopenharmony_ci	writel(reg & ~DMA_CONTROL_ST, priv->base + XGMAC_DMA_CONTROL);
91862306a36Sopenharmony_ci	do {
91962306a36Sopenharmony_ci		value = readl(priv->base + XGMAC_DMA_STATUS) & 0x700000;
92062306a36Sopenharmony_ci	} while (value && (value != 0x600000));
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci	xgmac_free_tx_skbufs(priv);
92362306a36Sopenharmony_ci	desc_init_tx_desc(priv->dma_tx, DMA_TX_RING_SZ);
92462306a36Sopenharmony_ci	priv->tx_tail = 0;
92562306a36Sopenharmony_ci	priv->tx_head = 0;
92662306a36Sopenharmony_ci	writel(priv->dma_tx_phy, priv->base + XGMAC_DMA_TX_BASE_ADDR);
92762306a36Sopenharmony_ci	writel(reg | DMA_CONTROL_ST, priv->base + XGMAC_DMA_CONTROL);
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_ci	writel(DMA_STATUS_TU | DMA_STATUS_TPS | DMA_STATUS_NIS | DMA_STATUS_AIS,
93062306a36Sopenharmony_ci		priv->base + XGMAC_DMA_STATUS);
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	netif_tx_unlock(priv->dev);
93362306a36Sopenharmony_ci	netif_wake_queue(priv->dev);
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci	napi_enable(&priv->napi);
93662306a36Sopenharmony_ci
93762306a36Sopenharmony_ci	/* Enable interrupts */
93862306a36Sopenharmony_ci	writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_STATUS);
93962306a36Sopenharmony_ci	writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_INTR_ENA);
94062306a36Sopenharmony_ci}
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_cistatic int xgmac_hw_init(struct net_device *dev)
94362306a36Sopenharmony_ci{
94462306a36Sopenharmony_ci	u32 value, ctrl;
94562306a36Sopenharmony_ci	int limit;
94662306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
94762306a36Sopenharmony_ci	void __iomem *ioaddr = priv->base;
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	/* Save the ctrl register value */
95062306a36Sopenharmony_ci	ctrl = readl(ioaddr + XGMAC_CONTROL) & XGMAC_CONTROL_SPD_MASK;
95162306a36Sopenharmony_ci
95262306a36Sopenharmony_ci	/* SW reset */
95362306a36Sopenharmony_ci	value = DMA_BUS_MODE_SFT_RESET;
95462306a36Sopenharmony_ci	writel(value, ioaddr + XGMAC_DMA_BUS_MODE);
95562306a36Sopenharmony_ci	limit = 15000;
95662306a36Sopenharmony_ci	while (limit-- &&
95762306a36Sopenharmony_ci		(readl(ioaddr + XGMAC_DMA_BUS_MODE) & DMA_BUS_MODE_SFT_RESET))
95862306a36Sopenharmony_ci		cpu_relax();
95962306a36Sopenharmony_ci	if (limit < 0)
96062306a36Sopenharmony_ci		return -EBUSY;
96162306a36Sopenharmony_ci
96262306a36Sopenharmony_ci	value = (0x10 << DMA_BUS_MODE_PBL_SHIFT) |
96362306a36Sopenharmony_ci		(0x10 << DMA_BUS_MODE_RPBL_SHIFT) |
96462306a36Sopenharmony_ci		DMA_BUS_MODE_FB | DMA_BUS_MODE_ATDS | DMA_BUS_MODE_AAL;
96562306a36Sopenharmony_ci	writel(value, ioaddr + XGMAC_DMA_BUS_MODE);
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci	writel(0, ioaddr + XGMAC_DMA_INTR_ENA);
96862306a36Sopenharmony_ci
96962306a36Sopenharmony_ci	/* Mask power mgt interrupt */
97062306a36Sopenharmony_ci	writel(XGMAC_INT_STAT_PMTIM, ioaddr + XGMAC_INT_STAT);
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_ci	/* XGMAC requires AXI bus init. This is a 'magic number' for now */
97362306a36Sopenharmony_ci	writel(0x0077000E, ioaddr + XGMAC_DMA_AXI_BUS);
97462306a36Sopenharmony_ci
97562306a36Sopenharmony_ci	ctrl |= XGMAC_CONTROL_DDIC | XGMAC_CONTROL_JE | XGMAC_CONTROL_ACS |
97662306a36Sopenharmony_ci		XGMAC_CONTROL_CAR;
97762306a36Sopenharmony_ci	if (dev->features & NETIF_F_RXCSUM)
97862306a36Sopenharmony_ci		ctrl |= XGMAC_CONTROL_IPC;
97962306a36Sopenharmony_ci	writel(ctrl, ioaddr + XGMAC_CONTROL);
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_ci	writel(DMA_CONTROL_OSF, ioaddr + XGMAC_DMA_CONTROL);
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_ci	/* Set the HW DMA mode and the COE */
98462306a36Sopenharmony_ci	writel(XGMAC_OMR_TSF | XGMAC_OMR_RFD | XGMAC_OMR_RFA |
98562306a36Sopenharmony_ci		XGMAC_OMR_RTC_256,
98662306a36Sopenharmony_ci		ioaddr + XGMAC_OMR);
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci	/* Reset the MMC counters */
98962306a36Sopenharmony_ci	writel(1, ioaddr + XGMAC_MMC_CTRL);
99062306a36Sopenharmony_ci	return 0;
99162306a36Sopenharmony_ci}
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci/**
99462306a36Sopenharmony_ci *  xgmac_open - open entry point of the driver
99562306a36Sopenharmony_ci *  @dev : pointer to the device structure.
99662306a36Sopenharmony_ci *  Description:
99762306a36Sopenharmony_ci *  This function is the open entry point of the driver.
99862306a36Sopenharmony_ci *  Return value:
99962306a36Sopenharmony_ci *  0 on success and an appropriate (-)ve integer as defined in errno.h
100062306a36Sopenharmony_ci *  file on failure.
100162306a36Sopenharmony_ci */
100262306a36Sopenharmony_cistatic int xgmac_open(struct net_device *dev)
100362306a36Sopenharmony_ci{
100462306a36Sopenharmony_ci	int ret;
100562306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
100662306a36Sopenharmony_ci	void __iomem *ioaddr = priv->base;
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_ci	/* Check that the MAC address is valid.  If its not, refuse
100962306a36Sopenharmony_ci	 * to bring the device up. The user must specify an
101062306a36Sopenharmony_ci	 * address using the following linux command:
101162306a36Sopenharmony_ci	 *      ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx  */
101262306a36Sopenharmony_ci	if (!is_valid_ether_addr(dev->dev_addr)) {
101362306a36Sopenharmony_ci		eth_hw_addr_random(dev);
101462306a36Sopenharmony_ci		netdev_dbg(priv->dev, "generated random MAC address %pM\n",
101562306a36Sopenharmony_ci			dev->dev_addr);
101662306a36Sopenharmony_ci	}
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci	memset(&priv->xstats, 0, sizeof(struct xgmac_extra_stats));
101962306a36Sopenharmony_ci
102062306a36Sopenharmony_ci	/* Initialize the XGMAC and descriptors */
102162306a36Sopenharmony_ci	xgmac_hw_init(dev);
102262306a36Sopenharmony_ci	xgmac_set_mac_addr(ioaddr, dev->dev_addr, 0);
102362306a36Sopenharmony_ci	xgmac_set_flow_ctrl(priv, priv->rx_pause, priv->tx_pause);
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_ci	ret = xgmac_dma_desc_rings_init(dev);
102662306a36Sopenharmony_ci	if (ret < 0)
102762306a36Sopenharmony_ci		return ret;
102862306a36Sopenharmony_ci
102962306a36Sopenharmony_ci	/* Enable the MAC Rx/Tx */
103062306a36Sopenharmony_ci	xgmac_mac_enable(ioaddr);
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_ci	napi_enable(&priv->napi);
103362306a36Sopenharmony_ci	netif_start_queue(dev);
103462306a36Sopenharmony_ci
103562306a36Sopenharmony_ci	/* Enable interrupts */
103662306a36Sopenharmony_ci	writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_STATUS);
103762306a36Sopenharmony_ci	writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_INTR_ENA);
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ci	return 0;
104062306a36Sopenharmony_ci}
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_ci/**
104362306a36Sopenharmony_ci *  xgmac_stop - close entry point of the driver
104462306a36Sopenharmony_ci *  @dev : device pointer.
104562306a36Sopenharmony_ci *  Description:
104662306a36Sopenharmony_ci *  This is the stop entry point of the driver.
104762306a36Sopenharmony_ci */
104862306a36Sopenharmony_cistatic int xgmac_stop(struct net_device *dev)
104962306a36Sopenharmony_ci{
105062306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_ci	if (readl(priv->base + XGMAC_DMA_INTR_ENA))
105362306a36Sopenharmony_ci		napi_disable(&priv->napi);
105462306a36Sopenharmony_ci
105562306a36Sopenharmony_ci	writel(0, priv->base + XGMAC_DMA_INTR_ENA);
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_ci	netif_tx_disable(dev);
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_ci	/* Disable the MAC core */
106062306a36Sopenharmony_ci	xgmac_mac_disable(priv->base);
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_ci	/* Release and free the Rx/Tx resources */
106362306a36Sopenharmony_ci	xgmac_free_dma_desc_rings(priv);
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_ci	return 0;
106662306a36Sopenharmony_ci}
106762306a36Sopenharmony_ci
106862306a36Sopenharmony_ci/**
106962306a36Sopenharmony_ci *  xgmac_xmit:
107062306a36Sopenharmony_ci *  @skb : the socket buffer
107162306a36Sopenharmony_ci *  @dev : device pointer
107262306a36Sopenharmony_ci *  Description : Tx entry point of the driver.
107362306a36Sopenharmony_ci */
107462306a36Sopenharmony_cistatic netdev_tx_t xgmac_xmit(struct sk_buff *skb, struct net_device *dev)
107562306a36Sopenharmony_ci{
107662306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
107762306a36Sopenharmony_ci	unsigned int entry;
107862306a36Sopenharmony_ci	int i;
107962306a36Sopenharmony_ci	u32 irq_flag;
108062306a36Sopenharmony_ci	int nfrags = skb_shinfo(skb)->nr_frags;
108162306a36Sopenharmony_ci	struct xgmac_dma_desc *desc, *first;
108262306a36Sopenharmony_ci	unsigned int desc_flags;
108362306a36Sopenharmony_ci	unsigned int len;
108462306a36Sopenharmony_ci	dma_addr_t paddr;
108562306a36Sopenharmony_ci
108662306a36Sopenharmony_ci	priv->tx_irq_cnt = (priv->tx_irq_cnt + 1) & (DMA_TX_RING_SZ/4 - 1);
108762306a36Sopenharmony_ci	irq_flag = priv->tx_irq_cnt ? 0 : TXDESC_INTERRUPT;
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_ci	desc_flags = (skb->ip_summed == CHECKSUM_PARTIAL) ?
109062306a36Sopenharmony_ci		TXDESC_CSUM_ALL : 0;
109162306a36Sopenharmony_ci	entry = priv->tx_head;
109262306a36Sopenharmony_ci	desc = priv->dma_tx + entry;
109362306a36Sopenharmony_ci	first = desc;
109462306a36Sopenharmony_ci
109562306a36Sopenharmony_ci	len = skb_headlen(skb);
109662306a36Sopenharmony_ci	paddr = dma_map_single(priv->device, skb->data, len, DMA_TO_DEVICE);
109762306a36Sopenharmony_ci	if (dma_mapping_error(priv->device, paddr)) {
109862306a36Sopenharmony_ci		dev_kfree_skb_any(skb);
109962306a36Sopenharmony_ci		return NETDEV_TX_OK;
110062306a36Sopenharmony_ci	}
110162306a36Sopenharmony_ci	priv->tx_skbuff[entry] = skb;
110262306a36Sopenharmony_ci	desc_set_buf_addr_and_size(desc, paddr, len);
110362306a36Sopenharmony_ci
110462306a36Sopenharmony_ci	for (i = 0; i < nfrags; i++) {
110562306a36Sopenharmony_ci		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_ci		len = skb_frag_size(frag);
110862306a36Sopenharmony_ci
110962306a36Sopenharmony_ci		paddr = skb_frag_dma_map(priv->device, frag, 0, len,
111062306a36Sopenharmony_ci					 DMA_TO_DEVICE);
111162306a36Sopenharmony_ci		if (dma_mapping_error(priv->device, paddr))
111262306a36Sopenharmony_ci			goto dma_err;
111362306a36Sopenharmony_ci
111462306a36Sopenharmony_ci		entry = dma_ring_incr(entry, DMA_TX_RING_SZ);
111562306a36Sopenharmony_ci		desc = priv->dma_tx + entry;
111662306a36Sopenharmony_ci		priv->tx_skbuff[entry] = skb;
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_ci		desc_set_buf_addr_and_size(desc, paddr, len);
111962306a36Sopenharmony_ci		if (i < (nfrags - 1))
112062306a36Sopenharmony_ci			desc_set_tx_owner(desc, desc_flags);
112162306a36Sopenharmony_ci	}
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_ci	/* Interrupt on completition only for the latest segment */
112462306a36Sopenharmony_ci	if (desc != first)
112562306a36Sopenharmony_ci		desc_set_tx_owner(desc, desc_flags |
112662306a36Sopenharmony_ci			TXDESC_LAST_SEG | irq_flag);
112762306a36Sopenharmony_ci	else
112862306a36Sopenharmony_ci		desc_flags |= TXDESC_LAST_SEG | irq_flag;
112962306a36Sopenharmony_ci
113062306a36Sopenharmony_ci	/* Set owner on first desc last to avoid race condition */
113162306a36Sopenharmony_ci	wmb();
113262306a36Sopenharmony_ci	desc_set_tx_owner(first, desc_flags | TXDESC_FIRST_SEG);
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_ci	writel(1, priv->base + XGMAC_DMA_TX_POLL);
113562306a36Sopenharmony_ci
113662306a36Sopenharmony_ci	priv->tx_head = dma_ring_incr(entry, DMA_TX_RING_SZ);
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	/* Ensure tx_head update is visible to tx completion */
113962306a36Sopenharmony_ci	smp_mb();
114062306a36Sopenharmony_ci	if (unlikely(tx_dma_ring_space(priv) <= MAX_SKB_FRAGS)) {
114162306a36Sopenharmony_ci		netif_stop_queue(dev);
114262306a36Sopenharmony_ci		/* Ensure netif_stop_queue is visible to tx completion */
114362306a36Sopenharmony_ci		smp_mb();
114462306a36Sopenharmony_ci		if (tx_dma_ring_space(priv) > MAX_SKB_FRAGS)
114562306a36Sopenharmony_ci			netif_start_queue(dev);
114662306a36Sopenharmony_ci	}
114762306a36Sopenharmony_ci	return NETDEV_TX_OK;
114862306a36Sopenharmony_ci
114962306a36Sopenharmony_cidma_err:
115062306a36Sopenharmony_ci	entry = priv->tx_head;
115162306a36Sopenharmony_ci	for ( ; i > 0; i--) {
115262306a36Sopenharmony_ci		entry = dma_ring_incr(entry, DMA_TX_RING_SZ);
115362306a36Sopenharmony_ci		desc = priv->dma_tx + entry;
115462306a36Sopenharmony_ci		priv->tx_skbuff[entry] = NULL;
115562306a36Sopenharmony_ci		dma_unmap_page(priv->device, desc_get_buf_addr(desc),
115662306a36Sopenharmony_ci			       desc_get_buf_len(desc), DMA_TO_DEVICE);
115762306a36Sopenharmony_ci		desc_clear_tx_owner(desc);
115862306a36Sopenharmony_ci	}
115962306a36Sopenharmony_ci	desc = first;
116062306a36Sopenharmony_ci	dma_unmap_single(priv->device, desc_get_buf_addr(desc),
116162306a36Sopenharmony_ci			 desc_get_buf_len(desc), DMA_TO_DEVICE);
116262306a36Sopenharmony_ci	dev_kfree_skb_any(skb);
116362306a36Sopenharmony_ci	return NETDEV_TX_OK;
116462306a36Sopenharmony_ci}
116562306a36Sopenharmony_ci
116662306a36Sopenharmony_cistatic int xgmac_rx(struct xgmac_priv *priv, int limit)
116762306a36Sopenharmony_ci{
116862306a36Sopenharmony_ci	unsigned int entry;
116962306a36Sopenharmony_ci	unsigned int count = 0;
117062306a36Sopenharmony_ci	struct xgmac_dma_desc *p;
117162306a36Sopenharmony_ci
117262306a36Sopenharmony_ci	while (count < limit) {
117362306a36Sopenharmony_ci		int ip_checksum;
117462306a36Sopenharmony_ci		struct sk_buff *skb;
117562306a36Sopenharmony_ci		int frame_len;
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_ci		if (!dma_ring_cnt(priv->rx_head, priv->rx_tail, DMA_RX_RING_SZ))
117862306a36Sopenharmony_ci			break;
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_ci		entry = priv->rx_tail;
118162306a36Sopenharmony_ci		p = priv->dma_rx + entry;
118262306a36Sopenharmony_ci		if (desc_get_owner(p))
118362306a36Sopenharmony_ci			break;
118462306a36Sopenharmony_ci
118562306a36Sopenharmony_ci		count++;
118662306a36Sopenharmony_ci		priv->rx_tail = dma_ring_incr(priv->rx_tail, DMA_RX_RING_SZ);
118762306a36Sopenharmony_ci
118862306a36Sopenharmony_ci		/* read the status of the incoming frame */
118962306a36Sopenharmony_ci		ip_checksum = desc_get_rx_status(priv, p);
119062306a36Sopenharmony_ci		if (ip_checksum < 0)
119162306a36Sopenharmony_ci			continue;
119262306a36Sopenharmony_ci
119362306a36Sopenharmony_ci		skb = priv->rx_skbuff[entry];
119462306a36Sopenharmony_ci		if (unlikely(!skb)) {
119562306a36Sopenharmony_ci			netdev_err(priv->dev, "Inconsistent Rx descriptor chain\n");
119662306a36Sopenharmony_ci			break;
119762306a36Sopenharmony_ci		}
119862306a36Sopenharmony_ci		priv->rx_skbuff[entry] = NULL;
119962306a36Sopenharmony_ci
120062306a36Sopenharmony_ci		frame_len = desc_get_rx_frame_len(p);
120162306a36Sopenharmony_ci		netdev_dbg(priv->dev, "RX frame size %d, COE status: %d\n",
120262306a36Sopenharmony_ci			frame_len, ip_checksum);
120362306a36Sopenharmony_ci
120462306a36Sopenharmony_ci		skb_put(skb, frame_len);
120562306a36Sopenharmony_ci		dma_unmap_single(priv->device, desc_get_buf_addr(p),
120662306a36Sopenharmony_ci				 priv->dma_buf_sz - NET_IP_ALIGN, DMA_FROM_DEVICE);
120762306a36Sopenharmony_ci
120862306a36Sopenharmony_ci		skb->protocol = eth_type_trans(skb, priv->dev);
120962306a36Sopenharmony_ci		skb->ip_summed = ip_checksum;
121062306a36Sopenharmony_ci		if (ip_checksum == CHECKSUM_NONE)
121162306a36Sopenharmony_ci			netif_receive_skb(skb);
121262306a36Sopenharmony_ci		else
121362306a36Sopenharmony_ci			napi_gro_receive(&priv->napi, skb);
121462306a36Sopenharmony_ci	}
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_ci	xgmac_rx_refill(priv);
121762306a36Sopenharmony_ci
121862306a36Sopenharmony_ci	return count;
121962306a36Sopenharmony_ci}
122062306a36Sopenharmony_ci
122162306a36Sopenharmony_ci/**
122262306a36Sopenharmony_ci *  xgmac_poll - xgmac poll method (NAPI)
122362306a36Sopenharmony_ci *  @napi : pointer to the napi structure.
122462306a36Sopenharmony_ci *  @budget : maximum number of packets that the current CPU can receive from
122562306a36Sopenharmony_ci *	      all interfaces.
122662306a36Sopenharmony_ci *  Description :
122762306a36Sopenharmony_ci *   This function implements the reception process.
122862306a36Sopenharmony_ci *   Also it runs the TX completion thread
122962306a36Sopenharmony_ci */
123062306a36Sopenharmony_cistatic int xgmac_poll(struct napi_struct *napi, int budget)
123162306a36Sopenharmony_ci{
123262306a36Sopenharmony_ci	struct xgmac_priv *priv = container_of(napi,
123362306a36Sopenharmony_ci				       struct xgmac_priv, napi);
123462306a36Sopenharmony_ci	int work_done = 0;
123562306a36Sopenharmony_ci
123662306a36Sopenharmony_ci	xgmac_tx_complete(priv);
123762306a36Sopenharmony_ci	work_done = xgmac_rx(priv, budget);
123862306a36Sopenharmony_ci
123962306a36Sopenharmony_ci	if (work_done < budget) {
124062306a36Sopenharmony_ci		napi_complete_done(napi, work_done);
124162306a36Sopenharmony_ci		__raw_writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_INTR_ENA);
124262306a36Sopenharmony_ci	}
124362306a36Sopenharmony_ci	return work_done;
124462306a36Sopenharmony_ci}
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_ci/**
124762306a36Sopenharmony_ci *  xgmac_tx_timeout
124862306a36Sopenharmony_ci *  @dev : Pointer to net device structure
124962306a36Sopenharmony_ci *  @txqueue: index of the hung transmit queue
125062306a36Sopenharmony_ci *
125162306a36Sopenharmony_ci *  Description: this function is called when a packet transmission fails to
125262306a36Sopenharmony_ci *   complete within a reasonable tmrate. The driver will mark the error in the
125362306a36Sopenharmony_ci *   netdev structure and arrange for the device to be reset to a sane state
125462306a36Sopenharmony_ci *   in order to transmit a new packet.
125562306a36Sopenharmony_ci */
125662306a36Sopenharmony_cistatic void xgmac_tx_timeout(struct net_device *dev, unsigned int txqueue)
125762306a36Sopenharmony_ci{
125862306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
125962306a36Sopenharmony_ci	schedule_work(&priv->tx_timeout_work);
126062306a36Sopenharmony_ci}
126162306a36Sopenharmony_ci
126262306a36Sopenharmony_ci/**
126362306a36Sopenharmony_ci *  xgmac_set_rx_mode - entry point for multicast addressing
126462306a36Sopenharmony_ci *  @dev : pointer to the device structure
126562306a36Sopenharmony_ci *  Description:
126662306a36Sopenharmony_ci *  This function is a driver entry point which gets called by the kernel
126762306a36Sopenharmony_ci *  whenever multicast addresses must be enabled/disabled.
126862306a36Sopenharmony_ci *  Return value:
126962306a36Sopenharmony_ci *  void.
127062306a36Sopenharmony_ci */
127162306a36Sopenharmony_cistatic void xgmac_set_rx_mode(struct net_device *dev)
127262306a36Sopenharmony_ci{
127362306a36Sopenharmony_ci	int i;
127462306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
127562306a36Sopenharmony_ci	void __iomem *ioaddr = priv->base;
127662306a36Sopenharmony_ci	unsigned int value = 0;
127762306a36Sopenharmony_ci	u32 hash_filter[XGMAC_NUM_HASH];
127862306a36Sopenharmony_ci	int reg = 1;
127962306a36Sopenharmony_ci	struct netdev_hw_addr *ha;
128062306a36Sopenharmony_ci	bool use_hash = false;
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_ci	netdev_dbg(priv->dev, "# mcasts %d, # unicast %d\n",
128362306a36Sopenharmony_ci		 netdev_mc_count(dev), netdev_uc_count(dev));
128462306a36Sopenharmony_ci
128562306a36Sopenharmony_ci	if (dev->flags & IFF_PROMISC)
128662306a36Sopenharmony_ci		value |= XGMAC_FRAME_FILTER_PR;
128762306a36Sopenharmony_ci
128862306a36Sopenharmony_ci	memset(hash_filter, 0, sizeof(hash_filter));
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci	if (netdev_uc_count(dev) > priv->max_macs) {
129162306a36Sopenharmony_ci		use_hash = true;
129262306a36Sopenharmony_ci		value |= XGMAC_FRAME_FILTER_HUC | XGMAC_FRAME_FILTER_HPF;
129362306a36Sopenharmony_ci	}
129462306a36Sopenharmony_ci	netdev_for_each_uc_addr(ha, dev) {
129562306a36Sopenharmony_ci		if (use_hash) {
129662306a36Sopenharmony_ci			u32 bit_nr = ~ether_crc(ETH_ALEN, ha->addr) >> 23;
129762306a36Sopenharmony_ci
129862306a36Sopenharmony_ci			/* The most significant 4 bits determine the register to
129962306a36Sopenharmony_ci			 * use (H/L) while the other 5 bits determine the bit
130062306a36Sopenharmony_ci			 * within the register. */
130162306a36Sopenharmony_ci			hash_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
130262306a36Sopenharmony_ci		} else {
130362306a36Sopenharmony_ci			xgmac_set_mac_addr(ioaddr, ha->addr, reg);
130462306a36Sopenharmony_ci			reg++;
130562306a36Sopenharmony_ci		}
130662306a36Sopenharmony_ci	}
130762306a36Sopenharmony_ci
130862306a36Sopenharmony_ci	if (dev->flags & IFF_ALLMULTI) {
130962306a36Sopenharmony_ci		value |= XGMAC_FRAME_FILTER_PM;
131062306a36Sopenharmony_ci		goto out;
131162306a36Sopenharmony_ci	}
131262306a36Sopenharmony_ci
131362306a36Sopenharmony_ci	if ((netdev_mc_count(dev) + reg - 1) > priv->max_macs) {
131462306a36Sopenharmony_ci		use_hash = true;
131562306a36Sopenharmony_ci		value |= XGMAC_FRAME_FILTER_HMC | XGMAC_FRAME_FILTER_HPF;
131662306a36Sopenharmony_ci	} else {
131762306a36Sopenharmony_ci		use_hash = false;
131862306a36Sopenharmony_ci	}
131962306a36Sopenharmony_ci	netdev_for_each_mc_addr(ha, dev) {
132062306a36Sopenharmony_ci		if (use_hash) {
132162306a36Sopenharmony_ci			u32 bit_nr = ~ether_crc(ETH_ALEN, ha->addr) >> 23;
132262306a36Sopenharmony_ci
132362306a36Sopenharmony_ci			/* The most significant 4 bits determine the register to
132462306a36Sopenharmony_ci			 * use (H/L) while the other 5 bits determine the bit
132562306a36Sopenharmony_ci			 * within the register. */
132662306a36Sopenharmony_ci			hash_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
132762306a36Sopenharmony_ci		} else {
132862306a36Sopenharmony_ci			xgmac_set_mac_addr(ioaddr, ha->addr, reg);
132962306a36Sopenharmony_ci			reg++;
133062306a36Sopenharmony_ci		}
133162306a36Sopenharmony_ci	}
133262306a36Sopenharmony_ci
133362306a36Sopenharmony_ciout:
133462306a36Sopenharmony_ci	for (i = reg; i <= priv->max_macs; i++)
133562306a36Sopenharmony_ci		xgmac_set_mac_addr(ioaddr, NULL, i);
133662306a36Sopenharmony_ci	for (i = 0; i < XGMAC_NUM_HASH; i++)
133762306a36Sopenharmony_ci		writel(hash_filter[i], ioaddr + XGMAC_HASH(i));
133862306a36Sopenharmony_ci
133962306a36Sopenharmony_ci	writel(value, ioaddr + XGMAC_FRAME_FILTER);
134062306a36Sopenharmony_ci}
134162306a36Sopenharmony_ci
134262306a36Sopenharmony_ci/**
134362306a36Sopenharmony_ci *  xgmac_change_mtu - entry point to change MTU size for the device.
134462306a36Sopenharmony_ci *  @dev : device pointer.
134562306a36Sopenharmony_ci *  @new_mtu : the new MTU size for the device.
134662306a36Sopenharmony_ci *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
134762306a36Sopenharmony_ci *  to drive packet transmission. Ethernet has an MTU of 1500 octets
134862306a36Sopenharmony_ci *  (ETH_DATA_LEN). This value can be changed with ifconfig.
134962306a36Sopenharmony_ci *  Return value:
135062306a36Sopenharmony_ci *  0 on success and an appropriate (-)ve integer as defined in errno.h
135162306a36Sopenharmony_ci *  file on failure.
135262306a36Sopenharmony_ci */
135362306a36Sopenharmony_cistatic int xgmac_change_mtu(struct net_device *dev, int new_mtu)
135462306a36Sopenharmony_ci{
135562306a36Sopenharmony_ci	/* Stop everything, get ready to change the MTU */
135662306a36Sopenharmony_ci	if (!netif_running(dev))
135762306a36Sopenharmony_ci		return 0;
135862306a36Sopenharmony_ci
135962306a36Sopenharmony_ci	/* Bring interface down, change mtu and bring interface back up */
136062306a36Sopenharmony_ci	xgmac_stop(dev);
136162306a36Sopenharmony_ci	dev->mtu = new_mtu;
136262306a36Sopenharmony_ci	return xgmac_open(dev);
136362306a36Sopenharmony_ci}
136462306a36Sopenharmony_ci
136562306a36Sopenharmony_cistatic irqreturn_t xgmac_pmt_interrupt(int irq, void *dev_id)
136662306a36Sopenharmony_ci{
136762306a36Sopenharmony_ci	u32 intr_status;
136862306a36Sopenharmony_ci	struct net_device *dev = (struct net_device *)dev_id;
136962306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
137062306a36Sopenharmony_ci	void __iomem *ioaddr = priv->base;
137162306a36Sopenharmony_ci
137262306a36Sopenharmony_ci	intr_status = __raw_readl(ioaddr + XGMAC_INT_STAT);
137362306a36Sopenharmony_ci	if (intr_status & XGMAC_INT_STAT_PMT) {
137462306a36Sopenharmony_ci		netdev_dbg(priv->dev, "received Magic frame\n");
137562306a36Sopenharmony_ci		/* clear the PMT bits 5 and 6 by reading the PMT */
137662306a36Sopenharmony_ci		readl(ioaddr + XGMAC_PMT);
137762306a36Sopenharmony_ci	}
137862306a36Sopenharmony_ci	return IRQ_HANDLED;
137962306a36Sopenharmony_ci}
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cistatic irqreturn_t xgmac_interrupt(int irq, void *dev_id)
138262306a36Sopenharmony_ci{
138362306a36Sopenharmony_ci	u32 intr_status;
138462306a36Sopenharmony_ci	struct net_device *dev = (struct net_device *)dev_id;
138562306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
138662306a36Sopenharmony_ci	struct xgmac_extra_stats *x = &priv->xstats;
138762306a36Sopenharmony_ci
138862306a36Sopenharmony_ci	/* read the status register (CSR5) */
138962306a36Sopenharmony_ci	intr_status = __raw_readl(priv->base + XGMAC_DMA_STATUS);
139062306a36Sopenharmony_ci	intr_status &= __raw_readl(priv->base + XGMAC_DMA_INTR_ENA);
139162306a36Sopenharmony_ci	__raw_writel(intr_status, priv->base + XGMAC_DMA_STATUS);
139262306a36Sopenharmony_ci
139362306a36Sopenharmony_ci	/* It displays the DMA process states (CSR5 register) */
139462306a36Sopenharmony_ci	/* ABNORMAL interrupts */
139562306a36Sopenharmony_ci	if (unlikely(intr_status & DMA_STATUS_AIS)) {
139662306a36Sopenharmony_ci		if (intr_status & DMA_STATUS_TJT) {
139762306a36Sopenharmony_ci			netdev_err(priv->dev, "transmit jabber\n");
139862306a36Sopenharmony_ci			x->tx_jabber++;
139962306a36Sopenharmony_ci		}
140062306a36Sopenharmony_ci		if (intr_status & DMA_STATUS_RU)
140162306a36Sopenharmony_ci			x->rx_buf_unav++;
140262306a36Sopenharmony_ci		if (intr_status & DMA_STATUS_RPS) {
140362306a36Sopenharmony_ci			netdev_err(priv->dev, "receive process stopped\n");
140462306a36Sopenharmony_ci			x->rx_process_stopped++;
140562306a36Sopenharmony_ci		}
140662306a36Sopenharmony_ci		if (intr_status & DMA_STATUS_ETI) {
140762306a36Sopenharmony_ci			netdev_err(priv->dev, "transmit early interrupt\n");
140862306a36Sopenharmony_ci			x->tx_early++;
140962306a36Sopenharmony_ci		}
141062306a36Sopenharmony_ci		if (intr_status & DMA_STATUS_TPS) {
141162306a36Sopenharmony_ci			netdev_err(priv->dev, "transmit process stopped\n");
141262306a36Sopenharmony_ci			x->tx_process_stopped++;
141362306a36Sopenharmony_ci			schedule_work(&priv->tx_timeout_work);
141462306a36Sopenharmony_ci		}
141562306a36Sopenharmony_ci		if (intr_status & DMA_STATUS_FBI) {
141662306a36Sopenharmony_ci			netdev_err(priv->dev, "fatal bus error\n");
141762306a36Sopenharmony_ci			x->fatal_bus_error++;
141862306a36Sopenharmony_ci		}
141962306a36Sopenharmony_ci	}
142062306a36Sopenharmony_ci
142162306a36Sopenharmony_ci	/* TX/RX NORMAL interrupts */
142262306a36Sopenharmony_ci	if (intr_status & (DMA_STATUS_RI | DMA_STATUS_TU | DMA_STATUS_TI)) {
142362306a36Sopenharmony_ci		__raw_writel(DMA_INTR_ABNORMAL, priv->base + XGMAC_DMA_INTR_ENA);
142462306a36Sopenharmony_ci		napi_schedule(&priv->napi);
142562306a36Sopenharmony_ci	}
142662306a36Sopenharmony_ci
142762306a36Sopenharmony_ci	return IRQ_HANDLED;
142862306a36Sopenharmony_ci}
142962306a36Sopenharmony_ci
143062306a36Sopenharmony_ci#ifdef CONFIG_NET_POLL_CONTROLLER
143162306a36Sopenharmony_ci/* Polling receive - used by NETCONSOLE and other diagnostic tools
143262306a36Sopenharmony_ci * to allow network I/O with interrupts disabled. */
143362306a36Sopenharmony_cistatic void xgmac_poll_controller(struct net_device *dev)
143462306a36Sopenharmony_ci{
143562306a36Sopenharmony_ci	disable_irq(dev->irq);
143662306a36Sopenharmony_ci	xgmac_interrupt(dev->irq, dev);
143762306a36Sopenharmony_ci	enable_irq(dev->irq);
143862306a36Sopenharmony_ci}
143962306a36Sopenharmony_ci#endif
144062306a36Sopenharmony_ci
144162306a36Sopenharmony_cistatic void
144262306a36Sopenharmony_cixgmac_get_stats64(struct net_device *dev,
144362306a36Sopenharmony_ci		  struct rtnl_link_stats64 *storage)
144462306a36Sopenharmony_ci{
144562306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
144662306a36Sopenharmony_ci	void __iomem *base = priv->base;
144762306a36Sopenharmony_ci	u32 count;
144862306a36Sopenharmony_ci
144962306a36Sopenharmony_ci	spin_lock_bh(&priv->stats_lock);
145062306a36Sopenharmony_ci	writel(XGMAC_MMC_CTRL_CNT_FRZ, base + XGMAC_MMC_CTRL);
145162306a36Sopenharmony_ci
145262306a36Sopenharmony_ci	storage->rx_bytes = readl(base + XGMAC_MMC_RXOCTET_G_LO);
145362306a36Sopenharmony_ci	storage->rx_bytes |= (u64)(readl(base + XGMAC_MMC_RXOCTET_G_HI)) << 32;
145462306a36Sopenharmony_ci
145562306a36Sopenharmony_ci	storage->rx_packets = readl(base + XGMAC_MMC_RXFRAME_GB_LO);
145662306a36Sopenharmony_ci	storage->multicast = readl(base + XGMAC_MMC_RXMCFRAME_G);
145762306a36Sopenharmony_ci	storage->rx_crc_errors = readl(base + XGMAC_MMC_RXCRCERR);
145862306a36Sopenharmony_ci	storage->rx_length_errors = readl(base + XGMAC_MMC_RXLENGTHERR);
145962306a36Sopenharmony_ci	storage->rx_missed_errors = readl(base + XGMAC_MMC_RXOVERFLOW);
146062306a36Sopenharmony_ci
146162306a36Sopenharmony_ci	storage->tx_bytes = readl(base + XGMAC_MMC_TXOCTET_G_LO);
146262306a36Sopenharmony_ci	storage->tx_bytes |= (u64)(readl(base + XGMAC_MMC_TXOCTET_G_HI)) << 32;
146362306a36Sopenharmony_ci
146462306a36Sopenharmony_ci	count = readl(base + XGMAC_MMC_TXFRAME_GB_LO);
146562306a36Sopenharmony_ci	storage->tx_errors = count - readl(base + XGMAC_MMC_TXFRAME_G_LO);
146662306a36Sopenharmony_ci	storage->tx_packets = count;
146762306a36Sopenharmony_ci	storage->tx_fifo_errors = readl(base + XGMAC_MMC_TXUNDERFLOW);
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_ci	writel(0, base + XGMAC_MMC_CTRL);
147062306a36Sopenharmony_ci	spin_unlock_bh(&priv->stats_lock);
147162306a36Sopenharmony_ci}
147262306a36Sopenharmony_ci
147362306a36Sopenharmony_cistatic int xgmac_set_mac_address(struct net_device *dev, void *p)
147462306a36Sopenharmony_ci{
147562306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
147662306a36Sopenharmony_ci	void __iomem *ioaddr = priv->base;
147762306a36Sopenharmony_ci	struct sockaddr *addr = p;
147862306a36Sopenharmony_ci
147962306a36Sopenharmony_ci	if (!is_valid_ether_addr(addr->sa_data))
148062306a36Sopenharmony_ci		return -EADDRNOTAVAIL;
148162306a36Sopenharmony_ci
148262306a36Sopenharmony_ci	eth_hw_addr_set(dev, addr->sa_data);
148362306a36Sopenharmony_ci
148462306a36Sopenharmony_ci	xgmac_set_mac_addr(ioaddr, dev->dev_addr, 0);
148562306a36Sopenharmony_ci
148662306a36Sopenharmony_ci	return 0;
148762306a36Sopenharmony_ci}
148862306a36Sopenharmony_ci
148962306a36Sopenharmony_cistatic int xgmac_set_features(struct net_device *dev, netdev_features_t features)
149062306a36Sopenharmony_ci{
149162306a36Sopenharmony_ci	u32 ctrl;
149262306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
149362306a36Sopenharmony_ci	void __iomem *ioaddr = priv->base;
149462306a36Sopenharmony_ci	netdev_features_t changed = dev->features ^ features;
149562306a36Sopenharmony_ci
149662306a36Sopenharmony_ci	if (!(changed & NETIF_F_RXCSUM))
149762306a36Sopenharmony_ci		return 0;
149862306a36Sopenharmony_ci
149962306a36Sopenharmony_ci	ctrl = readl(ioaddr + XGMAC_CONTROL);
150062306a36Sopenharmony_ci	if (features & NETIF_F_RXCSUM)
150162306a36Sopenharmony_ci		ctrl |= XGMAC_CONTROL_IPC;
150262306a36Sopenharmony_ci	else
150362306a36Sopenharmony_ci		ctrl &= ~XGMAC_CONTROL_IPC;
150462306a36Sopenharmony_ci	writel(ctrl, ioaddr + XGMAC_CONTROL);
150562306a36Sopenharmony_ci
150662306a36Sopenharmony_ci	return 0;
150762306a36Sopenharmony_ci}
150862306a36Sopenharmony_ci
150962306a36Sopenharmony_cistatic const struct net_device_ops xgmac_netdev_ops = {
151062306a36Sopenharmony_ci	.ndo_open = xgmac_open,
151162306a36Sopenharmony_ci	.ndo_start_xmit = xgmac_xmit,
151262306a36Sopenharmony_ci	.ndo_stop = xgmac_stop,
151362306a36Sopenharmony_ci	.ndo_change_mtu = xgmac_change_mtu,
151462306a36Sopenharmony_ci	.ndo_set_rx_mode = xgmac_set_rx_mode,
151562306a36Sopenharmony_ci	.ndo_tx_timeout = xgmac_tx_timeout,
151662306a36Sopenharmony_ci	.ndo_get_stats64 = xgmac_get_stats64,
151762306a36Sopenharmony_ci#ifdef CONFIG_NET_POLL_CONTROLLER
151862306a36Sopenharmony_ci	.ndo_poll_controller = xgmac_poll_controller,
151962306a36Sopenharmony_ci#endif
152062306a36Sopenharmony_ci	.ndo_set_mac_address = xgmac_set_mac_address,
152162306a36Sopenharmony_ci	.ndo_set_features = xgmac_set_features,
152262306a36Sopenharmony_ci};
152362306a36Sopenharmony_ci
152462306a36Sopenharmony_cistatic int xgmac_ethtool_get_link_ksettings(struct net_device *dev,
152562306a36Sopenharmony_ci					    struct ethtool_link_ksettings *cmd)
152662306a36Sopenharmony_ci{
152762306a36Sopenharmony_ci	cmd->base.autoneg = 0;
152862306a36Sopenharmony_ci	cmd->base.duplex = DUPLEX_FULL;
152962306a36Sopenharmony_ci	cmd->base.speed = 10000;
153062306a36Sopenharmony_ci	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported, 0);
153162306a36Sopenharmony_ci	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising, 0);
153262306a36Sopenharmony_ci	return 0;
153362306a36Sopenharmony_ci}
153462306a36Sopenharmony_ci
153562306a36Sopenharmony_cistatic void xgmac_get_pauseparam(struct net_device *netdev,
153662306a36Sopenharmony_ci				      struct ethtool_pauseparam *pause)
153762306a36Sopenharmony_ci{
153862306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(netdev);
153962306a36Sopenharmony_ci
154062306a36Sopenharmony_ci	pause->rx_pause = priv->rx_pause;
154162306a36Sopenharmony_ci	pause->tx_pause = priv->tx_pause;
154262306a36Sopenharmony_ci}
154362306a36Sopenharmony_ci
154462306a36Sopenharmony_cistatic int xgmac_set_pauseparam(struct net_device *netdev,
154562306a36Sopenharmony_ci				     struct ethtool_pauseparam *pause)
154662306a36Sopenharmony_ci{
154762306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(netdev);
154862306a36Sopenharmony_ci
154962306a36Sopenharmony_ci	if (pause->autoneg)
155062306a36Sopenharmony_ci		return -EINVAL;
155162306a36Sopenharmony_ci
155262306a36Sopenharmony_ci	return xgmac_set_flow_ctrl(priv, pause->rx_pause, pause->tx_pause);
155362306a36Sopenharmony_ci}
155462306a36Sopenharmony_ci
155562306a36Sopenharmony_cistruct xgmac_stats {
155662306a36Sopenharmony_ci	char stat_string[ETH_GSTRING_LEN];
155762306a36Sopenharmony_ci	int stat_offset;
155862306a36Sopenharmony_ci	bool is_reg;
155962306a36Sopenharmony_ci};
156062306a36Sopenharmony_ci
156162306a36Sopenharmony_ci#define XGMAC_STAT(m)	\
156262306a36Sopenharmony_ci	{ #m, offsetof(struct xgmac_priv, xstats.m), false }
156362306a36Sopenharmony_ci#define XGMAC_HW_STAT(m, reg_offset)	\
156462306a36Sopenharmony_ci	{ #m, reg_offset, true }
156562306a36Sopenharmony_ci
156662306a36Sopenharmony_cistatic const struct xgmac_stats xgmac_gstrings_stats[] = {
156762306a36Sopenharmony_ci	XGMAC_STAT(tx_frame_flushed),
156862306a36Sopenharmony_ci	XGMAC_STAT(tx_payload_error),
156962306a36Sopenharmony_ci	XGMAC_STAT(tx_ip_header_error),
157062306a36Sopenharmony_ci	XGMAC_STAT(tx_local_fault),
157162306a36Sopenharmony_ci	XGMAC_STAT(tx_remote_fault),
157262306a36Sopenharmony_ci	XGMAC_STAT(tx_early),
157362306a36Sopenharmony_ci	XGMAC_STAT(tx_process_stopped),
157462306a36Sopenharmony_ci	XGMAC_STAT(tx_jabber),
157562306a36Sopenharmony_ci	XGMAC_STAT(rx_buf_unav),
157662306a36Sopenharmony_ci	XGMAC_STAT(rx_process_stopped),
157762306a36Sopenharmony_ci	XGMAC_STAT(rx_payload_error),
157862306a36Sopenharmony_ci	XGMAC_STAT(rx_ip_header_error),
157962306a36Sopenharmony_ci	XGMAC_STAT(rx_da_filter_fail),
158062306a36Sopenharmony_ci	XGMAC_STAT(fatal_bus_error),
158162306a36Sopenharmony_ci	XGMAC_HW_STAT(rx_watchdog, XGMAC_MMC_RXWATCHDOG),
158262306a36Sopenharmony_ci	XGMAC_HW_STAT(tx_vlan, XGMAC_MMC_TXVLANFRAME),
158362306a36Sopenharmony_ci	XGMAC_HW_STAT(rx_vlan, XGMAC_MMC_RXVLANFRAME),
158462306a36Sopenharmony_ci	XGMAC_HW_STAT(tx_pause, XGMAC_MMC_TXPAUSEFRAME),
158562306a36Sopenharmony_ci	XGMAC_HW_STAT(rx_pause, XGMAC_MMC_RXPAUSEFRAME),
158662306a36Sopenharmony_ci};
158762306a36Sopenharmony_ci#define XGMAC_STATS_LEN ARRAY_SIZE(xgmac_gstrings_stats)
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_cistatic void xgmac_get_ethtool_stats(struct net_device *dev,
159062306a36Sopenharmony_ci					 struct ethtool_stats *dummy,
159162306a36Sopenharmony_ci					 u64 *data)
159262306a36Sopenharmony_ci{
159362306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
159462306a36Sopenharmony_ci	void *p = priv;
159562306a36Sopenharmony_ci	int i;
159662306a36Sopenharmony_ci
159762306a36Sopenharmony_ci	for (i = 0; i < XGMAC_STATS_LEN; i++) {
159862306a36Sopenharmony_ci		if (xgmac_gstrings_stats[i].is_reg)
159962306a36Sopenharmony_ci			*data++ = readl(priv->base +
160062306a36Sopenharmony_ci				xgmac_gstrings_stats[i].stat_offset);
160162306a36Sopenharmony_ci		else
160262306a36Sopenharmony_ci			*data++ = *(u32 *)(p +
160362306a36Sopenharmony_ci				xgmac_gstrings_stats[i].stat_offset);
160462306a36Sopenharmony_ci	}
160562306a36Sopenharmony_ci}
160662306a36Sopenharmony_ci
160762306a36Sopenharmony_cistatic int xgmac_get_sset_count(struct net_device *netdev, int sset)
160862306a36Sopenharmony_ci{
160962306a36Sopenharmony_ci	switch (sset) {
161062306a36Sopenharmony_ci	case ETH_SS_STATS:
161162306a36Sopenharmony_ci		return XGMAC_STATS_LEN;
161262306a36Sopenharmony_ci	default:
161362306a36Sopenharmony_ci		return -EINVAL;
161462306a36Sopenharmony_ci	}
161562306a36Sopenharmony_ci}
161662306a36Sopenharmony_ci
161762306a36Sopenharmony_cistatic void xgmac_get_strings(struct net_device *dev, u32 stringset,
161862306a36Sopenharmony_ci				   u8 *data)
161962306a36Sopenharmony_ci{
162062306a36Sopenharmony_ci	int i;
162162306a36Sopenharmony_ci	u8 *p = data;
162262306a36Sopenharmony_ci
162362306a36Sopenharmony_ci	switch (stringset) {
162462306a36Sopenharmony_ci	case ETH_SS_STATS:
162562306a36Sopenharmony_ci		for (i = 0; i < XGMAC_STATS_LEN; i++) {
162662306a36Sopenharmony_ci			memcpy(p, xgmac_gstrings_stats[i].stat_string,
162762306a36Sopenharmony_ci			       ETH_GSTRING_LEN);
162862306a36Sopenharmony_ci			p += ETH_GSTRING_LEN;
162962306a36Sopenharmony_ci		}
163062306a36Sopenharmony_ci		break;
163162306a36Sopenharmony_ci	default:
163262306a36Sopenharmony_ci		WARN_ON(1);
163362306a36Sopenharmony_ci		break;
163462306a36Sopenharmony_ci	}
163562306a36Sopenharmony_ci}
163662306a36Sopenharmony_ci
163762306a36Sopenharmony_cistatic void xgmac_get_wol(struct net_device *dev,
163862306a36Sopenharmony_ci			       struct ethtool_wolinfo *wol)
163962306a36Sopenharmony_ci{
164062306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
164162306a36Sopenharmony_ci
164262306a36Sopenharmony_ci	if (device_can_wakeup(priv->device)) {
164362306a36Sopenharmony_ci		wol->supported = WAKE_MAGIC | WAKE_UCAST;
164462306a36Sopenharmony_ci		wol->wolopts = priv->wolopts;
164562306a36Sopenharmony_ci	}
164662306a36Sopenharmony_ci}
164762306a36Sopenharmony_ci
164862306a36Sopenharmony_cistatic int xgmac_set_wol(struct net_device *dev,
164962306a36Sopenharmony_ci			      struct ethtool_wolinfo *wol)
165062306a36Sopenharmony_ci{
165162306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(dev);
165262306a36Sopenharmony_ci	u32 support = WAKE_MAGIC | WAKE_UCAST;
165362306a36Sopenharmony_ci
165462306a36Sopenharmony_ci	if (!device_can_wakeup(priv->device))
165562306a36Sopenharmony_ci		return -ENOTSUPP;
165662306a36Sopenharmony_ci
165762306a36Sopenharmony_ci	if (wol->wolopts & ~support)
165862306a36Sopenharmony_ci		return -EINVAL;
165962306a36Sopenharmony_ci
166062306a36Sopenharmony_ci	priv->wolopts = wol->wolopts;
166162306a36Sopenharmony_ci
166262306a36Sopenharmony_ci	if (wol->wolopts) {
166362306a36Sopenharmony_ci		device_set_wakeup_enable(priv->device, 1);
166462306a36Sopenharmony_ci		enable_irq_wake(dev->irq);
166562306a36Sopenharmony_ci	} else {
166662306a36Sopenharmony_ci		device_set_wakeup_enable(priv->device, 0);
166762306a36Sopenharmony_ci		disable_irq_wake(dev->irq);
166862306a36Sopenharmony_ci	}
166962306a36Sopenharmony_ci
167062306a36Sopenharmony_ci	return 0;
167162306a36Sopenharmony_ci}
167262306a36Sopenharmony_ci
167362306a36Sopenharmony_cistatic const struct ethtool_ops xgmac_ethtool_ops = {
167462306a36Sopenharmony_ci	.get_link = ethtool_op_get_link,
167562306a36Sopenharmony_ci	.get_pauseparam = xgmac_get_pauseparam,
167662306a36Sopenharmony_ci	.set_pauseparam = xgmac_set_pauseparam,
167762306a36Sopenharmony_ci	.get_ethtool_stats = xgmac_get_ethtool_stats,
167862306a36Sopenharmony_ci	.get_strings = xgmac_get_strings,
167962306a36Sopenharmony_ci	.get_wol = xgmac_get_wol,
168062306a36Sopenharmony_ci	.set_wol = xgmac_set_wol,
168162306a36Sopenharmony_ci	.get_sset_count = xgmac_get_sset_count,
168262306a36Sopenharmony_ci	.get_link_ksettings = xgmac_ethtool_get_link_ksettings,
168362306a36Sopenharmony_ci};
168462306a36Sopenharmony_ci
168562306a36Sopenharmony_ci/**
168662306a36Sopenharmony_ci * xgmac_probe
168762306a36Sopenharmony_ci * @pdev: platform device pointer
168862306a36Sopenharmony_ci * Description: the driver is initialized through platform_device.
168962306a36Sopenharmony_ci */
169062306a36Sopenharmony_cistatic int xgmac_probe(struct platform_device *pdev)
169162306a36Sopenharmony_ci{
169262306a36Sopenharmony_ci	int ret = 0;
169362306a36Sopenharmony_ci	struct resource *res;
169462306a36Sopenharmony_ci	struct net_device *ndev = NULL;
169562306a36Sopenharmony_ci	struct xgmac_priv *priv = NULL;
169662306a36Sopenharmony_ci	u8 addr[ETH_ALEN];
169762306a36Sopenharmony_ci	u32 uid;
169862306a36Sopenharmony_ci
169962306a36Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
170062306a36Sopenharmony_ci	if (!res)
170162306a36Sopenharmony_ci		return -ENODEV;
170262306a36Sopenharmony_ci
170362306a36Sopenharmony_ci	if (!request_mem_region(res->start, resource_size(res), pdev->name))
170462306a36Sopenharmony_ci		return -EBUSY;
170562306a36Sopenharmony_ci
170662306a36Sopenharmony_ci	ndev = alloc_etherdev(sizeof(struct xgmac_priv));
170762306a36Sopenharmony_ci	if (!ndev) {
170862306a36Sopenharmony_ci		ret = -ENOMEM;
170962306a36Sopenharmony_ci		goto err_alloc;
171062306a36Sopenharmony_ci	}
171162306a36Sopenharmony_ci
171262306a36Sopenharmony_ci	SET_NETDEV_DEV(ndev, &pdev->dev);
171362306a36Sopenharmony_ci	priv = netdev_priv(ndev);
171462306a36Sopenharmony_ci	platform_set_drvdata(pdev, ndev);
171562306a36Sopenharmony_ci	ndev->netdev_ops = &xgmac_netdev_ops;
171662306a36Sopenharmony_ci	ndev->ethtool_ops = &xgmac_ethtool_ops;
171762306a36Sopenharmony_ci	spin_lock_init(&priv->stats_lock);
171862306a36Sopenharmony_ci	INIT_WORK(&priv->tx_timeout_work, xgmac_tx_timeout_work);
171962306a36Sopenharmony_ci
172062306a36Sopenharmony_ci	priv->device = &pdev->dev;
172162306a36Sopenharmony_ci	priv->dev = ndev;
172262306a36Sopenharmony_ci	priv->rx_pause = 1;
172362306a36Sopenharmony_ci	priv->tx_pause = 1;
172462306a36Sopenharmony_ci
172562306a36Sopenharmony_ci	priv->base = ioremap(res->start, resource_size(res));
172662306a36Sopenharmony_ci	if (!priv->base) {
172762306a36Sopenharmony_ci		netdev_err(ndev, "ioremap failed\n");
172862306a36Sopenharmony_ci		ret = -ENOMEM;
172962306a36Sopenharmony_ci		goto err_io;
173062306a36Sopenharmony_ci	}
173162306a36Sopenharmony_ci
173262306a36Sopenharmony_ci	uid = readl(priv->base + XGMAC_VERSION);
173362306a36Sopenharmony_ci	netdev_info(ndev, "h/w version is 0x%x\n", uid);
173462306a36Sopenharmony_ci
173562306a36Sopenharmony_ci	/* Figure out how many valid mac address filter registers we have */
173662306a36Sopenharmony_ci	writel(1, priv->base + XGMAC_ADDR_HIGH(31));
173762306a36Sopenharmony_ci	if (readl(priv->base + XGMAC_ADDR_HIGH(31)) == 1)
173862306a36Sopenharmony_ci		priv->max_macs = 31;
173962306a36Sopenharmony_ci	else
174062306a36Sopenharmony_ci		priv->max_macs = 7;
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_ci	writel(0, priv->base + XGMAC_DMA_INTR_ENA);
174362306a36Sopenharmony_ci	ndev->irq = platform_get_irq(pdev, 0);
174462306a36Sopenharmony_ci	if (ndev->irq == -ENXIO) {
174562306a36Sopenharmony_ci		netdev_err(ndev, "No irq resource\n");
174662306a36Sopenharmony_ci		ret = ndev->irq;
174762306a36Sopenharmony_ci		goto err_irq;
174862306a36Sopenharmony_ci	}
174962306a36Sopenharmony_ci
175062306a36Sopenharmony_ci	ret = request_irq(ndev->irq, xgmac_interrupt, 0,
175162306a36Sopenharmony_ci			  dev_name(&pdev->dev), ndev);
175262306a36Sopenharmony_ci	if (ret < 0) {
175362306a36Sopenharmony_ci		netdev_err(ndev, "Could not request irq %d - ret %d)\n",
175462306a36Sopenharmony_ci			ndev->irq, ret);
175562306a36Sopenharmony_ci		goto err_irq;
175662306a36Sopenharmony_ci	}
175762306a36Sopenharmony_ci
175862306a36Sopenharmony_ci	priv->pmt_irq = platform_get_irq(pdev, 1);
175962306a36Sopenharmony_ci	if (priv->pmt_irq == -ENXIO) {
176062306a36Sopenharmony_ci		netdev_err(ndev, "No pmt irq resource\n");
176162306a36Sopenharmony_ci		ret = priv->pmt_irq;
176262306a36Sopenharmony_ci		goto err_pmt_irq;
176362306a36Sopenharmony_ci	}
176462306a36Sopenharmony_ci
176562306a36Sopenharmony_ci	ret = request_irq(priv->pmt_irq, xgmac_pmt_interrupt, 0,
176662306a36Sopenharmony_ci			  dev_name(&pdev->dev), ndev);
176762306a36Sopenharmony_ci	if (ret < 0) {
176862306a36Sopenharmony_ci		netdev_err(ndev, "Could not request irq %d - ret %d)\n",
176962306a36Sopenharmony_ci			priv->pmt_irq, ret);
177062306a36Sopenharmony_ci		goto err_pmt_irq;
177162306a36Sopenharmony_ci	}
177262306a36Sopenharmony_ci
177362306a36Sopenharmony_ci	device_set_wakeup_capable(&pdev->dev, 1);
177462306a36Sopenharmony_ci	if (device_can_wakeup(priv->device))
177562306a36Sopenharmony_ci		priv->wolopts = WAKE_MAGIC;	/* Magic Frame as default */
177662306a36Sopenharmony_ci
177762306a36Sopenharmony_ci	ndev->hw_features = NETIF_F_SG | NETIF_F_HIGHDMA;
177862306a36Sopenharmony_ci	if (readl(priv->base + XGMAC_DMA_HW_FEATURE) & DMA_HW_FEAT_TXCOESEL)
177962306a36Sopenharmony_ci		ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
178062306a36Sopenharmony_ci				     NETIF_F_RXCSUM;
178162306a36Sopenharmony_ci	ndev->features |= ndev->hw_features;
178262306a36Sopenharmony_ci	ndev->priv_flags |= IFF_UNICAST_FLT;
178362306a36Sopenharmony_ci
178462306a36Sopenharmony_ci	/* MTU range: 46 - 9000 */
178562306a36Sopenharmony_ci	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
178662306a36Sopenharmony_ci	ndev->max_mtu = XGMAC_MAX_MTU;
178762306a36Sopenharmony_ci
178862306a36Sopenharmony_ci	/* Get the MAC address */
178962306a36Sopenharmony_ci	xgmac_get_mac_addr(priv->base, addr, 0);
179062306a36Sopenharmony_ci	eth_hw_addr_set(ndev, addr);
179162306a36Sopenharmony_ci	if (!is_valid_ether_addr(ndev->dev_addr))
179262306a36Sopenharmony_ci		netdev_warn(ndev, "MAC address %pM not valid",
179362306a36Sopenharmony_ci			 ndev->dev_addr);
179462306a36Sopenharmony_ci
179562306a36Sopenharmony_ci	netif_napi_add(ndev, &priv->napi, xgmac_poll);
179662306a36Sopenharmony_ci	ret = register_netdev(ndev);
179762306a36Sopenharmony_ci	if (ret)
179862306a36Sopenharmony_ci		goto err_reg;
179962306a36Sopenharmony_ci
180062306a36Sopenharmony_ci	return 0;
180162306a36Sopenharmony_ci
180262306a36Sopenharmony_cierr_reg:
180362306a36Sopenharmony_ci	netif_napi_del(&priv->napi);
180462306a36Sopenharmony_ci	free_irq(priv->pmt_irq, ndev);
180562306a36Sopenharmony_cierr_pmt_irq:
180662306a36Sopenharmony_ci	free_irq(ndev->irq, ndev);
180762306a36Sopenharmony_cierr_irq:
180862306a36Sopenharmony_ci	iounmap(priv->base);
180962306a36Sopenharmony_cierr_io:
181062306a36Sopenharmony_ci	free_netdev(ndev);
181162306a36Sopenharmony_cierr_alloc:
181262306a36Sopenharmony_ci	release_mem_region(res->start, resource_size(res));
181362306a36Sopenharmony_ci	return ret;
181462306a36Sopenharmony_ci}
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_ci/**
181762306a36Sopenharmony_ci * xgmac_remove
181862306a36Sopenharmony_ci * @pdev: platform device pointer
181962306a36Sopenharmony_ci * Description: this function resets the TX/RX processes, disables the MAC RX/TX
182062306a36Sopenharmony_ci * changes the link status, releases the DMA descriptor rings,
182162306a36Sopenharmony_ci * unregisters the MDIO bus and unmaps the allocated memory.
182262306a36Sopenharmony_ci */
182362306a36Sopenharmony_cistatic int xgmac_remove(struct platform_device *pdev)
182462306a36Sopenharmony_ci{
182562306a36Sopenharmony_ci	struct net_device *ndev = platform_get_drvdata(pdev);
182662306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(ndev);
182762306a36Sopenharmony_ci	struct resource *res;
182862306a36Sopenharmony_ci
182962306a36Sopenharmony_ci	xgmac_mac_disable(priv->base);
183062306a36Sopenharmony_ci
183162306a36Sopenharmony_ci	/* Free the IRQ lines */
183262306a36Sopenharmony_ci	free_irq(ndev->irq, ndev);
183362306a36Sopenharmony_ci	free_irq(priv->pmt_irq, ndev);
183462306a36Sopenharmony_ci
183562306a36Sopenharmony_ci	unregister_netdev(ndev);
183662306a36Sopenharmony_ci	netif_napi_del(&priv->napi);
183762306a36Sopenharmony_ci
183862306a36Sopenharmony_ci	iounmap(priv->base);
183962306a36Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
184062306a36Sopenharmony_ci	release_mem_region(res->start, resource_size(res));
184162306a36Sopenharmony_ci
184262306a36Sopenharmony_ci	free_netdev(ndev);
184362306a36Sopenharmony_ci
184462306a36Sopenharmony_ci	return 0;
184562306a36Sopenharmony_ci}
184662306a36Sopenharmony_ci
184762306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
184862306a36Sopenharmony_cistatic void xgmac_pmt(void __iomem *ioaddr, unsigned long mode)
184962306a36Sopenharmony_ci{
185062306a36Sopenharmony_ci	unsigned int pmt = 0;
185162306a36Sopenharmony_ci
185262306a36Sopenharmony_ci	if (mode & WAKE_MAGIC)
185362306a36Sopenharmony_ci		pmt |= XGMAC_PMT_POWERDOWN | XGMAC_PMT_MAGIC_PKT_EN;
185462306a36Sopenharmony_ci	if (mode & WAKE_UCAST)
185562306a36Sopenharmony_ci		pmt |= XGMAC_PMT_POWERDOWN | XGMAC_PMT_GLBL_UNICAST;
185662306a36Sopenharmony_ci
185762306a36Sopenharmony_ci	writel(pmt, ioaddr + XGMAC_PMT);
185862306a36Sopenharmony_ci}
185962306a36Sopenharmony_ci
186062306a36Sopenharmony_cistatic int xgmac_suspend(struct device *dev)
186162306a36Sopenharmony_ci{
186262306a36Sopenharmony_ci	struct net_device *ndev = dev_get_drvdata(dev);
186362306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(ndev);
186462306a36Sopenharmony_ci	u32 value;
186562306a36Sopenharmony_ci
186662306a36Sopenharmony_ci	if (!ndev || !netif_running(ndev))
186762306a36Sopenharmony_ci		return 0;
186862306a36Sopenharmony_ci
186962306a36Sopenharmony_ci	netif_device_detach(ndev);
187062306a36Sopenharmony_ci	napi_disable(&priv->napi);
187162306a36Sopenharmony_ci	writel(0, priv->base + XGMAC_DMA_INTR_ENA);
187262306a36Sopenharmony_ci
187362306a36Sopenharmony_ci	if (device_may_wakeup(priv->device)) {
187462306a36Sopenharmony_ci		/* Stop TX/RX DMA Only */
187562306a36Sopenharmony_ci		value = readl(priv->base + XGMAC_DMA_CONTROL);
187662306a36Sopenharmony_ci		value &= ~(DMA_CONTROL_ST | DMA_CONTROL_SR);
187762306a36Sopenharmony_ci		writel(value, priv->base + XGMAC_DMA_CONTROL);
187862306a36Sopenharmony_ci
187962306a36Sopenharmony_ci		xgmac_pmt(priv->base, priv->wolopts);
188062306a36Sopenharmony_ci	} else
188162306a36Sopenharmony_ci		xgmac_mac_disable(priv->base);
188262306a36Sopenharmony_ci
188362306a36Sopenharmony_ci	return 0;
188462306a36Sopenharmony_ci}
188562306a36Sopenharmony_ci
188662306a36Sopenharmony_cistatic int xgmac_resume(struct device *dev)
188762306a36Sopenharmony_ci{
188862306a36Sopenharmony_ci	struct net_device *ndev = dev_get_drvdata(dev);
188962306a36Sopenharmony_ci	struct xgmac_priv *priv = netdev_priv(ndev);
189062306a36Sopenharmony_ci	void __iomem *ioaddr = priv->base;
189162306a36Sopenharmony_ci
189262306a36Sopenharmony_ci	if (!netif_running(ndev))
189362306a36Sopenharmony_ci		return 0;
189462306a36Sopenharmony_ci
189562306a36Sopenharmony_ci	xgmac_pmt(ioaddr, 0);
189662306a36Sopenharmony_ci
189762306a36Sopenharmony_ci	/* Enable the MAC and DMA */
189862306a36Sopenharmony_ci	xgmac_mac_enable(ioaddr);
189962306a36Sopenharmony_ci	writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_STATUS);
190062306a36Sopenharmony_ci	writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_INTR_ENA);
190162306a36Sopenharmony_ci
190262306a36Sopenharmony_ci	netif_device_attach(ndev);
190362306a36Sopenharmony_ci	napi_enable(&priv->napi);
190462306a36Sopenharmony_ci
190562306a36Sopenharmony_ci	return 0;
190662306a36Sopenharmony_ci}
190762306a36Sopenharmony_ci#endif /* CONFIG_PM_SLEEP */
190862306a36Sopenharmony_ci
190962306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(xgmac_pm_ops, xgmac_suspend, xgmac_resume);
191062306a36Sopenharmony_ci
191162306a36Sopenharmony_cistatic const struct of_device_id xgmac_of_match[] = {
191262306a36Sopenharmony_ci	{ .compatible = "calxeda,hb-xgmac", },
191362306a36Sopenharmony_ci	{},
191462306a36Sopenharmony_ci};
191562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, xgmac_of_match);
191662306a36Sopenharmony_ci
191762306a36Sopenharmony_cistatic struct platform_driver xgmac_driver = {
191862306a36Sopenharmony_ci	.driver = {
191962306a36Sopenharmony_ci		.name = "calxedaxgmac",
192062306a36Sopenharmony_ci		.of_match_table = xgmac_of_match,
192162306a36Sopenharmony_ci		.pm = &xgmac_pm_ops,
192262306a36Sopenharmony_ci	},
192362306a36Sopenharmony_ci	.probe = xgmac_probe,
192462306a36Sopenharmony_ci	.remove = xgmac_remove,
192562306a36Sopenharmony_ci};
192662306a36Sopenharmony_ci
192762306a36Sopenharmony_cimodule_platform_driver(xgmac_driver);
192862306a36Sopenharmony_ci
192962306a36Sopenharmony_ciMODULE_AUTHOR("Calxeda, Inc.");
193062306a36Sopenharmony_ciMODULE_DESCRIPTION("Calxeda 10G XGMAC driver");
193162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1932