162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Linux network driver for QLogic BR-series Converged Network Adapter.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci/*
662306a36Sopenharmony_ci * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
762306a36Sopenharmony_ci * Copyright (c) 2014-2015 QLogic Corporation
862306a36Sopenharmony_ci * All rights reserved
962306a36Sopenharmony_ci * www.qlogic.com
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci/*
1362306a36Sopenharmony_ci * bfi_reg.h ASIC register defines for all QLogic BR-series adapter ASICs
1462306a36Sopenharmony_ci */
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#ifndef __BFI_REG_H__
1762306a36Sopenharmony_ci#define __BFI_REG_H__
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define HOSTFN0_INT_STATUS		0x00014000	/* cb/ct	*/
2062306a36Sopenharmony_ci#define HOSTFN1_INT_STATUS		0x00014100	/* cb/ct	*/
2162306a36Sopenharmony_ci#define HOSTFN2_INT_STATUS		0x00014300	/* ct		*/
2262306a36Sopenharmony_ci#define HOSTFN3_INT_STATUS		0x00014400	/* ct		*/
2362306a36Sopenharmony_ci#define HOSTFN0_INT_MSK			0x00014004	/* cb/ct	*/
2462306a36Sopenharmony_ci#define HOSTFN1_INT_MSK			0x00014104	/* cb/ct	*/
2562306a36Sopenharmony_ci#define HOSTFN2_INT_MSK			0x00014304	/* ct		*/
2662306a36Sopenharmony_ci#define HOSTFN3_INT_MSK			0x00014404	/* ct		*/
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define HOST_PAGE_NUM_FN0		0x00014008	/* cb/ct	*/
2962306a36Sopenharmony_ci#define HOST_PAGE_NUM_FN1		0x00014108	/* cb/ct	*/
3062306a36Sopenharmony_ci#define HOST_PAGE_NUM_FN2		0x00014308	/* ct		*/
3162306a36Sopenharmony_ci#define HOST_PAGE_NUM_FN3		0x00014408	/* ct		*/
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#define APP_PLL_LCLK_CTL_REG		0x00014204	/* cb/ct	*/
3462306a36Sopenharmony_ci#define __P_LCLK_PLL_LOCK		0x80000000
3562306a36Sopenharmony_ci#define __APP_PLL_LCLK_SRAM_USE_100MHZ	0x00100000
3662306a36Sopenharmony_ci#define __APP_PLL_LCLK_RESET_TIMER_MK	0x000e0000
3762306a36Sopenharmony_ci#define __APP_PLL_LCLK_RESET_TIMER_SH	17
3862306a36Sopenharmony_ci#define __APP_PLL_LCLK_RESET_TIMER(_v)	((_v) << __APP_PLL_LCLK_RESET_TIMER_SH)
3962306a36Sopenharmony_ci#define __APP_PLL_LCLK_LOGIC_SOFT_RESET	0x00010000
4062306a36Sopenharmony_ci#define __APP_PLL_LCLK_CNTLMT0_1_MK	0x0000c000
4162306a36Sopenharmony_ci#define __APP_PLL_LCLK_CNTLMT0_1_SH	14
4262306a36Sopenharmony_ci#define __APP_PLL_LCLK_CNTLMT0_1(_v)	((_v) << __APP_PLL_LCLK_CNTLMT0_1_SH)
4362306a36Sopenharmony_ci#define __APP_PLL_LCLK_JITLMT0_1_MK	0x00003000
4462306a36Sopenharmony_ci#define __APP_PLL_LCLK_JITLMT0_1_SH	12
4562306a36Sopenharmony_ci#define __APP_PLL_LCLK_JITLMT0_1(_v)	((_v) << __APP_PLL_LCLK_JITLMT0_1_SH)
4662306a36Sopenharmony_ci#define __APP_PLL_LCLK_HREF		0x00000800
4762306a36Sopenharmony_ci#define __APP_PLL_LCLK_HDIV		0x00000400
4862306a36Sopenharmony_ci#define __APP_PLL_LCLK_P0_1_MK		0x00000300
4962306a36Sopenharmony_ci#define __APP_PLL_LCLK_P0_1_SH		8
5062306a36Sopenharmony_ci#define __APP_PLL_LCLK_P0_1(_v)		((_v) << __APP_PLL_LCLK_P0_1_SH)
5162306a36Sopenharmony_ci#define __APP_PLL_LCLK_Z0_2_MK		0x000000e0
5262306a36Sopenharmony_ci#define __APP_PLL_LCLK_Z0_2_SH		5
5362306a36Sopenharmony_ci#define __APP_PLL_LCLK_Z0_2(_v)		((_v) << __APP_PLL_LCLK_Z0_2_SH)
5462306a36Sopenharmony_ci#define __APP_PLL_LCLK_RSEL200500	0x00000010
5562306a36Sopenharmony_ci#define __APP_PLL_LCLK_ENARST		0x00000008
5662306a36Sopenharmony_ci#define __APP_PLL_LCLK_BYPASS		0x00000004
5762306a36Sopenharmony_ci#define __APP_PLL_LCLK_LRESETN		0x00000002
5862306a36Sopenharmony_ci#define __APP_PLL_LCLK_ENABLE		0x00000001
5962306a36Sopenharmony_ci#define APP_PLL_SCLK_CTL_REG		0x00014208	/* cb/ct	*/
6062306a36Sopenharmony_ci#define __P_SCLK_PLL_LOCK		0x80000000
6162306a36Sopenharmony_ci#define __APP_PLL_SCLK_RESET_TIMER_MK	0x000e0000
6262306a36Sopenharmony_ci#define __APP_PLL_SCLK_RESET_TIMER_SH	17
6362306a36Sopenharmony_ci#define __APP_PLL_SCLK_RESET_TIMER(_v)	((_v) << __APP_PLL_SCLK_RESET_TIMER_SH)
6462306a36Sopenharmony_ci#define __APP_PLL_SCLK_LOGIC_SOFT_RESET	0x00010000
6562306a36Sopenharmony_ci#define __APP_PLL_SCLK_CNTLMT0_1_MK	0x0000c000
6662306a36Sopenharmony_ci#define __APP_PLL_SCLK_CNTLMT0_1_SH	14
6762306a36Sopenharmony_ci#define __APP_PLL_SCLK_CNTLMT0_1(_v)	((_v) << __APP_PLL_SCLK_CNTLMT0_1_SH)
6862306a36Sopenharmony_ci#define __APP_PLL_SCLK_JITLMT0_1_MK	0x00003000
6962306a36Sopenharmony_ci#define __APP_PLL_SCLK_JITLMT0_1_SH	12
7062306a36Sopenharmony_ci#define __APP_PLL_SCLK_JITLMT0_1(_v)	((_v) << __APP_PLL_SCLK_JITLMT0_1_SH)
7162306a36Sopenharmony_ci#define __APP_PLL_SCLK_HREF		0x00000800
7262306a36Sopenharmony_ci#define __APP_PLL_SCLK_HDIV		0x00000400
7362306a36Sopenharmony_ci#define __APP_PLL_SCLK_P0_1_MK		0x00000300
7462306a36Sopenharmony_ci#define __APP_PLL_SCLK_P0_1_SH		8
7562306a36Sopenharmony_ci#define __APP_PLL_SCLK_P0_1(_v)		((_v) << __APP_PLL_SCLK_P0_1_SH)
7662306a36Sopenharmony_ci#define __APP_PLL_SCLK_Z0_2_MK		0x000000e0
7762306a36Sopenharmony_ci#define __APP_PLL_SCLK_Z0_2_SH		5
7862306a36Sopenharmony_ci#define __APP_PLL_SCLK_Z0_2(_v)		((_v) << __APP_PLL_SCLK_Z0_2_SH)
7962306a36Sopenharmony_ci#define __APP_PLL_SCLK_RSEL200500	0x00000010
8062306a36Sopenharmony_ci#define __APP_PLL_SCLK_ENARST		0x00000008
8162306a36Sopenharmony_ci#define __APP_PLL_SCLK_BYPASS		0x00000004
8262306a36Sopenharmony_ci#define __APP_PLL_SCLK_LRESETN		0x00000002
8362306a36Sopenharmony_ci#define __APP_PLL_SCLK_ENABLE		0x00000001
8462306a36Sopenharmony_ci#define __ENABLE_MAC_AHB_1		0x00800000	/* ct		*/
8562306a36Sopenharmony_ci#define __ENABLE_MAC_AHB_0		0x00400000	/* ct		*/
8662306a36Sopenharmony_ci#define __ENABLE_MAC_1			0x00200000	/* ct		*/
8762306a36Sopenharmony_ci#define __ENABLE_MAC_0			0x00100000	/* ct		*/
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci#define HOST_SEM0_REG			0x00014230	/* cb/ct	*/
9062306a36Sopenharmony_ci#define HOST_SEM1_REG			0x00014234	/* cb/ct	*/
9162306a36Sopenharmony_ci#define HOST_SEM2_REG			0x00014238	/* cb/ct	*/
9262306a36Sopenharmony_ci#define HOST_SEM3_REG			0x0001423c	/* cb/ct	*/
9362306a36Sopenharmony_ci#define HOST_SEM4_REG			0x00014610	/* cb/ct	*/
9462306a36Sopenharmony_ci#define HOST_SEM5_REG			0x00014614	/* cb/ct	*/
9562306a36Sopenharmony_ci#define HOST_SEM6_REG			0x00014618	/* cb/ct	*/
9662306a36Sopenharmony_ci#define HOST_SEM7_REG			0x0001461c	/* cb/ct	*/
9762306a36Sopenharmony_ci#define HOST_SEM0_INFO_REG		0x00014240	/* cb/ct	*/
9862306a36Sopenharmony_ci#define HOST_SEM1_INFO_REG		0x00014244	/* cb/ct	*/
9962306a36Sopenharmony_ci#define HOST_SEM2_INFO_REG		0x00014248	/* cb/ct	*/
10062306a36Sopenharmony_ci#define HOST_SEM3_INFO_REG		0x0001424c	/* cb/ct	*/
10162306a36Sopenharmony_ci#define HOST_SEM4_INFO_REG		0x00014620	/* cb/ct	*/
10262306a36Sopenharmony_ci#define HOST_SEM5_INFO_REG		0x00014624	/* cb/ct	*/
10362306a36Sopenharmony_ci#define HOST_SEM6_INFO_REG		0x00014628	/* cb/ct	*/
10462306a36Sopenharmony_ci#define HOST_SEM7_INFO_REG		0x0001462c	/* cb/ct	*/
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci#define HOSTFN0_LPU0_CMD_STAT		0x00019000	/* cb/ct	*/
10762306a36Sopenharmony_ci#define HOSTFN0_LPU1_CMD_STAT		0x00019004	/* cb/ct	*/
10862306a36Sopenharmony_ci#define HOSTFN1_LPU0_CMD_STAT		0x00019010	/* cb/ct	*/
10962306a36Sopenharmony_ci#define HOSTFN1_LPU1_CMD_STAT		0x00019014	/* cb/ct	*/
11062306a36Sopenharmony_ci#define HOSTFN2_LPU0_CMD_STAT		0x00019150	/* ct		*/
11162306a36Sopenharmony_ci#define HOSTFN2_LPU1_CMD_STAT		0x00019154	/* ct		*/
11262306a36Sopenharmony_ci#define HOSTFN3_LPU0_CMD_STAT		0x00019160	/* ct		*/
11362306a36Sopenharmony_ci#define HOSTFN3_LPU1_CMD_STAT		0x00019164	/* ct		*/
11462306a36Sopenharmony_ci#define LPU0_HOSTFN0_CMD_STAT		0x00019008	/* cb/ct	*/
11562306a36Sopenharmony_ci#define LPU1_HOSTFN0_CMD_STAT		0x0001900c	/* cb/ct	*/
11662306a36Sopenharmony_ci#define LPU0_HOSTFN1_CMD_STAT		0x00019018	/* cb/ct	*/
11762306a36Sopenharmony_ci#define LPU1_HOSTFN1_CMD_STAT		0x0001901c	/* cb/ct	*/
11862306a36Sopenharmony_ci#define LPU0_HOSTFN2_CMD_STAT		0x00019158	/* ct		*/
11962306a36Sopenharmony_ci#define LPU1_HOSTFN2_CMD_STAT		0x0001915c	/* ct		*/
12062306a36Sopenharmony_ci#define LPU0_HOSTFN3_CMD_STAT		0x00019168	/* ct		*/
12162306a36Sopenharmony_ci#define LPU1_HOSTFN3_CMD_STAT		0x0001916c	/* ct		*/
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci#define PSS_CTL_REG			0x00018800	/* cb/ct	*/
12462306a36Sopenharmony_ci#define __PSS_I2C_CLK_DIV_MK		0x007f0000
12562306a36Sopenharmony_ci#define __PSS_I2C_CLK_DIV_SH		16
12662306a36Sopenharmony_ci#define __PSS_I2C_CLK_DIV(_v)		((_v) << __PSS_I2C_CLK_DIV_SH)
12762306a36Sopenharmony_ci#define __PSS_LMEM_INIT_DONE		0x00001000
12862306a36Sopenharmony_ci#define __PSS_LMEM_RESET		0x00000200
12962306a36Sopenharmony_ci#define __PSS_LMEM_INIT_EN		0x00000100
13062306a36Sopenharmony_ci#define __PSS_LPU1_RESET		0x00000002
13162306a36Sopenharmony_ci#define __PSS_LPU0_RESET		0x00000001
13262306a36Sopenharmony_ci#define PSS_ERR_STATUS_REG		0x00018810	/* cb/ct	*/
13362306a36Sopenharmony_ci#define ERR_SET_REG			0x00018818	/* cb/ct	*/
13462306a36Sopenharmony_ci#define PSS_GPIO_OUT_REG		0x000188c0	/* cb/ct	*/
13562306a36Sopenharmony_ci#define __PSS_GPIO_OUT_REG		0x00000fff
13662306a36Sopenharmony_ci#define PSS_GPIO_OE_REG			0x000188c8	/* cb/ct	*/
13762306a36Sopenharmony_ci#define __PSS_GPIO_OE_REG		0x000000ff
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci#define HOSTFN0_LPU_MBOX0_0		0x00019200	/* cb/ct	*/
14062306a36Sopenharmony_ci#define HOSTFN1_LPU_MBOX0_8		0x00019260	/* cb/ct	*/
14162306a36Sopenharmony_ci#define LPU_HOSTFN0_MBOX0_0		0x00019280	/* cb/ct	*/
14262306a36Sopenharmony_ci#define LPU_HOSTFN1_MBOX0_8		0x000192e0	/* cb/ct	*/
14362306a36Sopenharmony_ci#define HOSTFN2_LPU_MBOX0_0		0x00019400	/* ct		*/
14462306a36Sopenharmony_ci#define HOSTFN3_LPU_MBOX0_8		0x00019460	/* ct		*/
14562306a36Sopenharmony_ci#define LPU_HOSTFN2_MBOX0_0		0x00019480	/* ct		*/
14662306a36Sopenharmony_ci#define LPU_HOSTFN3_MBOX0_8		0x000194e0	/* ct		*/
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci#define HOST_MSIX_ERR_INDEX_FN0		0x0001400c	/* ct		*/
14962306a36Sopenharmony_ci#define HOST_MSIX_ERR_INDEX_FN1		0x0001410c	/* ct		*/
15062306a36Sopenharmony_ci#define HOST_MSIX_ERR_INDEX_FN2		0x0001430c	/* ct		*/
15162306a36Sopenharmony_ci#define HOST_MSIX_ERR_INDEX_FN3		0x0001440c	/* ct		*/
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci#define MBIST_CTL_REG			0x00014220	/* ct		*/
15462306a36Sopenharmony_ci#define __EDRAM_BISTR_START		0x00000004
15562306a36Sopenharmony_ci#define MBIST_STAT_REG			0x00014224	/* ct		*/
15662306a36Sopenharmony_ci#define ETH_MAC_SER_REG			0x00014288	/* ct		*/
15762306a36Sopenharmony_ci#define __APP_EMS_CKBUFAMPIN		0x00000020
15862306a36Sopenharmony_ci#define __APP_EMS_REFCLKSEL		0x00000010
15962306a36Sopenharmony_ci#define __APP_EMS_CMLCKSEL		0x00000008
16062306a36Sopenharmony_ci#define __APP_EMS_REFCKBUFEN2		0x00000004
16162306a36Sopenharmony_ci#define __APP_EMS_REFCKBUFEN1		0x00000002
16262306a36Sopenharmony_ci#define __APP_EMS_CHANNEL_SEL		0x00000001
16362306a36Sopenharmony_ci#define FNC_PERS_REG			0x00014604	/* ct		*/
16462306a36Sopenharmony_ci#define __F3_FUNCTION_ACTIVE		0x80000000
16562306a36Sopenharmony_ci#define __F3_FUNCTION_MODE		0x40000000
16662306a36Sopenharmony_ci#define __F3_PORT_MAP_MK		0x30000000
16762306a36Sopenharmony_ci#define __F3_PORT_MAP_SH		28
16862306a36Sopenharmony_ci#define __F3_PORT_MAP(_v)		((_v) << __F3_PORT_MAP_SH)
16962306a36Sopenharmony_ci#define __F3_VM_MODE			0x08000000
17062306a36Sopenharmony_ci#define __F3_INTX_STATUS_MK		0x07000000
17162306a36Sopenharmony_ci#define __F3_INTX_STATUS_SH		24
17262306a36Sopenharmony_ci#define __F3_INTX_STATUS(_v)		((_v) << __F3_INTX_STATUS_SH)
17362306a36Sopenharmony_ci#define __F2_FUNCTION_ACTIVE		0x00800000
17462306a36Sopenharmony_ci#define __F2_FUNCTION_MODE		0x00400000
17562306a36Sopenharmony_ci#define __F2_PORT_MAP_MK		0x00300000
17662306a36Sopenharmony_ci#define __F2_PORT_MAP_SH		20
17762306a36Sopenharmony_ci#define __F2_PORT_MAP(_v)		((_v) << __F2_PORT_MAP_SH)
17862306a36Sopenharmony_ci#define __F2_VM_MODE			0x00080000
17962306a36Sopenharmony_ci#define __F2_INTX_STATUS_MK		0x00070000
18062306a36Sopenharmony_ci#define __F2_INTX_STATUS_SH		16
18162306a36Sopenharmony_ci#define __F2_INTX_STATUS(_v)		((_v) << __F2_INTX_STATUS_SH)
18262306a36Sopenharmony_ci#define __F1_FUNCTION_ACTIVE		0x00008000
18362306a36Sopenharmony_ci#define __F1_FUNCTION_MODE		0x00004000
18462306a36Sopenharmony_ci#define __F1_PORT_MAP_MK		0x00003000
18562306a36Sopenharmony_ci#define __F1_PORT_MAP_SH		12
18662306a36Sopenharmony_ci#define __F1_PORT_MAP(_v)		((_v) << __F1_PORT_MAP_SH)
18762306a36Sopenharmony_ci#define __F1_VM_MODE			0x00000800
18862306a36Sopenharmony_ci#define __F1_INTX_STATUS_MK		0x00000700
18962306a36Sopenharmony_ci#define __F1_INTX_STATUS_SH		8
19062306a36Sopenharmony_ci#define __F1_INTX_STATUS(_v)		((_v) << __F1_INTX_STATUS_SH)
19162306a36Sopenharmony_ci#define __F0_FUNCTION_ACTIVE		0x00000080
19262306a36Sopenharmony_ci#define __F0_FUNCTION_MODE		0x00000040
19362306a36Sopenharmony_ci#define __F0_PORT_MAP_MK		0x00000030
19462306a36Sopenharmony_ci#define __F0_PORT_MAP_SH		4
19562306a36Sopenharmony_ci#define __F0_PORT_MAP(_v)		((_v) << __F0_PORT_MAP_SH)
19662306a36Sopenharmony_ci#define __F0_VM_MODE			0x00000008
19762306a36Sopenharmony_ci#define __F0_INTX_STATUS		0x00000007
19862306a36Sopenharmony_cienum {
19962306a36Sopenharmony_ci	__F0_INTX_STATUS_MSIX = 0x0,
20062306a36Sopenharmony_ci	__F0_INTX_STATUS_INTA = 0x1,
20162306a36Sopenharmony_ci	__F0_INTX_STATUS_INTB = 0x2,
20262306a36Sopenharmony_ci	__F0_INTX_STATUS_INTC = 0x3,
20362306a36Sopenharmony_ci	__F0_INTX_STATUS_INTD = 0x4,
20462306a36Sopenharmony_ci};
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci#define OP_MODE				0x0001460c
20762306a36Sopenharmony_ci#define __APP_ETH_CLK_LOWSPEED		0x00000004
20862306a36Sopenharmony_ci#define __GLOBAL_CORECLK_HALFSPEED	0x00000002
20962306a36Sopenharmony_ci#define __GLOBAL_FCOE_MODE		0x00000001
21062306a36Sopenharmony_ci#define FW_INIT_HALT_P0			0x000191ac
21162306a36Sopenharmony_ci#define __FW_INIT_HALT_P		0x00000001
21262306a36Sopenharmony_ci#define FW_INIT_HALT_P1			0x000191bc
21362306a36Sopenharmony_ci#define PMM_1T_RESET_REG_P0		0x0002381c
21462306a36Sopenharmony_ci#define __PMM_1T_RESET_P		0x00000001
21562306a36Sopenharmony_ci#define PMM_1T_RESET_REG_P1		0x00023c1c
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci/* QLogic BR-series 1860 Adapter specific defines */
21862306a36Sopenharmony_ci#define CT2_PCI_CPQ_BASE		0x00030000
21962306a36Sopenharmony_ci#define CT2_PCI_APP_BASE		0x00030100
22062306a36Sopenharmony_ci#define CT2_PCI_ETH_BASE		0x00030400
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci/*
22362306a36Sopenharmony_ci * APP block registers
22462306a36Sopenharmony_ci */
22562306a36Sopenharmony_ci#define CT2_HOSTFN_INT_STATUS		(CT2_PCI_APP_BASE + 0x00)
22662306a36Sopenharmony_ci#define CT2_HOSTFN_INTR_MASK		(CT2_PCI_APP_BASE + 0x04)
22762306a36Sopenharmony_ci#define CT2_HOSTFN_PERSONALITY0		(CT2_PCI_APP_BASE + 0x08)
22862306a36Sopenharmony_ci#define __PME_STATUS_			0x00200000
22962306a36Sopenharmony_ci#define __PF_VF_BAR_SIZE_MODE__MK	0x00180000
23062306a36Sopenharmony_ci#define __PF_VF_BAR_SIZE_MODE__SH	19
23162306a36Sopenharmony_ci#define __PF_VF_BAR_SIZE_MODE_(_v)	((_v) << __PF_VF_BAR_SIZE_MODE__SH)
23262306a36Sopenharmony_ci#define __FC_LL_PORT_MAP__MK		0x00060000
23362306a36Sopenharmony_ci#define __FC_LL_PORT_MAP__SH		17
23462306a36Sopenharmony_ci#define __FC_LL_PORT_MAP_(_v)		((_v) << __FC_LL_PORT_MAP__SH)
23562306a36Sopenharmony_ci#define __PF_VF_ACTIVE_			0x00010000
23662306a36Sopenharmony_ci#define __PF_VF_CFG_RDY_		0x00008000
23762306a36Sopenharmony_ci#define __PF_VF_ENABLE_			0x00004000
23862306a36Sopenharmony_ci#define __PF_DRIVER_ACTIVE_		0x00002000
23962306a36Sopenharmony_ci#define __PF_PME_SEND_ENABLE_		0x00001000
24062306a36Sopenharmony_ci#define __PF_EXROM_OFFSET__MK		0x00000ff0
24162306a36Sopenharmony_ci#define __PF_EXROM_OFFSET__SH		4
24262306a36Sopenharmony_ci#define __PF_EXROM_OFFSET_(_v)		((_v) << __PF_EXROM_OFFSET__SH)
24362306a36Sopenharmony_ci#define __FC_LL_MODE_			0x00000008
24462306a36Sopenharmony_ci#define __PF_INTX_PIN_			0x00000007
24562306a36Sopenharmony_ci#define CT2_HOSTFN_PERSONALITY1		(CT2_PCI_APP_BASE + 0x0C)
24662306a36Sopenharmony_ci#define __PF_NUM_QUEUES1__MK		0xff000000
24762306a36Sopenharmony_ci#define __PF_NUM_QUEUES1__SH		24
24862306a36Sopenharmony_ci#define __PF_NUM_QUEUES1_(_v)		((_v) << __PF_NUM_QUEUES1__SH)
24962306a36Sopenharmony_ci#define __PF_VF_QUE_OFFSET1__MK		0x00ff0000
25062306a36Sopenharmony_ci#define __PF_VF_QUE_OFFSET1__SH		16
25162306a36Sopenharmony_ci#define __PF_VF_QUE_OFFSET1_(_v)	((_v) << __PF_VF_QUE_OFFSET1__SH)
25262306a36Sopenharmony_ci#define __PF_VF_NUM_QUEUES__MK		0x0000ff00
25362306a36Sopenharmony_ci#define __PF_VF_NUM_QUEUES__SH		8
25462306a36Sopenharmony_ci#define __PF_VF_NUM_QUEUES_(_v)		((_v) << __PF_VF_NUM_QUEUES__SH)
25562306a36Sopenharmony_ci#define __PF_VF_QUE_OFFSET_		0x000000ff
25662306a36Sopenharmony_ci#define CT2_HOSTFN_PAGE_NUM		(CT2_PCI_APP_BASE + 0x18)
25762306a36Sopenharmony_ci#define CT2_HOSTFN_MSIX_VT_INDEX_MBOX_ERR	(CT2_PCI_APP_BASE + 0x38)
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci/*
26062306a36Sopenharmony_ci * QLogic BR-series 1860 adapter CPQ block registers
26162306a36Sopenharmony_ci */
26262306a36Sopenharmony_ci#define CT2_HOSTFN_LPU0_MBOX0		(CT2_PCI_CPQ_BASE + 0x00)
26362306a36Sopenharmony_ci#define CT2_HOSTFN_LPU1_MBOX0		(CT2_PCI_CPQ_BASE + 0x20)
26462306a36Sopenharmony_ci#define CT2_LPU0_HOSTFN_MBOX0		(CT2_PCI_CPQ_BASE + 0x40)
26562306a36Sopenharmony_ci#define CT2_LPU1_HOSTFN_MBOX0		(CT2_PCI_CPQ_BASE + 0x60)
26662306a36Sopenharmony_ci#define CT2_HOSTFN_LPU0_CMD_STAT	(CT2_PCI_CPQ_BASE + 0x80)
26762306a36Sopenharmony_ci#define CT2_HOSTFN_LPU1_CMD_STAT	(CT2_PCI_CPQ_BASE + 0x84)
26862306a36Sopenharmony_ci#define CT2_LPU0_HOSTFN_CMD_STAT	(CT2_PCI_CPQ_BASE + 0x88)
26962306a36Sopenharmony_ci#define CT2_LPU1_HOSTFN_CMD_STAT	(CT2_PCI_CPQ_BASE + 0x8c)
27062306a36Sopenharmony_ci#define CT2_HOSTFN_LPU0_READ_STAT	(CT2_PCI_CPQ_BASE + 0x90)
27162306a36Sopenharmony_ci#define CT2_HOSTFN_LPU1_READ_STAT	(CT2_PCI_CPQ_BASE + 0x94)
27262306a36Sopenharmony_ci#define CT2_LPU0_HOSTFN_MBOX0_MSK	(CT2_PCI_CPQ_BASE + 0x98)
27362306a36Sopenharmony_ci#define CT2_LPU1_HOSTFN_MBOX0_MSK	(CT2_PCI_CPQ_BASE + 0x9C)
27462306a36Sopenharmony_ci#define CT2_HOST_SEM0_REG		0x000148f0
27562306a36Sopenharmony_ci#define CT2_HOST_SEM1_REG		0x000148f4
27662306a36Sopenharmony_ci#define CT2_HOST_SEM2_REG		0x000148f8
27762306a36Sopenharmony_ci#define CT2_HOST_SEM3_REG		0x000148fc
27862306a36Sopenharmony_ci#define CT2_HOST_SEM4_REG		0x00014900
27962306a36Sopenharmony_ci#define CT2_HOST_SEM5_REG		0x00014904
28062306a36Sopenharmony_ci#define CT2_HOST_SEM6_REG		0x00014908
28162306a36Sopenharmony_ci#define CT2_HOST_SEM7_REG		0x0001490c
28262306a36Sopenharmony_ci#define CT2_HOST_SEM0_INFO_REG		0x000148b0
28362306a36Sopenharmony_ci#define CT2_HOST_SEM1_INFO_REG		0x000148b4
28462306a36Sopenharmony_ci#define CT2_HOST_SEM2_INFO_REG		0x000148b8
28562306a36Sopenharmony_ci#define CT2_HOST_SEM3_INFO_REG		0x000148bc
28662306a36Sopenharmony_ci#define CT2_HOST_SEM4_INFO_REG		0x000148c0
28762306a36Sopenharmony_ci#define CT2_HOST_SEM5_INFO_REG		0x000148c4
28862306a36Sopenharmony_ci#define CT2_HOST_SEM6_INFO_REG		0x000148c8
28962306a36Sopenharmony_ci#define CT2_HOST_SEM7_INFO_REG		0x000148cc
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci#define CT2_APP_PLL_LCLK_CTL_REG	0x00014808
29262306a36Sopenharmony_ci#define __APP_LPUCLK_HALFSPEED		0x40000000
29362306a36Sopenharmony_ci#define __APP_PLL_LCLK_LOAD		0x20000000
29462306a36Sopenharmony_ci#define __APP_PLL_LCLK_FBCNT_MK		0x1fe00000
29562306a36Sopenharmony_ci#define __APP_PLL_LCLK_FBCNT_SH		21
29662306a36Sopenharmony_ci#define __APP_PLL_LCLK_FBCNT(_v)	((_v) << __APP_PLL_SCLK_FBCNT_SH)
29762306a36Sopenharmony_cienum {
29862306a36Sopenharmony_ci	__APP_PLL_LCLK_FBCNT_425_MHZ = 6,
29962306a36Sopenharmony_ci	__APP_PLL_LCLK_FBCNT_468_MHZ = 4,
30062306a36Sopenharmony_ci};
30162306a36Sopenharmony_ci#define __APP_PLL_LCLK_EXTFB		0x00000800
30262306a36Sopenharmony_ci#define __APP_PLL_LCLK_ENOUTS		0x00000400
30362306a36Sopenharmony_ci#define __APP_PLL_LCLK_RATE		0x00000010
30462306a36Sopenharmony_ci#define CT2_APP_PLL_SCLK_CTL_REG	0x0001480c
30562306a36Sopenharmony_ci#define __P_SCLK_PLL_LOCK		0x80000000
30662306a36Sopenharmony_ci#define __APP_PLL_SCLK_REFCLK_SEL	0x40000000
30762306a36Sopenharmony_ci#define __APP_PLL_SCLK_CLK_DIV2		0x20000000
30862306a36Sopenharmony_ci#define __APP_PLL_SCLK_LOAD		0x10000000
30962306a36Sopenharmony_ci#define __APP_PLL_SCLK_FBCNT_MK		0x0ff00000
31062306a36Sopenharmony_ci#define __APP_PLL_SCLK_FBCNT_SH		20
31162306a36Sopenharmony_ci#define __APP_PLL_SCLK_FBCNT(_v)	((_v) << __APP_PLL_SCLK_FBCNT_SH)
31262306a36Sopenharmony_cienum {
31362306a36Sopenharmony_ci	__APP_PLL_SCLK_FBCNT_NORM = 6,
31462306a36Sopenharmony_ci	__APP_PLL_SCLK_FBCNT_10G_FC = 10,
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci#define __APP_PLL_SCLK_EXTFB		0x00000800
31762306a36Sopenharmony_ci#define __APP_PLL_SCLK_ENOUTS		0x00000400
31862306a36Sopenharmony_ci#define __APP_PLL_SCLK_RATE		0x00000010
31962306a36Sopenharmony_ci#define CT2_PCIE_MISC_REG		0x00014804
32062306a36Sopenharmony_ci#define __ETH_CLK_ENABLE_PORT1		0x00000010
32162306a36Sopenharmony_ci#define CT2_CHIP_MISC_PRG		0x000148a4
32262306a36Sopenharmony_ci#define __ETH_CLK_ENABLE_PORT0		0x00004000
32362306a36Sopenharmony_ci#define __APP_LPU_SPEED			0x00000002
32462306a36Sopenharmony_ci#define CT2_MBIST_STAT_REG		0x00014818
32562306a36Sopenharmony_ci#define CT2_MBIST_CTL_REG		0x0001481c
32662306a36Sopenharmony_ci#define CT2_PMM_1T_CONTROL_REG_P0	0x0002381c
32762306a36Sopenharmony_ci#define __PMM_1T_PNDB_P			0x00000002
32862306a36Sopenharmony_ci#define CT2_PMM_1T_CONTROL_REG_P1	0x00023c1c
32962306a36Sopenharmony_ci#define CT2_WGN_STATUS			0x00014990
33062306a36Sopenharmony_ci#define __A2T_AHB_LOAD			0x00000800
33162306a36Sopenharmony_ci#define __WGN_READY			0x00000400
33262306a36Sopenharmony_ci#define __GLBL_PF_VF_CFG_RDY		0x00000200
33362306a36Sopenharmony_ci#define CT2_NFC_CSR_CLR_REG             0x00027420
33462306a36Sopenharmony_ci#define CT2_NFC_CSR_SET_REG		0x00027424
33562306a36Sopenharmony_ci#define __HALT_NFC_CONTROLLER		0x00000002
33662306a36Sopenharmony_ci#define __NFC_CONTROLLER_HALTED		0x00001000
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci#define CT2_RSC_GPR15_REG		0x0002765c
33962306a36Sopenharmony_ci#define CT2_CSI_FW_CTL_REG              0x00027080
34062306a36Sopenharmony_ci#define __RESET_AND_START_SCLK_LCLK_PLLS 0x00010000
34162306a36Sopenharmony_ci#define CT2_CSI_FW_CTL_SET_REG          0x00027088
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci#define CT2_CSI_MAC0_CONTROL_REG	0x000270d0
34462306a36Sopenharmony_ci#define __CSI_MAC_RESET			0x00000010
34562306a36Sopenharmony_ci#define __CSI_MAC_AHB_RESET		0x00000008
34662306a36Sopenharmony_ci#define CT2_CSI_MAC1_CONTROL_REG	0x000270d4
34762306a36Sopenharmony_ci#define CT2_CSI_MAC_CONTROL_REG(__n) \
34862306a36Sopenharmony_ci	(CT2_CSI_MAC0_CONTROL_REG + \
34962306a36Sopenharmony_ci	(__n) * (CT2_CSI_MAC1_CONTROL_REG - CT2_CSI_MAC0_CONTROL_REG))
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci/*
35262306a36Sopenharmony_ci * Name semaphore registers based on usage
35362306a36Sopenharmony_ci */
35462306a36Sopenharmony_ci#define BFA_IOC0_HBEAT_REG		HOST_SEM0_INFO_REG
35562306a36Sopenharmony_ci#define BFA_IOC0_STATE_REG		HOST_SEM1_INFO_REG
35662306a36Sopenharmony_ci#define BFA_IOC1_HBEAT_REG		HOST_SEM2_INFO_REG
35762306a36Sopenharmony_ci#define BFA_IOC1_STATE_REG		HOST_SEM3_INFO_REG
35862306a36Sopenharmony_ci#define BFA_FW_USE_COUNT		HOST_SEM4_INFO_REG
35962306a36Sopenharmony_ci#define BFA_IOC_FAIL_SYNC		HOST_SEM5_INFO_REG
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci/*
36262306a36Sopenharmony_ci * CT2 semaphore register locations changed
36362306a36Sopenharmony_ci */
36462306a36Sopenharmony_ci#define CT2_BFA_IOC0_HBEAT_REG		CT2_HOST_SEM0_INFO_REG
36562306a36Sopenharmony_ci#define CT2_BFA_IOC0_STATE_REG		CT2_HOST_SEM1_INFO_REG
36662306a36Sopenharmony_ci#define CT2_BFA_IOC1_HBEAT_REG		CT2_HOST_SEM2_INFO_REG
36762306a36Sopenharmony_ci#define CT2_BFA_IOC1_STATE_REG		CT2_HOST_SEM3_INFO_REG
36862306a36Sopenharmony_ci#define CT2_BFA_FW_USE_COUNT		CT2_HOST_SEM4_INFO_REG
36962306a36Sopenharmony_ci#define CT2_BFA_IOC_FAIL_SYNC		CT2_HOST_SEM5_INFO_REG
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci#define CPE_Q_NUM(__fn, __q)	(((__fn) << 2) + (__q))
37262306a36Sopenharmony_ci#define RME_Q_NUM(__fn, __q)	(((__fn) << 2) + (__q))
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci/*
37562306a36Sopenharmony_ci * And corresponding host interrupt status bit field defines
37662306a36Sopenharmony_ci */
37762306a36Sopenharmony_ci#define __HFN_INT_CPE_Q0	0x00000001U
37862306a36Sopenharmony_ci#define __HFN_INT_CPE_Q1	0x00000002U
37962306a36Sopenharmony_ci#define __HFN_INT_CPE_Q2	0x00000004U
38062306a36Sopenharmony_ci#define __HFN_INT_CPE_Q3	0x00000008U
38162306a36Sopenharmony_ci#define __HFN_INT_CPE_Q4	0x00000010U
38262306a36Sopenharmony_ci#define __HFN_INT_CPE_Q5	0x00000020U
38362306a36Sopenharmony_ci#define __HFN_INT_CPE_Q6	0x00000040U
38462306a36Sopenharmony_ci#define __HFN_INT_CPE_Q7	0x00000080U
38562306a36Sopenharmony_ci#define __HFN_INT_RME_Q0	0x00000100U
38662306a36Sopenharmony_ci#define __HFN_INT_RME_Q1	0x00000200U
38762306a36Sopenharmony_ci#define __HFN_INT_RME_Q2	0x00000400U
38862306a36Sopenharmony_ci#define __HFN_INT_RME_Q3	0x00000800U
38962306a36Sopenharmony_ci#define __HFN_INT_RME_Q4	0x00001000U
39062306a36Sopenharmony_ci#define __HFN_INT_RME_Q5	0x00002000U
39162306a36Sopenharmony_ci#define __HFN_INT_RME_Q6	0x00004000U
39262306a36Sopenharmony_ci#define __HFN_INT_RME_Q7	0x00008000U
39362306a36Sopenharmony_ci#define __HFN_INT_ERR_EMC	0x00010000U
39462306a36Sopenharmony_ci#define __HFN_INT_ERR_LPU0	0x00020000U
39562306a36Sopenharmony_ci#define __HFN_INT_ERR_LPU1	0x00040000U
39662306a36Sopenharmony_ci#define __HFN_INT_ERR_PSS	0x00080000U
39762306a36Sopenharmony_ci#define __HFN_INT_MBOX_LPU0	0x00100000U
39862306a36Sopenharmony_ci#define __HFN_INT_MBOX_LPU1	0x00200000U
39962306a36Sopenharmony_ci#define __HFN_INT_MBOX1_LPU0	0x00400000U
40062306a36Sopenharmony_ci#define __HFN_INT_MBOX1_LPU1	0x00800000U
40162306a36Sopenharmony_ci#define __HFN_INT_LL_HALT	0x01000000U
40262306a36Sopenharmony_ci#define __HFN_INT_CPE_MASK	0x000000ffU
40362306a36Sopenharmony_ci#define __HFN_INT_RME_MASK	0x0000ff00U
40462306a36Sopenharmony_ci#define __HFN_INT_ERR_MASK	\
40562306a36Sopenharmony_ci	(__HFN_INT_ERR_EMC | __HFN_INT_ERR_LPU0 | __HFN_INT_ERR_LPU1 | \
40662306a36Sopenharmony_ci	 __HFN_INT_ERR_PSS | __HFN_INT_LL_HALT)
40762306a36Sopenharmony_ci#define __HFN_INT_FN0_MASK	\
40862306a36Sopenharmony_ci	(__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \
40962306a36Sopenharmony_ci	 __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \
41062306a36Sopenharmony_ci	 __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0)
41162306a36Sopenharmony_ci#define __HFN_INT_FN1_MASK	\
41262306a36Sopenharmony_ci	(__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \
41362306a36Sopenharmony_ci	 __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \
41462306a36Sopenharmony_ci	 __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1)
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci/*
41762306a36Sopenharmony_ci * Host interrupt status defines for 1860
41862306a36Sopenharmony_ci */
41962306a36Sopenharmony_ci#define __HFN_INT_MBOX_LPU0_CT2	0x00010000U
42062306a36Sopenharmony_ci#define __HFN_INT_MBOX_LPU1_CT2	0x00020000U
42162306a36Sopenharmony_ci#define __HFN_INT_ERR_PSS_CT2	0x00040000U
42262306a36Sopenharmony_ci#define __HFN_INT_ERR_LPU0_CT2	0x00080000U
42362306a36Sopenharmony_ci#define __HFN_INT_ERR_LPU1_CT2	0x00100000U
42462306a36Sopenharmony_ci#define __HFN_INT_CPQ_HALT_CT2	0x00200000U
42562306a36Sopenharmony_ci#define __HFN_INT_ERR_WGN_CT2	0x00400000U
42662306a36Sopenharmony_ci#define __HFN_INT_ERR_LEHRX_CT2	0x00800000U
42762306a36Sopenharmony_ci#define __HFN_INT_ERR_LEHTX_CT2	0x01000000U
42862306a36Sopenharmony_ci#define __HFN_INT_ERR_MASK_CT2	\
42962306a36Sopenharmony_ci	(__HFN_INT_ERR_PSS_CT2 | __HFN_INT_ERR_LPU0_CT2 | \
43062306a36Sopenharmony_ci	 __HFN_INT_ERR_LPU1_CT2 | __HFN_INT_CPQ_HALT_CT2 | \
43162306a36Sopenharmony_ci	 __HFN_INT_ERR_WGN_CT2 | __HFN_INT_ERR_LEHRX_CT2 | \
43262306a36Sopenharmony_ci	 __HFN_INT_ERR_LEHTX_CT2)
43362306a36Sopenharmony_ci#define __HFN_INT_FN0_MASK_CT2	\
43462306a36Sopenharmony_ci	(__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \
43562306a36Sopenharmony_ci	 __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \
43662306a36Sopenharmony_ci	 __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0_CT2)
43762306a36Sopenharmony_ci#define __HFN_INT_FN1_MASK_CT2	\
43862306a36Sopenharmony_ci	(__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \
43962306a36Sopenharmony_ci	 __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \
44062306a36Sopenharmony_ci	 __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1_CT2)
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci/*
44362306a36Sopenharmony_ci * asic memory map.
44462306a36Sopenharmony_ci */
44562306a36Sopenharmony_ci#define PSS_SMEM_PAGE_START		0x8000
44662306a36Sopenharmony_ci#define PSS_SMEM_PGNUM(_pg0, _ma)	((_pg0) + ((_ma) >> 15))
44762306a36Sopenharmony_ci#define PSS_SMEM_PGOFF(_ma)		((_ma) & 0x7fff)
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci#endif /* __BFI_REG_H__ */
450