162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci#ifndef _B44_H 362306a36Sopenharmony_ci#define _B44_H 462306a36Sopenharmony_ci 562306a36Sopenharmony_ci#include <linux/brcmphy.h> 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci/* Register layout. (These correspond to struct _bcmenettregs in bcm4400.) */ 862306a36Sopenharmony_ci#define B44_DEVCTRL 0x0000UL /* Device Control */ 962306a36Sopenharmony_ci#define DEVCTRL_MPM 0x00000040 /* Magic Packet PME Enable (B0 only) */ 1062306a36Sopenharmony_ci#define DEVCTRL_PFE 0x00000080 /* Pattern Filtering Enable */ 1162306a36Sopenharmony_ci#define DEVCTRL_IPP 0x00000400 /* Internal EPHY Present */ 1262306a36Sopenharmony_ci#define DEVCTRL_EPR 0x00008000 /* EPHY Reset */ 1362306a36Sopenharmony_ci#define DEVCTRL_PME 0x00001000 /* PHY Mode Enable */ 1462306a36Sopenharmony_ci#define DEVCTRL_PMCE 0x00002000 /* PHY Mode Clocks Enable */ 1562306a36Sopenharmony_ci#define DEVCTRL_PADDR 0x0007c000 /* PHY Address */ 1662306a36Sopenharmony_ci#define DEVCTRL_PADDR_SHIFT 18 1762306a36Sopenharmony_ci#define B44_BIST_STAT 0x000CUL /* Built-In Self-Test Status */ 1862306a36Sopenharmony_ci#define B44_WKUP_LEN 0x0010UL /* Wakeup Length */ 1962306a36Sopenharmony_ci#define WKUP_LEN_P0_MASK 0x0000007f /* Pattern 0 */ 2062306a36Sopenharmony_ci#define WKUP_LEN_D0 0x00000080 2162306a36Sopenharmony_ci#define WKUP_LEN_P1_MASK 0x00007f00 /* Pattern 1 */ 2262306a36Sopenharmony_ci#define WKUP_LEN_P1_SHIFT 8 2362306a36Sopenharmony_ci#define WKUP_LEN_D1 0x00008000 2462306a36Sopenharmony_ci#define WKUP_LEN_P2_MASK 0x007f0000 /* Pattern 2 */ 2562306a36Sopenharmony_ci#define WKUP_LEN_P2_SHIFT 16 2662306a36Sopenharmony_ci#define WKUP_LEN_D2 0x00000000 2762306a36Sopenharmony_ci#define WKUP_LEN_P3_MASK 0x7f000000 /* Pattern 3 */ 2862306a36Sopenharmony_ci#define WKUP_LEN_P3_SHIFT 24 2962306a36Sopenharmony_ci#define WKUP_LEN_D3 0x80000000 3062306a36Sopenharmony_ci#define WKUP_LEN_DISABLE 0x80808080 3162306a36Sopenharmony_ci#define WKUP_LEN_ENABLE_TWO 0x80800000 3262306a36Sopenharmony_ci#define WKUP_LEN_ENABLE_THREE 0x80000000 3362306a36Sopenharmony_ci#define B44_ISTAT 0x0020UL /* Interrupt Status */ 3462306a36Sopenharmony_ci#define ISTAT_LS 0x00000020 /* Link Change (B0 only) */ 3562306a36Sopenharmony_ci#define ISTAT_PME 0x00000040 /* Power Management Event */ 3662306a36Sopenharmony_ci#define ISTAT_TO 0x00000080 /* General Purpose Timeout */ 3762306a36Sopenharmony_ci#define ISTAT_DSCE 0x00000400 /* Descriptor Error */ 3862306a36Sopenharmony_ci#define ISTAT_DATAE 0x00000800 /* Data Error */ 3962306a36Sopenharmony_ci#define ISTAT_DPE 0x00001000 /* Descr. Protocol Error */ 4062306a36Sopenharmony_ci#define ISTAT_RDU 0x00002000 /* Receive Descr. Underflow */ 4162306a36Sopenharmony_ci#define ISTAT_RFO 0x00004000 /* Receive FIFO Overflow */ 4262306a36Sopenharmony_ci#define ISTAT_TFU 0x00008000 /* Transmit FIFO Underflow */ 4362306a36Sopenharmony_ci#define ISTAT_RX 0x00010000 /* RX Interrupt */ 4462306a36Sopenharmony_ci#define ISTAT_TX 0x01000000 /* TX Interrupt */ 4562306a36Sopenharmony_ci#define ISTAT_EMAC 0x04000000 /* EMAC Interrupt */ 4662306a36Sopenharmony_ci#define ISTAT_MII_WRITE 0x08000000 /* MII Write Interrupt */ 4762306a36Sopenharmony_ci#define ISTAT_MII_READ 0x10000000 /* MII Read Interrupt */ 4862306a36Sopenharmony_ci#define ISTAT_ERRORS (ISTAT_DSCE|ISTAT_DATAE|ISTAT_DPE|ISTAT_RDU|ISTAT_RFO|ISTAT_TFU) 4962306a36Sopenharmony_ci#define B44_IMASK 0x0024UL /* Interrupt Mask */ 5062306a36Sopenharmony_ci#define IMASK_DEF (ISTAT_ERRORS | ISTAT_TO | ISTAT_RX | ISTAT_TX) 5162306a36Sopenharmony_ci#define B44_GPTIMER 0x0028UL /* General Purpose Timer */ 5262306a36Sopenharmony_ci#define B44_ADDR_LO 0x0088UL /* ENET Address Lo (B0 only) */ 5362306a36Sopenharmony_ci#define B44_ADDR_HI 0x008CUL /* ENET Address Hi (B0 only) */ 5462306a36Sopenharmony_ci#define B44_FILT_ADDR 0x0090UL /* ENET Filter Address */ 5562306a36Sopenharmony_ci#define B44_FILT_DATA 0x0094UL /* ENET Filter Data */ 5662306a36Sopenharmony_ci#define B44_TXBURST 0x00A0UL /* TX Max Burst Length */ 5762306a36Sopenharmony_ci#define B44_RXBURST 0x00A4UL /* RX Max Burst Length */ 5862306a36Sopenharmony_ci#define B44_MAC_CTRL 0x00A8UL /* MAC Control */ 5962306a36Sopenharmony_ci#define MAC_CTRL_CRC32_ENAB 0x00000001 /* CRC32 Generation Enable */ 6062306a36Sopenharmony_ci#define MAC_CTRL_PHY_PDOWN 0x00000004 /* Onchip EPHY Powerdown */ 6162306a36Sopenharmony_ci#define MAC_CTRL_PHY_EDET 0x00000008 /* Onchip EPHY Energy Detected */ 6262306a36Sopenharmony_ci#define MAC_CTRL_PHY_LEDCTRL 0x000000e0 /* Onchip EPHY LED Control */ 6362306a36Sopenharmony_ci#define MAC_CTRL_PHY_LEDCTRL_SHIFT 5 6462306a36Sopenharmony_ci#define B44_MAC_FLOW 0x00ACUL /* MAC Flow Control */ 6562306a36Sopenharmony_ci#define MAC_FLOW_RX_HI_WATER 0x000000ff /* Receive FIFO HI Water Mark */ 6662306a36Sopenharmony_ci#define MAC_FLOW_PAUSE_ENAB 0x00008000 /* Enable Pause Frame Generation */ 6762306a36Sopenharmony_ci#define B44_RCV_LAZY 0x0100UL /* Lazy Interrupt Control */ 6862306a36Sopenharmony_ci#define RCV_LAZY_TO_MASK 0x00ffffff /* Timeout */ 6962306a36Sopenharmony_ci#define RCV_LAZY_FC_MASK 0xff000000 /* Frame Count */ 7062306a36Sopenharmony_ci#define RCV_LAZY_FC_SHIFT 24 7162306a36Sopenharmony_ci#define B44_DMATX_CTRL 0x0200UL /* DMA TX Control */ 7262306a36Sopenharmony_ci#define DMATX_CTRL_ENABLE 0x00000001 /* Enable */ 7362306a36Sopenharmony_ci#define DMATX_CTRL_SUSPEND 0x00000002 /* Suepend Request */ 7462306a36Sopenharmony_ci#define DMATX_CTRL_LPBACK 0x00000004 /* Loopback Enable */ 7562306a36Sopenharmony_ci#define DMATX_CTRL_FAIRPRIOR 0x00000008 /* Fair Priority */ 7662306a36Sopenharmony_ci#define DMATX_CTRL_FLUSH 0x00000010 /* Flush Request */ 7762306a36Sopenharmony_ci#define B44_DMATX_ADDR 0x0204UL /* DMA TX Descriptor Ring Address */ 7862306a36Sopenharmony_ci#define B44_DMATX_PTR 0x0208UL /* DMA TX Last Posted Descriptor */ 7962306a36Sopenharmony_ci#define B44_DMATX_STAT 0x020CUL /* DMA TX Current Active Desc. + Status */ 8062306a36Sopenharmony_ci#define DMATX_STAT_CDMASK 0x00000fff /* Current Descriptor Mask */ 8162306a36Sopenharmony_ci#define DMATX_STAT_SMASK 0x0000f000 /* State Mask */ 8262306a36Sopenharmony_ci#define DMATX_STAT_SDISABLED 0x00000000 /* State Disabled */ 8362306a36Sopenharmony_ci#define DMATX_STAT_SACTIVE 0x00001000 /* State Active */ 8462306a36Sopenharmony_ci#define DMATX_STAT_SIDLE 0x00002000 /* State Idle Wait */ 8562306a36Sopenharmony_ci#define DMATX_STAT_SSTOPPED 0x00003000 /* State Stopped */ 8662306a36Sopenharmony_ci#define DMATX_STAT_SSUSP 0x00004000 /* State Suspend Pending */ 8762306a36Sopenharmony_ci#define DMATX_STAT_EMASK 0x000f0000 /* Error Mask */ 8862306a36Sopenharmony_ci#define DMATX_STAT_ENONE 0x00000000 /* Error None */ 8962306a36Sopenharmony_ci#define DMATX_STAT_EDPE 0x00010000 /* Error Desc. Protocol Error */ 9062306a36Sopenharmony_ci#define DMATX_STAT_EDFU 0x00020000 /* Error Data FIFO Underrun */ 9162306a36Sopenharmony_ci#define DMATX_STAT_EBEBR 0x00030000 /* Error Bus Error on Buffer Read */ 9262306a36Sopenharmony_ci#define DMATX_STAT_EBEDA 0x00040000 /* Error Bus Error on Desc. Access */ 9362306a36Sopenharmony_ci#define DMATX_STAT_FLUSHED 0x00100000 /* Flushed */ 9462306a36Sopenharmony_ci#define B44_DMARX_CTRL 0x0210UL /* DMA RX Control */ 9562306a36Sopenharmony_ci#define DMARX_CTRL_ENABLE 0x00000001 /* Enable */ 9662306a36Sopenharmony_ci#define DMARX_CTRL_ROMASK 0x000000fe /* Receive Offset Mask */ 9762306a36Sopenharmony_ci#define DMARX_CTRL_ROSHIFT 1 /* Receive Offset Shift */ 9862306a36Sopenharmony_ci#define B44_DMARX_ADDR 0x0214UL /* DMA RX Descriptor Ring Address */ 9962306a36Sopenharmony_ci#define B44_DMARX_PTR 0x0218UL /* DMA RX Last Posted Descriptor */ 10062306a36Sopenharmony_ci#define B44_DMARX_STAT 0x021CUL /* DMA RX Current Active Desc. + Status */ 10162306a36Sopenharmony_ci#define DMARX_STAT_CDMASK 0x00000fff /* Current Descriptor Mask */ 10262306a36Sopenharmony_ci#define DMARX_STAT_SMASK 0x0000f000 /* State Mask */ 10362306a36Sopenharmony_ci#define DMARX_STAT_SDISABLED 0x00000000 /* State Disabled */ 10462306a36Sopenharmony_ci#define DMARX_STAT_SACTIVE 0x00001000 /* State Active */ 10562306a36Sopenharmony_ci#define DMARX_STAT_SIDLE 0x00002000 /* State Idle Wait */ 10662306a36Sopenharmony_ci#define DMARX_STAT_SSTOPPED 0x00003000 /* State Stopped */ 10762306a36Sopenharmony_ci#define DMARX_STAT_EMASK 0x000f0000 /* Error Mask */ 10862306a36Sopenharmony_ci#define DMARX_STAT_ENONE 0x00000000 /* Error None */ 10962306a36Sopenharmony_ci#define DMARX_STAT_EDPE 0x00010000 /* Error Desc. Protocol Error */ 11062306a36Sopenharmony_ci#define DMARX_STAT_EDFO 0x00020000 /* Error Data FIFO Overflow */ 11162306a36Sopenharmony_ci#define DMARX_STAT_EBEBW 0x00030000 /* Error Bus Error on Buffer Write */ 11262306a36Sopenharmony_ci#define DMARX_STAT_EBEDA 0x00040000 /* Error Bus Error on Desc. Access */ 11362306a36Sopenharmony_ci#define B44_DMAFIFO_AD 0x0220UL /* DMA FIFO Diag Address */ 11462306a36Sopenharmony_ci#define DMAFIFO_AD_OMASK 0x0000ffff /* Offset Mask */ 11562306a36Sopenharmony_ci#define DMAFIFO_AD_SMASK 0x000f0000 /* Select Mask */ 11662306a36Sopenharmony_ci#define DMAFIFO_AD_SXDD 0x00000000 /* Select Transmit DMA Data */ 11762306a36Sopenharmony_ci#define DMAFIFO_AD_SXDP 0x00010000 /* Select Transmit DMA Pointers */ 11862306a36Sopenharmony_ci#define DMAFIFO_AD_SRDD 0x00040000 /* Select Receive DMA Data */ 11962306a36Sopenharmony_ci#define DMAFIFO_AD_SRDP 0x00050000 /* Select Receive DMA Pointers */ 12062306a36Sopenharmony_ci#define DMAFIFO_AD_SXFD 0x00080000 /* Select Transmit FIFO Data */ 12162306a36Sopenharmony_ci#define DMAFIFO_AD_SXFP 0x00090000 /* Select Transmit FIFO Pointers */ 12262306a36Sopenharmony_ci#define DMAFIFO_AD_SRFD 0x000c0000 /* Select Receive FIFO Data */ 12362306a36Sopenharmony_ci#define DMAFIFO_AD_SRFP 0x000c0000 /* Select Receive FIFO Pointers */ 12462306a36Sopenharmony_ci#define B44_DMAFIFO_LO 0x0224UL /* DMA FIFO Diag Low Data */ 12562306a36Sopenharmony_ci#define B44_DMAFIFO_HI 0x0228UL /* DMA FIFO Diag High Data */ 12662306a36Sopenharmony_ci#define B44_RXCONFIG 0x0400UL /* EMAC RX Config */ 12762306a36Sopenharmony_ci#define RXCONFIG_DBCAST 0x00000001 /* Disable Broadcast */ 12862306a36Sopenharmony_ci#define RXCONFIG_ALLMULTI 0x00000002 /* Accept All Multicast */ 12962306a36Sopenharmony_ci#define RXCONFIG_NORX_WHILE_TX 0x00000004 /* Receive Disable While Transmitting */ 13062306a36Sopenharmony_ci#define RXCONFIG_PROMISC 0x00000008 /* Promiscuous Enable */ 13162306a36Sopenharmony_ci#define RXCONFIG_LPBACK 0x00000010 /* Loopback Enable */ 13262306a36Sopenharmony_ci#define RXCONFIG_FLOW 0x00000020 /* Flow Control Enable */ 13362306a36Sopenharmony_ci#define RXCONFIG_FLOW_ACCEPT 0x00000040 /* Accept Unicast Flow Control Frame */ 13462306a36Sopenharmony_ci#define RXCONFIG_RFILT 0x00000080 /* Reject Filter */ 13562306a36Sopenharmony_ci#define RXCONFIG_CAM_ABSENT 0x00000100 /* CAM Absent */ 13662306a36Sopenharmony_ci#define B44_RXMAXLEN 0x0404UL /* EMAC RX Max Packet Length */ 13762306a36Sopenharmony_ci#define B44_TXMAXLEN 0x0408UL /* EMAC TX Max Packet Length */ 13862306a36Sopenharmony_ci#define B44_MDIO_CTRL 0x0410UL /* EMAC MDIO Control */ 13962306a36Sopenharmony_ci#define MDIO_CTRL_MAXF_MASK 0x0000007f /* MDC Frequency */ 14062306a36Sopenharmony_ci#define MDIO_CTRL_PREAMBLE 0x00000080 /* MII Preamble Enable */ 14162306a36Sopenharmony_ci#define B44_MDIO_DATA 0x0414UL /* EMAC MDIO Data */ 14262306a36Sopenharmony_ci#define MDIO_DATA_DATA 0x0000ffff /* R/W Data */ 14362306a36Sopenharmony_ci#define MDIO_DATA_TA_MASK 0x00030000 /* Turnaround Value */ 14462306a36Sopenharmony_ci#define MDIO_DATA_TA_SHIFT 16 14562306a36Sopenharmony_ci#define MDIO_TA_VALID 2 14662306a36Sopenharmony_ci#define MDIO_DATA_RA_MASK 0x007c0000 /* Register Address */ 14762306a36Sopenharmony_ci#define MDIO_DATA_RA_SHIFT 18 14862306a36Sopenharmony_ci#define MDIO_DATA_PMD_MASK 0x0f800000 /* Physical Media Device */ 14962306a36Sopenharmony_ci#define MDIO_DATA_PMD_SHIFT 23 15062306a36Sopenharmony_ci#define MDIO_DATA_OP_MASK 0x30000000 /* Opcode */ 15162306a36Sopenharmony_ci#define MDIO_DATA_OP_SHIFT 28 15262306a36Sopenharmony_ci#define MDIO_OP_WRITE 1 15362306a36Sopenharmony_ci#define MDIO_OP_READ 2 15462306a36Sopenharmony_ci#define MDIO_DATA_SB_MASK 0xc0000000 /* Start Bits */ 15562306a36Sopenharmony_ci#define MDIO_DATA_SB_SHIFT 30 15662306a36Sopenharmony_ci#define MDIO_DATA_SB_START 0x40000000 /* Start Of Frame */ 15762306a36Sopenharmony_ci#define B44_EMAC_IMASK 0x0418UL /* EMAC Interrupt Mask */ 15862306a36Sopenharmony_ci#define B44_EMAC_ISTAT 0x041CUL /* EMAC Interrupt Status */ 15962306a36Sopenharmony_ci#define EMAC_INT_MII 0x00000001 /* MII MDIO Interrupt */ 16062306a36Sopenharmony_ci#define EMAC_INT_MIB 0x00000002 /* MIB Interrupt */ 16162306a36Sopenharmony_ci#define EMAC_INT_FLOW 0x00000003 /* Flow Control Interrupt */ 16262306a36Sopenharmony_ci#define B44_CAM_DATA_LO 0x0420UL /* EMAC CAM Data Low */ 16362306a36Sopenharmony_ci#define B44_CAM_DATA_HI 0x0424UL /* EMAC CAM Data High */ 16462306a36Sopenharmony_ci#define CAM_DATA_HI_VALID 0x00010000 /* Valid Bit */ 16562306a36Sopenharmony_ci#define B44_CAM_CTRL 0x0428UL /* EMAC CAM Control */ 16662306a36Sopenharmony_ci#define CAM_CTRL_ENABLE 0x00000001 /* CAM Enable */ 16762306a36Sopenharmony_ci#define CAM_CTRL_MSEL 0x00000002 /* Mask Select */ 16862306a36Sopenharmony_ci#define CAM_CTRL_READ 0x00000004 /* Read */ 16962306a36Sopenharmony_ci#define CAM_CTRL_WRITE 0x00000008 /* Read */ 17062306a36Sopenharmony_ci#define CAM_CTRL_INDEX_MASK 0x003f0000 /* Index Mask */ 17162306a36Sopenharmony_ci#define CAM_CTRL_INDEX_SHIFT 16 17262306a36Sopenharmony_ci#define CAM_CTRL_BUSY 0x80000000 /* CAM Busy */ 17362306a36Sopenharmony_ci#define B44_ENET_CTRL 0x042CUL /* EMAC ENET Control */ 17462306a36Sopenharmony_ci#define ENET_CTRL_ENABLE 0x00000001 /* EMAC Enable */ 17562306a36Sopenharmony_ci#define ENET_CTRL_DISABLE 0x00000002 /* EMAC Disable */ 17662306a36Sopenharmony_ci#define ENET_CTRL_SRST 0x00000004 /* EMAC Soft Reset */ 17762306a36Sopenharmony_ci#define ENET_CTRL_EPSEL 0x00000008 /* External PHY Select */ 17862306a36Sopenharmony_ci#define B44_TX_CTRL 0x0430UL /* EMAC TX Control */ 17962306a36Sopenharmony_ci#define TX_CTRL_DUPLEX 0x00000001 /* Full Duplex */ 18062306a36Sopenharmony_ci#define TX_CTRL_FMODE 0x00000002 /* Flow Mode */ 18162306a36Sopenharmony_ci#define TX_CTRL_SBENAB 0x00000004 /* Single Backoff Enable */ 18262306a36Sopenharmony_ci#define TX_CTRL_SMALL_SLOT 0x00000008 /* Small Slottime */ 18362306a36Sopenharmony_ci#define B44_TX_WMARK 0x0434UL /* EMAC TX Watermark */ 18462306a36Sopenharmony_ci#define B44_MIB_CTRL 0x0438UL /* EMAC MIB Control */ 18562306a36Sopenharmony_ci#define MIB_CTRL_CLR_ON_READ 0x00000001 /* Autoclear on Read */ 18662306a36Sopenharmony_ci#define B44_TX_GOOD_O 0x0500UL /* MIB TX Good Octets */ 18762306a36Sopenharmony_ci#define B44_TX_GOOD_P 0x0504UL /* MIB TX Good Packets */ 18862306a36Sopenharmony_ci#define B44_TX_O 0x0508UL /* MIB TX Octets */ 18962306a36Sopenharmony_ci#define B44_TX_P 0x050CUL /* MIB TX Packets */ 19062306a36Sopenharmony_ci#define B44_TX_BCAST 0x0510UL /* MIB TX Broadcast Packets */ 19162306a36Sopenharmony_ci#define B44_TX_MCAST 0x0514UL /* MIB TX Multicast Packets */ 19262306a36Sopenharmony_ci#define B44_TX_64 0x0518UL /* MIB TX <= 64 byte Packets */ 19362306a36Sopenharmony_ci#define B44_TX_65_127 0x051CUL /* MIB TX 65 to 127 byte Packets */ 19462306a36Sopenharmony_ci#define B44_TX_128_255 0x0520UL /* MIB TX 128 to 255 byte Packets */ 19562306a36Sopenharmony_ci#define B44_TX_256_511 0x0524UL /* MIB TX 256 to 511 byte Packets */ 19662306a36Sopenharmony_ci#define B44_TX_512_1023 0x0528UL /* MIB TX 512 to 1023 byte Packets */ 19762306a36Sopenharmony_ci#define B44_TX_1024_MAX 0x052CUL /* MIB TX 1024 to max byte Packets */ 19862306a36Sopenharmony_ci#define B44_TX_JABBER 0x0530UL /* MIB TX Jabber Packets */ 19962306a36Sopenharmony_ci#define B44_TX_OSIZE 0x0534UL /* MIB TX Oversize Packets */ 20062306a36Sopenharmony_ci#define B44_TX_FRAG 0x0538UL /* MIB TX Fragment Packets */ 20162306a36Sopenharmony_ci#define B44_TX_URUNS 0x053CUL /* MIB TX Underruns */ 20262306a36Sopenharmony_ci#define B44_TX_TCOLS 0x0540UL /* MIB TX Total Collisions */ 20362306a36Sopenharmony_ci#define B44_TX_SCOLS 0x0544UL /* MIB TX Single Collisions */ 20462306a36Sopenharmony_ci#define B44_TX_MCOLS 0x0548UL /* MIB TX Multiple Collisions */ 20562306a36Sopenharmony_ci#define B44_TX_ECOLS 0x054CUL /* MIB TX Excessive Collisions */ 20662306a36Sopenharmony_ci#define B44_TX_LCOLS 0x0550UL /* MIB TX Late Collisions */ 20762306a36Sopenharmony_ci#define B44_TX_DEFERED 0x0554UL /* MIB TX Defered Packets */ 20862306a36Sopenharmony_ci#define B44_TX_CLOST 0x0558UL /* MIB TX Carrier Lost */ 20962306a36Sopenharmony_ci#define B44_TX_PAUSE 0x055CUL /* MIB TX Pause Packets */ 21062306a36Sopenharmony_ci#define B44_RX_GOOD_O 0x0580UL /* MIB RX Good Octets */ 21162306a36Sopenharmony_ci#define B44_RX_GOOD_P 0x0584UL /* MIB RX Good Packets */ 21262306a36Sopenharmony_ci#define B44_RX_O 0x0588UL /* MIB RX Octets */ 21362306a36Sopenharmony_ci#define B44_RX_P 0x058CUL /* MIB RX Packets */ 21462306a36Sopenharmony_ci#define B44_RX_BCAST 0x0590UL /* MIB RX Broadcast Packets */ 21562306a36Sopenharmony_ci#define B44_RX_MCAST 0x0594UL /* MIB RX Multicast Packets */ 21662306a36Sopenharmony_ci#define B44_RX_64 0x0598UL /* MIB RX <= 64 byte Packets */ 21762306a36Sopenharmony_ci#define B44_RX_65_127 0x059CUL /* MIB RX 65 to 127 byte Packets */ 21862306a36Sopenharmony_ci#define B44_RX_128_255 0x05A0UL /* MIB RX 128 to 255 byte Packets */ 21962306a36Sopenharmony_ci#define B44_RX_256_511 0x05A4UL /* MIB RX 256 to 511 byte Packets */ 22062306a36Sopenharmony_ci#define B44_RX_512_1023 0x05A8UL /* MIB RX 512 to 1023 byte Packets */ 22162306a36Sopenharmony_ci#define B44_RX_1024_MAX 0x05ACUL /* MIB RX 1024 to max byte Packets */ 22262306a36Sopenharmony_ci#define B44_RX_JABBER 0x05B0UL /* MIB RX Jabber Packets */ 22362306a36Sopenharmony_ci#define B44_RX_OSIZE 0x05B4UL /* MIB RX Oversize Packets */ 22462306a36Sopenharmony_ci#define B44_RX_FRAG 0x05B8UL /* MIB RX Fragment Packets */ 22562306a36Sopenharmony_ci#define B44_RX_MISS 0x05BCUL /* MIB RX Missed Packets */ 22662306a36Sopenharmony_ci#define B44_RX_CRCA 0x05C0UL /* MIB RX CRC Align Errors */ 22762306a36Sopenharmony_ci#define B44_RX_USIZE 0x05C4UL /* MIB RX Undersize Packets */ 22862306a36Sopenharmony_ci#define B44_RX_CRC 0x05C8UL /* MIB RX CRC Errors */ 22962306a36Sopenharmony_ci#define B44_RX_ALIGN 0x05CCUL /* MIB RX Align Errors */ 23062306a36Sopenharmony_ci#define B44_RX_SYM 0x05D0UL /* MIB RX Symbol Errors */ 23162306a36Sopenharmony_ci#define B44_RX_PAUSE 0x05D4UL /* MIB RX Pause Packets */ 23262306a36Sopenharmony_ci#define B44_RX_NPAUSE 0x05D8UL /* MIB RX Non-Pause Packets */ 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci/* 4400 PHY registers */ 23562306a36Sopenharmony_ci#define B44_MII_AUXCTRL 24 /* Auxiliary Control */ 23662306a36Sopenharmony_ci#define MII_AUXCTRL_DUPLEX 0x0001 /* Full Duplex */ 23762306a36Sopenharmony_ci#define MII_AUXCTRL_SPEED 0x0002 /* 1=100Mbps, 0=10Mbps */ 23862306a36Sopenharmony_ci#define MII_AUXCTRL_FORCED 0x0004 /* Forced 10/100 */ 23962306a36Sopenharmony_ci#define B44_MII_ALEDCTRL 26 /* Activity LED */ 24062306a36Sopenharmony_ci#define MII_ALEDCTRL_ALLMSK 0x7fff 24162306a36Sopenharmony_ci#define B44_MII_TLEDCTRL 27 /* Traffic Meter LED */ 24262306a36Sopenharmony_ci#define MII_TLEDCTRL_ENABLE 0x0040 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistruct dma_desc { 24562306a36Sopenharmony_ci __le32 ctrl; 24662306a36Sopenharmony_ci __le32 addr; 24762306a36Sopenharmony_ci}; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci/* There are only 12 bits in the DMA engine for descriptor offsetting 25062306a36Sopenharmony_ci * so the table must be aligned on a boundary of this. 25162306a36Sopenharmony_ci */ 25262306a36Sopenharmony_ci#define DMA_TABLE_BYTES 4096 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci#define DESC_CTRL_LEN 0x00001fff 25562306a36Sopenharmony_ci#define DESC_CTRL_CMASK 0x0ff00000 /* Core specific bits */ 25662306a36Sopenharmony_ci#define DESC_CTRL_EOT 0x10000000 /* End of Table */ 25762306a36Sopenharmony_ci#define DESC_CTRL_IOC 0x20000000 /* Interrupt On Completion */ 25862306a36Sopenharmony_ci#define DESC_CTRL_EOF 0x40000000 /* End of Frame */ 25962306a36Sopenharmony_ci#define DESC_CTRL_SOF 0x80000000 /* Start of Frame */ 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci#define RX_COPY_THRESHOLD 256 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistruct rx_header { 26462306a36Sopenharmony_ci __le16 len; 26562306a36Sopenharmony_ci __le16 flags; 26662306a36Sopenharmony_ci __le16 pad[12]; 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ci#define RX_HEADER_LEN 28 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci#define RX_FLAG_OFIFO 0x00000001 /* FIFO Overflow */ 27162306a36Sopenharmony_ci#define RX_FLAG_CRCERR 0x00000002 /* CRC Error */ 27262306a36Sopenharmony_ci#define RX_FLAG_SERR 0x00000004 /* Receive Symbol Error */ 27362306a36Sopenharmony_ci#define RX_FLAG_ODD 0x00000008 /* Frame has odd number of nibbles */ 27462306a36Sopenharmony_ci#define RX_FLAG_LARGE 0x00000010 /* Frame is > RX MAX Length */ 27562306a36Sopenharmony_ci#define RX_FLAG_MCAST 0x00000020 /* Dest is Multicast Address */ 27662306a36Sopenharmony_ci#define RX_FLAG_BCAST 0x00000040 /* Dest is Broadcast Address */ 27762306a36Sopenharmony_ci#define RX_FLAG_MISS 0x00000080 /* Received due to promisc mode */ 27862306a36Sopenharmony_ci#define RX_FLAG_LAST 0x00000800 /* Last buffer in frame */ 27962306a36Sopenharmony_ci#define RX_FLAG_ERRORS (RX_FLAG_ODD | RX_FLAG_SERR | RX_FLAG_CRCERR | RX_FLAG_OFIFO) 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistruct ring_info { 28262306a36Sopenharmony_ci struct sk_buff *skb; 28362306a36Sopenharmony_ci dma_addr_t mapping; 28462306a36Sopenharmony_ci}; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci#define B44_MCAST_TABLE_SIZE 32 28762306a36Sopenharmony_ci/* no local phy regs, e.g: Broadcom switches pseudo-PHY */ 28862306a36Sopenharmony_ci#define B44_PHY_ADDR_NO_LOCAL_PHY BRCM_PSEUDO_PHY_ADDR 28962306a36Sopenharmony_ci/* no phy present at all */ 29062306a36Sopenharmony_ci#define B44_PHY_ADDR_NO_PHY 31 29162306a36Sopenharmony_ci#define B44_MDC_RATIO 5000000 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci#define B44_STAT_REG_DECLARE \ 29462306a36Sopenharmony_ci _B44(tx_good_octets) \ 29562306a36Sopenharmony_ci _B44(tx_good_pkts) \ 29662306a36Sopenharmony_ci _B44(tx_octets) \ 29762306a36Sopenharmony_ci _B44(tx_pkts) \ 29862306a36Sopenharmony_ci _B44(tx_broadcast_pkts) \ 29962306a36Sopenharmony_ci _B44(tx_multicast_pkts) \ 30062306a36Sopenharmony_ci _B44(tx_len_64) \ 30162306a36Sopenharmony_ci _B44(tx_len_65_to_127) \ 30262306a36Sopenharmony_ci _B44(tx_len_128_to_255) \ 30362306a36Sopenharmony_ci _B44(tx_len_256_to_511) \ 30462306a36Sopenharmony_ci _B44(tx_len_512_to_1023) \ 30562306a36Sopenharmony_ci _B44(tx_len_1024_to_max) \ 30662306a36Sopenharmony_ci _B44(tx_jabber_pkts) \ 30762306a36Sopenharmony_ci _B44(tx_oversize_pkts) \ 30862306a36Sopenharmony_ci _B44(tx_fragment_pkts) \ 30962306a36Sopenharmony_ci _B44(tx_underruns) \ 31062306a36Sopenharmony_ci _B44(tx_total_cols) \ 31162306a36Sopenharmony_ci _B44(tx_single_cols) \ 31262306a36Sopenharmony_ci _B44(tx_multiple_cols) \ 31362306a36Sopenharmony_ci _B44(tx_excessive_cols) \ 31462306a36Sopenharmony_ci _B44(tx_late_cols) \ 31562306a36Sopenharmony_ci _B44(tx_defered) \ 31662306a36Sopenharmony_ci _B44(tx_carrier_lost) \ 31762306a36Sopenharmony_ci _B44(tx_pause_pkts) \ 31862306a36Sopenharmony_ci _B44(rx_good_octets) \ 31962306a36Sopenharmony_ci _B44(rx_good_pkts) \ 32062306a36Sopenharmony_ci _B44(rx_octets) \ 32162306a36Sopenharmony_ci _B44(rx_pkts) \ 32262306a36Sopenharmony_ci _B44(rx_broadcast_pkts) \ 32362306a36Sopenharmony_ci _B44(rx_multicast_pkts) \ 32462306a36Sopenharmony_ci _B44(rx_len_64) \ 32562306a36Sopenharmony_ci _B44(rx_len_65_to_127) \ 32662306a36Sopenharmony_ci _B44(rx_len_128_to_255) \ 32762306a36Sopenharmony_ci _B44(rx_len_256_to_511) \ 32862306a36Sopenharmony_ci _B44(rx_len_512_to_1023) \ 32962306a36Sopenharmony_ci _B44(rx_len_1024_to_max) \ 33062306a36Sopenharmony_ci _B44(rx_jabber_pkts) \ 33162306a36Sopenharmony_ci _B44(rx_oversize_pkts) \ 33262306a36Sopenharmony_ci _B44(rx_fragment_pkts) \ 33362306a36Sopenharmony_ci _B44(rx_missed_pkts) \ 33462306a36Sopenharmony_ci _B44(rx_crc_align_errs) \ 33562306a36Sopenharmony_ci _B44(rx_undersize) \ 33662306a36Sopenharmony_ci _B44(rx_crc_errs) \ 33762306a36Sopenharmony_ci _B44(rx_align_errs) \ 33862306a36Sopenharmony_ci _B44(rx_symbol_errs) \ 33962306a36Sopenharmony_ci _B44(rx_pause_pkts) \ 34062306a36Sopenharmony_ci _B44(rx_nonpause_pkts) 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci/* SW copy of device statistics, kept up to date by periodic timer 34362306a36Sopenharmony_ci * which probes HW values. Check b44_stats_update if you mess with 34462306a36Sopenharmony_ci * the layout 34562306a36Sopenharmony_ci */ 34662306a36Sopenharmony_cistruct b44_hw_stats { 34762306a36Sopenharmony_ci#define _B44(x) u64 x; 34862306a36Sopenharmony_ciB44_STAT_REG_DECLARE 34962306a36Sopenharmony_ci#undef _B44 35062306a36Sopenharmony_ci struct u64_stats_sync syncp; 35162306a36Sopenharmony_ci}; 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci#define B44_BOARDFLAG_ROBO 0x0010 /* Board has robo switch */ 35462306a36Sopenharmony_ci#define B44_BOARDFLAG_ADM 0x0080 /* Board has ADMtek switch */ 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cistruct ssb_device; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_cistruct b44 { 35962306a36Sopenharmony_ci spinlock_t lock; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci u32 imask, istat; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci struct dma_desc *rx_ring, *tx_ring; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci u32 tx_prod, tx_cons; 36662306a36Sopenharmony_ci u32 rx_prod, rx_cons; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci struct ring_info *rx_buffers; 36962306a36Sopenharmony_ci struct ring_info *tx_buffers; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci struct napi_struct napi; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci u32 dma_offset; 37462306a36Sopenharmony_ci u32 flags; 37562306a36Sopenharmony_ci#define B44_FLAG_B0_ANDLATER 0x00000001 37662306a36Sopenharmony_ci#define B44_FLAG_BUGGY_TXPTR 0x00000002 37762306a36Sopenharmony_ci#define B44_FLAG_REORDER_BUG 0x00000004 37862306a36Sopenharmony_ci#define B44_FLAG_PAUSE_AUTO 0x00008000 37962306a36Sopenharmony_ci#define B44_FLAG_FULL_DUPLEX 0x00010000 38062306a36Sopenharmony_ci#define B44_FLAG_100_BASE_T 0x00020000 38162306a36Sopenharmony_ci#define B44_FLAG_TX_PAUSE 0x00040000 38262306a36Sopenharmony_ci#define B44_FLAG_RX_PAUSE 0x00080000 38362306a36Sopenharmony_ci#define B44_FLAG_FORCE_LINK 0x00100000 38462306a36Sopenharmony_ci#define B44_FLAG_ADV_10HALF 0x01000000 38562306a36Sopenharmony_ci#define B44_FLAG_ADV_10FULL 0x02000000 38662306a36Sopenharmony_ci#define B44_FLAG_ADV_100HALF 0x04000000 38762306a36Sopenharmony_ci#define B44_FLAG_ADV_100FULL 0x08000000 38862306a36Sopenharmony_ci#define B44_FLAG_EXTERNAL_PHY 0x10000000 38962306a36Sopenharmony_ci#define B44_FLAG_RX_RING_HACK 0x20000000 39062306a36Sopenharmony_ci#define B44_FLAG_TX_RING_HACK 0x40000000 39162306a36Sopenharmony_ci#define B44_FLAG_WOL_ENABLE 0x80000000 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci u32 msg_enable; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci struct timer_list timer; 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci struct b44_hw_stats hw_stats; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci struct ssb_device *sdev; 40062306a36Sopenharmony_ci struct net_device *dev; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci dma_addr_t rx_ring_dma, tx_ring_dma; 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci u32 rx_pending; 40562306a36Sopenharmony_ci u32 tx_pending; 40662306a36Sopenharmony_ci u8 phy_addr; 40762306a36Sopenharmony_ci u8 force_copybreak; 40862306a36Sopenharmony_ci struct mii_bus *mii_bus; 40962306a36Sopenharmony_ci int old_link; 41062306a36Sopenharmony_ci struct mii_if_info mii_if; 41162306a36Sopenharmony_ci}; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci#endif /* _B44_H */ 414