162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Applied Micro X-Gene SoC Ethernet v2 Driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2017, Applied Micro Circuits Corporation 662306a36Sopenharmony_ci * Author(s): Iyappan Subramanian <isubramanian@apm.com> 762306a36Sopenharmony_ci * Keyur Chudgar <kchudgar@apm.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include "main.h" 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_civoid xge_mac_reset(struct xge_pdata *pdata) 1362306a36Sopenharmony_ci{ 1462306a36Sopenharmony_ci xge_wr_csr(pdata, MAC_CONFIG_1, SOFT_RESET); 1562306a36Sopenharmony_ci xge_wr_csr(pdata, MAC_CONFIG_1, 0); 1662306a36Sopenharmony_ci} 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_civoid xge_mac_set_speed(struct xge_pdata *pdata) 1962306a36Sopenharmony_ci{ 2062306a36Sopenharmony_ci u32 icm0, icm2, ecm0, mc2; 2162306a36Sopenharmony_ci u32 intf_ctrl, rgmii; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci icm0 = xge_rd_csr(pdata, ICM_CONFIG0_REG_0); 2462306a36Sopenharmony_ci icm2 = xge_rd_csr(pdata, ICM_CONFIG2_REG_0); 2562306a36Sopenharmony_ci ecm0 = xge_rd_csr(pdata, ECM_CONFIG0_REG_0); 2662306a36Sopenharmony_ci rgmii = xge_rd_csr(pdata, RGMII_REG_0); 2762306a36Sopenharmony_ci mc2 = xge_rd_csr(pdata, MAC_CONFIG_2); 2862306a36Sopenharmony_ci intf_ctrl = xge_rd_csr(pdata, INTERFACE_CONTROL); 2962306a36Sopenharmony_ci icm2 |= CFG_WAITASYNCRD_EN; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci switch (pdata->phy_speed) { 3262306a36Sopenharmony_ci case SPEED_10: 3362306a36Sopenharmony_ci SET_REG_BITS(&mc2, INTF_MODE, 1); 3462306a36Sopenharmony_ci SET_REG_BITS(&intf_ctrl, HD_MODE, 0); 3562306a36Sopenharmony_ci SET_REG_BITS(&icm0, CFG_MACMODE, 0); 3662306a36Sopenharmony_ci SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 500); 3762306a36Sopenharmony_ci SET_REG_BIT(&rgmii, CFG_SPEED_125, 0); 3862306a36Sopenharmony_ci break; 3962306a36Sopenharmony_ci case SPEED_100: 4062306a36Sopenharmony_ci SET_REG_BITS(&mc2, INTF_MODE, 1); 4162306a36Sopenharmony_ci SET_REG_BITS(&intf_ctrl, HD_MODE, 1); 4262306a36Sopenharmony_ci SET_REG_BITS(&icm0, CFG_MACMODE, 1); 4362306a36Sopenharmony_ci SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 80); 4462306a36Sopenharmony_ci SET_REG_BIT(&rgmii, CFG_SPEED_125, 0); 4562306a36Sopenharmony_ci break; 4662306a36Sopenharmony_ci default: 4762306a36Sopenharmony_ci SET_REG_BITS(&mc2, INTF_MODE, 2); 4862306a36Sopenharmony_ci SET_REG_BITS(&intf_ctrl, HD_MODE, 2); 4962306a36Sopenharmony_ci SET_REG_BITS(&icm0, CFG_MACMODE, 2); 5062306a36Sopenharmony_ci SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 16); 5162306a36Sopenharmony_ci SET_REG_BIT(&rgmii, CFG_SPEED_125, 1); 5262306a36Sopenharmony_ci break; 5362306a36Sopenharmony_ci } 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci mc2 |= FULL_DUPLEX | CRC_EN | PAD_CRC; 5662306a36Sopenharmony_ci SET_REG_BITS(&ecm0, CFG_WFIFOFULLTHR, 0x32); 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci xge_wr_csr(pdata, MAC_CONFIG_2, mc2); 5962306a36Sopenharmony_ci xge_wr_csr(pdata, INTERFACE_CONTROL, intf_ctrl); 6062306a36Sopenharmony_ci xge_wr_csr(pdata, RGMII_REG_0, rgmii); 6162306a36Sopenharmony_ci xge_wr_csr(pdata, ICM_CONFIG0_REG_0, icm0); 6262306a36Sopenharmony_ci xge_wr_csr(pdata, ICM_CONFIG2_REG_0, icm2); 6362306a36Sopenharmony_ci xge_wr_csr(pdata, ECM_CONFIG0_REG_0, ecm0); 6462306a36Sopenharmony_ci} 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_civoid xge_mac_set_station_addr(struct xge_pdata *pdata) 6762306a36Sopenharmony_ci{ 6862306a36Sopenharmony_ci const u8 *dev_addr = pdata->ndev->dev_addr; 6962306a36Sopenharmony_ci u32 addr0, addr1; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci addr0 = (dev_addr[3] << 24) | (dev_addr[2] << 16) | 7262306a36Sopenharmony_ci (dev_addr[1] << 8) | dev_addr[0]; 7362306a36Sopenharmony_ci addr1 = (dev_addr[5] << 24) | (dev_addr[4] << 16); 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci xge_wr_csr(pdata, STATION_ADDR0, addr0); 7662306a36Sopenharmony_ci xge_wr_csr(pdata, STATION_ADDR1, addr1); 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_civoid xge_mac_init(struct xge_pdata *pdata) 8062306a36Sopenharmony_ci{ 8162306a36Sopenharmony_ci xge_mac_reset(pdata); 8262306a36Sopenharmony_ci xge_mac_set_speed(pdata); 8362306a36Sopenharmony_ci xge_mac_set_station_addr(pdata); 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_civoid xge_mac_enable(struct xge_pdata *pdata) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci u32 data; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci data = xge_rd_csr(pdata, MAC_CONFIG_1); 9162306a36Sopenharmony_ci data |= TX_EN | RX_EN; 9262306a36Sopenharmony_ci xge_wr_csr(pdata, MAC_CONFIG_1, data); 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci data = xge_rd_csr(pdata, MAC_CONFIG_1); 9562306a36Sopenharmony_ci} 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_civoid xge_mac_disable(struct xge_pdata *pdata) 9862306a36Sopenharmony_ci{ 9962306a36Sopenharmony_ci u32 data; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci data = xge_rd_csr(pdata, MAC_CONFIG_1); 10262306a36Sopenharmony_ci data &= ~(TX_EN | RX_EN); 10362306a36Sopenharmony_ci xge_wr_csr(pdata, MAC_CONFIG_1, data); 10462306a36Sopenharmony_ci} 105