162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Actions Semi Owl SoCs Ethernet MAC driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2012 Actions Semi Inc. 662306a36Sopenharmony_ci * Copyright (c) 2021 Cristian Ciocaltea <cristian.ciocaltea@gmail.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#ifndef __OWL_EMAC_H__ 1062306a36Sopenharmony_ci#define __OWL_EMAC_H__ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#define OWL_EMAC_DRVNAME "owl-emac" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define OWL_EMAC_POLL_DELAY_USEC 5 1562306a36Sopenharmony_ci#define OWL_EMAC_MDIO_POLL_TIMEOUT_USEC 1000 1662306a36Sopenharmony_ci#define OWL_EMAC_RESET_POLL_TIMEOUT_USEC 2000 1762306a36Sopenharmony_ci#define OWL_EMAC_TX_TIMEOUT (2 * HZ) 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define OWL_EMAC_MTU_MIN ETH_MIN_MTU 2062306a36Sopenharmony_ci#define OWL_EMAC_MTU_MAX ETH_DATA_LEN 2162306a36Sopenharmony_ci#define OWL_EMAC_RX_FRAME_MAX_LEN (ETH_FRAME_LEN + ETH_FCS_LEN) 2262306a36Sopenharmony_ci#define OWL_EMAC_SKB_ALIGN 4 2362306a36Sopenharmony_ci#define OWL_EMAC_SKB_RESERVE 18 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define OWL_EMAC_MAX_MULTICAST_ADDRS 14 2662306a36Sopenharmony_ci#define OWL_EMAC_SETUP_FRAME_LEN 192 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define OWL_EMAC_RX_RING_SIZE 64 2962306a36Sopenharmony_ci#define OWL_EMAC_TX_RING_SIZE 32 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/* Bus mode register */ 3262306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR0 0x0000 3362306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR0_SWR BIT(0) /* Software reset */ 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* Transmit/receive poll demand registers */ 3662306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR1 0x0008 3762306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR1_TPD 0x01 3862306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR2 0x0010 3962306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR2_RPD 0x01 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci/* Receive/transmit descriptor list base address registers */ 4262306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR3 0x0018 4362306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR4 0x0020 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* Status register */ 4662306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR5 0x0028 4762306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR5_TS GENMASK(22, 20) /* Transmit process state */ 4862306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR5_TS 20 4962306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR5_TS_DATA 0x03 /* Transferring data HOST -> FIFO */ 5062306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR5_TS_CDES 0x07 /* Closing transmit descriptor */ 5162306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR5_RS GENMASK(19, 17) /* Receive process state */ 5262306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR5_RS 17 5362306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR5_RS_FDES 0x01 /* Fetching receive descriptor */ 5462306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR5_RS_CDES 0x05 /* Closing receive descriptor */ 5562306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR5_RS_DATA 0x07 /* Transferring data FIFO -> HOST */ 5662306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_NIS BIT(16) /* Normal interrupt summary */ 5762306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_AIS BIT(15) /* Abnormal interrupt summary */ 5862306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_ERI BIT(14) /* Early receive interrupt */ 5962306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_GTE BIT(11) /* General-purpose timer expiration */ 6062306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_ETI BIT(10) /* Early transmit interrupt */ 6162306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_RPS BIT(8) /* Receive process stopped */ 6262306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_RU BIT(7) /* Receive buffer unavailable */ 6362306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_RI BIT(6) /* Receive interrupt */ 6462306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_UNF BIT(5) /* Transmit underflow */ 6562306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_LCIS BIT(4) /* Link change status */ 6662306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_LCIQ BIT(3) /* Link change interrupt */ 6762306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_TU BIT(2) /* Transmit buffer unavailable */ 6862306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_TPS BIT(1) /* Transmit process stopped */ 6962306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR5_TI BIT(0) /* Transmit interrupt */ 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci/* Operation mode register */ 7262306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR6 0x0030 7362306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_RA BIT(30) /* Receive all */ 7462306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_TTM BIT(22) /* Transmit threshold mode */ 7562306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_SF BIT(21) /* Store and forward */ 7662306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR6_SPEED GENMASK(17, 16) /* Eth speed selection */ 7762306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR6_SPEED 16 7862306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR6_SPEED_100M 0x00 7962306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR6_SPEED_10M 0x02 8062306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_ST BIT(13) /* Start/stop transmit command */ 8162306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_LP BIT(10) /* Loopback mode */ 8262306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_FD BIT(9) /* Full duplex mode */ 8362306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_PM BIT(7) /* Pass all multicast */ 8462306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_PR BIT(6) /* Promiscuous mode */ 8562306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_IF BIT(4) /* Inverse filtering */ 8662306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_PB BIT(3) /* Pass bad frames */ 8762306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_HO BIT(2) /* Hash only filtering mode */ 8862306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_SR BIT(1) /* Start/stop receive command */ 8962306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR6_HP BIT(0) /* Hash/perfect receive filtering mode */ 9062306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR6_STSR (OWL_EMAC_BIT_MAC_CSR6_ST | \ 9162306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR6_SR) 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* Interrupt enable register */ 9462306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR7 0x0038 9562306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_NIE BIT(16) /* Normal interrupt summary enable */ 9662306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_AIE BIT(15) /* Abnormal interrupt summary enable */ 9762306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_ERE BIT(14) /* Early receive interrupt enable */ 9862306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_GTE BIT(11) /* General-purpose timer overflow */ 9962306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_ETE BIT(10) /* Early transmit interrupt enable */ 10062306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_RSE BIT(8) /* Receive stopped enable */ 10162306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_RUE BIT(7) /* Receive buffer unavailable enable */ 10262306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_RIE BIT(6) /* Receive interrupt enable */ 10362306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_UNE BIT(5) /* Underflow interrupt enable */ 10462306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_TUE BIT(2) /* Transmit buffer unavailable enable */ 10562306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_TSE BIT(1) /* Transmit stopped enable */ 10662306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_TIE BIT(0) /* Transmit interrupt enable */ 10762306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR7_ALL_NOT_TUE (OWL_EMAC_BIT_MAC_CSR7_ERE | \ 10862306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_GTE | \ 10962306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_ETE | \ 11062306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_RSE | \ 11162306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_RUE | \ 11262306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_RIE | \ 11362306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_UNE | \ 11462306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_TSE | \ 11562306a36Sopenharmony_ci OWL_EMAC_BIT_MAC_CSR7_TIE) 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci/* Missed frames and overflow counter register */ 11862306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR8 0x0040 11962306a36Sopenharmony_ci/* MII management and serial ROM register */ 12062306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR9 0x0048 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci/* MII serial management register */ 12362306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR10 0x0050 12462306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR10_SB BIT(31) /* Start transfer or busy */ 12562306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR10_CLKDIV GENMASK(30, 28) /* Clock divider */ 12662306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR10_CLKDIV 28 12762306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR10_CLKDIV_128 0x04 12862306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR10_OPCODE_WR 0x01 /* Register write command */ 12962306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR10_OPCODE 26 /* Operation mode */ 13062306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR10_OPCODE_DCG 0x00 /* Disable clock generation */ 13162306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR10_OPCODE_WR 0x01 /* Register write command */ 13262306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR10_OPCODE_RD 0x02 /* Register read command */ 13362306a36Sopenharmony_ci#define OWL_EMAC_VAL_MAC_CSR10_OPCODE_CDS 0x03 /* Clock divider set */ 13462306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR10_PHYADD GENMASK(25, 21) /* Physical layer address */ 13562306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR10_PHYADD 21 13662306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR10_REGADD GENMASK(20, 16) /* Register address */ 13762306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR10_REGADD 16 13862306a36Sopenharmony_ci#define OWL_EMAC_MSK_MAC_CSR10_DATA GENMASK(15, 0) /* Register data */ 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci/* General-purpose timer and interrupt mitigation control register */ 14162306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR11 0x0058 14262306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR11_TT 27 /* Transmit timer */ 14362306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR11_NTP 24 /* No. of transmit packets */ 14462306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR11_RT 20 /* Receive timer */ 14562306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR11_NRP 17 /* No. of receive packets */ 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci/* MAC address low/high registers */ 14862306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR16 0x0080 14962306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR17 0x0088 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci/* Pause time & cache thresholds register */ 15262306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR18 0x0090 15362306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR18_CPTL 24 /* Cache pause threshold level */ 15462306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR18_CRTL 16 /* Cache restart threshold level */ 15562306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR18_PQT 0 /* Flow control pause quanta time */ 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci/* FIFO pause & restart threshold register */ 15862306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR19 0x0098 15962306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR19_FPTL 16 /* FIFO pause threshold level */ 16062306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CSR19_FRTL 0 /* FIFO restart threshold level */ 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci/* Flow control setup & status register */ 16362306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CSR20 0x00A0 16462306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR20_FCE BIT(31) /* Flow Control Enable */ 16562306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR20_TUE BIT(30) /* Transmit Un-pause frames Enable */ 16662306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR20_TPE BIT(29) /* Transmit Pause frames Enable */ 16762306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR20_RPE BIT(28) /* Receive Pause frames Enable */ 16862306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CSR20_BPE BIT(27) /* Back pressure (half-duplex) Enable */ 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci/* MII control register */ 17162306a36Sopenharmony_ci#define OWL_EMAC_REG_MAC_CTRL 0x00B0 17262306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CTRL_RRSB BIT(8) /* RMII_REFCLK select bit */ 17362306a36Sopenharmony_ci#define OWL_EMAC_OFF_MAC_CTRL_SSDC 4 /* SMII SYNC delay cycle */ 17462306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CTRL_RCPS BIT(1) /* REF_CLK phase select */ 17562306a36Sopenharmony_ci#define OWL_EMAC_BIT_MAC_CTRL_RSIS BIT(0) /* RMII/SMII interface select */ 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci/* Receive descriptor status field */ 17862306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_OWN BIT(31) /* Ownership bit */ 17962306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_FF BIT(30) /* Filtering fail */ 18062306a36Sopenharmony_ci#define OWL_EMAC_MSK_RDES0_FL GENMASK(29, 16) /* Frame length */ 18162306a36Sopenharmony_ci#define OWL_EMAC_OFF_RDES0_FL 16 18262306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_ES BIT(15) /* Error summary */ 18362306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_DE BIT(14) /* Descriptor error */ 18462306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_RF BIT(11) /* Runt frame */ 18562306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_MF BIT(10) /* Multicast frame */ 18662306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_FS BIT(9) /* First descriptor */ 18762306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_LS BIT(8) /* Last descriptor */ 18862306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_TL BIT(7) /* Frame too long */ 18962306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_CS BIT(6) /* Collision seen */ 19062306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_FT BIT(5) /* Frame type */ 19162306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_RE BIT(3) /* Report on MII error */ 19262306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_DB BIT(2) /* Dribbling bit */ 19362306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_CE BIT(1) /* CRC error */ 19462306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES0_ZERO BIT(0) /* Legal frame length indicator */ 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci/* Receive descriptor control and count field */ 19762306a36Sopenharmony_ci#define OWL_EMAC_BIT_RDES1_RER BIT(25) /* Receive end of ring */ 19862306a36Sopenharmony_ci#define OWL_EMAC_MSK_RDES1_RBS1 GENMASK(10, 0) /* Buffer 1 size */ 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci/* Transmit descriptor status field */ 20162306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_OWN BIT(31) /* Ownership bit */ 20262306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_ES BIT(15) /* Error summary */ 20362306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_LO BIT(11) /* Loss of carrier */ 20462306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_NC BIT(10) /* No carrier */ 20562306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_LC BIT(9) /* Late collision */ 20662306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_EC BIT(8) /* Excessive collisions */ 20762306a36Sopenharmony_ci#define OWL_EMAC_MSK_TDES0_CC GENMASK(6, 3) /* Collision count */ 20862306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_UF BIT(1) /* Underflow error */ 20962306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES0_DE BIT(0) /* Deferred */ 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci/* Transmit descriptor control and count field */ 21262306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_IC BIT(31) /* Interrupt on completion */ 21362306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_LS BIT(30) /* Last descriptor */ 21462306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_FS BIT(29) /* First descriptor */ 21562306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_FT1 BIT(28) /* Filtering type */ 21662306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_SET BIT(27) /* Setup packet */ 21762306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_AC BIT(26) /* Add CRC disable */ 21862306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_TER BIT(25) /* Transmit end of ring */ 21962306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_DPD BIT(23) /* Disabled padding */ 22062306a36Sopenharmony_ci#define OWL_EMAC_BIT_TDES1_FT0 BIT(22) /* Filtering type */ 22162306a36Sopenharmony_ci#define OWL_EMAC_MSK_TDES1_TBS1 GENMASK(10, 0) /* Buffer 1 size */ 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic const char *const owl_emac_clk_names[] = { "eth", "rmii" }; 22462306a36Sopenharmony_ci#define OWL_EMAC_NCLKS ARRAY_SIZE(owl_emac_clk_names) 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cienum owl_emac_clk_map { 22762306a36Sopenharmony_ci OWL_EMAC_CLK_ETH = 0, 22862306a36Sopenharmony_ci OWL_EMAC_CLK_RMII 22962306a36Sopenharmony_ci}; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistruct owl_emac_addr_list { 23262306a36Sopenharmony_ci u8 addrs[OWL_EMAC_MAX_MULTICAST_ADDRS][ETH_ALEN]; 23362306a36Sopenharmony_ci int count; 23462306a36Sopenharmony_ci}; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci/* TX/RX descriptors */ 23762306a36Sopenharmony_cistruct owl_emac_ring_desc { 23862306a36Sopenharmony_ci u32 status; 23962306a36Sopenharmony_ci u32 control; 24062306a36Sopenharmony_ci u32 buf_addr; 24162306a36Sopenharmony_ci u32 reserved; /* 2nd buffer address is not used */ 24262306a36Sopenharmony_ci}; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistruct owl_emac_ring { 24562306a36Sopenharmony_ci struct owl_emac_ring_desc *descs; 24662306a36Sopenharmony_ci dma_addr_t descs_dma; 24762306a36Sopenharmony_ci struct sk_buff **skbs; 24862306a36Sopenharmony_ci dma_addr_t *skbs_dma; 24962306a36Sopenharmony_ci unsigned int size; 25062306a36Sopenharmony_ci unsigned int head; 25162306a36Sopenharmony_ci unsigned int tail; 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistruct owl_emac_priv { 25562306a36Sopenharmony_ci struct net_device *netdev; 25662306a36Sopenharmony_ci void __iomem *base; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci struct clk_bulk_data clks[OWL_EMAC_NCLKS]; 25962306a36Sopenharmony_ci struct reset_control *reset; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci struct owl_emac_ring rx_ring; 26262306a36Sopenharmony_ci struct owl_emac_ring tx_ring; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci struct mii_bus *mii; 26562306a36Sopenharmony_ci struct napi_struct napi; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci phy_interface_t phy_mode; 26862306a36Sopenharmony_ci unsigned int link; 26962306a36Sopenharmony_ci int speed; 27062306a36Sopenharmony_ci int duplex; 27162306a36Sopenharmony_ci int pause; 27262306a36Sopenharmony_ci struct owl_emac_addr_list mcaddr_list; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci struct work_struct mac_reset_task; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci u32 msg_enable; /* Debug message level */ 27762306a36Sopenharmony_ci spinlock_t lock; /* Sync concurrent ring access */ 27862306a36Sopenharmony_ci}; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci#endif /* __OWL_EMAC_H__ */ 281