162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name> 462306a36Sopenharmony_ci * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org> 562306a36Sopenharmony_ci * Copyright (c) 2015, 2019, The Linux Foundation. All rights reserved. 662306a36Sopenharmony_ci * Copyright (c) 2016 John Crispin <john@phrozen.org> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/phy.h> 1162306a36Sopenharmony_ci#include <linux/netdevice.h> 1262306a36Sopenharmony_ci#include <linux/bitfield.h> 1362306a36Sopenharmony_ci#include <linux/regmap.h> 1462306a36Sopenharmony_ci#include <net/dsa.h> 1562306a36Sopenharmony_ci#include <linux/of_net.h> 1662306a36Sopenharmony_ci#include <linux/of_mdio.h> 1762306a36Sopenharmony_ci#include <linux/of_platform.h> 1862306a36Sopenharmony_ci#include <linux/mdio.h> 1962306a36Sopenharmony_ci#include <linux/phylink.h> 2062306a36Sopenharmony_ci#include <linux/gpio/consumer.h> 2162306a36Sopenharmony_ci#include <linux/etherdevice.h> 2262306a36Sopenharmony_ci#include <linux/dsa/tag_qca.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include "qca8k.h" 2562306a36Sopenharmony_ci#include "qca8k_leds.h" 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cistatic void 2862306a36Sopenharmony_ciqca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page) 2962306a36Sopenharmony_ci{ 3062306a36Sopenharmony_ci regaddr >>= 1; 3162306a36Sopenharmony_ci *r1 = regaddr & 0x1e; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci regaddr >>= 5; 3462306a36Sopenharmony_ci *r2 = regaddr & 0x7; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci regaddr >>= 3; 3762306a36Sopenharmony_ci *page = regaddr & 0x3ff; 3862306a36Sopenharmony_ci} 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic int 4162306a36Sopenharmony_ciqca8k_mii_write_lo(struct mii_bus *bus, int phy_id, u32 regnum, u32 val) 4262306a36Sopenharmony_ci{ 4362306a36Sopenharmony_ci int ret; 4462306a36Sopenharmony_ci u16 lo; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci lo = val & 0xffff; 4762306a36Sopenharmony_ci ret = bus->write(bus, phy_id, regnum, lo); 4862306a36Sopenharmony_ci if (ret < 0) 4962306a36Sopenharmony_ci dev_err_ratelimited(&bus->dev, 5062306a36Sopenharmony_ci "failed to write qca8k 32bit lo register\n"); 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci return ret; 5362306a36Sopenharmony_ci} 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic int 5662306a36Sopenharmony_ciqca8k_mii_write_hi(struct mii_bus *bus, int phy_id, u32 regnum, u32 val) 5762306a36Sopenharmony_ci{ 5862306a36Sopenharmony_ci int ret; 5962306a36Sopenharmony_ci u16 hi; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci hi = (u16)(val >> 16); 6262306a36Sopenharmony_ci ret = bus->write(bus, phy_id, regnum, hi); 6362306a36Sopenharmony_ci if (ret < 0) 6462306a36Sopenharmony_ci dev_err_ratelimited(&bus->dev, 6562306a36Sopenharmony_ci "failed to write qca8k 32bit hi register\n"); 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci return ret; 6862306a36Sopenharmony_ci} 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistatic int 7162306a36Sopenharmony_ciqca8k_mii_read_lo(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val) 7262306a36Sopenharmony_ci{ 7362306a36Sopenharmony_ci int ret; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci ret = bus->read(bus, phy_id, regnum); 7662306a36Sopenharmony_ci if (ret < 0) 7762306a36Sopenharmony_ci goto err; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci *val = ret & 0xffff; 8062306a36Sopenharmony_ci return 0; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cierr: 8362306a36Sopenharmony_ci dev_err_ratelimited(&bus->dev, 8462306a36Sopenharmony_ci "failed to read qca8k 32bit lo register\n"); 8562306a36Sopenharmony_ci *val = 0; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci return ret; 8862306a36Sopenharmony_ci} 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cistatic int 9162306a36Sopenharmony_ciqca8k_mii_read_hi(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val) 9262306a36Sopenharmony_ci{ 9362306a36Sopenharmony_ci int ret; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci ret = bus->read(bus, phy_id, regnum); 9662306a36Sopenharmony_ci if (ret < 0) 9762306a36Sopenharmony_ci goto err; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci *val = ret << 16; 10062306a36Sopenharmony_ci return 0; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cierr: 10362306a36Sopenharmony_ci dev_err_ratelimited(&bus->dev, 10462306a36Sopenharmony_ci "failed to read qca8k 32bit hi register\n"); 10562306a36Sopenharmony_ci *val = 0; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci return ret; 10862306a36Sopenharmony_ci} 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic int 11162306a36Sopenharmony_ciqca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci u32 hi, lo; 11462306a36Sopenharmony_ci int ret; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci *val = 0; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci ret = qca8k_mii_read_lo(bus, phy_id, regnum, &lo); 11962306a36Sopenharmony_ci if (ret < 0) 12062306a36Sopenharmony_ci goto err; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci ret = qca8k_mii_read_hi(bus, phy_id, regnum + 1, &hi); 12362306a36Sopenharmony_ci if (ret < 0) 12462306a36Sopenharmony_ci goto err; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci *val = lo | hi; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cierr: 12962306a36Sopenharmony_ci return ret; 13062306a36Sopenharmony_ci} 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic void 13362306a36Sopenharmony_ciqca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val) 13462306a36Sopenharmony_ci{ 13562306a36Sopenharmony_ci if (qca8k_mii_write_lo(bus, phy_id, regnum, val) < 0) 13662306a36Sopenharmony_ci return; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci qca8k_mii_write_hi(bus, phy_id, regnum + 1, val); 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic int 14262306a36Sopenharmony_ciqca8k_set_page(struct qca8k_priv *priv, u16 page) 14362306a36Sopenharmony_ci{ 14462306a36Sopenharmony_ci u16 *cached_page = &priv->mdio_cache.page; 14562306a36Sopenharmony_ci struct mii_bus *bus = priv->bus; 14662306a36Sopenharmony_ci int ret; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci if (page == *cached_page) 14962306a36Sopenharmony_ci return 0; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci ret = bus->write(bus, 0x18, 0, page); 15262306a36Sopenharmony_ci if (ret < 0) { 15362306a36Sopenharmony_ci dev_err_ratelimited(&bus->dev, 15462306a36Sopenharmony_ci "failed to set qca8k page\n"); 15562306a36Sopenharmony_ci return ret; 15662306a36Sopenharmony_ci } 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci *cached_page = page; 15962306a36Sopenharmony_ci usleep_range(1000, 2000); 16062306a36Sopenharmony_ci return 0; 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic void qca8k_rw_reg_ack_handler(struct dsa_switch *ds, struct sk_buff *skb) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci struct qca8k_mgmt_eth_data *mgmt_eth_data; 16662306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 16762306a36Sopenharmony_ci struct qca_mgmt_ethhdr *mgmt_ethhdr; 16862306a36Sopenharmony_ci u32 command; 16962306a36Sopenharmony_ci u8 len, cmd; 17062306a36Sopenharmony_ci int i; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci mgmt_ethhdr = (struct qca_mgmt_ethhdr *)skb_mac_header(skb); 17362306a36Sopenharmony_ci mgmt_eth_data = &priv->mgmt_eth_data; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci command = get_unaligned_le32(&mgmt_ethhdr->command); 17662306a36Sopenharmony_ci cmd = FIELD_GET(QCA_HDR_MGMT_CMD, command); 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci len = FIELD_GET(QCA_HDR_MGMT_LENGTH, command); 17962306a36Sopenharmony_ci /* Special case for len of 15 as this is the max value for len and needs to 18062306a36Sopenharmony_ci * be increased before converting it from word to dword. 18162306a36Sopenharmony_ci */ 18262306a36Sopenharmony_ci if (len == 15) 18362306a36Sopenharmony_ci len++; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci /* We can ignore odd value, we always round up them in the alloc function. */ 18662306a36Sopenharmony_ci len *= sizeof(u16); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* Make sure the seq match the requested packet */ 18962306a36Sopenharmony_ci if (get_unaligned_le32(&mgmt_ethhdr->seq) == mgmt_eth_data->seq) 19062306a36Sopenharmony_ci mgmt_eth_data->ack = true; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci if (cmd == MDIO_READ) { 19362306a36Sopenharmony_ci u32 *val = mgmt_eth_data->data; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci *val = get_unaligned_le32(&mgmt_ethhdr->mdio_data); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci /* Get the rest of the 12 byte of data. 19862306a36Sopenharmony_ci * The read/write function will extract the requested data. 19962306a36Sopenharmony_ci */ 20062306a36Sopenharmony_ci if (len > QCA_HDR_MGMT_DATA1_LEN) { 20162306a36Sopenharmony_ci __le32 *data2 = (__le32 *)skb->data; 20262306a36Sopenharmony_ci int data_len = min_t(int, QCA_HDR_MGMT_DATA2_LEN, 20362306a36Sopenharmony_ci len - QCA_HDR_MGMT_DATA1_LEN); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci val++; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci for (i = sizeof(u32); i <= data_len; i += sizeof(u32)) { 20862306a36Sopenharmony_ci *val = get_unaligned_le32(data2); 20962306a36Sopenharmony_ci val++; 21062306a36Sopenharmony_ci data2++; 21162306a36Sopenharmony_ci } 21262306a36Sopenharmony_ci } 21362306a36Sopenharmony_ci } 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci complete(&mgmt_eth_data->rw_done); 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic struct sk_buff *qca8k_alloc_mdio_header(enum mdio_cmd cmd, u32 reg, u32 *val, 21962306a36Sopenharmony_ci int priority, unsigned int len) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci struct qca_mgmt_ethhdr *mgmt_ethhdr; 22262306a36Sopenharmony_ci unsigned int real_len; 22362306a36Sopenharmony_ci struct sk_buff *skb; 22462306a36Sopenharmony_ci __le32 *data2; 22562306a36Sopenharmony_ci u32 command; 22662306a36Sopenharmony_ci u16 hdr; 22762306a36Sopenharmony_ci int i; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci skb = dev_alloc_skb(QCA_HDR_MGMT_PKT_LEN); 23062306a36Sopenharmony_ci if (!skb) 23162306a36Sopenharmony_ci return NULL; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci /* Hdr mgmt length value is in step of word size. 23462306a36Sopenharmony_ci * As an example to process 4 byte of data the correct length to set is 2. 23562306a36Sopenharmony_ci * To process 8 byte 4, 12 byte 6, 16 byte 8... 23662306a36Sopenharmony_ci * 23762306a36Sopenharmony_ci * Odd values will always return the next size on the ack packet. 23862306a36Sopenharmony_ci * (length of 3 (6 byte) will always return 8 bytes of data) 23962306a36Sopenharmony_ci * 24062306a36Sopenharmony_ci * This means that a value of 15 (0xf) actually means reading/writing 32 bytes 24162306a36Sopenharmony_ci * of data. 24262306a36Sopenharmony_ci * 24362306a36Sopenharmony_ci * To correctly calculate the length we devide the requested len by word and 24462306a36Sopenharmony_ci * round up. 24562306a36Sopenharmony_ci * On the ack function we can skip the odd check as we already handle the 24662306a36Sopenharmony_ci * case here. 24762306a36Sopenharmony_ci */ 24862306a36Sopenharmony_ci real_len = DIV_ROUND_UP(len, sizeof(u16)); 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* We check if the result len is odd and we round up another time to 25162306a36Sopenharmony_ci * the next size. (length of 3 will be increased to 4 as switch will always 25262306a36Sopenharmony_ci * return 8 bytes) 25362306a36Sopenharmony_ci */ 25462306a36Sopenharmony_ci if (real_len % sizeof(u16) != 0) 25562306a36Sopenharmony_ci real_len++; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci /* Max reg value is 0xf(15) but switch will always return the next size (32 byte) */ 25862306a36Sopenharmony_ci if (real_len == 16) 25962306a36Sopenharmony_ci real_len--; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci skb_reset_mac_header(skb); 26262306a36Sopenharmony_ci skb_set_network_header(skb, skb->len); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci mgmt_ethhdr = skb_push(skb, QCA_HDR_MGMT_HEADER_LEN + QCA_HDR_LEN); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci hdr = FIELD_PREP(QCA_HDR_XMIT_VERSION, QCA_HDR_VERSION); 26762306a36Sopenharmony_ci hdr |= FIELD_PREP(QCA_HDR_XMIT_PRIORITY, priority); 26862306a36Sopenharmony_ci hdr |= QCA_HDR_XMIT_FROM_CPU; 26962306a36Sopenharmony_ci hdr |= FIELD_PREP(QCA_HDR_XMIT_DP_BIT, BIT(0)); 27062306a36Sopenharmony_ci hdr |= FIELD_PREP(QCA_HDR_XMIT_CONTROL, QCA_HDR_XMIT_TYPE_RW_REG); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci command = FIELD_PREP(QCA_HDR_MGMT_ADDR, reg); 27362306a36Sopenharmony_ci command |= FIELD_PREP(QCA_HDR_MGMT_LENGTH, real_len); 27462306a36Sopenharmony_ci command |= FIELD_PREP(QCA_HDR_MGMT_CMD, cmd); 27562306a36Sopenharmony_ci command |= FIELD_PREP(QCA_HDR_MGMT_CHECK_CODE, 27662306a36Sopenharmony_ci QCA_HDR_MGMT_CHECK_CODE_VAL); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci put_unaligned_le32(command, &mgmt_ethhdr->command); 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci if (cmd == MDIO_WRITE) 28162306a36Sopenharmony_ci put_unaligned_le32(*val, &mgmt_ethhdr->mdio_data); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci mgmt_ethhdr->hdr = htons(hdr); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci data2 = skb_put_zero(skb, QCA_HDR_MGMT_DATA2_LEN + QCA_HDR_MGMT_PADDING_LEN); 28662306a36Sopenharmony_ci if (cmd == MDIO_WRITE && len > QCA_HDR_MGMT_DATA1_LEN) { 28762306a36Sopenharmony_ci int data_len = min_t(int, QCA_HDR_MGMT_DATA2_LEN, 28862306a36Sopenharmony_ci len - QCA_HDR_MGMT_DATA1_LEN); 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci val++; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci for (i = sizeof(u32); i <= data_len; i += sizeof(u32)) { 29362306a36Sopenharmony_ci put_unaligned_le32(*val, data2); 29462306a36Sopenharmony_ci data2++; 29562306a36Sopenharmony_ci val++; 29662306a36Sopenharmony_ci } 29762306a36Sopenharmony_ci } 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci return skb; 30062306a36Sopenharmony_ci} 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_cistatic void qca8k_mdio_header_fill_seq_num(struct sk_buff *skb, u32 seq_num) 30362306a36Sopenharmony_ci{ 30462306a36Sopenharmony_ci struct qca_mgmt_ethhdr *mgmt_ethhdr; 30562306a36Sopenharmony_ci u32 seq; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci seq = FIELD_PREP(QCA_HDR_MGMT_SEQ_NUM, seq_num); 30862306a36Sopenharmony_ci mgmt_ethhdr = (struct qca_mgmt_ethhdr *)skb->data; 30962306a36Sopenharmony_ci put_unaligned_le32(seq, &mgmt_ethhdr->seq); 31062306a36Sopenharmony_ci} 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic int qca8k_read_eth(struct qca8k_priv *priv, u32 reg, u32 *val, int len) 31362306a36Sopenharmony_ci{ 31462306a36Sopenharmony_ci struct qca8k_mgmt_eth_data *mgmt_eth_data = &priv->mgmt_eth_data; 31562306a36Sopenharmony_ci struct sk_buff *skb; 31662306a36Sopenharmony_ci bool ack; 31762306a36Sopenharmony_ci int ret; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci skb = qca8k_alloc_mdio_header(MDIO_READ, reg, NULL, 32062306a36Sopenharmony_ci QCA8K_ETHERNET_MDIO_PRIORITY, len); 32162306a36Sopenharmony_ci if (!skb) 32262306a36Sopenharmony_ci return -ENOMEM; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci mutex_lock(&mgmt_eth_data->mutex); 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci /* Check mgmt_master if is operational */ 32762306a36Sopenharmony_ci if (!priv->mgmt_master) { 32862306a36Sopenharmony_ci kfree_skb(skb); 32962306a36Sopenharmony_ci mutex_unlock(&mgmt_eth_data->mutex); 33062306a36Sopenharmony_ci return -EINVAL; 33162306a36Sopenharmony_ci } 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci skb->dev = priv->mgmt_master; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci reinit_completion(&mgmt_eth_data->rw_done); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci /* Increment seq_num and set it in the mdio pkt */ 33862306a36Sopenharmony_ci mgmt_eth_data->seq++; 33962306a36Sopenharmony_ci qca8k_mdio_header_fill_seq_num(skb, mgmt_eth_data->seq); 34062306a36Sopenharmony_ci mgmt_eth_data->ack = false; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci dev_queue_xmit(skb); 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done, 34562306a36Sopenharmony_ci msecs_to_jiffies(QCA8K_ETHERNET_TIMEOUT)); 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci *val = mgmt_eth_data->data[0]; 34862306a36Sopenharmony_ci if (len > QCA_HDR_MGMT_DATA1_LEN) 34962306a36Sopenharmony_ci memcpy(val + 1, mgmt_eth_data->data + 1, len - QCA_HDR_MGMT_DATA1_LEN); 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci ack = mgmt_eth_data->ack; 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci mutex_unlock(&mgmt_eth_data->mutex); 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci if (ret <= 0) 35662306a36Sopenharmony_ci return -ETIMEDOUT; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci if (!ack) 35962306a36Sopenharmony_ci return -EINVAL; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci return 0; 36262306a36Sopenharmony_ci} 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic int qca8k_write_eth(struct qca8k_priv *priv, u32 reg, u32 *val, int len) 36562306a36Sopenharmony_ci{ 36662306a36Sopenharmony_ci struct qca8k_mgmt_eth_data *mgmt_eth_data = &priv->mgmt_eth_data; 36762306a36Sopenharmony_ci struct sk_buff *skb; 36862306a36Sopenharmony_ci bool ack; 36962306a36Sopenharmony_ci int ret; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci skb = qca8k_alloc_mdio_header(MDIO_WRITE, reg, val, 37262306a36Sopenharmony_ci QCA8K_ETHERNET_MDIO_PRIORITY, len); 37362306a36Sopenharmony_ci if (!skb) 37462306a36Sopenharmony_ci return -ENOMEM; 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci mutex_lock(&mgmt_eth_data->mutex); 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci /* Check mgmt_master if is operational */ 37962306a36Sopenharmony_ci if (!priv->mgmt_master) { 38062306a36Sopenharmony_ci kfree_skb(skb); 38162306a36Sopenharmony_ci mutex_unlock(&mgmt_eth_data->mutex); 38262306a36Sopenharmony_ci return -EINVAL; 38362306a36Sopenharmony_ci } 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci skb->dev = priv->mgmt_master; 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci reinit_completion(&mgmt_eth_data->rw_done); 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci /* Increment seq_num and set it in the mdio pkt */ 39062306a36Sopenharmony_ci mgmt_eth_data->seq++; 39162306a36Sopenharmony_ci qca8k_mdio_header_fill_seq_num(skb, mgmt_eth_data->seq); 39262306a36Sopenharmony_ci mgmt_eth_data->ack = false; 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci dev_queue_xmit(skb); 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done, 39762306a36Sopenharmony_ci msecs_to_jiffies(QCA8K_ETHERNET_TIMEOUT)); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci ack = mgmt_eth_data->ack; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci mutex_unlock(&mgmt_eth_data->mutex); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci if (ret <= 0) 40462306a36Sopenharmony_ci return -ETIMEDOUT; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci if (!ack) 40762306a36Sopenharmony_ci return -EINVAL; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci return 0; 41062306a36Sopenharmony_ci} 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic int 41362306a36Sopenharmony_ciqca8k_regmap_update_bits_eth(struct qca8k_priv *priv, u32 reg, u32 mask, u32 write_val) 41462306a36Sopenharmony_ci{ 41562306a36Sopenharmony_ci u32 val = 0; 41662306a36Sopenharmony_ci int ret; 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci ret = qca8k_read_eth(priv, reg, &val, sizeof(val)); 41962306a36Sopenharmony_ci if (ret) 42062306a36Sopenharmony_ci return ret; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci val &= ~mask; 42362306a36Sopenharmony_ci val |= write_val; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci return qca8k_write_eth(priv, reg, &val, sizeof(val)); 42662306a36Sopenharmony_ci} 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_cistatic int 42962306a36Sopenharmony_ciqca8k_read_mii(struct qca8k_priv *priv, uint32_t reg, uint32_t *val) 43062306a36Sopenharmony_ci{ 43162306a36Sopenharmony_ci struct mii_bus *bus = priv->bus; 43262306a36Sopenharmony_ci u16 r1, r2, page; 43362306a36Sopenharmony_ci int ret; 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci qca8k_split_addr(reg, &r1, &r2, &page); 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci ret = qca8k_set_page(priv, page); 44062306a36Sopenharmony_ci if (ret < 0) 44162306a36Sopenharmony_ci goto exit; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci ret = qca8k_mii_read32(bus, 0x10 | r2, r1, val); 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ciexit: 44662306a36Sopenharmony_ci mutex_unlock(&bus->mdio_lock); 44762306a36Sopenharmony_ci return ret; 44862306a36Sopenharmony_ci} 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_cistatic int 45162306a36Sopenharmony_ciqca8k_write_mii(struct qca8k_priv *priv, uint32_t reg, uint32_t val) 45262306a36Sopenharmony_ci{ 45362306a36Sopenharmony_ci struct mii_bus *bus = priv->bus; 45462306a36Sopenharmony_ci u16 r1, r2, page; 45562306a36Sopenharmony_ci int ret; 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci qca8k_split_addr(reg, &r1, &r2, &page); 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci ret = qca8k_set_page(priv, page); 46262306a36Sopenharmony_ci if (ret < 0) 46362306a36Sopenharmony_ci goto exit; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci qca8k_mii_write32(bus, 0x10 | r2, r1, val); 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ciexit: 46862306a36Sopenharmony_ci mutex_unlock(&bus->mdio_lock); 46962306a36Sopenharmony_ci return ret; 47062306a36Sopenharmony_ci} 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_cistatic int 47362306a36Sopenharmony_ciqca8k_regmap_update_bits_mii(struct qca8k_priv *priv, uint32_t reg, 47462306a36Sopenharmony_ci uint32_t mask, uint32_t write_val) 47562306a36Sopenharmony_ci{ 47662306a36Sopenharmony_ci struct mii_bus *bus = priv->bus; 47762306a36Sopenharmony_ci u16 r1, r2, page; 47862306a36Sopenharmony_ci u32 val; 47962306a36Sopenharmony_ci int ret; 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci qca8k_split_addr(reg, &r1, &r2, &page); 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci ret = qca8k_set_page(priv, page); 48662306a36Sopenharmony_ci if (ret < 0) 48762306a36Sopenharmony_ci goto exit; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci ret = qca8k_mii_read32(bus, 0x10 | r2, r1, &val); 49062306a36Sopenharmony_ci if (ret < 0) 49162306a36Sopenharmony_ci goto exit; 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_ci val &= ~mask; 49462306a36Sopenharmony_ci val |= write_val; 49562306a36Sopenharmony_ci qca8k_mii_write32(bus, 0x10 | r2, r1, val); 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ciexit: 49862306a36Sopenharmony_ci mutex_unlock(&bus->mdio_lock); 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci return ret; 50162306a36Sopenharmony_ci} 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_cistatic int 50462306a36Sopenharmony_ciqca8k_bulk_read(void *ctx, const void *reg_buf, size_t reg_len, 50562306a36Sopenharmony_ci void *val_buf, size_t val_len) 50662306a36Sopenharmony_ci{ 50762306a36Sopenharmony_ci int i, count = val_len / sizeof(u32), ret; 50862306a36Sopenharmony_ci struct qca8k_priv *priv = ctx; 50962306a36Sopenharmony_ci u32 reg = *(u16 *)reg_buf; 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci if (priv->mgmt_master && 51262306a36Sopenharmony_ci !qca8k_read_eth(priv, reg, val_buf, val_len)) 51362306a36Sopenharmony_ci return 0; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci /* loop count times and increment reg of 4 */ 51662306a36Sopenharmony_ci for (i = 0; i < count; i++, reg += sizeof(u32)) { 51762306a36Sopenharmony_ci ret = qca8k_read_mii(priv, reg, val_buf + i); 51862306a36Sopenharmony_ci if (ret < 0) 51962306a36Sopenharmony_ci return ret; 52062306a36Sopenharmony_ci } 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci return 0; 52362306a36Sopenharmony_ci} 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_cistatic int 52662306a36Sopenharmony_ciqca8k_bulk_gather_write(void *ctx, const void *reg_buf, size_t reg_len, 52762306a36Sopenharmony_ci const void *val_buf, size_t val_len) 52862306a36Sopenharmony_ci{ 52962306a36Sopenharmony_ci int i, count = val_len / sizeof(u32), ret; 53062306a36Sopenharmony_ci struct qca8k_priv *priv = ctx; 53162306a36Sopenharmony_ci u32 reg = *(u16 *)reg_buf; 53262306a36Sopenharmony_ci u32 *val = (u32 *)val_buf; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci if (priv->mgmt_master && 53562306a36Sopenharmony_ci !qca8k_write_eth(priv, reg, val, val_len)) 53662306a36Sopenharmony_ci return 0; 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci /* loop count times, increment reg of 4 and increment val ptr to 53962306a36Sopenharmony_ci * the next value 54062306a36Sopenharmony_ci */ 54162306a36Sopenharmony_ci for (i = 0; i < count; i++, reg += sizeof(u32), val++) { 54262306a36Sopenharmony_ci ret = qca8k_write_mii(priv, reg, *val); 54362306a36Sopenharmony_ci if (ret < 0) 54462306a36Sopenharmony_ci return ret; 54562306a36Sopenharmony_ci } 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci return 0; 54862306a36Sopenharmony_ci} 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_cistatic int 55162306a36Sopenharmony_ciqca8k_bulk_write(void *ctx, const void *data, size_t bytes) 55262306a36Sopenharmony_ci{ 55362306a36Sopenharmony_ci return qca8k_bulk_gather_write(ctx, data, sizeof(u16), data + sizeof(u16), 55462306a36Sopenharmony_ci bytes - sizeof(u16)); 55562306a36Sopenharmony_ci} 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_cistatic int 55862306a36Sopenharmony_ciqca8k_regmap_update_bits(void *ctx, uint32_t reg, uint32_t mask, uint32_t write_val) 55962306a36Sopenharmony_ci{ 56062306a36Sopenharmony_ci struct qca8k_priv *priv = ctx; 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci if (!qca8k_regmap_update_bits_eth(priv, reg, mask, write_val)) 56362306a36Sopenharmony_ci return 0; 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci return qca8k_regmap_update_bits_mii(priv, reg, mask, write_val); 56662306a36Sopenharmony_ci} 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_cistatic struct regmap_config qca8k_regmap_config = { 56962306a36Sopenharmony_ci .reg_bits = 16, 57062306a36Sopenharmony_ci .val_bits = 32, 57162306a36Sopenharmony_ci .reg_stride = 4, 57262306a36Sopenharmony_ci .max_register = 0x16ac, /* end MIB - Port6 range */ 57362306a36Sopenharmony_ci .read = qca8k_bulk_read, 57462306a36Sopenharmony_ci .write = qca8k_bulk_write, 57562306a36Sopenharmony_ci .reg_update_bits = qca8k_regmap_update_bits, 57662306a36Sopenharmony_ci .rd_table = &qca8k_readable_table, 57762306a36Sopenharmony_ci .disable_locking = true, /* Locking is handled by qca8k read/write */ 57862306a36Sopenharmony_ci .cache_type = REGCACHE_NONE, /* Explicitly disable CACHE */ 57962306a36Sopenharmony_ci .max_raw_read = 32, /* mgmt eth can read up to 8 registers at time */ 58062306a36Sopenharmony_ci /* ATU regs suffer from a bug where some data are not correctly 58162306a36Sopenharmony_ci * written. Disable bulk write to correctly write ATU entry. 58262306a36Sopenharmony_ci */ 58362306a36Sopenharmony_ci .use_single_write = true, 58462306a36Sopenharmony_ci}; 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic int 58762306a36Sopenharmony_ciqca8k_phy_eth_busy_wait(struct qca8k_mgmt_eth_data *mgmt_eth_data, 58862306a36Sopenharmony_ci struct sk_buff *read_skb, u32 *val) 58962306a36Sopenharmony_ci{ 59062306a36Sopenharmony_ci struct sk_buff *skb = skb_copy(read_skb, GFP_KERNEL); 59162306a36Sopenharmony_ci bool ack; 59262306a36Sopenharmony_ci int ret; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_ci if (!skb) 59562306a36Sopenharmony_ci return -ENOMEM; 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_ci reinit_completion(&mgmt_eth_data->rw_done); 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci /* Increment seq_num and set it in the copy pkt */ 60062306a36Sopenharmony_ci mgmt_eth_data->seq++; 60162306a36Sopenharmony_ci qca8k_mdio_header_fill_seq_num(skb, mgmt_eth_data->seq); 60262306a36Sopenharmony_ci mgmt_eth_data->ack = false; 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci dev_queue_xmit(skb); 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done, 60762306a36Sopenharmony_ci QCA8K_ETHERNET_TIMEOUT); 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci ack = mgmt_eth_data->ack; 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ci if (ret <= 0) 61262306a36Sopenharmony_ci return -ETIMEDOUT; 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_ci if (!ack) 61562306a36Sopenharmony_ci return -EINVAL; 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_ci *val = mgmt_eth_data->data[0]; 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_ci return 0; 62062306a36Sopenharmony_ci} 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_cistatic int 62362306a36Sopenharmony_ciqca8k_phy_eth_command(struct qca8k_priv *priv, bool read, int phy, 62462306a36Sopenharmony_ci int regnum, u16 data) 62562306a36Sopenharmony_ci{ 62662306a36Sopenharmony_ci struct sk_buff *write_skb, *clear_skb, *read_skb; 62762306a36Sopenharmony_ci struct qca8k_mgmt_eth_data *mgmt_eth_data; 62862306a36Sopenharmony_ci u32 write_val, clear_val = 0, val; 62962306a36Sopenharmony_ci struct net_device *mgmt_master; 63062306a36Sopenharmony_ci int ret, ret1; 63162306a36Sopenharmony_ci bool ack; 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci if (regnum >= QCA8K_MDIO_MASTER_MAX_REG) 63462306a36Sopenharmony_ci return -EINVAL; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci mgmt_eth_data = &priv->mgmt_eth_data; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci write_val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN | 63962306a36Sopenharmony_ci QCA8K_MDIO_MASTER_PHY_ADDR(phy) | 64062306a36Sopenharmony_ci QCA8K_MDIO_MASTER_REG_ADDR(regnum); 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_ci if (read) { 64362306a36Sopenharmony_ci write_val |= QCA8K_MDIO_MASTER_READ; 64462306a36Sopenharmony_ci } else { 64562306a36Sopenharmony_ci write_val |= QCA8K_MDIO_MASTER_WRITE; 64662306a36Sopenharmony_ci write_val |= QCA8K_MDIO_MASTER_DATA(data); 64762306a36Sopenharmony_ci } 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci /* Prealloc all the needed skb before the lock */ 65062306a36Sopenharmony_ci write_skb = qca8k_alloc_mdio_header(MDIO_WRITE, QCA8K_MDIO_MASTER_CTRL, &write_val, 65162306a36Sopenharmony_ci QCA8K_ETHERNET_PHY_PRIORITY, sizeof(write_val)); 65262306a36Sopenharmony_ci if (!write_skb) 65362306a36Sopenharmony_ci return -ENOMEM; 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_ci clear_skb = qca8k_alloc_mdio_header(MDIO_WRITE, QCA8K_MDIO_MASTER_CTRL, &clear_val, 65662306a36Sopenharmony_ci QCA8K_ETHERNET_PHY_PRIORITY, sizeof(clear_val)); 65762306a36Sopenharmony_ci if (!clear_skb) { 65862306a36Sopenharmony_ci ret = -ENOMEM; 65962306a36Sopenharmony_ci goto err_clear_skb; 66062306a36Sopenharmony_ci } 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_ci read_skb = qca8k_alloc_mdio_header(MDIO_READ, QCA8K_MDIO_MASTER_CTRL, &clear_val, 66362306a36Sopenharmony_ci QCA8K_ETHERNET_PHY_PRIORITY, sizeof(clear_val)); 66462306a36Sopenharmony_ci if (!read_skb) { 66562306a36Sopenharmony_ci ret = -ENOMEM; 66662306a36Sopenharmony_ci goto err_read_skb; 66762306a36Sopenharmony_ci } 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_ci /* It seems that accessing the switch's internal PHYs via management 67062306a36Sopenharmony_ci * packets still uses the MDIO bus within the switch internally, and 67162306a36Sopenharmony_ci * these accesses can conflict with external MDIO accesses to other 67262306a36Sopenharmony_ci * devices on the MDIO bus. 67362306a36Sopenharmony_ci * We therefore need to lock the MDIO bus onto which the switch is 67462306a36Sopenharmony_ci * connected. 67562306a36Sopenharmony_ci */ 67662306a36Sopenharmony_ci mutex_lock(&priv->bus->mdio_lock); 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_ci /* Actually start the request: 67962306a36Sopenharmony_ci * 1. Send mdio master packet 68062306a36Sopenharmony_ci * 2. Busy Wait for mdio master command 68162306a36Sopenharmony_ci * 3. Get the data if we are reading 68262306a36Sopenharmony_ci * 4. Reset the mdio master (even with error) 68362306a36Sopenharmony_ci */ 68462306a36Sopenharmony_ci mutex_lock(&mgmt_eth_data->mutex); 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_ci /* Check if mgmt_master is operational */ 68762306a36Sopenharmony_ci mgmt_master = priv->mgmt_master; 68862306a36Sopenharmony_ci if (!mgmt_master) { 68962306a36Sopenharmony_ci mutex_unlock(&mgmt_eth_data->mutex); 69062306a36Sopenharmony_ci mutex_unlock(&priv->bus->mdio_lock); 69162306a36Sopenharmony_ci ret = -EINVAL; 69262306a36Sopenharmony_ci goto err_mgmt_master; 69362306a36Sopenharmony_ci } 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci read_skb->dev = mgmt_master; 69662306a36Sopenharmony_ci clear_skb->dev = mgmt_master; 69762306a36Sopenharmony_ci write_skb->dev = mgmt_master; 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci reinit_completion(&mgmt_eth_data->rw_done); 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci /* Increment seq_num and set it in the write pkt */ 70262306a36Sopenharmony_ci mgmt_eth_data->seq++; 70362306a36Sopenharmony_ci qca8k_mdio_header_fill_seq_num(write_skb, mgmt_eth_data->seq); 70462306a36Sopenharmony_ci mgmt_eth_data->ack = false; 70562306a36Sopenharmony_ci 70662306a36Sopenharmony_ci dev_queue_xmit(write_skb); 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done, 70962306a36Sopenharmony_ci QCA8K_ETHERNET_TIMEOUT); 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci ack = mgmt_eth_data->ack; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci if (ret <= 0) { 71462306a36Sopenharmony_ci ret = -ETIMEDOUT; 71562306a36Sopenharmony_ci kfree_skb(read_skb); 71662306a36Sopenharmony_ci goto exit; 71762306a36Sopenharmony_ci } 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ci if (!ack) { 72062306a36Sopenharmony_ci ret = -EINVAL; 72162306a36Sopenharmony_ci kfree_skb(read_skb); 72262306a36Sopenharmony_ci goto exit; 72362306a36Sopenharmony_ci } 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci ret = read_poll_timeout(qca8k_phy_eth_busy_wait, ret1, 72662306a36Sopenharmony_ci !(val & QCA8K_MDIO_MASTER_BUSY), 0, 72762306a36Sopenharmony_ci QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false, 72862306a36Sopenharmony_ci mgmt_eth_data, read_skb, &val); 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci if (ret < 0 && ret1 < 0) { 73162306a36Sopenharmony_ci ret = ret1; 73262306a36Sopenharmony_ci goto exit; 73362306a36Sopenharmony_ci } 73462306a36Sopenharmony_ci 73562306a36Sopenharmony_ci if (read) { 73662306a36Sopenharmony_ci reinit_completion(&mgmt_eth_data->rw_done); 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci /* Increment seq_num and set it in the read pkt */ 73962306a36Sopenharmony_ci mgmt_eth_data->seq++; 74062306a36Sopenharmony_ci qca8k_mdio_header_fill_seq_num(read_skb, mgmt_eth_data->seq); 74162306a36Sopenharmony_ci mgmt_eth_data->ack = false; 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_ci dev_queue_xmit(read_skb); 74462306a36Sopenharmony_ci 74562306a36Sopenharmony_ci ret = wait_for_completion_timeout(&mgmt_eth_data->rw_done, 74662306a36Sopenharmony_ci QCA8K_ETHERNET_TIMEOUT); 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci ack = mgmt_eth_data->ack; 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci if (ret <= 0) { 75162306a36Sopenharmony_ci ret = -ETIMEDOUT; 75262306a36Sopenharmony_ci goto exit; 75362306a36Sopenharmony_ci } 75462306a36Sopenharmony_ci 75562306a36Sopenharmony_ci if (!ack) { 75662306a36Sopenharmony_ci ret = -EINVAL; 75762306a36Sopenharmony_ci goto exit; 75862306a36Sopenharmony_ci } 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci ret = mgmt_eth_data->data[0] & QCA8K_MDIO_MASTER_DATA_MASK; 76162306a36Sopenharmony_ci } else { 76262306a36Sopenharmony_ci kfree_skb(read_skb); 76362306a36Sopenharmony_ci } 76462306a36Sopenharmony_ciexit: 76562306a36Sopenharmony_ci reinit_completion(&mgmt_eth_data->rw_done); 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci /* Increment seq_num and set it in the clear pkt */ 76862306a36Sopenharmony_ci mgmt_eth_data->seq++; 76962306a36Sopenharmony_ci qca8k_mdio_header_fill_seq_num(clear_skb, mgmt_eth_data->seq); 77062306a36Sopenharmony_ci mgmt_eth_data->ack = false; 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_ci dev_queue_xmit(clear_skb); 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_ci wait_for_completion_timeout(&mgmt_eth_data->rw_done, 77562306a36Sopenharmony_ci QCA8K_ETHERNET_TIMEOUT); 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci mutex_unlock(&mgmt_eth_data->mutex); 77862306a36Sopenharmony_ci mutex_unlock(&priv->bus->mdio_lock); 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci return ret; 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_ci /* Error handling before lock */ 78362306a36Sopenharmony_cierr_mgmt_master: 78462306a36Sopenharmony_ci kfree_skb(read_skb); 78562306a36Sopenharmony_cierr_read_skb: 78662306a36Sopenharmony_ci kfree_skb(clear_skb); 78762306a36Sopenharmony_cierr_clear_skb: 78862306a36Sopenharmony_ci kfree_skb(write_skb); 78962306a36Sopenharmony_ci 79062306a36Sopenharmony_ci return ret; 79162306a36Sopenharmony_ci} 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_cistatic int 79462306a36Sopenharmony_ciqca8k_mdio_busy_wait(struct mii_bus *bus, u32 reg, u32 mask) 79562306a36Sopenharmony_ci{ 79662306a36Sopenharmony_ci u16 r1, r2, page; 79762306a36Sopenharmony_ci u32 val; 79862306a36Sopenharmony_ci int ret, ret1; 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_ci qca8k_split_addr(reg, &r1, &r2, &page); 80162306a36Sopenharmony_ci 80262306a36Sopenharmony_ci ret = read_poll_timeout(qca8k_mii_read_hi, ret1, !(val & mask), 0, 80362306a36Sopenharmony_ci QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false, 80462306a36Sopenharmony_ci bus, 0x10 | r2, r1 + 1, &val); 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_ci /* Check if qca8k_read has failed for a different reason 80762306a36Sopenharmony_ci * before returnting -ETIMEDOUT 80862306a36Sopenharmony_ci */ 80962306a36Sopenharmony_ci if (ret < 0 && ret1 < 0) 81062306a36Sopenharmony_ci return ret1; 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_ci return ret; 81362306a36Sopenharmony_ci} 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_cistatic int 81662306a36Sopenharmony_ciqca8k_mdio_write(struct qca8k_priv *priv, int phy, int regnum, u16 data) 81762306a36Sopenharmony_ci{ 81862306a36Sopenharmony_ci struct mii_bus *bus = priv->bus; 81962306a36Sopenharmony_ci u16 r1, r2, page; 82062306a36Sopenharmony_ci u32 val; 82162306a36Sopenharmony_ci int ret; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci if (regnum >= QCA8K_MDIO_MASTER_MAX_REG) 82462306a36Sopenharmony_ci return -EINVAL; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN | 82762306a36Sopenharmony_ci QCA8K_MDIO_MASTER_WRITE | QCA8K_MDIO_MASTER_PHY_ADDR(phy) | 82862306a36Sopenharmony_ci QCA8K_MDIO_MASTER_REG_ADDR(regnum) | 82962306a36Sopenharmony_ci QCA8K_MDIO_MASTER_DATA(data); 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page); 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_ci mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_ci ret = qca8k_set_page(priv, page); 83662306a36Sopenharmony_ci if (ret) 83762306a36Sopenharmony_ci goto exit; 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_ci qca8k_mii_write32(bus, 0x10 | r2, r1, val); 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL, 84262306a36Sopenharmony_ci QCA8K_MDIO_MASTER_BUSY); 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ciexit: 84562306a36Sopenharmony_ci /* even if the busy_wait timeouts try to clear the MASTER_EN */ 84662306a36Sopenharmony_ci qca8k_mii_write_hi(bus, 0x10 | r2, r1 + 1, 0); 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_ci mutex_unlock(&bus->mdio_lock); 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_ci return ret; 85162306a36Sopenharmony_ci} 85262306a36Sopenharmony_ci 85362306a36Sopenharmony_cistatic int 85462306a36Sopenharmony_ciqca8k_mdio_read(struct qca8k_priv *priv, int phy, int regnum) 85562306a36Sopenharmony_ci{ 85662306a36Sopenharmony_ci struct mii_bus *bus = priv->bus; 85762306a36Sopenharmony_ci u16 r1, r2, page; 85862306a36Sopenharmony_ci u32 val; 85962306a36Sopenharmony_ci int ret; 86062306a36Sopenharmony_ci 86162306a36Sopenharmony_ci if (regnum >= QCA8K_MDIO_MASTER_MAX_REG) 86262306a36Sopenharmony_ci return -EINVAL; 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_ci val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN | 86562306a36Sopenharmony_ci QCA8K_MDIO_MASTER_READ | QCA8K_MDIO_MASTER_PHY_ADDR(phy) | 86662306a36Sopenharmony_ci QCA8K_MDIO_MASTER_REG_ADDR(regnum); 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page); 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_ci mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_ci ret = qca8k_set_page(priv, page); 87362306a36Sopenharmony_ci if (ret) 87462306a36Sopenharmony_ci goto exit; 87562306a36Sopenharmony_ci 87662306a36Sopenharmony_ci qca8k_mii_write_hi(bus, 0x10 | r2, r1 + 1, val); 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL, 87962306a36Sopenharmony_ci QCA8K_MDIO_MASTER_BUSY); 88062306a36Sopenharmony_ci if (ret) 88162306a36Sopenharmony_ci goto exit; 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_ci ret = qca8k_mii_read_lo(bus, 0x10 | r2, r1, &val); 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_ciexit: 88662306a36Sopenharmony_ci /* even if the busy_wait timeouts try to clear the MASTER_EN */ 88762306a36Sopenharmony_ci qca8k_mii_write_hi(bus, 0x10 | r2, r1 + 1, 0); 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci mutex_unlock(&bus->mdio_lock); 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci if (ret >= 0) 89262306a36Sopenharmony_ci ret = val & QCA8K_MDIO_MASTER_DATA_MASK; 89362306a36Sopenharmony_ci 89462306a36Sopenharmony_ci return ret; 89562306a36Sopenharmony_ci} 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_cistatic int 89862306a36Sopenharmony_ciqca8k_internal_mdio_write(struct mii_bus *slave_bus, int phy, int regnum, u16 data) 89962306a36Sopenharmony_ci{ 90062306a36Sopenharmony_ci struct qca8k_priv *priv = slave_bus->priv; 90162306a36Sopenharmony_ci int ret; 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci /* Use mdio Ethernet when available, fallback to legacy one on error */ 90462306a36Sopenharmony_ci ret = qca8k_phy_eth_command(priv, false, phy, regnum, data); 90562306a36Sopenharmony_ci if (!ret) 90662306a36Sopenharmony_ci return 0; 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_ci return qca8k_mdio_write(priv, phy, regnum, data); 90962306a36Sopenharmony_ci} 91062306a36Sopenharmony_ci 91162306a36Sopenharmony_cistatic int 91262306a36Sopenharmony_ciqca8k_internal_mdio_read(struct mii_bus *slave_bus, int phy, int regnum) 91362306a36Sopenharmony_ci{ 91462306a36Sopenharmony_ci struct qca8k_priv *priv = slave_bus->priv; 91562306a36Sopenharmony_ci int ret; 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_ci /* Use mdio Ethernet when available, fallback to legacy one on error */ 91862306a36Sopenharmony_ci ret = qca8k_phy_eth_command(priv, true, phy, regnum, 0); 91962306a36Sopenharmony_ci if (ret >= 0) 92062306a36Sopenharmony_ci return ret; 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci ret = qca8k_mdio_read(priv, phy, regnum); 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci if (ret < 0) 92562306a36Sopenharmony_ci return 0xffff; 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_ci return ret; 92862306a36Sopenharmony_ci} 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_cistatic int 93162306a36Sopenharmony_ciqca8k_legacy_mdio_write(struct mii_bus *slave_bus, int port, int regnum, u16 data) 93262306a36Sopenharmony_ci{ 93362306a36Sopenharmony_ci port = qca8k_port_to_phy(port) % PHY_MAX_ADDR; 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_ci return qca8k_internal_mdio_write(slave_bus, port, regnum, data); 93662306a36Sopenharmony_ci} 93762306a36Sopenharmony_ci 93862306a36Sopenharmony_cistatic int 93962306a36Sopenharmony_ciqca8k_legacy_mdio_read(struct mii_bus *slave_bus, int port, int regnum) 94062306a36Sopenharmony_ci{ 94162306a36Sopenharmony_ci port = qca8k_port_to_phy(port) % PHY_MAX_ADDR; 94262306a36Sopenharmony_ci 94362306a36Sopenharmony_ci return qca8k_internal_mdio_read(slave_bus, port, regnum); 94462306a36Sopenharmony_ci} 94562306a36Sopenharmony_ci 94662306a36Sopenharmony_cistatic int 94762306a36Sopenharmony_ciqca8k_mdio_register(struct qca8k_priv *priv) 94862306a36Sopenharmony_ci{ 94962306a36Sopenharmony_ci struct dsa_switch *ds = priv->ds; 95062306a36Sopenharmony_ci struct device_node *mdio; 95162306a36Sopenharmony_ci struct mii_bus *bus; 95262306a36Sopenharmony_ci int err; 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_ci mdio = of_get_child_by_name(priv->dev->of_node, "mdio"); 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_ci bus = devm_mdiobus_alloc(ds->dev); 95762306a36Sopenharmony_ci if (!bus) { 95862306a36Sopenharmony_ci err = -ENOMEM; 95962306a36Sopenharmony_ci goto out_put_node; 96062306a36Sopenharmony_ci } 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci bus->priv = (void *)priv; 96362306a36Sopenharmony_ci snprintf(bus->id, MII_BUS_ID_SIZE, "qca8k-%d.%d", 96462306a36Sopenharmony_ci ds->dst->index, ds->index); 96562306a36Sopenharmony_ci bus->parent = ds->dev; 96662306a36Sopenharmony_ci bus->phy_mask = ~ds->phys_mii_mask; 96762306a36Sopenharmony_ci ds->slave_mii_bus = bus; 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci /* Check if the devicetree declare the port:phy mapping */ 97062306a36Sopenharmony_ci if (of_device_is_available(mdio)) { 97162306a36Sopenharmony_ci bus->name = "qca8k slave mii"; 97262306a36Sopenharmony_ci bus->read = qca8k_internal_mdio_read; 97362306a36Sopenharmony_ci bus->write = qca8k_internal_mdio_write; 97462306a36Sopenharmony_ci err = devm_of_mdiobus_register(priv->dev, bus, mdio); 97562306a36Sopenharmony_ci goto out_put_node; 97662306a36Sopenharmony_ci } 97762306a36Sopenharmony_ci 97862306a36Sopenharmony_ci /* If a mapping can't be found the legacy mapping is used, 97962306a36Sopenharmony_ci * using the qca8k_port_to_phy function 98062306a36Sopenharmony_ci */ 98162306a36Sopenharmony_ci bus->name = "qca8k-legacy slave mii"; 98262306a36Sopenharmony_ci bus->read = qca8k_legacy_mdio_read; 98362306a36Sopenharmony_ci bus->write = qca8k_legacy_mdio_write; 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_ci err = devm_mdiobus_register(priv->dev, bus); 98662306a36Sopenharmony_ci 98762306a36Sopenharmony_ciout_put_node: 98862306a36Sopenharmony_ci of_node_put(mdio); 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci return err; 99162306a36Sopenharmony_ci} 99262306a36Sopenharmony_ci 99362306a36Sopenharmony_cistatic int 99462306a36Sopenharmony_ciqca8k_setup_mdio_bus(struct qca8k_priv *priv) 99562306a36Sopenharmony_ci{ 99662306a36Sopenharmony_ci u32 internal_mdio_mask = 0, external_mdio_mask = 0, reg; 99762306a36Sopenharmony_ci struct device_node *ports, *port; 99862306a36Sopenharmony_ci phy_interface_t mode; 99962306a36Sopenharmony_ci int err; 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_ci ports = of_get_child_by_name(priv->dev->of_node, "ports"); 100262306a36Sopenharmony_ci if (!ports) 100362306a36Sopenharmony_ci ports = of_get_child_by_name(priv->dev->of_node, "ethernet-ports"); 100462306a36Sopenharmony_ci 100562306a36Sopenharmony_ci if (!ports) 100662306a36Sopenharmony_ci return -EINVAL; 100762306a36Sopenharmony_ci 100862306a36Sopenharmony_ci for_each_available_child_of_node(ports, port) { 100962306a36Sopenharmony_ci err = of_property_read_u32(port, "reg", ®); 101062306a36Sopenharmony_ci if (err) { 101162306a36Sopenharmony_ci of_node_put(port); 101262306a36Sopenharmony_ci of_node_put(ports); 101362306a36Sopenharmony_ci return err; 101462306a36Sopenharmony_ci } 101562306a36Sopenharmony_ci 101662306a36Sopenharmony_ci if (!dsa_is_user_port(priv->ds, reg)) 101762306a36Sopenharmony_ci continue; 101862306a36Sopenharmony_ci 101962306a36Sopenharmony_ci of_get_phy_mode(port, &mode); 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_ci if (of_property_read_bool(port, "phy-handle") && 102262306a36Sopenharmony_ci mode != PHY_INTERFACE_MODE_INTERNAL) 102362306a36Sopenharmony_ci external_mdio_mask |= BIT(reg); 102462306a36Sopenharmony_ci else 102562306a36Sopenharmony_ci internal_mdio_mask |= BIT(reg); 102662306a36Sopenharmony_ci } 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_ci of_node_put(ports); 102962306a36Sopenharmony_ci if (!external_mdio_mask && !internal_mdio_mask) { 103062306a36Sopenharmony_ci dev_err(priv->dev, "no PHYs are defined.\n"); 103162306a36Sopenharmony_ci return -EINVAL; 103262306a36Sopenharmony_ci } 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci /* The QCA8K_MDIO_MASTER_EN Bit, which grants access to PHYs through 103562306a36Sopenharmony_ci * the MDIO_MASTER register also _disconnects_ the external MDC 103662306a36Sopenharmony_ci * passthrough to the internal PHYs. It's not possible to use both 103762306a36Sopenharmony_ci * configurations at the same time! 103862306a36Sopenharmony_ci * 103962306a36Sopenharmony_ci * Because this came up during the review process: 104062306a36Sopenharmony_ci * If the external mdio-bus driver is capable magically disabling 104162306a36Sopenharmony_ci * the QCA8K_MDIO_MASTER_EN and mutex/spin-locking out the qca8k's 104262306a36Sopenharmony_ci * accessors for the time being, it would be possible to pull this 104362306a36Sopenharmony_ci * off. 104462306a36Sopenharmony_ci */ 104562306a36Sopenharmony_ci if (!!external_mdio_mask && !!internal_mdio_mask) { 104662306a36Sopenharmony_ci dev_err(priv->dev, "either internal or external mdio bus configuration is supported.\n"); 104762306a36Sopenharmony_ci return -EINVAL; 104862306a36Sopenharmony_ci } 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_ci if (external_mdio_mask) { 105162306a36Sopenharmony_ci /* Make sure to disable the internal mdio bus in cases 105262306a36Sopenharmony_ci * a dt-overlay and driver reload changed the configuration 105362306a36Sopenharmony_ci */ 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_ci return regmap_clear_bits(priv->regmap, QCA8K_MDIO_MASTER_CTRL, 105662306a36Sopenharmony_ci QCA8K_MDIO_MASTER_EN); 105762306a36Sopenharmony_ci } 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_ci return qca8k_mdio_register(priv); 106062306a36Sopenharmony_ci} 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_cistatic int 106362306a36Sopenharmony_ciqca8k_setup_mac_pwr_sel(struct qca8k_priv *priv) 106462306a36Sopenharmony_ci{ 106562306a36Sopenharmony_ci u32 mask = 0; 106662306a36Sopenharmony_ci int ret = 0; 106762306a36Sopenharmony_ci 106862306a36Sopenharmony_ci /* SoC specific settings for ipq8064. 106962306a36Sopenharmony_ci * If more device require this consider adding 107062306a36Sopenharmony_ci * a dedicated binding. 107162306a36Sopenharmony_ci */ 107262306a36Sopenharmony_ci if (of_machine_is_compatible("qcom,ipq8064")) 107362306a36Sopenharmony_ci mask |= QCA8K_MAC_PWR_RGMII0_1_8V; 107462306a36Sopenharmony_ci 107562306a36Sopenharmony_ci /* SoC specific settings for ipq8065 */ 107662306a36Sopenharmony_ci if (of_machine_is_compatible("qcom,ipq8065")) 107762306a36Sopenharmony_ci mask |= QCA8K_MAC_PWR_RGMII1_1_8V; 107862306a36Sopenharmony_ci 107962306a36Sopenharmony_ci if (mask) { 108062306a36Sopenharmony_ci ret = qca8k_rmw(priv, QCA8K_REG_MAC_PWR_SEL, 108162306a36Sopenharmony_ci QCA8K_MAC_PWR_RGMII0_1_8V | 108262306a36Sopenharmony_ci QCA8K_MAC_PWR_RGMII1_1_8V, 108362306a36Sopenharmony_ci mask); 108462306a36Sopenharmony_ci } 108562306a36Sopenharmony_ci 108662306a36Sopenharmony_ci return ret; 108762306a36Sopenharmony_ci} 108862306a36Sopenharmony_ci 108962306a36Sopenharmony_cistatic int qca8k_find_cpu_port(struct dsa_switch *ds) 109062306a36Sopenharmony_ci{ 109162306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 109262306a36Sopenharmony_ci 109362306a36Sopenharmony_ci /* Find the connected cpu port. Valid port are 0 or 6 */ 109462306a36Sopenharmony_ci if (dsa_is_cpu_port(ds, 0)) 109562306a36Sopenharmony_ci return 0; 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_ci dev_dbg(priv->dev, "port 0 is not the CPU port. Checking port 6"); 109862306a36Sopenharmony_ci 109962306a36Sopenharmony_ci if (dsa_is_cpu_port(ds, 6)) 110062306a36Sopenharmony_ci return 6; 110162306a36Sopenharmony_ci 110262306a36Sopenharmony_ci return -EINVAL; 110362306a36Sopenharmony_ci} 110462306a36Sopenharmony_ci 110562306a36Sopenharmony_cistatic int 110662306a36Sopenharmony_ciqca8k_setup_of_pws_reg(struct qca8k_priv *priv) 110762306a36Sopenharmony_ci{ 110862306a36Sopenharmony_ci const struct qca8k_match_data *data = priv->info; 110962306a36Sopenharmony_ci struct device_node *node = priv->dev->of_node; 111062306a36Sopenharmony_ci u32 val = 0; 111162306a36Sopenharmony_ci int ret; 111262306a36Sopenharmony_ci 111362306a36Sopenharmony_ci /* QCA8327 require to set to the correct mode. 111462306a36Sopenharmony_ci * His bigger brother QCA8328 have the 172 pin layout. 111562306a36Sopenharmony_ci * Should be applied by default but we set this just to make sure. 111662306a36Sopenharmony_ci */ 111762306a36Sopenharmony_ci if (priv->switch_id == QCA8K_ID_QCA8327) { 111862306a36Sopenharmony_ci /* Set the correct package of 148 pin for QCA8327 */ 111962306a36Sopenharmony_ci if (data->reduced_package) 112062306a36Sopenharmony_ci val |= QCA8327_PWS_PACKAGE148_EN; 112162306a36Sopenharmony_ci 112262306a36Sopenharmony_ci ret = qca8k_rmw(priv, QCA8K_REG_PWS, QCA8327_PWS_PACKAGE148_EN, 112362306a36Sopenharmony_ci val); 112462306a36Sopenharmony_ci if (ret) 112562306a36Sopenharmony_ci return ret; 112662306a36Sopenharmony_ci } 112762306a36Sopenharmony_ci 112862306a36Sopenharmony_ci if (of_property_read_bool(node, "qca,ignore-power-on-sel")) 112962306a36Sopenharmony_ci val |= QCA8K_PWS_POWER_ON_SEL; 113062306a36Sopenharmony_ci 113162306a36Sopenharmony_ci if (of_property_read_bool(node, "qca,led-open-drain")) { 113262306a36Sopenharmony_ci if (!(val & QCA8K_PWS_POWER_ON_SEL)) { 113362306a36Sopenharmony_ci dev_err(priv->dev, "qca,led-open-drain require qca,ignore-power-on-sel to be set."); 113462306a36Sopenharmony_ci return -EINVAL; 113562306a36Sopenharmony_ci } 113662306a36Sopenharmony_ci 113762306a36Sopenharmony_ci val |= QCA8K_PWS_LED_OPEN_EN_CSR; 113862306a36Sopenharmony_ci } 113962306a36Sopenharmony_ci 114062306a36Sopenharmony_ci return qca8k_rmw(priv, QCA8K_REG_PWS, 114162306a36Sopenharmony_ci QCA8K_PWS_LED_OPEN_EN_CSR | QCA8K_PWS_POWER_ON_SEL, 114262306a36Sopenharmony_ci val); 114362306a36Sopenharmony_ci} 114462306a36Sopenharmony_ci 114562306a36Sopenharmony_cistatic int 114662306a36Sopenharmony_ciqca8k_parse_port_config(struct qca8k_priv *priv) 114762306a36Sopenharmony_ci{ 114862306a36Sopenharmony_ci int port, cpu_port_index = -1, ret; 114962306a36Sopenharmony_ci struct device_node *port_dn; 115062306a36Sopenharmony_ci phy_interface_t mode; 115162306a36Sopenharmony_ci struct dsa_port *dp; 115262306a36Sopenharmony_ci u32 delay; 115362306a36Sopenharmony_ci 115462306a36Sopenharmony_ci /* We have 2 CPU port. Check them */ 115562306a36Sopenharmony_ci for (port = 0; port < QCA8K_NUM_PORTS; port++) { 115662306a36Sopenharmony_ci /* Skip every other port */ 115762306a36Sopenharmony_ci if (port != 0 && port != 6) 115862306a36Sopenharmony_ci continue; 115962306a36Sopenharmony_ci 116062306a36Sopenharmony_ci dp = dsa_to_port(priv->ds, port); 116162306a36Sopenharmony_ci port_dn = dp->dn; 116262306a36Sopenharmony_ci cpu_port_index++; 116362306a36Sopenharmony_ci 116462306a36Sopenharmony_ci if (!of_device_is_available(port_dn)) 116562306a36Sopenharmony_ci continue; 116662306a36Sopenharmony_ci 116762306a36Sopenharmony_ci ret = of_get_phy_mode(port_dn, &mode); 116862306a36Sopenharmony_ci if (ret) 116962306a36Sopenharmony_ci continue; 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ci switch (mode) { 117262306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII: 117362306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_ID: 117462306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_TXID: 117562306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_RXID: 117662306a36Sopenharmony_ci case PHY_INTERFACE_MODE_SGMII: 117762306a36Sopenharmony_ci delay = 0; 117862306a36Sopenharmony_ci 117962306a36Sopenharmony_ci if (!of_property_read_u32(port_dn, "tx-internal-delay-ps", &delay)) 118062306a36Sopenharmony_ci /* Switch regs accept value in ns, convert ps to ns */ 118162306a36Sopenharmony_ci delay = delay / 1000; 118262306a36Sopenharmony_ci else if (mode == PHY_INTERFACE_MODE_RGMII_ID || 118362306a36Sopenharmony_ci mode == PHY_INTERFACE_MODE_RGMII_TXID) 118462306a36Sopenharmony_ci delay = 1; 118562306a36Sopenharmony_ci 118662306a36Sopenharmony_ci if (!FIELD_FIT(QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK, delay)) { 118762306a36Sopenharmony_ci dev_err(priv->dev, "rgmii tx delay is limited to a max value of 3ns, setting to the max value"); 118862306a36Sopenharmony_ci delay = 3; 118962306a36Sopenharmony_ci } 119062306a36Sopenharmony_ci 119162306a36Sopenharmony_ci priv->ports_config.rgmii_tx_delay[cpu_port_index] = delay; 119262306a36Sopenharmony_ci 119362306a36Sopenharmony_ci delay = 0; 119462306a36Sopenharmony_ci 119562306a36Sopenharmony_ci if (!of_property_read_u32(port_dn, "rx-internal-delay-ps", &delay)) 119662306a36Sopenharmony_ci /* Switch regs accept value in ns, convert ps to ns */ 119762306a36Sopenharmony_ci delay = delay / 1000; 119862306a36Sopenharmony_ci else if (mode == PHY_INTERFACE_MODE_RGMII_ID || 119962306a36Sopenharmony_ci mode == PHY_INTERFACE_MODE_RGMII_RXID) 120062306a36Sopenharmony_ci delay = 2; 120162306a36Sopenharmony_ci 120262306a36Sopenharmony_ci if (!FIELD_FIT(QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK, delay)) { 120362306a36Sopenharmony_ci dev_err(priv->dev, "rgmii rx delay is limited to a max value of 3ns, setting to the max value"); 120462306a36Sopenharmony_ci delay = 3; 120562306a36Sopenharmony_ci } 120662306a36Sopenharmony_ci 120762306a36Sopenharmony_ci priv->ports_config.rgmii_rx_delay[cpu_port_index] = delay; 120862306a36Sopenharmony_ci 120962306a36Sopenharmony_ci /* Skip sgmii parsing for rgmii* mode */ 121062306a36Sopenharmony_ci if (mode == PHY_INTERFACE_MODE_RGMII || 121162306a36Sopenharmony_ci mode == PHY_INTERFACE_MODE_RGMII_ID || 121262306a36Sopenharmony_ci mode == PHY_INTERFACE_MODE_RGMII_TXID || 121362306a36Sopenharmony_ci mode == PHY_INTERFACE_MODE_RGMII_RXID) 121462306a36Sopenharmony_ci break; 121562306a36Sopenharmony_ci 121662306a36Sopenharmony_ci if (of_property_read_bool(port_dn, "qca,sgmii-txclk-falling-edge")) 121762306a36Sopenharmony_ci priv->ports_config.sgmii_tx_clk_falling_edge = true; 121862306a36Sopenharmony_ci 121962306a36Sopenharmony_ci if (of_property_read_bool(port_dn, "qca,sgmii-rxclk-falling-edge")) 122062306a36Sopenharmony_ci priv->ports_config.sgmii_rx_clk_falling_edge = true; 122162306a36Sopenharmony_ci 122262306a36Sopenharmony_ci if (of_property_read_bool(port_dn, "qca,sgmii-enable-pll")) { 122362306a36Sopenharmony_ci priv->ports_config.sgmii_enable_pll = true; 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_ci if (priv->switch_id == QCA8K_ID_QCA8327) { 122662306a36Sopenharmony_ci dev_err(priv->dev, "SGMII PLL should NOT be enabled for qca8327. Aborting enabling"); 122762306a36Sopenharmony_ci priv->ports_config.sgmii_enable_pll = false; 122862306a36Sopenharmony_ci } 122962306a36Sopenharmony_ci 123062306a36Sopenharmony_ci if (priv->switch_revision < 2) 123162306a36Sopenharmony_ci dev_warn(priv->dev, "SGMII PLL should NOT be enabled for qca8337 with revision 2 or more."); 123262306a36Sopenharmony_ci } 123362306a36Sopenharmony_ci 123462306a36Sopenharmony_ci break; 123562306a36Sopenharmony_ci default: 123662306a36Sopenharmony_ci continue; 123762306a36Sopenharmony_ci } 123862306a36Sopenharmony_ci } 123962306a36Sopenharmony_ci 124062306a36Sopenharmony_ci return 0; 124162306a36Sopenharmony_ci} 124262306a36Sopenharmony_ci 124362306a36Sopenharmony_cistatic void 124462306a36Sopenharmony_ciqca8k_mac_config_setup_internal_delay(struct qca8k_priv *priv, int cpu_port_index, 124562306a36Sopenharmony_ci u32 reg) 124662306a36Sopenharmony_ci{ 124762306a36Sopenharmony_ci u32 delay, val = 0; 124862306a36Sopenharmony_ci int ret; 124962306a36Sopenharmony_ci 125062306a36Sopenharmony_ci /* Delay can be declared in 3 different way. 125162306a36Sopenharmony_ci * Mode to rgmii and internal-delay standard binding defined 125262306a36Sopenharmony_ci * rgmii-id or rgmii-tx/rx phy mode set. 125362306a36Sopenharmony_ci * The parse logic set a delay different than 0 only when one 125462306a36Sopenharmony_ci * of the 3 different way is used. In all other case delay is 125562306a36Sopenharmony_ci * not enabled. With ID or TX/RXID delay is enabled and set 125662306a36Sopenharmony_ci * to the default and recommended value. 125762306a36Sopenharmony_ci */ 125862306a36Sopenharmony_ci if (priv->ports_config.rgmii_tx_delay[cpu_port_index]) { 125962306a36Sopenharmony_ci delay = priv->ports_config.rgmii_tx_delay[cpu_port_index]; 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_ci val |= QCA8K_PORT_PAD_RGMII_TX_DELAY(delay) | 126262306a36Sopenharmony_ci QCA8K_PORT_PAD_RGMII_TX_DELAY_EN; 126362306a36Sopenharmony_ci } 126462306a36Sopenharmony_ci 126562306a36Sopenharmony_ci if (priv->ports_config.rgmii_rx_delay[cpu_port_index]) { 126662306a36Sopenharmony_ci delay = priv->ports_config.rgmii_rx_delay[cpu_port_index]; 126762306a36Sopenharmony_ci 126862306a36Sopenharmony_ci val |= QCA8K_PORT_PAD_RGMII_RX_DELAY(delay) | 126962306a36Sopenharmony_ci QCA8K_PORT_PAD_RGMII_RX_DELAY_EN; 127062306a36Sopenharmony_ci } 127162306a36Sopenharmony_ci 127262306a36Sopenharmony_ci /* Set RGMII delay based on the selected values */ 127362306a36Sopenharmony_ci ret = qca8k_rmw(priv, reg, 127462306a36Sopenharmony_ci QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK | 127562306a36Sopenharmony_ci QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK | 127662306a36Sopenharmony_ci QCA8K_PORT_PAD_RGMII_TX_DELAY_EN | 127762306a36Sopenharmony_ci QCA8K_PORT_PAD_RGMII_RX_DELAY_EN, 127862306a36Sopenharmony_ci val); 127962306a36Sopenharmony_ci if (ret) 128062306a36Sopenharmony_ci dev_err(priv->dev, "Failed to set internal delay for CPU port%d", 128162306a36Sopenharmony_ci cpu_port_index == QCA8K_CPU_PORT0 ? 0 : 6); 128262306a36Sopenharmony_ci} 128362306a36Sopenharmony_ci 128462306a36Sopenharmony_cistatic struct phylink_pcs * 128562306a36Sopenharmony_ciqca8k_phylink_mac_select_pcs(struct dsa_switch *ds, int port, 128662306a36Sopenharmony_ci phy_interface_t interface) 128762306a36Sopenharmony_ci{ 128862306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 128962306a36Sopenharmony_ci struct phylink_pcs *pcs = NULL; 129062306a36Sopenharmony_ci 129162306a36Sopenharmony_ci switch (interface) { 129262306a36Sopenharmony_ci case PHY_INTERFACE_MODE_SGMII: 129362306a36Sopenharmony_ci case PHY_INTERFACE_MODE_1000BASEX: 129462306a36Sopenharmony_ci switch (port) { 129562306a36Sopenharmony_ci case 0: 129662306a36Sopenharmony_ci pcs = &priv->pcs_port_0.pcs; 129762306a36Sopenharmony_ci break; 129862306a36Sopenharmony_ci 129962306a36Sopenharmony_ci case 6: 130062306a36Sopenharmony_ci pcs = &priv->pcs_port_6.pcs; 130162306a36Sopenharmony_ci break; 130262306a36Sopenharmony_ci } 130362306a36Sopenharmony_ci break; 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_ci default: 130662306a36Sopenharmony_ci break; 130762306a36Sopenharmony_ci } 130862306a36Sopenharmony_ci 130962306a36Sopenharmony_ci return pcs; 131062306a36Sopenharmony_ci} 131162306a36Sopenharmony_ci 131262306a36Sopenharmony_cistatic void 131362306a36Sopenharmony_ciqca8k_phylink_mac_config(struct dsa_switch *ds, int port, unsigned int mode, 131462306a36Sopenharmony_ci const struct phylink_link_state *state) 131562306a36Sopenharmony_ci{ 131662306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 131762306a36Sopenharmony_ci int cpu_port_index; 131862306a36Sopenharmony_ci u32 reg; 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_ci switch (port) { 132162306a36Sopenharmony_ci case 0: /* 1st CPU port */ 132262306a36Sopenharmony_ci if (state->interface != PHY_INTERFACE_MODE_RGMII && 132362306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_RGMII_ID && 132462306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_RGMII_TXID && 132562306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_RGMII_RXID && 132662306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_SGMII) 132762306a36Sopenharmony_ci return; 132862306a36Sopenharmony_ci 132962306a36Sopenharmony_ci reg = QCA8K_REG_PORT0_PAD_CTRL; 133062306a36Sopenharmony_ci cpu_port_index = QCA8K_CPU_PORT0; 133162306a36Sopenharmony_ci break; 133262306a36Sopenharmony_ci case 1: 133362306a36Sopenharmony_ci case 2: 133462306a36Sopenharmony_ci case 3: 133562306a36Sopenharmony_ci case 4: 133662306a36Sopenharmony_ci case 5: 133762306a36Sopenharmony_ci /* Internal PHY, nothing to do */ 133862306a36Sopenharmony_ci return; 133962306a36Sopenharmony_ci case 6: /* 2nd CPU port / external PHY */ 134062306a36Sopenharmony_ci if (state->interface != PHY_INTERFACE_MODE_RGMII && 134162306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_RGMII_ID && 134262306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_RGMII_TXID && 134362306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_RGMII_RXID && 134462306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_SGMII && 134562306a36Sopenharmony_ci state->interface != PHY_INTERFACE_MODE_1000BASEX) 134662306a36Sopenharmony_ci return; 134762306a36Sopenharmony_ci 134862306a36Sopenharmony_ci reg = QCA8K_REG_PORT6_PAD_CTRL; 134962306a36Sopenharmony_ci cpu_port_index = QCA8K_CPU_PORT6; 135062306a36Sopenharmony_ci break; 135162306a36Sopenharmony_ci default: 135262306a36Sopenharmony_ci dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port); 135362306a36Sopenharmony_ci return; 135462306a36Sopenharmony_ci } 135562306a36Sopenharmony_ci 135662306a36Sopenharmony_ci if (port != 6 && phylink_autoneg_inband(mode)) { 135762306a36Sopenharmony_ci dev_err(ds->dev, "%s: in-band negotiation unsupported\n", 135862306a36Sopenharmony_ci __func__); 135962306a36Sopenharmony_ci return; 136062306a36Sopenharmony_ci } 136162306a36Sopenharmony_ci 136262306a36Sopenharmony_ci switch (state->interface) { 136362306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII: 136462306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_ID: 136562306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_TXID: 136662306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_RXID: 136762306a36Sopenharmony_ci qca8k_write(priv, reg, QCA8K_PORT_PAD_RGMII_EN); 136862306a36Sopenharmony_ci 136962306a36Sopenharmony_ci /* Configure rgmii delay */ 137062306a36Sopenharmony_ci qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg); 137162306a36Sopenharmony_ci 137262306a36Sopenharmony_ci /* QCA8337 requires to set rgmii rx delay for all ports. 137362306a36Sopenharmony_ci * This is enabled through PORT5_PAD_CTRL for all ports, 137462306a36Sopenharmony_ci * rather than individual port registers. 137562306a36Sopenharmony_ci */ 137662306a36Sopenharmony_ci if (priv->switch_id == QCA8K_ID_QCA8337) 137762306a36Sopenharmony_ci qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL, 137862306a36Sopenharmony_ci QCA8K_PORT_PAD_RGMII_RX_DELAY_EN); 137962306a36Sopenharmony_ci break; 138062306a36Sopenharmony_ci case PHY_INTERFACE_MODE_SGMII: 138162306a36Sopenharmony_ci case PHY_INTERFACE_MODE_1000BASEX: 138262306a36Sopenharmony_ci /* Enable SGMII on the port */ 138362306a36Sopenharmony_ci qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN); 138462306a36Sopenharmony_ci break; 138562306a36Sopenharmony_ci default: 138662306a36Sopenharmony_ci dev_err(ds->dev, "xMII mode %s not supported for port %d\n", 138762306a36Sopenharmony_ci phy_modes(state->interface), port); 138862306a36Sopenharmony_ci return; 138962306a36Sopenharmony_ci } 139062306a36Sopenharmony_ci} 139162306a36Sopenharmony_ci 139262306a36Sopenharmony_cistatic void qca8k_phylink_get_caps(struct dsa_switch *ds, int port, 139362306a36Sopenharmony_ci struct phylink_config *config) 139462306a36Sopenharmony_ci{ 139562306a36Sopenharmony_ci switch (port) { 139662306a36Sopenharmony_ci case 0: /* 1st CPU port */ 139762306a36Sopenharmony_ci phy_interface_set_rgmii(config->supported_interfaces); 139862306a36Sopenharmony_ci __set_bit(PHY_INTERFACE_MODE_SGMII, 139962306a36Sopenharmony_ci config->supported_interfaces); 140062306a36Sopenharmony_ci break; 140162306a36Sopenharmony_ci 140262306a36Sopenharmony_ci case 1: 140362306a36Sopenharmony_ci case 2: 140462306a36Sopenharmony_ci case 3: 140562306a36Sopenharmony_ci case 4: 140662306a36Sopenharmony_ci case 5: 140762306a36Sopenharmony_ci /* Internal PHY */ 140862306a36Sopenharmony_ci __set_bit(PHY_INTERFACE_MODE_GMII, 140962306a36Sopenharmony_ci config->supported_interfaces); 141062306a36Sopenharmony_ci __set_bit(PHY_INTERFACE_MODE_INTERNAL, 141162306a36Sopenharmony_ci config->supported_interfaces); 141262306a36Sopenharmony_ci break; 141362306a36Sopenharmony_ci 141462306a36Sopenharmony_ci case 6: /* 2nd CPU port / external PHY */ 141562306a36Sopenharmony_ci phy_interface_set_rgmii(config->supported_interfaces); 141662306a36Sopenharmony_ci __set_bit(PHY_INTERFACE_MODE_SGMII, 141762306a36Sopenharmony_ci config->supported_interfaces); 141862306a36Sopenharmony_ci __set_bit(PHY_INTERFACE_MODE_1000BASEX, 141962306a36Sopenharmony_ci config->supported_interfaces); 142062306a36Sopenharmony_ci break; 142162306a36Sopenharmony_ci } 142262306a36Sopenharmony_ci 142362306a36Sopenharmony_ci config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE | 142462306a36Sopenharmony_ci MAC_10 | MAC_100 | MAC_1000FD; 142562306a36Sopenharmony_ci} 142662306a36Sopenharmony_ci 142762306a36Sopenharmony_cistatic void 142862306a36Sopenharmony_ciqca8k_phylink_mac_link_down(struct dsa_switch *ds, int port, unsigned int mode, 142962306a36Sopenharmony_ci phy_interface_t interface) 143062306a36Sopenharmony_ci{ 143162306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 143262306a36Sopenharmony_ci 143362306a36Sopenharmony_ci qca8k_port_set_status(priv, port, 0); 143462306a36Sopenharmony_ci} 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_cistatic void 143762306a36Sopenharmony_ciqca8k_phylink_mac_link_up(struct dsa_switch *ds, int port, unsigned int mode, 143862306a36Sopenharmony_ci phy_interface_t interface, struct phy_device *phydev, 143962306a36Sopenharmony_ci int speed, int duplex, bool tx_pause, bool rx_pause) 144062306a36Sopenharmony_ci{ 144162306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 144262306a36Sopenharmony_ci u32 reg; 144362306a36Sopenharmony_ci 144462306a36Sopenharmony_ci if (phylink_autoneg_inband(mode)) { 144562306a36Sopenharmony_ci reg = QCA8K_PORT_STATUS_LINK_AUTO; 144662306a36Sopenharmony_ci } else { 144762306a36Sopenharmony_ci switch (speed) { 144862306a36Sopenharmony_ci case SPEED_10: 144962306a36Sopenharmony_ci reg = QCA8K_PORT_STATUS_SPEED_10; 145062306a36Sopenharmony_ci break; 145162306a36Sopenharmony_ci case SPEED_100: 145262306a36Sopenharmony_ci reg = QCA8K_PORT_STATUS_SPEED_100; 145362306a36Sopenharmony_ci break; 145462306a36Sopenharmony_ci case SPEED_1000: 145562306a36Sopenharmony_ci reg = QCA8K_PORT_STATUS_SPEED_1000; 145662306a36Sopenharmony_ci break; 145762306a36Sopenharmony_ci default: 145862306a36Sopenharmony_ci reg = QCA8K_PORT_STATUS_LINK_AUTO; 145962306a36Sopenharmony_ci break; 146062306a36Sopenharmony_ci } 146162306a36Sopenharmony_ci 146262306a36Sopenharmony_ci if (duplex == DUPLEX_FULL) 146362306a36Sopenharmony_ci reg |= QCA8K_PORT_STATUS_DUPLEX; 146462306a36Sopenharmony_ci 146562306a36Sopenharmony_ci if (rx_pause || dsa_is_cpu_port(ds, port)) 146662306a36Sopenharmony_ci reg |= QCA8K_PORT_STATUS_RXFLOW; 146762306a36Sopenharmony_ci 146862306a36Sopenharmony_ci if (tx_pause || dsa_is_cpu_port(ds, port)) 146962306a36Sopenharmony_ci reg |= QCA8K_PORT_STATUS_TXFLOW; 147062306a36Sopenharmony_ci } 147162306a36Sopenharmony_ci 147262306a36Sopenharmony_ci reg |= QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC; 147362306a36Sopenharmony_ci 147462306a36Sopenharmony_ci qca8k_write(priv, QCA8K_REG_PORT_STATUS(port), reg); 147562306a36Sopenharmony_ci} 147662306a36Sopenharmony_ci 147762306a36Sopenharmony_cistatic struct qca8k_pcs *pcs_to_qca8k_pcs(struct phylink_pcs *pcs) 147862306a36Sopenharmony_ci{ 147962306a36Sopenharmony_ci return container_of(pcs, struct qca8k_pcs, pcs); 148062306a36Sopenharmony_ci} 148162306a36Sopenharmony_ci 148262306a36Sopenharmony_cistatic void qca8k_pcs_get_state(struct phylink_pcs *pcs, 148362306a36Sopenharmony_ci struct phylink_link_state *state) 148462306a36Sopenharmony_ci{ 148562306a36Sopenharmony_ci struct qca8k_priv *priv = pcs_to_qca8k_pcs(pcs)->priv; 148662306a36Sopenharmony_ci int port = pcs_to_qca8k_pcs(pcs)->port; 148762306a36Sopenharmony_ci u32 reg; 148862306a36Sopenharmony_ci int ret; 148962306a36Sopenharmony_ci 149062306a36Sopenharmony_ci ret = qca8k_read(priv, QCA8K_REG_PORT_STATUS(port), ®); 149162306a36Sopenharmony_ci if (ret < 0) { 149262306a36Sopenharmony_ci state->link = false; 149362306a36Sopenharmony_ci return; 149462306a36Sopenharmony_ci } 149562306a36Sopenharmony_ci 149662306a36Sopenharmony_ci state->link = !!(reg & QCA8K_PORT_STATUS_LINK_UP); 149762306a36Sopenharmony_ci state->an_complete = state->link; 149862306a36Sopenharmony_ci state->duplex = (reg & QCA8K_PORT_STATUS_DUPLEX) ? DUPLEX_FULL : 149962306a36Sopenharmony_ci DUPLEX_HALF; 150062306a36Sopenharmony_ci 150162306a36Sopenharmony_ci switch (reg & QCA8K_PORT_STATUS_SPEED) { 150262306a36Sopenharmony_ci case QCA8K_PORT_STATUS_SPEED_10: 150362306a36Sopenharmony_ci state->speed = SPEED_10; 150462306a36Sopenharmony_ci break; 150562306a36Sopenharmony_ci case QCA8K_PORT_STATUS_SPEED_100: 150662306a36Sopenharmony_ci state->speed = SPEED_100; 150762306a36Sopenharmony_ci break; 150862306a36Sopenharmony_ci case QCA8K_PORT_STATUS_SPEED_1000: 150962306a36Sopenharmony_ci state->speed = SPEED_1000; 151062306a36Sopenharmony_ci break; 151162306a36Sopenharmony_ci default: 151262306a36Sopenharmony_ci state->speed = SPEED_UNKNOWN; 151362306a36Sopenharmony_ci break; 151462306a36Sopenharmony_ci } 151562306a36Sopenharmony_ci 151662306a36Sopenharmony_ci if (reg & QCA8K_PORT_STATUS_RXFLOW) 151762306a36Sopenharmony_ci state->pause |= MLO_PAUSE_RX; 151862306a36Sopenharmony_ci if (reg & QCA8K_PORT_STATUS_TXFLOW) 151962306a36Sopenharmony_ci state->pause |= MLO_PAUSE_TX; 152062306a36Sopenharmony_ci} 152162306a36Sopenharmony_ci 152262306a36Sopenharmony_cistatic int qca8k_pcs_config(struct phylink_pcs *pcs, unsigned int neg_mode, 152362306a36Sopenharmony_ci phy_interface_t interface, 152462306a36Sopenharmony_ci const unsigned long *advertising, 152562306a36Sopenharmony_ci bool permit_pause_to_mac) 152662306a36Sopenharmony_ci{ 152762306a36Sopenharmony_ci struct qca8k_priv *priv = pcs_to_qca8k_pcs(pcs)->priv; 152862306a36Sopenharmony_ci int cpu_port_index, ret, port; 152962306a36Sopenharmony_ci u32 reg, val; 153062306a36Sopenharmony_ci 153162306a36Sopenharmony_ci port = pcs_to_qca8k_pcs(pcs)->port; 153262306a36Sopenharmony_ci switch (port) { 153362306a36Sopenharmony_ci case 0: 153462306a36Sopenharmony_ci reg = QCA8K_REG_PORT0_PAD_CTRL; 153562306a36Sopenharmony_ci cpu_port_index = QCA8K_CPU_PORT0; 153662306a36Sopenharmony_ci break; 153762306a36Sopenharmony_ci 153862306a36Sopenharmony_ci case 6: 153962306a36Sopenharmony_ci reg = QCA8K_REG_PORT6_PAD_CTRL; 154062306a36Sopenharmony_ci cpu_port_index = QCA8K_CPU_PORT6; 154162306a36Sopenharmony_ci break; 154262306a36Sopenharmony_ci 154362306a36Sopenharmony_ci default: 154462306a36Sopenharmony_ci WARN_ON(1); 154562306a36Sopenharmony_ci return -EINVAL; 154662306a36Sopenharmony_ci } 154762306a36Sopenharmony_ci 154862306a36Sopenharmony_ci /* Enable/disable SerDes auto-negotiation as necessary */ 154962306a36Sopenharmony_ci val = neg_mode == PHYLINK_PCS_NEG_INBAND_ENABLED ? 155062306a36Sopenharmony_ci 0 : QCA8K_PWS_SERDES_AEN_DIS; 155162306a36Sopenharmony_ci 155262306a36Sopenharmony_ci ret = qca8k_rmw(priv, QCA8K_REG_PWS, QCA8K_PWS_SERDES_AEN_DIS, val); 155362306a36Sopenharmony_ci if (ret) 155462306a36Sopenharmony_ci return ret; 155562306a36Sopenharmony_ci 155662306a36Sopenharmony_ci /* Configure the SGMII parameters */ 155762306a36Sopenharmony_ci ret = qca8k_read(priv, QCA8K_REG_SGMII_CTRL, &val); 155862306a36Sopenharmony_ci if (ret) 155962306a36Sopenharmony_ci return ret; 156062306a36Sopenharmony_ci 156162306a36Sopenharmony_ci val |= QCA8K_SGMII_EN_SD; 156262306a36Sopenharmony_ci 156362306a36Sopenharmony_ci if (priv->ports_config.sgmii_enable_pll) 156462306a36Sopenharmony_ci val |= QCA8K_SGMII_EN_PLL | QCA8K_SGMII_EN_RX | 156562306a36Sopenharmony_ci QCA8K_SGMII_EN_TX; 156662306a36Sopenharmony_ci 156762306a36Sopenharmony_ci if (dsa_is_cpu_port(priv->ds, port)) { 156862306a36Sopenharmony_ci /* CPU port, we're talking to the CPU MAC, be a PHY */ 156962306a36Sopenharmony_ci val &= ~QCA8K_SGMII_MODE_CTRL_MASK; 157062306a36Sopenharmony_ci val |= QCA8K_SGMII_MODE_CTRL_PHY; 157162306a36Sopenharmony_ci } else if (interface == PHY_INTERFACE_MODE_SGMII) { 157262306a36Sopenharmony_ci val &= ~QCA8K_SGMII_MODE_CTRL_MASK; 157362306a36Sopenharmony_ci val |= QCA8K_SGMII_MODE_CTRL_MAC; 157462306a36Sopenharmony_ci } else if (interface == PHY_INTERFACE_MODE_1000BASEX) { 157562306a36Sopenharmony_ci val &= ~QCA8K_SGMII_MODE_CTRL_MASK; 157662306a36Sopenharmony_ci val |= QCA8K_SGMII_MODE_CTRL_BASEX; 157762306a36Sopenharmony_ci } 157862306a36Sopenharmony_ci 157962306a36Sopenharmony_ci qca8k_write(priv, QCA8K_REG_SGMII_CTRL, val); 158062306a36Sopenharmony_ci 158162306a36Sopenharmony_ci /* From original code is reported port instability as SGMII also 158262306a36Sopenharmony_ci * require delay set. Apply advised values here or take them from DT. 158362306a36Sopenharmony_ci */ 158462306a36Sopenharmony_ci if (interface == PHY_INTERFACE_MODE_SGMII) 158562306a36Sopenharmony_ci qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg); 158662306a36Sopenharmony_ci /* For qca8327/qca8328/qca8334/qca8338 sgmii is unique and 158762306a36Sopenharmony_ci * falling edge is set writing in the PORT0 PAD reg 158862306a36Sopenharmony_ci */ 158962306a36Sopenharmony_ci if (priv->switch_id == QCA8K_ID_QCA8327 || 159062306a36Sopenharmony_ci priv->switch_id == QCA8K_ID_QCA8337) 159162306a36Sopenharmony_ci reg = QCA8K_REG_PORT0_PAD_CTRL; 159262306a36Sopenharmony_ci 159362306a36Sopenharmony_ci val = 0; 159462306a36Sopenharmony_ci 159562306a36Sopenharmony_ci /* SGMII Clock phase configuration */ 159662306a36Sopenharmony_ci if (priv->ports_config.sgmii_rx_clk_falling_edge) 159762306a36Sopenharmony_ci val |= QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE; 159862306a36Sopenharmony_ci 159962306a36Sopenharmony_ci if (priv->ports_config.sgmii_tx_clk_falling_edge) 160062306a36Sopenharmony_ci val |= QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE; 160162306a36Sopenharmony_ci 160262306a36Sopenharmony_ci if (val) 160362306a36Sopenharmony_ci ret = qca8k_rmw(priv, reg, 160462306a36Sopenharmony_ci QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE | 160562306a36Sopenharmony_ci QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE, 160662306a36Sopenharmony_ci val); 160762306a36Sopenharmony_ci 160862306a36Sopenharmony_ci return 0; 160962306a36Sopenharmony_ci} 161062306a36Sopenharmony_ci 161162306a36Sopenharmony_cistatic void qca8k_pcs_an_restart(struct phylink_pcs *pcs) 161262306a36Sopenharmony_ci{ 161362306a36Sopenharmony_ci} 161462306a36Sopenharmony_ci 161562306a36Sopenharmony_cistatic const struct phylink_pcs_ops qca8k_pcs_ops = { 161662306a36Sopenharmony_ci .pcs_get_state = qca8k_pcs_get_state, 161762306a36Sopenharmony_ci .pcs_config = qca8k_pcs_config, 161862306a36Sopenharmony_ci .pcs_an_restart = qca8k_pcs_an_restart, 161962306a36Sopenharmony_ci}; 162062306a36Sopenharmony_ci 162162306a36Sopenharmony_cistatic void qca8k_setup_pcs(struct qca8k_priv *priv, struct qca8k_pcs *qpcs, 162262306a36Sopenharmony_ci int port) 162362306a36Sopenharmony_ci{ 162462306a36Sopenharmony_ci qpcs->pcs.ops = &qca8k_pcs_ops; 162562306a36Sopenharmony_ci qpcs->pcs.neg_mode = true; 162662306a36Sopenharmony_ci 162762306a36Sopenharmony_ci /* We don't have interrupts for link changes, so we need to poll */ 162862306a36Sopenharmony_ci qpcs->pcs.poll = true; 162962306a36Sopenharmony_ci qpcs->priv = priv; 163062306a36Sopenharmony_ci qpcs->port = port; 163162306a36Sopenharmony_ci} 163262306a36Sopenharmony_ci 163362306a36Sopenharmony_cistatic void qca8k_mib_autocast_handler(struct dsa_switch *ds, struct sk_buff *skb) 163462306a36Sopenharmony_ci{ 163562306a36Sopenharmony_ci struct qca8k_mib_eth_data *mib_eth_data; 163662306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 163762306a36Sopenharmony_ci const struct qca8k_mib_desc *mib; 163862306a36Sopenharmony_ci struct mib_ethhdr *mib_ethhdr; 163962306a36Sopenharmony_ci __le32 *data2; 164062306a36Sopenharmony_ci u8 port; 164162306a36Sopenharmony_ci int i; 164262306a36Sopenharmony_ci 164362306a36Sopenharmony_ci mib_ethhdr = (struct mib_ethhdr *)skb_mac_header(skb); 164462306a36Sopenharmony_ci mib_eth_data = &priv->mib_eth_data; 164562306a36Sopenharmony_ci 164662306a36Sopenharmony_ci /* The switch autocast every port. Ignore other packet and 164762306a36Sopenharmony_ci * parse only the requested one. 164862306a36Sopenharmony_ci */ 164962306a36Sopenharmony_ci port = FIELD_GET(QCA_HDR_RECV_SOURCE_PORT, ntohs(mib_ethhdr->hdr)); 165062306a36Sopenharmony_ci if (port != mib_eth_data->req_port) 165162306a36Sopenharmony_ci goto exit; 165262306a36Sopenharmony_ci 165362306a36Sopenharmony_ci data2 = (__le32 *)skb->data; 165462306a36Sopenharmony_ci 165562306a36Sopenharmony_ci for (i = 0; i < priv->info->mib_count; i++) { 165662306a36Sopenharmony_ci mib = &ar8327_mib[i]; 165762306a36Sopenharmony_ci 165862306a36Sopenharmony_ci /* First 3 mib are present in the skb head */ 165962306a36Sopenharmony_ci if (i < 3) { 166062306a36Sopenharmony_ci mib_eth_data->data[i] = get_unaligned_le32(mib_ethhdr->data + i); 166162306a36Sopenharmony_ci continue; 166262306a36Sopenharmony_ci } 166362306a36Sopenharmony_ci 166462306a36Sopenharmony_ci /* Some mib are 64 bit wide */ 166562306a36Sopenharmony_ci if (mib->size == 2) 166662306a36Sopenharmony_ci mib_eth_data->data[i] = get_unaligned_le64((__le64 *)data2); 166762306a36Sopenharmony_ci else 166862306a36Sopenharmony_ci mib_eth_data->data[i] = get_unaligned_le32(data2); 166962306a36Sopenharmony_ci 167062306a36Sopenharmony_ci data2 += mib->size; 167162306a36Sopenharmony_ci } 167262306a36Sopenharmony_ci 167362306a36Sopenharmony_ciexit: 167462306a36Sopenharmony_ci /* Complete on receiving all the mib packet */ 167562306a36Sopenharmony_ci if (refcount_dec_and_test(&mib_eth_data->port_parsed)) 167662306a36Sopenharmony_ci complete(&mib_eth_data->rw_done); 167762306a36Sopenharmony_ci} 167862306a36Sopenharmony_ci 167962306a36Sopenharmony_cistatic int 168062306a36Sopenharmony_ciqca8k_get_ethtool_stats_eth(struct dsa_switch *ds, int port, u64 *data) 168162306a36Sopenharmony_ci{ 168262306a36Sopenharmony_ci struct dsa_port *dp = dsa_to_port(ds, port); 168362306a36Sopenharmony_ci struct qca8k_mib_eth_data *mib_eth_data; 168462306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 168562306a36Sopenharmony_ci int ret; 168662306a36Sopenharmony_ci 168762306a36Sopenharmony_ci mib_eth_data = &priv->mib_eth_data; 168862306a36Sopenharmony_ci 168962306a36Sopenharmony_ci mutex_lock(&mib_eth_data->mutex); 169062306a36Sopenharmony_ci 169162306a36Sopenharmony_ci reinit_completion(&mib_eth_data->rw_done); 169262306a36Sopenharmony_ci 169362306a36Sopenharmony_ci mib_eth_data->req_port = dp->index; 169462306a36Sopenharmony_ci mib_eth_data->data = data; 169562306a36Sopenharmony_ci refcount_set(&mib_eth_data->port_parsed, QCA8K_NUM_PORTS); 169662306a36Sopenharmony_ci 169762306a36Sopenharmony_ci mutex_lock(&priv->reg_mutex); 169862306a36Sopenharmony_ci 169962306a36Sopenharmony_ci /* Send mib autocast request */ 170062306a36Sopenharmony_ci ret = regmap_update_bits(priv->regmap, QCA8K_REG_MIB, 170162306a36Sopenharmony_ci QCA8K_MIB_FUNC | QCA8K_MIB_BUSY, 170262306a36Sopenharmony_ci FIELD_PREP(QCA8K_MIB_FUNC, QCA8K_MIB_CAST) | 170362306a36Sopenharmony_ci QCA8K_MIB_BUSY); 170462306a36Sopenharmony_ci 170562306a36Sopenharmony_ci mutex_unlock(&priv->reg_mutex); 170662306a36Sopenharmony_ci 170762306a36Sopenharmony_ci if (ret) 170862306a36Sopenharmony_ci goto exit; 170962306a36Sopenharmony_ci 171062306a36Sopenharmony_ci ret = wait_for_completion_timeout(&mib_eth_data->rw_done, QCA8K_ETHERNET_TIMEOUT); 171162306a36Sopenharmony_ci 171262306a36Sopenharmony_ciexit: 171362306a36Sopenharmony_ci mutex_unlock(&mib_eth_data->mutex); 171462306a36Sopenharmony_ci 171562306a36Sopenharmony_ci return ret; 171662306a36Sopenharmony_ci} 171762306a36Sopenharmony_ci 171862306a36Sopenharmony_cistatic u32 qca8k_get_phy_flags(struct dsa_switch *ds, int port) 171962306a36Sopenharmony_ci{ 172062306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 172162306a36Sopenharmony_ci 172262306a36Sopenharmony_ci /* Communicate to the phy internal driver the switch revision. 172362306a36Sopenharmony_ci * Based on the switch revision different values needs to be 172462306a36Sopenharmony_ci * set to the dbg and mmd reg on the phy. 172562306a36Sopenharmony_ci * The first 2 bit are used to communicate the switch revision 172662306a36Sopenharmony_ci * to the phy driver. 172762306a36Sopenharmony_ci */ 172862306a36Sopenharmony_ci if (port > 0 && port < 6) 172962306a36Sopenharmony_ci return priv->switch_revision; 173062306a36Sopenharmony_ci 173162306a36Sopenharmony_ci return 0; 173262306a36Sopenharmony_ci} 173362306a36Sopenharmony_ci 173462306a36Sopenharmony_cistatic enum dsa_tag_protocol 173562306a36Sopenharmony_ciqca8k_get_tag_protocol(struct dsa_switch *ds, int port, 173662306a36Sopenharmony_ci enum dsa_tag_protocol mp) 173762306a36Sopenharmony_ci{ 173862306a36Sopenharmony_ci return DSA_TAG_PROTO_QCA; 173962306a36Sopenharmony_ci} 174062306a36Sopenharmony_ci 174162306a36Sopenharmony_cistatic void 174262306a36Sopenharmony_ciqca8k_master_change(struct dsa_switch *ds, const struct net_device *master, 174362306a36Sopenharmony_ci bool operational) 174462306a36Sopenharmony_ci{ 174562306a36Sopenharmony_ci struct dsa_port *dp = master->dsa_ptr; 174662306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 174762306a36Sopenharmony_ci 174862306a36Sopenharmony_ci /* Ethernet MIB/MDIO is only supported for CPU port 0 */ 174962306a36Sopenharmony_ci if (dp->index != 0) 175062306a36Sopenharmony_ci return; 175162306a36Sopenharmony_ci 175262306a36Sopenharmony_ci mutex_lock(&priv->mgmt_eth_data.mutex); 175362306a36Sopenharmony_ci mutex_lock(&priv->mib_eth_data.mutex); 175462306a36Sopenharmony_ci 175562306a36Sopenharmony_ci priv->mgmt_master = operational ? (struct net_device *)master : NULL; 175662306a36Sopenharmony_ci 175762306a36Sopenharmony_ci mutex_unlock(&priv->mib_eth_data.mutex); 175862306a36Sopenharmony_ci mutex_unlock(&priv->mgmt_eth_data.mutex); 175962306a36Sopenharmony_ci} 176062306a36Sopenharmony_ci 176162306a36Sopenharmony_cistatic int qca8k_connect_tag_protocol(struct dsa_switch *ds, 176262306a36Sopenharmony_ci enum dsa_tag_protocol proto) 176362306a36Sopenharmony_ci{ 176462306a36Sopenharmony_ci struct qca_tagger_data *tagger_data; 176562306a36Sopenharmony_ci 176662306a36Sopenharmony_ci switch (proto) { 176762306a36Sopenharmony_ci case DSA_TAG_PROTO_QCA: 176862306a36Sopenharmony_ci tagger_data = ds->tagger_data; 176962306a36Sopenharmony_ci 177062306a36Sopenharmony_ci tagger_data->rw_reg_ack_handler = qca8k_rw_reg_ack_handler; 177162306a36Sopenharmony_ci tagger_data->mib_autocast_handler = qca8k_mib_autocast_handler; 177262306a36Sopenharmony_ci 177362306a36Sopenharmony_ci break; 177462306a36Sopenharmony_ci default: 177562306a36Sopenharmony_ci return -EOPNOTSUPP; 177662306a36Sopenharmony_ci } 177762306a36Sopenharmony_ci 177862306a36Sopenharmony_ci return 0; 177962306a36Sopenharmony_ci} 178062306a36Sopenharmony_ci 178162306a36Sopenharmony_cistatic void qca8k_setup_hol_fixup(struct qca8k_priv *priv, int port) 178262306a36Sopenharmony_ci{ 178362306a36Sopenharmony_ci u32 mask; 178462306a36Sopenharmony_ci 178562306a36Sopenharmony_ci switch (port) { 178662306a36Sopenharmony_ci /* The 2 CPU port and port 5 requires some different 178762306a36Sopenharmony_ci * priority than any other ports. 178862306a36Sopenharmony_ci */ 178962306a36Sopenharmony_ci case 0: 179062306a36Sopenharmony_ci case 5: 179162306a36Sopenharmony_ci case 6: 179262306a36Sopenharmony_ci mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) | 179362306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) | 179462306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x4) | 179562306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x4) | 179662306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI4(0x6) | 179762306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI5(0x8) | 179862306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PORT(0x1e); 179962306a36Sopenharmony_ci break; 180062306a36Sopenharmony_ci default: 180162306a36Sopenharmony_ci mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) | 180262306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) | 180362306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x6) | 180462306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x8) | 180562306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL0_EG_PORT(0x19); 180662306a36Sopenharmony_ci } 180762306a36Sopenharmony_ci regmap_write(priv->regmap, QCA8K_REG_PORT_HOL_CTRL0(port), mask); 180862306a36Sopenharmony_ci 180962306a36Sopenharmony_ci mask = QCA8K_PORT_HOL_CTRL1_ING(0x6) | 181062306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN | 181162306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN | 181262306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL1_WRED_EN; 181362306a36Sopenharmony_ci regmap_update_bits(priv->regmap, QCA8K_REG_PORT_HOL_CTRL1(port), 181462306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL1_ING_BUF_MASK | 181562306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN | 181662306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN | 181762306a36Sopenharmony_ci QCA8K_PORT_HOL_CTRL1_WRED_EN, 181862306a36Sopenharmony_ci mask); 181962306a36Sopenharmony_ci} 182062306a36Sopenharmony_ci 182162306a36Sopenharmony_cistatic int 182262306a36Sopenharmony_ciqca8k_setup(struct dsa_switch *ds) 182362306a36Sopenharmony_ci{ 182462306a36Sopenharmony_ci struct qca8k_priv *priv = ds->priv; 182562306a36Sopenharmony_ci struct dsa_port *dp; 182662306a36Sopenharmony_ci int cpu_port, ret; 182762306a36Sopenharmony_ci u32 mask; 182862306a36Sopenharmony_ci 182962306a36Sopenharmony_ci cpu_port = qca8k_find_cpu_port(ds); 183062306a36Sopenharmony_ci if (cpu_port < 0) { 183162306a36Sopenharmony_ci dev_err(priv->dev, "No cpu port configured in both cpu port0 and port6"); 183262306a36Sopenharmony_ci return cpu_port; 183362306a36Sopenharmony_ci } 183462306a36Sopenharmony_ci 183562306a36Sopenharmony_ci /* Parse CPU port config to be later used in phy_link mac_config */ 183662306a36Sopenharmony_ci ret = qca8k_parse_port_config(priv); 183762306a36Sopenharmony_ci if (ret) 183862306a36Sopenharmony_ci return ret; 183962306a36Sopenharmony_ci 184062306a36Sopenharmony_ci ret = qca8k_setup_mdio_bus(priv); 184162306a36Sopenharmony_ci if (ret) 184262306a36Sopenharmony_ci return ret; 184362306a36Sopenharmony_ci 184462306a36Sopenharmony_ci ret = qca8k_setup_of_pws_reg(priv); 184562306a36Sopenharmony_ci if (ret) 184662306a36Sopenharmony_ci return ret; 184762306a36Sopenharmony_ci 184862306a36Sopenharmony_ci ret = qca8k_setup_mac_pwr_sel(priv); 184962306a36Sopenharmony_ci if (ret) 185062306a36Sopenharmony_ci return ret; 185162306a36Sopenharmony_ci 185262306a36Sopenharmony_ci ret = qca8k_setup_led_ctrl(priv); 185362306a36Sopenharmony_ci if (ret) 185462306a36Sopenharmony_ci return ret; 185562306a36Sopenharmony_ci 185662306a36Sopenharmony_ci qca8k_setup_pcs(priv, &priv->pcs_port_0, 0); 185762306a36Sopenharmony_ci qca8k_setup_pcs(priv, &priv->pcs_port_6, 6); 185862306a36Sopenharmony_ci 185962306a36Sopenharmony_ci /* Make sure MAC06 is disabled */ 186062306a36Sopenharmony_ci ret = regmap_clear_bits(priv->regmap, QCA8K_REG_PORT0_PAD_CTRL, 186162306a36Sopenharmony_ci QCA8K_PORT0_PAD_MAC06_EXCHANGE_EN); 186262306a36Sopenharmony_ci if (ret) { 186362306a36Sopenharmony_ci dev_err(priv->dev, "failed disabling MAC06 exchange"); 186462306a36Sopenharmony_ci return ret; 186562306a36Sopenharmony_ci } 186662306a36Sopenharmony_ci 186762306a36Sopenharmony_ci /* Enable CPU Port */ 186862306a36Sopenharmony_ci ret = regmap_set_bits(priv->regmap, QCA8K_REG_GLOBAL_FW_CTRL0, 186962306a36Sopenharmony_ci QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN); 187062306a36Sopenharmony_ci if (ret) { 187162306a36Sopenharmony_ci dev_err(priv->dev, "failed enabling CPU port"); 187262306a36Sopenharmony_ci return ret; 187362306a36Sopenharmony_ci } 187462306a36Sopenharmony_ci 187562306a36Sopenharmony_ci /* Enable MIB counters */ 187662306a36Sopenharmony_ci ret = qca8k_mib_init(priv); 187762306a36Sopenharmony_ci if (ret) 187862306a36Sopenharmony_ci dev_warn(priv->dev, "mib init failed"); 187962306a36Sopenharmony_ci 188062306a36Sopenharmony_ci /* Initial setup of all ports */ 188162306a36Sopenharmony_ci dsa_switch_for_each_port(dp, ds) { 188262306a36Sopenharmony_ci /* Disable forwarding by default on all ports */ 188362306a36Sopenharmony_ci ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(dp->index), 188462306a36Sopenharmony_ci QCA8K_PORT_LOOKUP_MEMBER, 0); 188562306a36Sopenharmony_ci if (ret) 188662306a36Sopenharmony_ci return ret; 188762306a36Sopenharmony_ci } 188862306a36Sopenharmony_ci 188962306a36Sopenharmony_ci /* Disable MAC by default on all user ports */ 189062306a36Sopenharmony_ci dsa_switch_for_each_user_port(dp, ds) 189162306a36Sopenharmony_ci qca8k_port_set_status(priv, dp->index, 0); 189262306a36Sopenharmony_ci 189362306a36Sopenharmony_ci /* Enable QCA header mode on all cpu ports */ 189462306a36Sopenharmony_ci dsa_switch_for_each_cpu_port(dp, ds) { 189562306a36Sopenharmony_ci ret = qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(dp->index), 189662306a36Sopenharmony_ci FIELD_PREP(QCA8K_PORT_HDR_CTRL_TX_MASK, QCA8K_PORT_HDR_CTRL_ALL) | 189762306a36Sopenharmony_ci FIELD_PREP(QCA8K_PORT_HDR_CTRL_RX_MASK, QCA8K_PORT_HDR_CTRL_ALL)); 189862306a36Sopenharmony_ci if (ret) { 189962306a36Sopenharmony_ci dev_err(priv->dev, "failed enabling QCA header mode on port %d", dp->index); 190062306a36Sopenharmony_ci return ret; 190162306a36Sopenharmony_ci } 190262306a36Sopenharmony_ci } 190362306a36Sopenharmony_ci 190462306a36Sopenharmony_ci /* Forward all unknown frames to CPU port for Linux processing 190562306a36Sopenharmony_ci * Notice that in multi-cpu config only one port should be set 190662306a36Sopenharmony_ci * for igmp, unknown, multicast and broadcast packet 190762306a36Sopenharmony_ci */ 190862306a36Sopenharmony_ci ret = qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1, 190962306a36Sopenharmony_ci FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_MASK, BIT(cpu_port)) | 191062306a36Sopenharmony_ci FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_BC_DP_MASK, BIT(cpu_port)) | 191162306a36Sopenharmony_ci FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_MC_DP_MASK, BIT(cpu_port)) | 191262306a36Sopenharmony_ci FIELD_PREP(QCA8K_GLOBAL_FW_CTRL1_UC_DP_MASK, BIT(cpu_port))); 191362306a36Sopenharmony_ci if (ret) 191462306a36Sopenharmony_ci return ret; 191562306a36Sopenharmony_ci 191662306a36Sopenharmony_ci /* CPU port gets connected to all user ports of the switch */ 191762306a36Sopenharmony_ci ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(cpu_port), 191862306a36Sopenharmony_ci QCA8K_PORT_LOOKUP_MEMBER, dsa_user_ports(ds)); 191962306a36Sopenharmony_ci if (ret) 192062306a36Sopenharmony_ci return ret; 192162306a36Sopenharmony_ci 192262306a36Sopenharmony_ci /* Setup connection between CPU port & user ports 192362306a36Sopenharmony_ci * Individual user ports get connected to CPU port only 192462306a36Sopenharmony_ci */ 192562306a36Sopenharmony_ci dsa_switch_for_each_user_port(dp, ds) { 192662306a36Sopenharmony_ci u8 port = dp->index; 192762306a36Sopenharmony_ci 192862306a36Sopenharmony_ci ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port), 192962306a36Sopenharmony_ci QCA8K_PORT_LOOKUP_MEMBER, 193062306a36Sopenharmony_ci BIT(cpu_port)); 193162306a36Sopenharmony_ci if (ret) 193262306a36Sopenharmony_ci return ret; 193362306a36Sopenharmony_ci 193462306a36Sopenharmony_ci ret = regmap_clear_bits(priv->regmap, QCA8K_PORT_LOOKUP_CTRL(port), 193562306a36Sopenharmony_ci QCA8K_PORT_LOOKUP_LEARN); 193662306a36Sopenharmony_ci if (ret) 193762306a36Sopenharmony_ci return ret; 193862306a36Sopenharmony_ci 193962306a36Sopenharmony_ci /* For port based vlans to work we need to set the 194062306a36Sopenharmony_ci * default egress vid 194162306a36Sopenharmony_ci */ 194262306a36Sopenharmony_ci ret = qca8k_rmw(priv, QCA8K_EGRESS_VLAN(port), 194362306a36Sopenharmony_ci QCA8K_EGREES_VLAN_PORT_MASK(port), 194462306a36Sopenharmony_ci QCA8K_EGREES_VLAN_PORT(port, QCA8K_PORT_VID_DEF)); 194562306a36Sopenharmony_ci if (ret) 194662306a36Sopenharmony_ci return ret; 194762306a36Sopenharmony_ci 194862306a36Sopenharmony_ci ret = qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(port), 194962306a36Sopenharmony_ci QCA8K_PORT_VLAN_CVID(QCA8K_PORT_VID_DEF) | 195062306a36Sopenharmony_ci QCA8K_PORT_VLAN_SVID(QCA8K_PORT_VID_DEF)); 195162306a36Sopenharmony_ci if (ret) 195262306a36Sopenharmony_ci return ret; 195362306a36Sopenharmony_ci } 195462306a36Sopenharmony_ci 195562306a36Sopenharmony_ci /* The port 5 of the qca8337 have some problem in flood condition. The 195662306a36Sopenharmony_ci * original legacy driver had some specific buffer and priority settings 195762306a36Sopenharmony_ci * for the different port suggested by the QCA switch team. Add this 195862306a36Sopenharmony_ci * missing settings to improve switch stability under load condition. 195962306a36Sopenharmony_ci * This problem is limited to qca8337 and other qca8k switch are not affected. 196062306a36Sopenharmony_ci */ 196162306a36Sopenharmony_ci if (priv->switch_id == QCA8K_ID_QCA8337) 196262306a36Sopenharmony_ci dsa_switch_for_each_available_port(dp, ds) 196362306a36Sopenharmony_ci qca8k_setup_hol_fixup(priv, dp->index); 196462306a36Sopenharmony_ci 196562306a36Sopenharmony_ci /* Special GLOBAL_FC_THRESH value are needed for ar8327 switch */ 196662306a36Sopenharmony_ci if (priv->switch_id == QCA8K_ID_QCA8327) { 196762306a36Sopenharmony_ci mask = QCA8K_GLOBAL_FC_GOL_XON_THRES(288) | 196862306a36Sopenharmony_ci QCA8K_GLOBAL_FC_GOL_XOFF_THRES(496); 196962306a36Sopenharmony_ci qca8k_rmw(priv, QCA8K_REG_GLOBAL_FC_THRESH, 197062306a36Sopenharmony_ci QCA8K_GLOBAL_FC_GOL_XON_THRES_MASK | 197162306a36Sopenharmony_ci QCA8K_GLOBAL_FC_GOL_XOFF_THRES_MASK, 197262306a36Sopenharmony_ci mask); 197362306a36Sopenharmony_ci } 197462306a36Sopenharmony_ci 197562306a36Sopenharmony_ci /* Setup our port MTUs to match power on defaults */ 197662306a36Sopenharmony_ci ret = qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, ETH_FRAME_LEN + ETH_FCS_LEN); 197762306a36Sopenharmony_ci if (ret) 197862306a36Sopenharmony_ci dev_warn(priv->dev, "failed setting MTU settings"); 197962306a36Sopenharmony_ci 198062306a36Sopenharmony_ci /* Flush the FDB table */ 198162306a36Sopenharmony_ci qca8k_fdb_flush(priv); 198262306a36Sopenharmony_ci 198362306a36Sopenharmony_ci /* Set min a max ageing value supported */ 198462306a36Sopenharmony_ci ds->ageing_time_min = 7000; 198562306a36Sopenharmony_ci ds->ageing_time_max = 458745000; 198662306a36Sopenharmony_ci 198762306a36Sopenharmony_ci /* Set max number of LAGs supported */ 198862306a36Sopenharmony_ci ds->num_lag_ids = QCA8K_NUM_LAGS; 198962306a36Sopenharmony_ci 199062306a36Sopenharmony_ci return 0; 199162306a36Sopenharmony_ci} 199262306a36Sopenharmony_ci 199362306a36Sopenharmony_cistatic const struct dsa_switch_ops qca8k_switch_ops = { 199462306a36Sopenharmony_ci .get_tag_protocol = qca8k_get_tag_protocol, 199562306a36Sopenharmony_ci .setup = qca8k_setup, 199662306a36Sopenharmony_ci .get_strings = qca8k_get_strings, 199762306a36Sopenharmony_ci .get_ethtool_stats = qca8k_get_ethtool_stats, 199862306a36Sopenharmony_ci .get_sset_count = qca8k_get_sset_count, 199962306a36Sopenharmony_ci .set_ageing_time = qca8k_set_ageing_time, 200062306a36Sopenharmony_ci .get_mac_eee = qca8k_get_mac_eee, 200162306a36Sopenharmony_ci .set_mac_eee = qca8k_set_mac_eee, 200262306a36Sopenharmony_ci .port_enable = qca8k_port_enable, 200362306a36Sopenharmony_ci .port_disable = qca8k_port_disable, 200462306a36Sopenharmony_ci .port_change_mtu = qca8k_port_change_mtu, 200562306a36Sopenharmony_ci .port_max_mtu = qca8k_port_max_mtu, 200662306a36Sopenharmony_ci .port_stp_state_set = qca8k_port_stp_state_set, 200762306a36Sopenharmony_ci .port_pre_bridge_flags = qca8k_port_pre_bridge_flags, 200862306a36Sopenharmony_ci .port_bridge_flags = qca8k_port_bridge_flags, 200962306a36Sopenharmony_ci .port_bridge_join = qca8k_port_bridge_join, 201062306a36Sopenharmony_ci .port_bridge_leave = qca8k_port_bridge_leave, 201162306a36Sopenharmony_ci .port_fast_age = qca8k_port_fast_age, 201262306a36Sopenharmony_ci .port_fdb_add = qca8k_port_fdb_add, 201362306a36Sopenharmony_ci .port_fdb_del = qca8k_port_fdb_del, 201462306a36Sopenharmony_ci .port_fdb_dump = qca8k_port_fdb_dump, 201562306a36Sopenharmony_ci .port_mdb_add = qca8k_port_mdb_add, 201662306a36Sopenharmony_ci .port_mdb_del = qca8k_port_mdb_del, 201762306a36Sopenharmony_ci .port_mirror_add = qca8k_port_mirror_add, 201862306a36Sopenharmony_ci .port_mirror_del = qca8k_port_mirror_del, 201962306a36Sopenharmony_ci .port_vlan_filtering = qca8k_port_vlan_filtering, 202062306a36Sopenharmony_ci .port_vlan_add = qca8k_port_vlan_add, 202162306a36Sopenharmony_ci .port_vlan_del = qca8k_port_vlan_del, 202262306a36Sopenharmony_ci .phylink_get_caps = qca8k_phylink_get_caps, 202362306a36Sopenharmony_ci .phylink_mac_select_pcs = qca8k_phylink_mac_select_pcs, 202462306a36Sopenharmony_ci .phylink_mac_config = qca8k_phylink_mac_config, 202562306a36Sopenharmony_ci .phylink_mac_link_down = qca8k_phylink_mac_link_down, 202662306a36Sopenharmony_ci .phylink_mac_link_up = qca8k_phylink_mac_link_up, 202762306a36Sopenharmony_ci .get_phy_flags = qca8k_get_phy_flags, 202862306a36Sopenharmony_ci .port_lag_join = qca8k_port_lag_join, 202962306a36Sopenharmony_ci .port_lag_leave = qca8k_port_lag_leave, 203062306a36Sopenharmony_ci .master_state_change = qca8k_master_change, 203162306a36Sopenharmony_ci .connect_tag_protocol = qca8k_connect_tag_protocol, 203262306a36Sopenharmony_ci}; 203362306a36Sopenharmony_ci 203462306a36Sopenharmony_cistatic int 203562306a36Sopenharmony_ciqca8k_sw_probe(struct mdio_device *mdiodev) 203662306a36Sopenharmony_ci{ 203762306a36Sopenharmony_ci struct qca8k_priv *priv; 203862306a36Sopenharmony_ci int ret; 203962306a36Sopenharmony_ci 204062306a36Sopenharmony_ci /* allocate the private data struct so that we can probe the switches 204162306a36Sopenharmony_ci * ID register 204262306a36Sopenharmony_ci */ 204362306a36Sopenharmony_ci priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL); 204462306a36Sopenharmony_ci if (!priv) 204562306a36Sopenharmony_ci return -ENOMEM; 204662306a36Sopenharmony_ci 204762306a36Sopenharmony_ci priv->bus = mdiodev->bus; 204862306a36Sopenharmony_ci priv->dev = &mdiodev->dev; 204962306a36Sopenharmony_ci priv->info = of_device_get_match_data(priv->dev); 205062306a36Sopenharmony_ci 205162306a36Sopenharmony_ci priv->reset_gpio = devm_gpiod_get_optional(priv->dev, "reset", 205262306a36Sopenharmony_ci GPIOD_OUT_HIGH); 205362306a36Sopenharmony_ci if (IS_ERR(priv->reset_gpio)) 205462306a36Sopenharmony_ci return PTR_ERR(priv->reset_gpio); 205562306a36Sopenharmony_ci 205662306a36Sopenharmony_ci if (priv->reset_gpio) { 205762306a36Sopenharmony_ci /* The active low duration must be greater than 10 ms 205862306a36Sopenharmony_ci * and checkpatch.pl wants 20 ms. 205962306a36Sopenharmony_ci */ 206062306a36Sopenharmony_ci msleep(20); 206162306a36Sopenharmony_ci gpiod_set_value_cansleep(priv->reset_gpio, 0); 206262306a36Sopenharmony_ci } 206362306a36Sopenharmony_ci 206462306a36Sopenharmony_ci /* Start by setting up the register mapping */ 206562306a36Sopenharmony_ci priv->regmap = devm_regmap_init(&mdiodev->dev, NULL, priv, 206662306a36Sopenharmony_ci &qca8k_regmap_config); 206762306a36Sopenharmony_ci if (IS_ERR(priv->regmap)) { 206862306a36Sopenharmony_ci dev_err(priv->dev, "regmap initialization failed"); 206962306a36Sopenharmony_ci return PTR_ERR(priv->regmap); 207062306a36Sopenharmony_ci } 207162306a36Sopenharmony_ci 207262306a36Sopenharmony_ci priv->mdio_cache.page = 0xffff; 207362306a36Sopenharmony_ci 207462306a36Sopenharmony_ci /* Check the detected switch id */ 207562306a36Sopenharmony_ci ret = qca8k_read_switch_id(priv); 207662306a36Sopenharmony_ci if (ret) 207762306a36Sopenharmony_ci return ret; 207862306a36Sopenharmony_ci 207962306a36Sopenharmony_ci priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL); 208062306a36Sopenharmony_ci if (!priv->ds) 208162306a36Sopenharmony_ci return -ENOMEM; 208262306a36Sopenharmony_ci 208362306a36Sopenharmony_ci mutex_init(&priv->mgmt_eth_data.mutex); 208462306a36Sopenharmony_ci init_completion(&priv->mgmt_eth_data.rw_done); 208562306a36Sopenharmony_ci 208662306a36Sopenharmony_ci mutex_init(&priv->mib_eth_data.mutex); 208762306a36Sopenharmony_ci init_completion(&priv->mib_eth_data.rw_done); 208862306a36Sopenharmony_ci 208962306a36Sopenharmony_ci priv->ds->dev = &mdiodev->dev; 209062306a36Sopenharmony_ci priv->ds->num_ports = QCA8K_NUM_PORTS; 209162306a36Sopenharmony_ci priv->ds->priv = priv; 209262306a36Sopenharmony_ci priv->ds->ops = &qca8k_switch_ops; 209362306a36Sopenharmony_ci mutex_init(&priv->reg_mutex); 209462306a36Sopenharmony_ci dev_set_drvdata(&mdiodev->dev, priv); 209562306a36Sopenharmony_ci 209662306a36Sopenharmony_ci return dsa_register_switch(priv->ds); 209762306a36Sopenharmony_ci} 209862306a36Sopenharmony_ci 209962306a36Sopenharmony_cistatic void 210062306a36Sopenharmony_ciqca8k_sw_remove(struct mdio_device *mdiodev) 210162306a36Sopenharmony_ci{ 210262306a36Sopenharmony_ci struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev); 210362306a36Sopenharmony_ci int i; 210462306a36Sopenharmony_ci 210562306a36Sopenharmony_ci if (!priv) 210662306a36Sopenharmony_ci return; 210762306a36Sopenharmony_ci 210862306a36Sopenharmony_ci for (i = 0; i < QCA8K_NUM_PORTS; i++) 210962306a36Sopenharmony_ci qca8k_port_set_status(priv, i, 0); 211062306a36Sopenharmony_ci 211162306a36Sopenharmony_ci dsa_unregister_switch(priv->ds); 211262306a36Sopenharmony_ci} 211362306a36Sopenharmony_ci 211462306a36Sopenharmony_cistatic void qca8k_sw_shutdown(struct mdio_device *mdiodev) 211562306a36Sopenharmony_ci{ 211662306a36Sopenharmony_ci struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev); 211762306a36Sopenharmony_ci 211862306a36Sopenharmony_ci if (!priv) 211962306a36Sopenharmony_ci return; 212062306a36Sopenharmony_ci 212162306a36Sopenharmony_ci dsa_switch_shutdown(priv->ds); 212262306a36Sopenharmony_ci 212362306a36Sopenharmony_ci dev_set_drvdata(&mdiodev->dev, NULL); 212462306a36Sopenharmony_ci} 212562306a36Sopenharmony_ci 212662306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 212762306a36Sopenharmony_cistatic void 212862306a36Sopenharmony_ciqca8k_set_pm(struct qca8k_priv *priv, int enable) 212962306a36Sopenharmony_ci{ 213062306a36Sopenharmony_ci int port; 213162306a36Sopenharmony_ci 213262306a36Sopenharmony_ci for (port = 0; port < QCA8K_NUM_PORTS; port++) { 213362306a36Sopenharmony_ci /* Do not enable on resume if the port was 213462306a36Sopenharmony_ci * disabled before. 213562306a36Sopenharmony_ci */ 213662306a36Sopenharmony_ci if (!(priv->port_enabled_map & BIT(port))) 213762306a36Sopenharmony_ci continue; 213862306a36Sopenharmony_ci 213962306a36Sopenharmony_ci qca8k_port_set_status(priv, port, enable); 214062306a36Sopenharmony_ci } 214162306a36Sopenharmony_ci} 214262306a36Sopenharmony_ci 214362306a36Sopenharmony_cistatic int qca8k_suspend(struct device *dev) 214462306a36Sopenharmony_ci{ 214562306a36Sopenharmony_ci struct qca8k_priv *priv = dev_get_drvdata(dev); 214662306a36Sopenharmony_ci 214762306a36Sopenharmony_ci qca8k_set_pm(priv, 0); 214862306a36Sopenharmony_ci 214962306a36Sopenharmony_ci return dsa_switch_suspend(priv->ds); 215062306a36Sopenharmony_ci} 215162306a36Sopenharmony_ci 215262306a36Sopenharmony_cistatic int qca8k_resume(struct device *dev) 215362306a36Sopenharmony_ci{ 215462306a36Sopenharmony_ci struct qca8k_priv *priv = dev_get_drvdata(dev); 215562306a36Sopenharmony_ci 215662306a36Sopenharmony_ci qca8k_set_pm(priv, 1); 215762306a36Sopenharmony_ci 215862306a36Sopenharmony_ci return dsa_switch_resume(priv->ds); 215962306a36Sopenharmony_ci} 216062306a36Sopenharmony_ci#endif /* CONFIG_PM_SLEEP */ 216162306a36Sopenharmony_ci 216262306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(qca8k_pm_ops, 216362306a36Sopenharmony_ci qca8k_suspend, qca8k_resume); 216462306a36Sopenharmony_ci 216562306a36Sopenharmony_cistatic const struct qca8k_info_ops qca8xxx_ops = { 216662306a36Sopenharmony_ci .autocast_mib = qca8k_get_ethtool_stats_eth, 216762306a36Sopenharmony_ci}; 216862306a36Sopenharmony_ci 216962306a36Sopenharmony_cistatic const struct qca8k_match_data qca8327 = { 217062306a36Sopenharmony_ci .id = QCA8K_ID_QCA8327, 217162306a36Sopenharmony_ci .reduced_package = true, 217262306a36Sopenharmony_ci .mib_count = QCA8K_QCA832X_MIB_COUNT, 217362306a36Sopenharmony_ci .ops = &qca8xxx_ops, 217462306a36Sopenharmony_ci}; 217562306a36Sopenharmony_ci 217662306a36Sopenharmony_cistatic const struct qca8k_match_data qca8328 = { 217762306a36Sopenharmony_ci .id = QCA8K_ID_QCA8327, 217862306a36Sopenharmony_ci .mib_count = QCA8K_QCA832X_MIB_COUNT, 217962306a36Sopenharmony_ci .ops = &qca8xxx_ops, 218062306a36Sopenharmony_ci}; 218162306a36Sopenharmony_ci 218262306a36Sopenharmony_cistatic const struct qca8k_match_data qca833x = { 218362306a36Sopenharmony_ci .id = QCA8K_ID_QCA8337, 218462306a36Sopenharmony_ci .mib_count = QCA8K_QCA833X_MIB_COUNT, 218562306a36Sopenharmony_ci .ops = &qca8xxx_ops, 218662306a36Sopenharmony_ci}; 218762306a36Sopenharmony_ci 218862306a36Sopenharmony_cistatic const struct of_device_id qca8k_of_match[] = { 218962306a36Sopenharmony_ci { .compatible = "qca,qca8327", .data = &qca8327 }, 219062306a36Sopenharmony_ci { .compatible = "qca,qca8328", .data = &qca8328 }, 219162306a36Sopenharmony_ci { .compatible = "qca,qca8334", .data = &qca833x }, 219262306a36Sopenharmony_ci { .compatible = "qca,qca8337", .data = &qca833x }, 219362306a36Sopenharmony_ci { /* sentinel */ }, 219462306a36Sopenharmony_ci}; 219562306a36Sopenharmony_ci 219662306a36Sopenharmony_cistatic struct mdio_driver qca8kmdio_driver = { 219762306a36Sopenharmony_ci .probe = qca8k_sw_probe, 219862306a36Sopenharmony_ci .remove = qca8k_sw_remove, 219962306a36Sopenharmony_ci .shutdown = qca8k_sw_shutdown, 220062306a36Sopenharmony_ci .mdiodrv.driver = { 220162306a36Sopenharmony_ci .name = "qca8k", 220262306a36Sopenharmony_ci .of_match_table = qca8k_of_match, 220362306a36Sopenharmony_ci .pm = &qca8k_pm_ops, 220462306a36Sopenharmony_ci }, 220562306a36Sopenharmony_ci}; 220662306a36Sopenharmony_ci 220762306a36Sopenharmony_cimdio_module_driver(qca8kmdio_driver); 220862306a36Sopenharmony_ci 220962306a36Sopenharmony_ciMODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>"); 221062306a36Sopenharmony_ciMODULE_DESCRIPTION("Driver for QCA8K ethernet switch family"); 221162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 221262306a36Sopenharmony_ciMODULE_ALIAS("platform:qca8k"); 2213