162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Marvell 88E6xxx Switch Global 2 Registers support
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2008 Marvell Semiconductor
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
862306a36Sopenharmony_ci *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/bitfield.h>
1262306a36Sopenharmony_ci#include <linux/interrupt.h>
1362306a36Sopenharmony_ci#include <linux/irqdomain.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "chip.h"
1662306a36Sopenharmony_ci#include "global1.h" /* for MV88E6XXX_G1_STS_IRQ_DEVICE */
1762306a36Sopenharmony_ci#include "global2.h"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ciint mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
2062306a36Sopenharmony_ci{
2162306a36Sopenharmony_ci	return mv88e6xxx_read(chip, chip->info->global2_addr, reg, val);
2262306a36Sopenharmony_ci}
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ciint mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
2562306a36Sopenharmony_ci{
2662306a36Sopenharmony_ci	return mv88e6xxx_write(chip, chip->info->global2_addr, reg, val);
2762306a36Sopenharmony_ci}
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ciint mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip, int reg, int
3062306a36Sopenharmony_ci			  bit, int val)
3162306a36Sopenharmony_ci{
3262306a36Sopenharmony_ci	return mv88e6xxx_wait_bit(chip, chip->info->global2_addr, reg,
3362306a36Sopenharmony_ci				  bit, val);
3462306a36Sopenharmony_ci}
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/* Offset 0x00: Interrupt Source Register */
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic int mv88e6xxx_g2_int_source(struct mv88e6xxx_chip *chip, u16 *src)
3962306a36Sopenharmony_ci{
4062306a36Sopenharmony_ci	/* Read (and clear most of) the Interrupt Source bits */
4162306a36Sopenharmony_ci	return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_INT_SRC, src);
4262306a36Sopenharmony_ci}
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/* Offset 0x01: Interrupt Mask Register */
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic int mv88e6xxx_g2_int_mask(struct mv88e6xxx_chip *chip, u16 mask)
4762306a36Sopenharmony_ci{
4862306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_INT_MASK, mask);
4962306a36Sopenharmony_ci}
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci/* Offset 0x02: Management Enable 2x */
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic int mv88e6xxx_g2_mgmt_enable_2x(struct mv88e6xxx_chip *chip, u16 en2x)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MGMT_EN_2X, en2x);
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci/* Offset 0x03: Management Enable 0x */
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic int mv88e6xxx_g2_mgmt_enable_0x(struct mv88e6xxx_chip *chip, u16 en0x)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MGMT_EN_0X, en0x);
6362306a36Sopenharmony_ci}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci/* Offset 0x05: Switch Management Register */
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic int mv88e6xxx_g2_switch_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip,
6862306a36Sopenharmony_ci					     bool enable)
6962306a36Sopenharmony_ci{
7062306a36Sopenharmony_ci	u16 val;
7162306a36Sopenharmony_ci	int err;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SWITCH_MGMT, &val);
7462306a36Sopenharmony_ci	if (err)
7562306a36Sopenharmony_ci		return err;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	if (enable)
7862306a36Sopenharmony_ci		val |= MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU;
7962306a36Sopenharmony_ci	else
8062306a36Sopenharmony_ci		val &= ~MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SWITCH_MGMT, val);
8362306a36Sopenharmony_ci}
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ciint mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
8662306a36Sopenharmony_ci{
8762306a36Sopenharmony_ci	int err;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	/* Consider the frames with reserved multicast destination
9062306a36Sopenharmony_ci	 * addresses matching 01:80:c2:00:00:0x as MGMT.
9162306a36Sopenharmony_ci	 */
9262306a36Sopenharmony_ci	err = mv88e6xxx_g2_mgmt_enable_0x(chip, 0xffff);
9362306a36Sopenharmony_ci	if (err)
9462306a36Sopenharmony_ci		return err;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	return mv88e6xxx_g2_switch_mgmt_rsvd2cpu(chip, true);
9762306a36Sopenharmony_ci}
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ciint mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	int err;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	/* Consider the frames with reserved multicast destination
10462306a36Sopenharmony_ci	 * addresses matching 01:80:c2:00:00:2x as MGMT.
10562306a36Sopenharmony_ci	 */
10662306a36Sopenharmony_ci	err = mv88e6xxx_g2_mgmt_enable_2x(chip, 0xffff);
10762306a36Sopenharmony_ci	if (err)
10862306a36Sopenharmony_ci		return err;
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	return mv88e6185_g2_mgmt_rsvd2cpu(chip);
11162306a36Sopenharmony_ci}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci/* Offset 0x06: Device Mapping Table register */
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ciint mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip, int target,
11662306a36Sopenharmony_ci				      int port)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	u16 val = (target << 8) | (port & 0x1f);
11962306a36Sopenharmony_ci	/* Modern chips use 5 bits to define a device mapping port,
12062306a36Sopenharmony_ci	 * but bit 4 is reserved on older chips, so it is safe to use.
12162306a36Sopenharmony_ci	 */
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_DEVICE_MAPPING,
12462306a36Sopenharmony_ci				  MV88E6XXX_G2_DEVICE_MAPPING_UPDATE | val);
12562306a36Sopenharmony_ci}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/* Offset 0x07: Trunk Mask Table register */
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ciint mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
13062306a36Sopenharmony_ci				  bool hash, u16 mask)
13162306a36Sopenharmony_ci{
13262306a36Sopenharmony_ci	u16 val = (num << 12) | (mask & mv88e6xxx_port_mask(chip));
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	if (hash)
13562306a36Sopenharmony_ci		val |= MV88E6XXX_G2_TRUNK_MASK_HASH;
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_TRUNK_MASK,
13862306a36Sopenharmony_ci				  MV88E6XXX_G2_TRUNK_MASK_UPDATE | val);
13962306a36Sopenharmony_ci}
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci/* Offset 0x08: Trunk Mapping Table register */
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ciint mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
14462306a36Sopenharmony_ci				     u16 map)
14562306a36Sopenharmony_ci{
14662306a36Sopenharmony_ci	const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
14762306a36Sopenharmony_ci	u16 val = (id << 11) | (map & port_mask);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_TRUNK_MAPPING,
15062306a36Sopenharmony_ci				  MV88E6XXX_G2_TRUNK_MAPPING_UPDATE | val);
15162306a36Sopenharmony_ci}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ciint mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip)
15462306a36Sopenharmony_ci{
15562306a36Sopenharmony_ci	const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
15662306a36Sopenharmony_ci	int i, err;
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	/* Clear all eight possible Trunk Mask vectors */
15962306a36Sopenharmony_ci	for (i = 0; i < 8; ++i) {
16062306a36Sopenharmony_ci		err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
16162306a36Sopenharmony_ci		if (err)
16262306a36Sopenharmony_ci			return err;
16362306a36Sopenharmony_ci	}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	/* Clear all sixteen possible Trunk ID routing vectors */
16662306a36Sopenharmony_ci	for (i = 0; i < 16; ++i) {
16762306a36Sopenharmony_ci		err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
16862306a36Sopenharmony_ci		if (err)
16962306a36Sopenharmony_ci			return err;
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	return 0;
17362306a36Sopenharmony_ci}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci/* Offset 0x09: Ingress Rate Command register
17662306a36Sopenharmony_ci * Offset 0x0A: Ingress Rate Data register
17762306a36Sopenharmony_ci */
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_cistatic int mv88e6xxx_g2_irl_wait(struct mv88e6xxx_chip *chip)
18062306a36Sopenharmony_ci{
18162306a36Sopenharmony_ci	int bit = __bf_shf(MV88E6XXX_G2_IRL_CMD_BUSY);
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_IRL_CMD, bit, 0);
18462306a36Sopenharmony_ci}
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic int mv88e6xxx_g2_irl_op(struct mv88e6xxx_chip *chip, u16 op, int port,
18762306a36Sopenharmony_ci			       int res, int reg)
18862306a36Sopenharmony_ci{
18962306a36Sopenharmony_ci	int err;
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_IRL_CMD,
19262306a36Sopenharmony_ci				 MV88E6XXX_G2_IRL_CMD_BUSY | op | (port << 8) |
19362306a36Sopenharmony_ci				 (res << 5) | reg);
19462306a36Sopenharmony_ci	if (err)
19562306a36Sopenharmony_ci		return err;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	return mv88e6xxx_g2_irl_wait(chip);
19862306a36Sopenharmony_ci}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ciint mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
20162306a36Sopenharmony_ci{
20262306a36Sopenharmony_ci	return mv88e6xxx_g2_irl_op(chip, MV88E6352_G2_IRL_CMD_OP_INIT_ALL, port,
20362306a36Sopenharmony_ci				   0, 0);
20462306a36Sopenharmony_ci}
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ciint mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	return mv88e6xxx_g2_irl_op(chip, MV88E6390_G2_IRL_CMD_OP_INIT_ALL, port,
20962306a36Sopenharmony_ci				   0, 0);
21062306a36Sopenharmony_ci}
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci/* Offset 0x0B: Cross-chip Port VLAN (Addr) Register
21362306a36Sopenharmony_ci * Offset 0x0C: Cross-chip Port VLAN Data Register
21462306a36Sopenharmony_ci */
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic int mv88e6xxx_g2_pvt_op_wait(struct mv88e6xxx_chip *chip)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	int bit = __bf_shf(MV88E6XXX_G2_PVT_ADDR_BUSY);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_PVT_ADDR, bit, 0);
22162306a36Sopenharmony_ci}
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic int mv88e6xxx_g2_pvt_op(struct mv88e6xxx_chip *chip, int src_dev,
22462306a36Sopenharmony_ci			       int src_port, u16 op)
22562306a36Sopenharmony_ci{
22662306a36Sopenharmony_ci	int err;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	/* 9-bit Cross-chip PVT pointer: with MV88E6XXX_G2_MISC_5_BIT_PORT
22962306a36Sopenharmony_ci	 * cleared, source device is 5-bit, source port is 4-bit.
23062306a36Sopenharmony_ci	 */
23162306a36Sopenharmony_ci	op |= MV88E6XXX_G2_PVT_ADDR_BUSY;
23262306a36Sopenharmony_ci	op |= (src_dev & 0x1f) << 4;
23362306a36Sopenharmony_ci	op |= (src_port & 0xf);
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PVT_ADDR, op);
23662306a36Sopenharmony_ci	if (err)
23762306a36Sopenharmony_ci		return err;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	return mv88e6xxx_g2_pvt_op_wait(chip);
24062306a36Sopenharmony_ci}
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ciint mv88e6xxx_g2_pvt_read(struct mv88e6xxx_chip *chip, int src_dev,
24362306a36Sopenharmony_ci			  int src_port, u16 *data)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	int err;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	err = mv88e6xxx_g2_pvt_op_wait(chip);
24862306a36Sopenharmony_ci	if (err)
24962306a36Sopenharmony_ci		return err;
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	err = mv88e6xxx_g2_pvt_op(chip, src_dev, src_port,
25262306a36Sopenharmony_ci				  MV88E6XXX_G2_PVT_ADDR_OP_READ);
25362306a36Sopenharmony_ci	if (err)
25462306a36Sopenharmony_ci		return err;
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_PVT_DATA, data);
25762306a36Sopenharmony_ci}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ciint mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
26062306a36Sopenharmony_ci			   int src_port, u16 data)
26162306a36Sopenharmony_ci{
26262306a36Sopenharmony_ci	int err;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	err = mv88e6xxx_g2_pvt_op_wait(chip);
26562306a36Sopenharmony_ci	if (err)
26662306a36Sopenharmony_ci		return err;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PVT_DATA, data);
26962306a36Sopenharmony_ci	if (err)
27062306a36Sopenharmony_ci		return err;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	return mv88e6xxx_g2_pvt_op(chip, src_dev, src_port,
27362306a36Sopenharmony_ci				   MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN);
27462306a36Sopenharmony_ci}
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci/* Offset 0x0D: Switch MAC/WoL/WoF register */
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
27962306a36Sopenharmony_ci					 unsigned int pointer, u8 data)
28062306a36Sopenharmony_ci{
28162306a36Sopenharmony_ci	u16 val = (pointer << 8) | data;
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SWITCH_MAC,
28462306a36Sopenharmony_ci				  MV88E6XXX_G2_SWITCH_MAC_UPDATE | val);
28562306a36Sopenharmony_ci}
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ciint mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	int i, err;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	for (i = 0; i < 6; i++) {
29262306a36Sopenharmony_ci		err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
29362306a36Sopenharmony_ci		if (err)
29462306a36Sopenharmony_ci			break;
29562306a36Sopenharmony_ci	}
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	return err;
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci/* Offset 0x0E: ATU Statistics */
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ciint mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip, u16 kind, u16 bin)
30362306a36Sopenharmony_ci{
30462306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_ATU_STATS,
30562306a36Sopenharmony_ci				  kind | bin);
30662306a36Sopenharmony_ci}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ciint mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip, u16 *stats)
30962306a36Sopenharmony_ci{
31062306a36Sopenharmony_ci	return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_ATU_STATS, stats);
31162306a36Sopenharmony_ci}
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci/* Offset 0x0F: Priority Override Table */
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
31662306a36Sopenharmony_ci				  u8 data)
31762306a36Sopenharmony_ci{
31862306a36Sopenharmony_ci	u16 val = (pointer << 8) | (data & 0x7);
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PRIO_OVERRIDE,
32162306a36Sopenharmony_ci				  MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE | val);
32262306a36Sopenharmony_ci}
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ciint mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	int i, err;
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	/* Clear all sixteen possible Priority Override entries */
32962306a36Sopenharmony_ci	for (i = 0; i < 16; i++) {
33062306a36Sopenharmony_ci		err = mv88e6xxx_g2_pot_write(chip, i, 0);
33162306a36Sopenharmony_ci		if (err)
33262306a36Sopenharmony_ci			break;
33362306a36Sopenharmony_ci	}
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	return err;
33662306a36Sopenharmony_ci}
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci/* Offset 0x14: EEPROM Command
33962306a36Sopenharmony_ci * Offset 0x15: EEPROM Data (for 16-bit data access)
34062306a36Sopenharmony_ci * Offset 0x15: EEPROM Addr (for 8-bit data access)
34162306a36Sopenharmony_ci */
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ciint mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
34462306a36Sopenharmony_ci{
34562306a36Sopenharmony_ci	int bit = __bf_shf(MV88E6XXX_G2_EEPROM_CMD_BUSY);
34662306a36Sopenharmony_ci	int err;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	err = mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_EEPROM_CMD, bit, 0);
34962306a36Sopenharmony_ci	if (err)
35062306a36Sopenharmony_ci		return err;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	bit = __bf_shf(MV88E6XXX_G2_EEPROM_CMD_RUNNING);
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_EEPROM_CMD, bit, 0);
35562306a36Sopenharmony_ci}
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_cistatic int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
35862306a36Sopenharmony_ci{
35962306a36Sopenharmony_ci	int err;
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_EEPROM_CMD,
36262306a36Sopenharmony_ci				 MV88E6XXX_G2_EEPROM_CMD_BUSY | cmd);
36362306a36Sopenharmony_ci	if (err)
36462306a36Sopenharmony_ci		return err;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	return mv88e6xxx_g2_eeprom_wait(chip);
36762306a36Sopenharmony_ci}
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic int mv88e6xxx_g2_eeprom_read8(struct mv88e6xxx_chip *chip,
37062306a36Sopenharmony_ci				     u16 addr, u8 *data)
37162306a36Sopenharmony_ci{
37262306a36Sopenharmony_ci	u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_READ;
37362306a36Sopenharmony_ci	int err;
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	err = mv88e6xxx_g2_eeprom_wait(chip);
37662306a36Sopenharmony_ci	if (err)
37762306a36Sopenharmony_ci		return err;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6390_G2_EEPROM_ADDR, addr);
38062306a36Sopenharmony_ci	if (err)
38162306a36Sopenharmony_ci		return err;
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci	err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
38462306a36Sopenharmony_ci	if (err)
38562306a36Sopenharmony_ci		return err;
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_EEPROM_CMD, &cmd);
38862306a36Sopenharmony_ci	if (err)
38962306a36Sopenharmony_ci		return err;
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	*data = cmd & 0xff;
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	return 0;
39462306a36Sopenharmony_ci}
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_cistatic int mv88e6xxx_g2_eeprom_write8(struct mv88e6xxx_chip *chip,
39762306a36Sopenharmony_ci				      u16 addr, u8 data)
39862306a36Sopenharmony_ci{
39962306a36Sopenharmony_ci	u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_WRITE |
40062306a36Sopenharmony_ci		MV88E6XXX_G2_EEPROM_CMD_WRITE_EN;
40162306a36Sopenharmony_ci	int err;
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	err = mv88e6xxx_g2_eeprom_wait(chip);
40462306a36Sopenharmony_ci	if (err)
40562306a36Sopenharmony_ci		return err;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6390_G2_EEPROM_ADDR, addr);
40862306a36Sopenharmony_ci	if (err)
40962306a36Sopenharmony_ci		return err;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	return mv88e6xxx_g2_eeprom_cmd(chip, cmd | data);
41262306a36Sopenharmony_ci}
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_cistatic int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
41562306a36Sopenharmony_ci				      u8 addr, u16 *data)
41662306a36Sopenharmony_ci{
41762306a36Sopenharmony_ci	u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_READ | addr;
41862306a36Sopenharmony_ci	int err;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	err = mv88e6xxx_g2_eeprom_wait(chip);
42162306a36Sopenharmony_ci	if (err)
42262306a36Sopenharmony_ci		return err;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
42562306a36Sopenharmony_ci	if (err)
42662306a36Sopenharmony_ci		return err;
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	return mv88e6xxx_g2_read(chip, MV88E6352_G2_EEPROM_DATA, data);
42962306a36Sopenharmony_ci}
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_cistatic int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
43262306a36Sopenharmony_ci				       u8 addr, u16 data)
43362306a36Sopenharmony_ci{
43462306a36Sopenharmony_ci	u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_WRITE | addr;
43562306a36Sopenharmony_ci	int err;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	err = mv88e6xxx_g2_eeprom_wait(chip);
43862306a36Sopenharmony_ci	if (err)
43962306a36Sopenharmony_ci		return err;
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6352_G2_EEPROM_DATA, data);
44262306a36Sopenharmony_ci	if (err)
44362306a36Sopenharmony_ci		return err;
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
44662306a36Sopenharmony_ci}
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ciint mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
44962306a36Sopenharmony_ci			     struct ethtool_eeprom *eeprom, u8 *data)
45062306a36Sopenharmony_ci{
45162306a36Sopenharmony_ci	unsigned int offset = eeprom->offset;
45262306a36Sopenharmony_ci	unsigned int len = eeprom->len;
45362306a36Sopenharmony_ci	int err;
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	eeprom->len = 0;
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci	while (len) {
45862306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_read8(chip, offset, data);
45962306a36Sopenharmony_ci		if (err)
46062306a36Sopenharmony_ci			return err;
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci		eeprom->len++;
46362306a36Sopenharmony_ci		offset++;
46462306a36Sopenharmony_ci		data++;
46562306a36Sopenharmony_ci		len--;
46662306a36Sopenharmony_ci	}
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_ci	return 0;
46962306a36Sopenharmony_ci}
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ciint mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
47262306a36Sopenharmony_ci			     struct ethtool_eeprom *eeprom, u8 *data)
47362306a36Sopenharmony_ci{
47462306a36Sopenharmony_ci	unsigned int offset = eeprom->offset;
47562306a36Sopenharmony_ci	unsigned int len = eeprom->len;
47662306a36Sopenharmony_ci	int err;
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	eeprom->len = 0;
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	while (len) {
48162306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_write8(chip, offset, *data);
48262306a36Sopenharmony_ci		if (err)
48362306a36Sopenharmony_ci			return err;
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci		eeprom->len++;
48662306a36Sopenharmony_ci		offset++;
48762306a36Sopenharmony_ci		data++;
48862306a36Sopenharmony_ci		len--;
48962306a36Sopenharmony_ci	}
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	return 0;
49262306a36Sopenharmony_ci}
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ciint mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
49562306a36Sopenharmony_ci			      struct ethtool_eeprom *eeprom, u8 *data)
49662306a36Sopenharmony_ci{
49762306a36Sopenharmony_ci	unsigned int offset = eeprom->offset;
49862306a36Sopenharmony_ci	unsigned int len = eeprom->len;
49962306a36Sopenharmony_ci	u16 val;
50062306a36Sopenharmony_ci	int err;
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci	eeprom->len = 0;
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_ci	if (offset & 1) {
50562306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
50662306a36Sopenharmony_ci		if (err)
50762306a36Sopenharmony_ci			return err;
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci		*data++ = (val >> 8) & 0xff;
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci		offset++;
51262306a36Sopenharmony_ci		len--;
51362306a36Sopenharmony_ci		eeprom->len++;
51462306a36Sopenharmony_ci	}
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	while (len >= 2) {
51762306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
51862306a36Sopenharmony_ci		if (err)
51962306a36Sopenharmony_ci			return err;
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ci		*data++ = val & 0xff;
52262306a36Sopenharmony_ci		*data++ = (val >> 8) & 0xff;
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci		offset += 2;
52562306a36Sopenharmony_ci		len -= 2;
52662306a36Sopenharmony_ci		eeprom->len += 2;
52762306a36Sopenharmony_ci	}
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ci	if (len) {
53062306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
53162306a36Sopenharmony_ci		if (err)
53262306a36Sopenharmony_ci			return err;
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci		*data++ = val & 0xff;
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_ci		offset++;
53762306a36Sopenharmony_ci		len--;
53862306a36Sopenharmony_ci		eeprom->len++;
53962306a36Sopenharmony_ci	}
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_ci	return 0;
54262306a36Sopenharmony_ci}
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ciint mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
54562306a36Sopenharmony_ci			      struct ethtool_eeprom *eeprom, u8 *data)
54662306a36Sopenharmony_ci{
54762306a36Sopenharmony_ci	unsigned int offset = eeprom->offset;
54862306a36Sopenharmony_ci	unsigned int len = eeprom->len;
54962306a36Sopenharmony_ci	u16 val;
55062306a36Sopenharmony_ci	int err;
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci	/* Ensure the RO WriteEn bit is set */
55362306a36Sopenharmony_ci	err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_EEPROM_CMD, &val);
55462306a36Sopenharmony_ci	if (err)
55562306a36Sopenharmony_ci		return err;
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_ci	if (!(val & MV88E6XXX_G2_EEPROM_CMD_WRITE_EN))
55862306a36Sopenharmony_ci		return -EROFS;
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci	eeprom->len = 0;
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	if (offset & 1) {
56362306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
56462306a36Sopenharmony_ci		if (err)
56562306a36Sopenharmony_ci			return err;
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci		val = (*data++ << 8) | (val & 0xff);
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
57062306a36Sopenharmony_ci		if (err)
57162306a36Sopenharmony_ci			return err;
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ci		offset++;
57462306a36Sopenharmony_ci		len--;
57562306a36Sopenharmony_ci		eeprom->len++;
57662306a36Sopenharmony_ci	}
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	while (len >= 2) {
57962306a36Sopenharmony_ci		val = *data++;
58062306a36Sopenharmony_ci		val |= *data++ << 8;
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
58362306a36Sopenharmony_ci		if (err)
58462306a36Sopenharmony_ci			return err;
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci		offset += 2;
58762306a36Sopenharmony_ci		len -= 2;
58862306a36Sopenharmony_ci		eeprom->len += 2;
58962306a36Sopenharmony_ci	}
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci	if (len) {
59262306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
59362306a36Sopenharmony_ci		if (err)
59462306a36Sopenharmony_ci			return err;
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci		val = (val & 0xff00) | *data++;
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci		err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
59962306a36Sopenharmony_ci		if (err)
60062306a36Sopenharmony_ci			return err;
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_ci		offset++;
60362306a36Sopenharmony_ci		len--;
60462306a36Sopenharmony_ci		eeprom->len++;
60562306a36Sopenharmony_ci	}
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	return 0;
60862306a36Sopenharmony_ci}
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci/* Offset 0x18: SMI PHY Command Register
61162306a36Sopenharmony_ci * Offset 0x19: SMI PHY Data Register
61262306a36Sopenharmony_ci */
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
61562306a36Sopenharmony_ci{
61662306a36Sopenharmony_ci	int bit = __bf_shf(MV88E6XXX_G2_SMI_PHY_CMD_BUSY);
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_SMI_PHY_CMD, bit, 0);
61962306a36Sopenharmony_ci}
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
62262306a36Sopenharmony_ci{
62362306a36Sopenharmony_ci	int err;
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_CMD,
62662306a36Sopenharmony_ci				 MV88E6XXX_G2_SMI_PHY_CMD_BUSY | cmd);
62762306a36Sopenharmony_ci	if (err)
62862306a36Sopenharmony_ci		return err;
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_wait(chip);
63162306a36Sopenharmony_ci}
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_access(struct mv88e6xxx_chip *chip,
63462306a36Sopenharmony_ci				       bool external, bool c45, u16 op, int dev,
63562306a36Sopenharmony_ci				       int reg)
63662306a36Sopenharmony_ci{
63762306a36Sopenharmony_ci	u16 cmd = op;
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci	if (external)
64062306a36Sopenharmony_ci		cmd |= MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL;
64162306a36Sopenharmony_ci	else
64262306a36Sopenharmony_ci		cmd |= MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL; /* empty mask */
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_ci	if (c45)
64562306a36Sopenharmony_ci		cmd |= MV88E6XXX_G2_SMI_PHY_CMD_MODE_45; /* empty mask */
64662306a36Sopenharmony_ci	else
64762306a36Sopenharmony_ci		cmd |= MV88E6XXX_G2_SMI_PHY_CMD_MODE_22;
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	dev <<= __bf_shf(MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK);
65062306a36Sopenharmony_ci	cmd |= dev & MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK;
65162306a36Sopenharmony_ci	cmd |= reg & MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK;
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
65462306a36Sopenharmony_ci}
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_access_c22(struct mv88e6xxx_chip *chip,
65762306a36Sopenharmony_ci					   bool external, u16 op, int dev,
65862306a36Sopenharmony_ci					   int reg)
65962306a36Sopenharmony_ci{
66062306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_access(chip, external, false, op, dev, reg);
66162306a36Sopenharmony_ci}
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_ci/* IEEE 802.3 Clause 22 Read Data Register */
66462306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_read_data_c22(struct mv88e6xxx_chip *chip,
66562306a36Sopenharmony_ci					      bool external, int dev, int reg,
66662306a36Sopenharmony_ci					      u16 *data)
66762306a36Sopenharmony_ci{
66862306a36Sopenharmony_ci	u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA;
66962306a36Sopenharmony_ci	int err;
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci	err = mv88e6xxx_g2_smi_phy_wait(chip);
67262306a36Sopenharmony_ci	if (err)
67362306a36Sopenharmony_ci		return err;
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_ci	err = mv88e6xxx_g2_smi_phy_access_c22(chip, external, op, dev, reg);
67662306a36Sopenharmony_ci	if (err)
67762306a36Sopenharmony_ci		return err;
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_ci	return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
68062306a36Sopenharmony_ci}
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci/* IEEE 802.3 Clause 22 Write Data Register */
68362306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_write_data_c22(struct mv88e6xxx_chip *chip,
68462306a36Sopenharmony_ci					       bool external, int dev, int reg,
68562306a36Sopenharmony_ci					       u16 data)
68662306a36Sopenharmony_ci{
68762306a36Sopenharmony_ci	u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA;
68862306a36Sopenharmony_ci	int err;
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci	err = mv88e6xxx_g2_smi_phy_wait(chip);
69162306a36Sopenharmony_ci	if (err)
69262306a36Sopenharmony_ci		return err;
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
69562306a36Sopenharmony_ci	if (err)
69662306a36Sopenharmony_ci		return err;
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_access_c22(chip, external, op, dev, reg);
69962306a36Sopenharmony_ci}
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_access_c45(struct mv88e6xxx_chip *chip,
70262306a36Sopenharmony_ci					   bool external, u16 op, int port,
70362306a36Sopenharmony_ci					   int dev)
70462306a36Sopenharmony_ci{
70562306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_access(chip, external, true, op, port, dev);
70662306a36Sopenharmony_ci}
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci/* IEEE 802.3 Clause 45 Write Address Register */
70962306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_write_addr_c45(struct mv88e6xxx_chip *chip,
71062306a36Sopenharmony_ci					       bool external, int port, int dev,
71162306a36Sopenharmony_ci					       int addr)
71262306a36Sopenharmony_ci{
71362306a36Sopenharmony_ci	u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR;
71462306a36Sopenharmony_ci	int err;
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ci	err = mv88e6xxx_g2_smi_phy_wait(chip);
71762306a36Sopenharmony_ci	if (err)
71862306a36Sopenharmony_ci		return err;
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, addr);
72162306a36Sopenharmony_ci	if (err)
72262306a36Sopenharmony_ci		return err;
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
72562306a36Sopenharmony_ci}
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci/* IEEE 802.3 Clause 45 Read Data Register */
72862306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_read_data_c45(struct mv88e6xxx_chip *chip,
72962306a36Sopenharmony_ci					      bool external, int port, int dev,
73062306a36Sopenharmony_ci					      u16 *data)
73162306a36Sopenharmony_ci{
73262306a36Sopenharmony_ci	u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA;
73362306a36Sopenharmony_ci	int err;
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ci	err = mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
73662306a36Sopenharmony_ci	if (err)
73762306a36Sopenharmony_ci		return err;
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
74062306a36Sopenharmony_ci}
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_cistatic int _mv88e6xxx_g2_smi_phy_read_c45(struct mv88e6xxx_chip *chip,
74362306a36Sopenharmony_ci					  bool external, int port, int devad,
74462306a36Sopenharmony_ci					  int reg, u16 *data)
74562306a36Sopenharmony_ci{
74662306a36Sopenharmony_ci	int err;
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	err = mv88e6xxx_g2_smi_phy_write_addr_c45(chip, external, port, devad,
74962306a36Sopenharmony_ci						  reg);
75062306a36Sopenharmony_ci	if (err)
75162306a36Sopenharmony_ci		return err;
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_read_data_c45(chip, external, port, devad,
75462306a36Sopenharmony_ci						  data);
75562306a36Sopenharmony_ci}
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci/* IEEE 802.3 Clause 45 Write Data Register */
75862306a36Sopenharmony_cistatic int mv88e6xxx_g2_smi_phy_write_data_c45(struct mv88e6xxx_chip *chip,
75962306a36Sopenharmony_ci					       bool external, int port, int dev,
76062306a36Sopenharmony_ci					       u16 data)
76162306a36Sopenharmony_ci{
76262306a36Sopenharmony_ci	u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA;
76362306a36Sopenharmony_ci	int err;
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
76662306a36Sopenharmony_ci	if (err)
76762306a36Sopenharmony_ci		return err;
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
77062306a36Sopenharmony_ci}
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_cistatic int _mv88e6xxx_g2_smi_phy_write_c45(struct mv88e6xxx_chip *chip,
77362306a36Sopenharmony_ci					   bool external, int port, int devad,
77462306a36Sopenharmony_ci					   int reg, u16 data)
77562306a36Sopenharmony_ci{
77662306a36Sopenharmony_ci	int err;
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_ci	err = mv88e6xxx_g2_smi_phy_write_addr_c45(chip, external, port, devad,
77962306a36Sopenharmony_ci						  reg);
78062306a36Sopenharmony_ci	if (err)
78162306a36Sopenharmony_ci		return err;
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_write_data_c45(chip, external, port, devad,
78462306a36Sopenharmony_ci						   data);
78562306a36Sopenharmony_ci}
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ciint mv88e6xxx_g2_smi_phy_read_c22(struct mv88e6xxx_chip *chip,
78862306a36Sopenharmony_ci				  struct mii_bus *bus,
78962306a36Sopenharmony_ci				  int addr, int reg, u16 *val)
79062306a36Sopenharmony_ci{
79162306a36Sopenharmony_ci	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
79262306a36Sopenharmony_ci	bool external = mdio_bus->external;
79362306a36Sopenharmony_ci
79462306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_read_data_c22(chip, external, addr, reg,
79562306a36Sopenharmony_ci						  val);
79662306a36Sopenharmony_ci}
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ciint mv88e6xxx_g2_smi_phy_read_c45(struct mv88e6xxx_chip *chip,
79962306a36Sopenharmony_ci				  struct mii_bus *bus, int addr, int devad,
80062306a36Sopenharmony_ci				  int reg, u16 *val)
80162306a36Sopenharmony_ci{
80262306a36Sopenharmony_ci	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
80362306a36Sopenharmony_ci	bool external = mdio_bus->external;
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci	return _mv88e6xxx_g2_smi_phy_read_c45(chip, external, addr, devad, reg,
80662306a36Sopenharmony_ci					      val);
80762306a36Sopenharmony_ci}
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_ciint mv88e6xxx_g2_smi_phy_write_c22(struct mv88e6xxx_chip *chip,
81062306a36Sopenharmony_ci				   struct mii_bus *bus, int addr, int reg,
81162306a36Sopenharmony_ci				   u16 val)
81262306a36Sopenharmony_ci{
81362306a36Sopenharmony_ci	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
81462306a36Sopenharmony_ci	bool external = mdio_bus->external;
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_ci	return mv88e6xxx_g2_smi_phy_write_data_c22(chip, external, addr, reg,
81762306a36Sopenharmony_ci						   val);
81862306a36Sopenharmony_ci}
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ciint mv88e6xxx_g2_smi_phy_write_c45(struct mv88e6xxx_chip *chip,
82162306a36Sopenharmony_ci				   struct mii_bus *bus, int addr, int devad,
82262306a36Sopenharmony_ci				   int reg, u16 val)
82362306a36Sopenharmony_ci{
82462306a36Sopenharmony_ci	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
82562306a36Sopenharmony_ci	bool external = mdio_bus->external;
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ci	return _mv88e6xxx_g2_smi_phy_write_c45(chip, external, addr, devad, reg,
82862306a36Sopenharmony_ci					       val);
82962306a36Sopenharmony_ci}
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci/* Offset 0x1B: Watchdog Control */
83262306a36Sopenharmony_cistatic int mv88e6097_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
83362306a36Sopenharmony_ci{
83462306a36Sopenharmony_ci	u16 reg;
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci	mv88e6xxx_g2_read(chip, MV88E6352_G2_WDOG_CTL, &reg);
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_ci	dev_info(chip->dev, "Watchdog event: 0x%04x", reg);
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci	return IRQ_HANDLED;
84162306a36Sopenharmony_ci}
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_cistatic void mv88e6097_watchdog_free(struct mv88e6xxx_chip *chip)
84462306a36Sopenharmony_ci{
84562306a36Sopenharmony_ci	u16 reg;
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_ci	mv88e6xxx_g2_read(chip, MV88E6352_G2_WDOG_CTL, &reg);
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	reg &= ~(MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE |
85062306a36Sopenharmony_ci		 MV88E6352_G2_WDOG_CTL_QC_ENABLE);
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci	mv88e6xxx_g2_write(chip, MV88E6352_G2_WDOG_CTL, reg);
85362306a36Sopenharmony_ci}
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_cistatic int mv88e6097_watchdog_setup(struct mv88e6xxx_chip *chip)
85662306a36Sopenharmony_ci{
85762306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6352_G2_WDOG_CTL,
85862306a36Sopenharmony_ci				  MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE |
85962306a36Sopenharmony_ci				  MV88E6352_G2_WDOG_CTL_QC_ENABLE |
86062306a36Sopenharmony_ci				  MV88E6352_G2_WDOG_CTL_SWRESET);
86162306a36Sopenharmony_ci}
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_ciconst struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {
86462306a36Sopenharmony_ci	.irq_action = mv88e6097_watchdog_action,
86562306a36Sopenharmony_ci	.irq_setup = mv88e6097_watchdog_setup,
86662306a36Sopenharmony_ci	.irq_free = mv88e6097_watchdog_free,
86762306a36Sopenharmony_ci};
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_cistatic void mv88e6250_watchdog_free(struct mv88e6xxx_chip *chip)
87062306a36Sopenharmony_ci{
87162306a36Sopenharmony_ci	u16 reg;
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci	mv88e6xxx_g2_read(chip, MV88E6250_G2_WDOG_CTL, &reg);
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_ci	reg &= ~(MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE |
87662306a36Sopenharmony_ci		 MV88E6250_G2_WDOG_CTL_QC_ENABLE);
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_ci	mv88e6xxx_g2_write(chip, MV88E6250_G2_WDOG_CTL, reg);
87962306a36Sopenharmony_ci}
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_cistatic int mv88e6250_watchdog_setup(struct mv88e6xxx_chip *chip)
88262306a36Sopenharmony_ci{
88362306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6250_G2_WDOG_CTL,
88462306a36Sopenharmony_ci				  MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE |
88562306a36Sopenharmony_ci				  MV88E6250_G2_WDOG_CTL_QC_ENABLE |
88662306a36Sopenharmony_ci				  MV88E6250_G2_WDOG_CTL_SWRESET);
88762306a36Sopenharmony_ci}
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ciconst struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops = {
89062306a36Sopenharmony_ci	.irq_action = mv88e6097_watchdog_action,
89162306a36Sopenharmony_ci	.irq_setup = mv88e6250_watchdog_setup,
89262306a36Sopenharmony_ci	.irq_free = mv88e6250_watchdog_free,
89362306a36Sopenharmony_ci};
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_cistatic int mv88e6390_watchdog_setup(struct mv88e6xxx_chip *chip)
89662306a36Sopenharmony_ci{
89762306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
89862306a36Sopenharmony_ci				  MV88E6390_G2_WDOG_CTL_UPDATE |
89962306a36Sopenharmony_ci				  MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE |
90062306a36Sopenharmony_ci				  MV88E6390_G2_WDOG_CTL_CUT_THROUGH |
90162306a36Sopenharmony_ci				  MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER |
90262306a36Sopenharmony_ci				  MV88E6390_G2_WDOG_CTL_EGRESS |
90362306a36Sopenharmony_ci				  MV88E6390_G2_WDOG_CTL_FORCE_IRQ);
90462306a36Sopenharmony_ci}
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_cistatic int mv88e6390_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
90762306a36Sopenharmony_ci{
90862306a36Sopenharmony_ci	u16 reg;
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_ci	mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
91162306a36Sopenharmony_ci			   MV88E6390_G2_WDOG_CTL_PTR_EVENT);
91262306a36Sopenharmony_ci	mv88e6xxx_g2_read(chip, MV88E6390_G2_WDOG_CTL, &reg);
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_ci	dev_info(chip->dev, "Watchdog event: 0x%04x",
91562306a36Sopenharmony_ci		 reg & MV88E6390_G2_WDOG_CTL_DATA_MASK);
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_ci	mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
91862306a36Sopenharmony_ci			   MV88E6390_G2_WDOG_CTL_PTR_HISTORY);
91962306a36Sopenharmony_ci	mv88e6xxx_g2_read(chip, MV88E6390_G2_WDOG_CTL, &reg);
92062306a36Sopenharmony_ci
92162306a36Sopenharmony_ci	dev_info(chip->dev, "Watchdog history: 0x%04x",
92262306a36Sopenharmony_ci		 reg & MV88E6390_G2_WDOG_CTL_DATA_MASK);
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci	/* Trigger a software reset to try to recover the switch */
92562306a36Sopenharmony_ci	if (chip->info->ops->reset)
92662306a36Sopenharmony_ci		chip->info->ops->reset(chip);
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_ci	mv88e6390_watchdog_setup(chip);
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_ci	return IRQ_HANDLED;
93162306a36Sopenharmony_ci}
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_cistatic void mv88e6390_watchdog_free(struct mv88e6xxx_chip *chip)
93462306a36Sopenharmony_ci{
93562306a36Sopenharmony_ci	mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
93662306a36Sopenharmony_ci			   MV88E6390_G2_WDOG_CTL_UPDATE |
93762306a36Sopenharmony_ci			   MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE);
93862306a36Sopenharmony_ci}
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_ciconst struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {
94162306a36Sopenharmony_ci	.irq_action = mv88e6390_watchdog_action,
94262306a36Sopenharmony_ci	.irq_setup = mv88e6390_watchdog_setup,
94362306a36Sopenharmony_ci	.irq_free = mv88e6390_watchdog_free,
94462306a36Sopenharmony_ci};
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_cistatic int mv88e6393x_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
94762306a36Sopenharmony_ci{
94862306a36Sopenharmony_ci	mv88e6390_watchdog_action(chip, irq);
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_ci	/* Fix for clearing the force WD event bit.
95162306a36Sopenharmony_ci	 * Unreleased erratum on mv88e6393x.
95262306a36Sopenharmony_ci	 */
95362306a36Sopenharmony_ci	mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
95462306a36Sopenharmony_ci			   MV88E6390_G2_WDOG_CTL_UPDATE |
95562306a36Sopenharmony_ci			   MV88E6390_G2_WDOG_CTL_PTR_EVENT);
95662306a36Sopenharmony_ci
95762306a36Sopenharmony_ci	return IRQ_HANDLED;
95862306a36Sopenharmony_ci}
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_ciconst struct mv88e6xxx_irq_ops mv88e6393x_watchdog_ops = {
96162306a36Sopenharmony_ci	.irq_action = mv88e6393x_watchdog_action,
96262306a36Sopenharmony_ci	.irq_setup = mv88e6390_watchdog_setup,
96362306a36Sopenharmony_ci	.irq_free = mv88e6390_watchdog_free,
96462306a36Sopenharmony_ci};
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_cistatic irqreturn_t mv88e6xxx_g2_watchdog_thread_fn(int irq, void *dev_id)
96762306a36Sopenharmony_ci{
96862306a36Sopenharmony_ci	struct mv88e6xxx_chip *chip = dev_id;
96962306a36Sopenharmony_ci	irqreturn_t ret = IRQ_NONE;
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_ci	mv88e6xxx_reg_lock(chip);
97262306a36Sopenharmony_ci	if (chip->info->ops->watchdog_ops->irq_action)
97362306a36Sopenharmony_ci		ret = chip->info->ops->watchdog_ops->irq_action(chip, irq);
97462306a36Sopenharmony_ci	mv88e6xxx_reg_unlock(chip);
97562306a36Sopenharmony_ci
97662306a36Sopenharmony_ci	return ret;
97762306a36Sopenharmony_ci}
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_cistatic void mv88e6xxx_g2_watchdog_free(struct mv88e6xxx_chip *chip)
98062306a36Sopenharmony_ci{
98162306a36Sopenharmony_ci	mv88e6xxx_reg_lock(chip);
98262306a36Sopenharmony_ci	if (chip->info->ops->watchdog_ops->irq_free)
98362306a36Sopenharmony_ci		chip->info->ops->watchdog_ops->irq_free(chip);
98462306a36Sopenharmony_ci	mv88e6xxx_reg_unlock(chip);
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_ci	free_irq(chip->watchdog_irq, chip);
98762306a36Sopenharmony_ci	irq_dispose_mapping(chip->watchdog_irq);
98862306a36Sopenharmony_ci}
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_cistatic int mv88e6xxx_g2_watchdog_setup(struct mv88e6xxx_chip *chip)
99162306a36Sopenharmony_ci{
99262306a36Sopenharmony_ci	int err;
99362306a36Sopenharmony_ci
99462306a36Sopenharmony_ci	chip->watchdog_irq = irq_find_mapping(chip->g2_irq.domain,
99562306a36Sopenharmony_ci					      MV88E6XXX_G2_INT_SOURCE_WATCHDOG);
99662306a36Sopenharmony_ci	if (chip->watchdog_irq < 0)
99762306a36Sopenharmony_ci		return chip->watchdog_irq;
99862306a36Sopenharmony_ci
99962306a36Sopenharmony_ci	snprintf(chip->watchdog_irq_name, sizeof(chip->watchdog_irq_name),
100062306a36Sopenharmony_ci		 "mv88e6xxx-%s-watchdog", dev_name(chip->dev));
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_ci	err = request_threaded_irq(chip->watchdog_irq, NULL,
100362306a36Sopenharmony_ci				   mv88e6xxx_g2_watchdog_thread_fn,
100462306a36Sopenharmony_ci				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
100562306a36Sopenharmony_ci				   chip->watchdog_irq_name, chip);
100662306a36Sopenharmony_ci	if (err)
100762306a36Sopenharmony_ci		return err;
100862306a36Sopenharmony_ci
100962306a36Sopenharmony_ci	mv88e6xxx_reg_lock(chip);
101062306a36Sopenharmony_ci	if (chip->info->ops->watchdog_ops->irq_setup)
101162306a36Sopenharmony_ci		err = chip->info->ops->watchdog_ops->irq_setup(chip);
101262306a36Sopenharmony_ci	mv88e6xxx_reg_unlock(chip);
101362306a36Sopenharmony_ci
101462306a36Sopenharmony_ci	return err;
101562306a36Sopenharmony_ci}
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_ci/* Offset 0x1D: Misc Register */
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_cistatic int mv88e6xxx_g2_misc_5_bit_port(struct mv88e6xxx_chip *chip,
102062306a36Sopenharmony_ci					bool port_5_bit)
102162306a36Sopenharmony_ci{
102262306a36Sopenharmony_ci	u16 val;
102362306a36Sopenharmony_ci	int err;
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_ci	err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_MISC, &val);
102662306a36Sopenharmony_ci	if (err)
102762306a36Sopenharmony_ci		return err;
102862306a36Sopenharmony_ci
102962306a36Sopenharmony_ci	if (port_5_bit)
103062306a36Sopenharmony_ci		val |= MV88E6XXX_G2_MISC_5_BIT_PORT;
103162306a36Sopenharmony_ci	else
103262306a36Sopenharmony_ci		val &= ~MV88E6XXX_G2_MISC_5_BIT_PORT;
103362306a36Sopenharmony_ci
103462306a36Sopenharmony_ci	return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MISC, val);
103562306a36Sopenharmony_ci}
103662306a36Sopenharmony_ci
103762306a36Sopenharmony_ciint mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
103862306a36Sopenharmony_ci{
103962306a36Sopenharmony_ci	return mv88e6xxx_g2_misc_5_bit_port(chip, false);
104062306a36Sopenharmony_ci}
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_cistatic void mv88e6xxx_g2_irq_mask(struct irq_data *d)
104362306a36Sopenharmony_ci{
104462306a36Sopenharmony_ci	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
104562306a36Sopenharmony_ci	unsigned int n = d->hwirq;
104662306a36Sopenharmony_ci
104762306a36Sopenharmony_ci	chip->g2_irq.masked |= (1 << n);
104862306a36Sopenharmony_ci}
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_cistatic void mv88e6xxx_g2_irq_unmask(struct irq_data *d)
105162306a36Sopenharmony_ci{
105262306a36Sopenharmony_ci	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
105362306a36Sopenharmony_ci	unsigned int n = d->hwirq;
105462306a36Sopenharmony_ci
105562306a36Sopenharmony_ci	chip->g2_irq.masked &= ~(1 << n);
105662306a36Sopenharmony_ci}
105762306a36Sopenharmony_ci
105862306a36Sopenharmony_cistatic irqreturn_t mv88e6xxx_g2_irq_thread_fn(int irq, void *dev_id)
105962306a36Sopenharmony_ci{
106062306a36Sopenharmony_ci	struct mv88e6xxx_chip *chip = dev_id;
106162306a36Sopenharmony_ci	unsigned int nhandled = 0;
106262306a36Sopenharmony_ci	unsigned int sub_irq;
106362306a36Sopenharmony_ci	unsigned int n;
106462306a36Sopenharmony_ci	int err;
106562306a36Sopenharmony_ci	u16 reg;
106662306a36Sopenharmony_ci
106762306a36Sopenharmony_ci	mv88e6xxx_reg_lock(chip);
106862306a36Sopenharmony_ci	err = mv88e6xxx_g2_int_source(chip, &reg);
106962306a36Sopenharmony_ci	mv88e6xxx_reg_unlock(chip);
107062306a36Sopenharmony_ci	if (err)
107162306a36Sopenharmony_ci		goto out;
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_ci	for (n = 0; n < 16; ++n) {
107462306a36Sopenharmony_ci		if (reg & (1 << n)) {
107562306a36Sopenharmony_ci			sub_irq = irq_find_mapping(chip->g2_irq.domain, n);
107662306a36Sopenharmony_ci			handle_nested_irq(sub_irq);
107762306a36Sopenharmony_ci			++nhandled;
107862306a36Sopenharmony_ci		}
107962306a36Sopenharmony_ci	}
108062306a36Sopenharmony_ciout:
108162306a36Sopenharmony_ci	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
108262306a36Sopenharmony_ci}
108362306a36Sopenharmony_ci
108462306a36Sopenharmony_cistatic void mv88e6xxx_g2_irq_bus_lock(struct irq_data *d)
108562306a36Sopenharmony_ci{
108662306a36Sopenharmony_ci	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
108762306a36Sopenharmony_ci
108862306a36Sopenharmony_ci	mv88e6xxx_reg_lock(chip);
108962306a36Sopenharmony_ci}
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_cistatic void mv88e6xxx_g2_irq_bus_sync_unlock(struct irq_data *d)
109262306a36Sopenharmony_ci{
109362306a36Sopenharmony_ci	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
109462306a36Sopenharmony_ci	int err;
109562306a36Sopenharmony_ci
109662306a36Sopenharmony_ci	err = mv88e6xxx_g2_int_mask(chip, ~chip->g2_irq.masked);
109762306a36Sopenharmony_ci	if (err)
109862306a36Sopenharmony_ci		dev_err(chip->dev, "failed to mask interrupts\n");
109962306a36Sopenharmony_ci
110062306a36Sopenharmony_ci	mv88e6xxx_reg_unlock(chip);
110162306a36Sopenharmony_ci}
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_cistatic const struct irq_chip mv88e6xxx_g2_irq_chip = {
110462306a36Sopenharmony_ci	.name			= "mv88e6xxx-g2",
110562306a36Sopenharmony_ci	.irq_mask		= mv88e6xxx_g2_irq_mask,
110662306a36Sopenharmony_ci	.irq_unmask		= mv88e6xxx_g2_irq_unmask,
110762306a36Sopenharmony_ci	.irq_bus_lock		= mv88e6xxx_g2_irq_bus_lock,
110862306a36Sopenharmony_ci	.irq_bus_sync_unlock	= mv88e6xxx_g2_irq_bus_sync_unlock,
110962306a36Sopenharmony_ci};
111062306a36Sopenharmony_ci
111162306a36Sopenharmony_cistatic int mv88e6xxx_g2_irq_domain_map(struct irq_domain *d,
111262306a36Sopenharmony_ci				       unsigned int irq,
111362306a36Sopenharmony_ci				       irq_hw_number_t hwirq)
111462306a36Sopenharmony_ci{
111562306a36Sopenharmony_ci	struct mv88e6xxx_chip *chip = d->host_data;
111662306a36Sopenharmony_ci
111762306a36Sopenharmony_ci	irq_set_chip_data(irq, d->host_data);
111862306a36Sopenharmony_ci	irq_set_chip_and_handler(irq, &chip->g2_irq.chip, handle_level_irq);
111962306a36Sopenharmony_ci	irq_set_noprobe(irq);
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_ci	return 0;
112262306a36Sopenharmony_ci}
112362306a36Sopenharmony_ci
112462306a36Sopenharmony_cistatic const struct irq_domain_ops mv88e6xxx_g2_irq_domain_ops = {
112562306a36Sopenharmony_ci	.map	= mv88e6xxx_g2_irq_domain_map,
112662306a36Sopenharmony_ci	.xlate	= irq_domain_xlate_twocell,
112762306a36Sopenharmony_ci};
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_civoid mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
113062306a36Sopenharmony_ci{
113162306a36Sopenharmony_ci	int irq, virq;
113262306a36Sopenharmony_ci
113362306a36Sopenharmony_ci	mv88e6xxx_g2_watchdog_free(chip);
113462306a36Sopenharmony_ci
113562306a36Sopenharmony_ci	free_irq(chip->device_irq, chip);
113662306a36Sopenharmony_ci	irq_dispose_mapping(chip->device_irq);
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	for (irq = 0; irq < 16; irq++) {
113962306a36Sopenharmony_ci		virq = irq_find_mapping(chip->g2_irq.domain, irq);
114062306a36Sopenharmony_ci		irq_dispose_mapping(virq);
114162306a36Sopenharmony_ci	}
114262306a36Sopenharmony_ci
114362306a36Sopenharmony_ci	irq_domain_remove(chip->g2_irq.domain);
114462306a36Sopenharmony_ci}
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_ciint mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
114762306a36Sopenharmony_ci{
114862306a36Sopenharmony_ci	int err, irq, virq;
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci	chip->g2_irq.masked = ~0;
115162306a36Sopenharmony_ci	mv88e6xxx_reg_lock(chip);
115262306a36Sopenharmony_ci	err = mv88e6xxx_g2_int_mask(chip, ~chip->g2_irq.masked);
115362306a36Sopenharmony_ci	mv88e6xxx_reg_unlock(chip);
115462306a36Sopenharmony_ci	if (err)
115562306a36Sopenharmony_ci		return err;
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_ci	chip->g2_irq.domain = irq_domain_add_simple(
115862306a36Sopenharmony_ci		chip->dev->of_node, 16, 0, &mv88e6xxx_g2_irq_domain_ops, chip);
115962306a36Sopenharmony_ci	if (!chip->g2_irq.domain)
116062306a36Sopenharmony_ci		return -ENOMEM;
116162306a36Sopenharmony_ci
116262306a36Sopenharmony_ci	for (irq = 0; irq < 16; irq++)
116362306a36Sopenharmony_ci		irq_create_mapping(chip->g2_irq.domain, irq);
116462306a36Sopenharmony_ci
116562306a36Sopenharmony_ci	chip->g2_irq.chip = mv88e6xxx_g2_irq_chip;
116662306a36Sopenharmony_ci
116762306a36Sopenharmony_ci	chip->device_irq = irq_find_mapping(chip->g1_irq.domain,
116862306a36Sopenharmony_ci					    MV88E6XXX_G1_STS_IRQ_DEVICE);
116962306a36Sopenharmony_ci	if (chip->device_irq < 0) {
117062306a36Sopenharmony_ci		err = chip->device_irq;
117162306a36Sopenharmony_ci		goto out;
117262306a36Sopenharmony_ci	}
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci	snprintf(chip->device_irq_name, sizeof(chip->device_irq_name),
117562306a36Sopenharmony_ci		 "mv88e6xxx-%s-g2", dev_name(chip->dev));
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_ci	err = request_threaded_irq(chip->device_irq, NULL,
117862306a36Sopenharmony_ci				   mv88e6xxx_g2_irq_thread_fn,
117962306a36Sopenharmony_ci				   IRQF_ONESHOT, chip->device_irq_name, chip);
118062306a36Sopenharmony_ci	if (err)
118162306a36Sopenharmony_ci		goto out;
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_ci	return mv88e6xxx_g2_watchdog_setup(chip);
118462306a36Sopenharmony_ci
118562306a36Sopenharmony_ciout:
118662306a36Sopenharmony_ci	for (irq = 0; irq < 16; irq++) {
118762306a36Sopenharmony_ci		virq = irq_find_mapping(chip->g2_irq.domain, irq);
118862306a36Sopenharmony_ci		irq_dispose_mapping(virq);
118962306a36Sopenharmony_ci	}
119062306a36Sopenharmony_ci
119162306a36Sopenharmony_ci	irq_domain_remove(chip->g2_irq.domain);
119262306a36Sopenharmony_ci
119362306a36Sopenharmony_ci	return err;
119462306a36Sopenharmony_ci}
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_ciint mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
119762306a36Sopenharmony_ci				struct mii_bus *bus)
119862306a36Sopenharmony_ci{
119962306a36Sopenharmony_ci	int phy_start = chip->info->internal_phys_offset;
120062306a36Sopenharmony_ci	int phy_end = chip->info->internal_phys_offset +
120162306a36Sopenharmony_ci		      chip->info->num_internal_phys;
120262306a36Sopenharmony_ci	int phy, irq;
120362306a36Sopenharmony_ci
120462306a36Sopenharmony_ci	for (phy = phy_start; phy < phy_end; phy++) {
120562306a36Sopenharmony_ci		irq = irq_find_mapping(chip->g2_irq.domain, phy);
120662306a36Sopenharmony_ci		if (irq < 0)
120762306a36Sopenharmony_ci			return irq;
120862306a36Sopenharmony_ci
120962306a36Sopenharmony_ci		bus->irq[chip->info->phy_base_addr + phy] = irq;
121062306a36Sopenharmony_ci	}
121162306a36Sopenharmony_ci	return 0;
121262306a36Sopenharmony_ci}
121362306a36Sopenharmony_ci
121462306a36Sopenharmony_civoid mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
121562306a36Sopenharmony_ci				struct mii_bus *bus)
121662306a36Sopenharmony_ci{
121762306a36Sopenharmony_ci}
1218