xref: /kernel/linux/linux-6.6/drivers/net/dsa/bcm_sf2.c (revision 62306a36)
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Broadcom Starfighter 2 DSA switch driver
4 *
5 * Copyright (C) 2014, Broadcom Corporation
6 */
7
8#include <linux/list.h>
9#include <linux/module.h>
10#include <linux/netdevice.h>
11#include <linux/interrupt.h>
12#include <linux/platform_device.h>
13#include <linux/phy.h>
14#include <linux/phy_fixed.h>
15#include <linux/phylink.h>
16#include <linux/mii.h>
17#include <linux/clk.h>
18#include <linux/of.h>
19#include <linux/of_irq.h>
20#include <linux/of_address.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <net/dsa.h>
24#include <linux/ethtool.h>
25#include <linux/if_bridge.h>
26#include <linux/brcmphy.h>
27#include <linux/etherdevice.h>
28#include <linux/platform_data/b53.h>
29
30#include "bcm_sf2.h"
31#include "bcm_sf2_regs.h"
32#include "b53/b53_priv.h"
33#include "b53/b53_regs.h"
34
35static u16 bcm_sf2_reg_rgmii_cntrl(struct bcm_sf2_priv *priv, int port)
36{
37	switch (priv->type) {
38	case BCM4908_DEVICE_ID:
39		switch (port) {
40		case 7:
41			return REG_RGMII_11_CNTRL;
42		default:
43			break;
44		}
45		break;
46	default:
47		switch (port) {
48		case 0:
49			return REG_RGMII_0_CNTRL;
50		case 1:
51			return REG_RGMII_1_CNTRL;
52		case 2:
53			return REG_RGMII_2_CNTRL;
54		default:
55			break;
56		}
57	}
58
59	WARN_ONCE(1, "Unsupported port %d\n", port);
60
61	/* RO fallback reg */
62	return REG_SWITCH_STATUS;
63}
64
65static u16 bcm_sf2_reg_led_base(struct bcm_sf2_priv *priv, int port)
66{
67	switch (port) {
68	case 0:
69		return REG_LED_0_CNTRL;
70	case 1:
71		return REG_LED_1_CNTRL;
72	case 2:
73		return REG_LED_2_CNTRL;
74	}
75
76	switch (priv->type) {
77	case BCM4908_DEVICE_ID:
78		switch (port) {
79		case 3:
80			return REG_LED_3_CNTRL;
81		case 7:
82			return REG_LED_4_CNTRL;
83		default:
84			break;
85		}
86		break;
87	default:
88		break;
89	}
90
91	WARN_ONCE(1, "Unsupported port %d\n", port);
92
93	/* RO fallback reg */
94	return REG_SWITCH_STATUS;
95}
96
97static u32 bcm_sf2_port_override_offset(struct bcm_sf2_priv *priv, int port)
98{
99	switch (priv->type) {
100	case BCM4908_DEVICE_ID:
101	case BCM7445_DEVICE_ID:
102		return port == 8 ? CORE_STS_OVERRIDE_IMP :
103				   CORE_STS_OVERRIDE_GMIIP_PORT(port);
104	case BCM7278_DEVICE_ID:
105		return port == 8 ? CORE_STS_OVERRIDE_IMP2 :
106				   CORE_STS_OVERRIDE_GMIIP2_PORT(port);
107	default:
108		WARN_ONCE(1, "Unsupported device: %d\n", priv->type);
109	}
110
111	/* RO fallback register */
112	return REG_SWITCH_STATUS;
113}
114
115/* Return the number of active ports, not counting the IMP (CPU) port */
116static unsigned int bcm_sf2_num_active_ports(struct dsa_switch *ds)
117{
118	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
119	unsigned int port, count = 0;
120
121	for (port = 0; port < ds->num_ports; port++) {
122		if (dsa_is_cpu_port(ds, port))
123			continue;
124		if (priv->port_sts[port].enabled)
125			count++;
126	}
127
128	return count;
129}
130
131static void bcm_sf2_recalc_clock(struct dsa_switch *ds)
132{
133	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
134	unsigned long new_rate;
135	unsigned int ports_active;
136	/* Frequenty in Mhz */
137	static const unsigned long rate_table[] = {
138		59220000,
139		60820000,
140		62500000,
141		62500000,
142	};
143
144	ports_active = bcm_sf2_num_active_ports(ds);
145	if (ports_active == 0 || !priv->clk_mdiv)
146		return;
147
148	/* If we overflow our table, just use the recommended operational
149	 * frequency
150	 */
151	if (ports_active > ARRAY_SIZE(rate_table))
152		new_rate = 90000000;
153	else
154		new_rate = rate_table[ports_active - 1];
155	clk_set_rate(priv->clk_mdiv, new_rate);
156}
157
158static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
159{
160	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
161	unsigned int i;
162	u32 reg;
163
164	/* Enable the port memories */
165	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
166	reg &= ~P_TXQ_PSM_VDD(port);
167	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
168
169	/* Enable forwarding */
170	core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
171
172	/* Enable IMP port in dumb mode */
173	reg = core_readl(priv, CORE_SWITCH_CTRL);
174	reg |= MII_DUMB_FWDG_EN;
175	core_writel(priv, reg, CORE_SWITCH_CTRL);
176
177	/* Configure Traffic Class to QoS mapping, allow each priority to map
178	 * to a different queue number
179	 */
180	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
181	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
182		reg |= i << (PRT_TO_QID_SHIFT * i);
183	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
184
185	b53_brcm_hdr_setup(ds, port);
186
187	if (port == 8) {
188		/* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
189		reg = core_readl(priv, CORE_IMP_CTL);
190		reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
191		reg &= ~(RX_DIS | TX_DIS);
192		core_writel(priv, reg, CORE_IMP_CTL);
193	} else {
194		reg = core_readl(priv, CORE_G_PCTL_PORT(port));
195		reg &= ~(RX_DIS | TX_DIS);
196		core_writel(priv, reg, CORE_G_PCTL_PORT(port));
197	}
198
199	priv->port_sts[port].enabled = true;
200}
201
202static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
203{
204	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
205	u32 reg;
206
207	reg = reg_readl(priv, REG_SPHY_CNTRL);
208	if (enable) {
209		reg |= PHY_RESET;
210		reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
211		reg_writel(priv, reg, REG_SPHY_CNTRL);
212		udelay(21);
213		reg = reg_readl(priv, REG_SPHY_CNTRL);
214		reg &= ~PHY_RESET;
215	} else {
216		reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
217		reg_writel(priv, reg, REG_SPHY_CNTRL);
218		mdelay(1);
219		reg |= CK25_DIS;
220	}
221	reg_writel(priv, reg, REG_SPHY_CNTRL);
222
223	/* Use PHY-driven LED signaling */
224	if (!enable) {
225		u16 led_ctrl = bcm_sf2_reg_led_base(priv, 0);
226
227		if (priv->type == BCM7278_DEVICE_ID ||
228		    priv->type == BCM7445_DEVICE_ID) {
229			reg = reg_led_readl(priv, led_ctrl, 0);
230			reg |= LED_CNTRL_SPDLNK_SRC_SEL;
231			reg_led_writel(priv, reg, led_ctrl, 0);
232		}
233	}
234}
235
236static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
237					    int port)
238{
239	unsigned int off;
240
241	switch (port) {
242	case 7:
243		off = P7_IRQ_OFF;
244		break;
245	case 0:
246		/* Port 0 interrupts are located on the first bank */
247		intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
248		return;
249	default:
250		off = P_IRQ_OFF(port);
251		break;
252	}
253
254	intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
255}
256
257static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
258					     int port)
259{
260	unsigned int off;
261
262	switch (port) {
263	case 7:
264		off = P7_IRQ_OFF;
265		break;
266	case 0:
267		/* Port 0 interrupts are located on the first bank */
268		intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
269		intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
270		return;
271	default:
272		off = P_IRQ_OFF(port);
273		break;
274	}
275
276	intrl2_1_mask_set(priv, P_IRQ_MASK(off));
277	intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
278}
279
280static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
281			      struct phy_device *phy)
282{
283	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
284	unsigned int i;
285	u32 reg;
286
287	if (!dsa_is_user_port(ds, port))
288		return 0;
289
290	priv->port_sts[port].enabled = true;
291
292	bcm_sf2_recalc_clock(ds);
293
294	/* Clear the memory power down */
295	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
296	reg &= ~P_TXQ_PSM_VDD(port);
297	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
298
299	/* Enable Broadcom tags for that port if requested */
300	if (priv->brcm_tag_mask & BIT(port))
301		b53_brcm_hdr_setup(ds, port);
302
303	/* Configure Traffic Class to QoS mapping, allow each priority to map
304	 * to a different queue number
305	 */
306	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
307	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
308		reg |= i << (PRT_TO_QID_SHIFT * i);
309	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
310
311	/* Re-enable the GPHY and re-apply workarounds */
312	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
313		bcm_sf2_gphy_enable_set(ds, true);
314		if (phy) {
315			/* if phy_stop() has been called before, phy
316			 * will be in halted state, and phy_start()
317			 * will call resume.
318			 *
319			 * the resume path does not configure back
320			 * autoneg settings, and since we hard reset
321			 * the phy manually here, we need to reset the
322			 * state machine also.
323			 */
324			phy->state = PHY_READY;
325			phy_init_hw(phy);
326		}
327	}
328
329	/* Enable MoCA port interrupts to get notified */
330	if (port == priv->moca_port)
331		bcm_sf2_port_intr_enable(priv, port);
332
333	/* Set per-queue pause threshold to 32 */
334	core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
335
336	/* Set ACB threshold to 24 */
337	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
338		reg = acb_readl(priv, ACB_QUEUE_CFG(port *
339						    SF2_NUM_EGRESS_QUEUES + i));
340		reg &= ~XOFF_THRESHOLD_MASK;
341		reg |= 24;
342		acb_writel(priv, reg, ACB_QUEUE_CFG(port *
343						    SF2_NUM_EGRESS_QUEUES + i));
344	}
345
346	return b53_enable_port(ds, port, phy);
347}
348
349static void bcm_sf2_port_disable(struct dsa_switch *ds, int port)
350{
351	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
352	u32 reg;
353
354	/* Disable learning while in WoL mode */
355	if (priv->wol_ports_mask & (1 << port)) {
356		reg = core_readl(priv, CORE_DIS_LEARN);
357		reg |= BIT(port);
358		core_writel(priv, reg, CORE_DIS_LEARN);
359		return;
360	}
361
362	if (port == priv->moca_port)
363		bcm_sf2_port_intr_disable(priv, port);
364
365	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
366		bcm_sf2_gphy_enable_set(ds, false);
367
368	b53_disable_port(ds, port);
369
370	/* Power down the port memory */
371	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
372	reg |= P_TXQ_PSM_VDD(port);
373	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
374
375	priv->port_sts[port].enabled = false;
376
377	bcm_sf2_recalc_clock(ds);
378}
379
380
381static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
382			       int regnum, u16 val)
383{
384	int ret = 0;
385	u32 reg;
386
387	reg = reg_readl(priv, REG_SWITCH_CNTRL);
388	reg |= MDIO_MASTER_SEL;
389	reg_writel(priv, reg, REG_SWITCH_CNTRL);
390
391	/* Page << 8 | offset */
392	reg = 0x70;
393	reg <<= 2;
394	core_writel(priv, addr, reg);
395
396	/* Page << 8 | offset */
397	reg = 0x80 << 8 | regnum << 1;
398	reg <<= 2;
399
400	if (op)
401		ret = core_readl(priv, reg);
402	else
403		core_writel(priv, val, reg);
404
405	reg = reg_readl(priv, REG_SWITCH_CNTRL);
406	reg &= ~MDIO_MASTER_SEL;
407	reg_writel(priv, reg, REG_SWITCH_CNTRL);
408
409	return ret & 0xffff;
410}
411
412static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
413{
414	struct bcm_sf2_priv *priv = bus->priv;
415
416	/* Intercept reads from Broadcom pseudo-PHY address, else, send
417	 * them to our master MDIO bus controller
418	 */
419	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
420		return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
421	else
422		return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
423}
424
425static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
426				 u16 val)
427{
428	struct bcm_sf2_priv *priv = bus->priv;
429
430	/* Intercept writes to the Broadcom pseudo-PHY address, else,
431	 * send them to our master MDIO bus controller
432	 */
433	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
434		return bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
435	else
436		return mdiobus_write_nested(priv->master_mii_bus, addr,
437				regnum, val);
438}
439
440static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
441{
442	struct dsa_switch *ds = dev_id;
443	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
444
445	priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
446				~priv->irq0_mask;
447	intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
448
449	return IRQ_HANDLED;
450}
451
452static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
453{
454	struct dsa_switch *ds = dev_id;
455	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
456
457	priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
458				~priv->irq1_mask;
459	intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
460
461	if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
462		priv->port_sts[7].link = true;
463		dsa_port_phylink_mac_change(ds, 7, true);
464	}
465	if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
466		priv->port_sts[7].link = false;
467		dsa_port_phylink_mac_change(ds, 7, false);
468	}
469
470	return IRQ_HANDLED;
471}
472
473static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
474{
475	unsigned int timeout = 1000;
476	u32 reg;
477	int ret;
478
479	/* The watchdog reset does not work on 7278, we need to hit the
480	 * "external" reset line through the reset controller.
481	 */
482	if (priv->type == BCM7278_DEVICE_ID) {
483		ret = reset_control_assert(priv->rcdev);
484		if (ret)
485			return ret;
486
487		return reset_control_deassert(priv->rcdev);
488	}
489
490	reg = core_readl(priv, CORE_WATCHDOG_CTRL);
491	reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
492	core_writel(priv, reg, CORE_WATCHDOG_CTRL);
493
494	do {
495		reg = core_readl(priv, CORE_WATCHDOG_CTRL);
496		if (!(reg & SOFTWARE_RESET))
497			break;
498
499		usleep_range(1000, 2000);
500	} while (timeout-- > 0);
501
502	if (timeout == 0)
503		return -ETIMEDOUT;
504
505	return 0;
506}
507
508static void bcm_sf2_crossbar_setup(struct bcm_sf2_priv *priv)
509{
510	struct device *dev = priv->dev->ds->dev;
511	int shift;
512	u32 mask;
513	u32 reg;
514	int i;
515
516	mask = BIT(priv->num_crossbar_int_ports) - 1;
517
518	reg = reg_readl(priv, REG_CROSSBAR);
519	switch (priv->type) {
520	case BCM4908_DEVICE_ID:
521		shift = CROSSBAR_BCM4908_INT_P7 * priv->num_crossbar_int_ports;
522		reg &= ~(mask << shift);
523		if (0) /* FIXME */
524			reg |= CROSSBAR_BCM4908_EXT_SERDES << shift;
525		else if (priv->int_phy_mask & BIT(7))
526			reg |= CROSSBAR_BCM4908_EXT_GPHY4 << shift;
527		else if (phy_interface_mode_is_rgmii(priv->port_sts[7].mode))
528			reg |= CROSSBAR_BCM4908_EXT_RGMII << shift;
529		else if (WARN(1, "Invalid port mode\n"))
530			return;
531		break;
532	default:
533		return;
534	}
535	reg_writel(priv, reg, REG_CROSSBAR);
536
537	reg = reg_readl(priv, REG_CROSSBAR);
538	for (i = 0; i < priv->num_crossbar_int_ports; i++) {
539		shift = i * priv->num_crossbar_int_ports;
540
541		dev_dbg(dev, "crossbar int port #%d - ext port #%d\n", i,
542			(reg >> shift) & mask);
543	}
544}
545
546static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
547{
548	intrl2_0_mask_set(priv, 0xffffffff);
549	intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
550	intrl2_1_mask_set(priv, 0xffffffff);
551	intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
552}
553
554static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
555				   struct device_node *dn)
556{
557	struct device *dev = priv->dev->ds->dev;
558	struct bcm_sf2_port_status *port_st;
559	struct device_node *port;
560	unsigned int port_num;
561	struct property *prop;
562	int err;
563
564	priv->moca_port = -1;
565
566	for_each_available_child_of_node(dn, port) {
567		if (of_property_read_u32(port, "reg", &port_num))
568			continue;
569
570		if (port_num >= DSA_MAX_PORTS) {
571			dev_err(dev, "Invalid port number %d\n", port_num);
572			continue;
573		}
574
575		port_st = &priv->port_sts[port_num];
576
577		/* Internal PHYs get assigned a specific 'phy-mode' property
578		 * value: "internal" to help flag them before MDIO probing
579		 * has completed, since they might be turned off at that
580		 * time
581		 */
582		err = of_get_phy_mode(port, &port_st->mode);
583		if (err)
584			continue;
585
586		if (port_st->mode == PHY_INTERFACE_MODE_INTERNAL)
587			priv->int_phy_mask |= 1 << port_num;
588
589		if (port_st->mode == PHY_INTERFACE_MODE_MOCA)
590			priv->moca_port = port_num;
591
592		if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
593			priv->brcm_tag_mask |= 1 << port_num;
594
595		/* Ensure that port 5 is not picked up as a DSA CPU port
596		 * flavour but a regular port instead. We should be using
597		 * devlink to be able to set the port flavour.
598		 */
599		if (port_num == 5 && priv->type == BCM7278_DEVICE_ID) {
600			prop = of_find_property(port, "ethernet", NULL);
601			if (prop)
602				of_remove_property(port, prop);
603		}
604	}
605}
606
607static int bcm_sf2_mdio_register(struct dsa_switch *ds)
608{
609	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
610	struct device_node *dn, *child;
611	struct phy_device *phydev;
612	struct property *prop;
613	static int index;
614	int err, reg;
615
616	/* Find our integrated MDIO bus node */
617	dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
618	priv->master_mii_bus = of_mdio_find_bus(dn);
619	if (!priv->master_mii_bus) {
620		err = -EPROBE_DEFER;
621		goto err_of_node_put;
622	}
623
624	priv->master_mii_dn = dn;
625
626	priv->slave_mii_bus = mdiobus_alloc();
627	if (!priv->slave_mii_bus) {
628		err = -ENOMEM;
629		goto err_put_master_mii_bus_dev;
630	}
631
632	priv->slave_mii_bus->priv = priv;
633	priv->slave_mii_bus->name = "sf2 slave mii";
634	priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
635	priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
636	snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
637		 index++);
638	priv->slave_mii_bus->dev.of_node = dn;
639
640	/* Include the pseudo-PHY address to divert reads towards our
641	 * workaround. This is only required for 7445D0, since 7445E0
642	 * disconnects the internal switch pseudo-PHY such that we can use the
643	 * regular SWITCH_MDIO master controller instead.
644	 *
645	 * Here we flag the pseudo PHY as needing special treatment and would
646	 * otherwise make all other PHY read/writes go to the master MDIO bus
647	 * controller that comes with this switch backed by the "mdio-unimac"
648	 * driver.
649	 */
650	if (of_machine_is_compatible("brcm,bcm7445d0"))
651		priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR) | (1 << 0);
652	else
653		priv->indir_phy_mask = 0;
654
655	ds->phys_mii_mask = priv->indir_phy_mask;
656	ds->slave_mii_bus = priv->slave_mii_bus;
657	priv->slave_mii_bus->parent = ds->dev->parent;
658	priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
659
660	/* We need to make sure that of_phy_connect() will not work by
661	 * removing the 'phandle' and 'linux,phandle' properties and
662	 * unregister the existing PHY device that was already registered.
663	 */
664	for_each_available_child_of_node(dn, child) {
665		if (of_property_read_u32(child, "reg", &reg) ||
666		    reg >= PHY_MAX_ADDR)
667			continue;
668
669		if (!(priv->indir_phy_mask & BIT(reg)))
670			continue;
671
672		prop = of_find_property(child, "phandle", NULL);
673		if (prop)
674			of_remove_property(child, prop);
675
676		prop = of_find_property(child, "linux,phandle", NULL);
677		if (prop)
678			of_remove_property(child, prop);
679
680		phydev = of_phy_find_device(child);
681		if (phydev)
682			phy_device_remove(phydev);
683	}
684
685	err = mdiobus_register(priv->slave_mii_bus);
686	if (err && dn)
687		goto err_free_slave_mii_bus;
688
689	return 0;
690
691err_free_slave_mii_bus:
692	mdiobus_free(priv->slave_mii_bus);
693err_put_master_mii_bus_dev:
694	put_device(&priv->master_mii_bus->dev);
695err_of_node_put:
696	of_node_put(dn);
697	return err;
698}
699
700static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
701{
702	mdiobus_unregister(priv->slave_mii_bus);
703	mdiobus_free(priv->slave_mii_bus);
704	put_device(&priv->master_mii_bus->dev);
705	of_node_put(priv->master_mii_dn);
706}
707
708static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
709{
710	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
711
712	/* The BCM7xxx PHY driver expects to find the integrated PHY revision
713	 * in bits 15:8 and the patch level in bits 7:0 which is exactly what
714	 * the REG_PHY_REVISION register layout is.
715	 */
716	if (priv->int_phy_mask & BIT(port))
717		return priv->hw_params.gphy_rev;
718	else
719		return PHY_BRCM_AUTO_PWRDWN_ENABLE |
720		       PHY_BRCM_DIS_TXCRXC_NOENRGY |
721		       PHY_BRCM_IDDQ_SUSPEND;
722}
723
724static void bcm_sf2_sw_get_caps(struct dsa_switch *ds, int port,
725				struct phylink_config *config)
726{
727	unsigned long *interfaces = config->supported_interfaces;
728	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
729
730	if (priv->int_phy_mask & BIT(port)) {
731		__set_bit(PHY_INTERFACE_MODE_INTERNAL, interfaces);
732	} else if (priv->moca_port == port) {
733		__set_bit(PHY_INTERFACE_MODE_MOCA, interfaces);
734	} else {
735		__set_bit(PHY_INTERFACE_MODE_MII, interfaces);
736		__set_bit(PHY_INTERFACE_MODE_REVMII, interfaces);
737		__set_bit(PHY_INTERFACE_MODE_GMII, interfaces);
738		phy_interface_set_rgmii(interfaces);
739	}
740
741	config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
742		MAC_10 | MAC_100 | MAC_1000;
743}
744
745static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
746				  unsigned int mode,
747				  const struct phylink_link_state *state)
748{
749	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
750	u32 id_mode_dis = 0, port_mode;
751	u32 reg_rgmii_ctrl;
752	u32 reg;
753
754	if (port == core_readl(priv, CORE_IMP0_PRT_ID))
755		return;
756
757	switch (state->interface) {
758	case PHY_INTERFACE_MODE_RGMII:
759		id_mode_dis = 1;
760		fallthrough;
761	case PHY_INTERFACE_MODE_RGMII_TXID:
762		port_mode = EXT_GPHY;
763		break;
764	case PHY_INTERFACE_MODE_MII:
765		port_mode = EXT_EPHY;
766		break;
767	case PHY_INTERFACE_MODE_REVMII:
768		port_mode = EXT_REVMII;
769		break;
770	default:
771		/* Nothing required for all other PHYs: internal and MoCA */
772		return;
773	}
774
775	reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
776
777	/* Clear id_mode_dis bit, and the existing port mode, let
778	 * RGMII_MODE_EN bet set by mac_link_{up,down}
779	 */
780	reg = reg_readl(priv, reg_rgmii_ctrl);
781	reg &= ~ID_MODE_DIS;
782	reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
783
784	reg |= port_mode;
785	if (id_mode_dis)
786		reg |= ID_MODE_DIS;
787
788	reg_writel(priv, reg, reg_rgmii_ctrl);
789}
790
791static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
792				    phy_interface_t interface, bool link)
793{
794	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
795	u32 reg_rgmii_ctrl;
796	u32 reg;
797
798	if (!phy_interface_mode_is_rgmii(interface) &&
799	    interface != PHY_INTERFACE_MODE_MII &&
800	    interface != PHY_INTERFACE_MODE_REVMII)
801		return;
802
803	reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
804
805	/* If the link is down, just disable the interface to conserve power */
806	reg = reg_readl(priv, reg_rgmii_ctrl);
807	if (link)
808		reg |= RGMII_MODE_EN;
809	else
810		reg &= ~RGMII_MODE_EN;
811	reg_writel(priv, reg, reg_rgmii_ctrl);
812}
813
814static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
815				     unsigned int mode,
816				     phy_interface_t interface)
817{
818	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
819	u32 reg, offset;
820
821	if (priv->wol_ports_mask & BIT(port))
822		return;
823
824	offset = bcm_sf2_port_override_offset(priv, port);
825	reg = core_readl(priv, offset);
826	reg &= ~LINK_STS;
827	core_writel(priv, reg, offset);
828
829	bcm_sf2_sw_mac_link_set(ds, port, interface, false);
830}
831
832static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
833				   unsigned int mode,
834				   phy_interface_t interface,
835				   struct phy_device *phydev,
836				   int speed, int duplex,
837				   bool tx_pause, bool rx_pause)
838{
839	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
840	struct ethtool_eee *p = &priv->dev->ports[port].eee;
841	u32 reg_rgmii_ctrl = 0;
842	u32 reg, offset;
843
844	bcm_sf2_sw_mac_link_set(ds, port, interface, true);
845
846	offset = bcm_sf2_port_override_offset(priv, port);
847
848	if (phy_interface_mode_is_rgmii(interface) ||
849	    interface == PHY_INTERFACE_MODE_MII ||
850	    interface == PHY_INTERFACE_MODE_REVMII) {
851		reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
852		reg = reg_readl(priv, reg_rgmii_ctrl);
853		reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
854
855		if (tx_pause)
856			reg |= TX_PAUSE_EN;
857		if (rx_pause)
858			reg |= RX_PAUSE_EN;
859
860		reg_writel(priv, reg, reg_rgmii_ctrl);
861	}
862
863	reg = LINK_STS;
864	if (port == 8) {
865		if (priv->type == BCM4908_DEVICE_ID)
866			reg |= GMII_SPEED_UP_2G;
867		reg |= MII_SW_OR;
868	} else {
869		reg |= SW_OVERRIDE;
870	}
871
872	switch (speed) {
873	case SPEED_1000:
874		reg |= SPDSTS_1000 << SPEED_SHIFT;
875		break;
876	case SPEED_100:
877		reg |= SPDSTS_100 << SPEED_SHIFT;
878		break;
879	}
880
881	if (duplex == DUPLEX_FULL)
882		reg |= DUPLX_MODE;
883
884	if (tx_pause)
885		reg |= TXFLOW_CNTL;
886	if (rx_pause)
887		reg |= RXFLOW_CNTL;
888
889	core_writel(priv, reg, offset);
890
891	if (mode == MLO_AN_PHY && phydev)
892		p->eee_enabled = b53_eee_init(ds, port, phydev);
893}
894
895static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
896				   struct phylink_link_state *status)
897{
898	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
899
900	status->link = false;
901
902	/* MoCA port is special as we do not get link status from CORE_LNKSTS,
903	 * which means that we need to force the link at the port override
904	 * level to get the data to flow. We do use what the interrupt handler
905	 * did determine before.
906	 *
907	 * For the other ports, we just force the link status, since this is
908	 * a fixed PHY device.
909	 */
910	if (port == priv->moca_port) {
911		status->link = priv->port_sts[port].link;
912		/* For MoCA interfaces, also force a link down notification
913		 * since some version of the user-space daemon (mocad) use
914		 * cmd->autoneg to force the link, which messes up the PHY
915		 * state machine and make it go in PHY_FORCING state instead.
916		 */
917		if (!status->link)
918			netif_carrier_off(dsa_to_port(ds, port)->slave);
919		status->duplex = DUPLEX_FULL;
920	} else {
921		status->link = true;
922	}
923}
924
925static void bcm_sf2_enable_acb(struct dsa_switch *ds)
926{
927	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
928	u32 reg;
929
930	/* Enable ACB globally */
931	reg = acb_readl(priv, ACB_CONTROL);
932	reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
933	acb_writel(priv, reg, ACB_CONTROL);
934	reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
935	reg |= ACB_EN | ACB_ALGORITHM;
936	acb_writel(priv, reg, ACB_CONTROL);
937}
938
939static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
940{
941	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
942	unsigned int port;
943
944	bcm_sf2_intr_disable(priv);
945
946	/* Disable all ports physically present including the IMP
947	 * port, the other ones have already been disabled during
948	 * bcm_sf2_sw_setup
949	 */
950	for (port = 0; port < ds->num_ports; port++) {
951		if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
952			bcm_sf2_port_disable(ds, port);
953	}
954
955	if (!priv->wol_ports_mask)
956		clk_disable_unprepare(priv->clk);
957
958	return 0;
959}
960
961static int bcm_sf2_sw_resume(struct dsa_switch *ds)
962{
963	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
964	int ret;
965
966	if (!priv->wol_ports_mask)
967		clk_prepare_enable(priv->clk);
968
969	ret = bcm_sf2_sw_rst(priv);
970	if (ret) {
971		pr_err("%s: failed to software reset switch\n", __func__);
972		return ret;
973	}
974
975	bcm_sf2_crossbar_setup(priv);
976
977	ret = bcm_sf2_cfp_resume(ds);
978	if (ret)
979		return ret;
980
981	if (priv->hw_params.num_gphy == 1)
982		bcm_sf2_gphy_enable_set(ds, true);
983
984	ds->ops->setup(ds);
985
986	return 0;
987}
988
989static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
990			       struct ethtool_wolinfo *wol)
991{
992	struct net_device *p = dsa_port_to_master(dsa_to_port(ds, port));
993	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
994	struct ethtool_wolinfo pwol = { };
995
996	/* Get the parent device WoL settings */
997	if (p->ethtool_ops->get_wol)
998		p->ethtool_ops->get_wol(p, &pwol);
999
1000	/* Advertise the parent device supported settings */
1001	wol->supported = pwol.supported;
1002	memset(&wol->sopass, 0, sizeof(wol->sopass));
1003
1004	if (pwol.wolopts & WAKE_MAGICSECURE)
1005		memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
1006
1007	if (priv->wol_ports_mask & (1 << port))
1008		wol->wolopts = pwol.wolopts;
1009	else
1010		wol->wolopts = 0;
1011}
1012
1013static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
1014			      struct ethtool_wolinfo *wol)
1015{
1016	struct net_device *p = dsa_port_to_master(dsa_to_port(ds, port));
1017	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
1018	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1019	struct ethtool_wolinfo pwol =  { };
1020
1021	if (p->ethtool_ops->get_wol)
1022		p->ethtool_ops->get_wol(p, &pwol);
1023	if (wol->wolopts & ~pwol.supported)
1024		return -EINVAL;
1025
1026	if (wol->wolopts)
1027		priv->wol_ports_mask |= (1 << port);
1028	else
1029		priv->wol_ports_mask &= ~(1 << port);
1030
1031	/* If we have at least one port enabled, make sure the CPU port
1032	 * is also enabled. If the CPU port is the last one enabled, we disable
1033	 * it since this configuration does not make sense.
1034	 */
1035	if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
1036		priv->wol_ports_mask |= (1 << cpu_port);
1037	else
1038		priv->wol_ports_mask &= ~(1 << cpu_port);
1039
1040	return p->ethtool_ops->set_wol(p, wol);
1041}
1042
1043static int bcm_sf2_sw_setup(struct dsa_switch *ds)
1044{
1045	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
1046	unsigned int port;
1047
1048	/* Enable all valid ports and disable those unused */
1049	for (port = 0; port < priv->hw_params.num_ports; port++) {
1050		/* IMP port receives special treatment */
1051		if (dsa_is_user_port(ds, port))
1052			bcm_sf2_port_setup(ds, port, NULL);
1053		else if (dsa_is_cpu_port(ds, port))
1054			bcm_sf2_imp_setup(ds, port);
1055		else
1056			bcm_sf2_port_disable(ds, port);
1057	}
1058
1059	b53_configure_vlan(ds);
1060	bcm_sf2_enable_acb(ds);
1061
1062	return b53_setup_devlink_resources(ds);
1063}
1064
1065static void bcm_sf2_sw_teardown(struct dsa_switch *ds)
1066{
1067	dsa_devlink_resources_unregister(ds);
1068}
1069
1070/* The SWITCH_CORE register space is managed by b53 but operates on a page +
1071 * register basis so we need to translate that into an address that the
1072 * bus-glue understands.
1073 */
1074#define SF2_PAGE_REG_MKADDR(page, reg)	((page) << 10 | (reg) << 2)
1075
1076static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
1077			      u8 *val)
1078{
1079	struct bcm_sf2_priv *priv = dev->priv;
1080
1081	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1082
1083	return 0;
1084}
1085
1086static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
1087			       u16 *val)
1088{
1089	struct bcm_sf2_priv *priv = dev->priv;
1090
1091	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1092
1093	return 0;
1094}
1095
1096static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
1097			       u32 *val)
1098{
1099	struct bcm_sf2_priv *priv = dev->priv;
1100
1101	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1102
1103	return 0;
1104}
1105
1106static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
1107			       u64 *val)
1108{
1109	struct bcm_sf2_priv *priv = dev->priv;
1110
1111	*val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
1112
1113	return 0;
1114}
1115
1116static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
1117			       u8 value)
1118{
1119	struct bcm_sf2_priv *priv = dev->priv;
1120
1121	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1122
1123	return 0;
1124}
1125
1126static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
1127				u16 value)
1128{
1129	struct bcm_sf2_priv *priv = dev->priv;
1130
1131	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1132
1133	return 0;
1134}
1135
1136static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
1137				u32 value)
1138{
1139	struct bcm_sf2_priv *priv = dev->priv;
1140
1141	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1142
1143	return 0;
1144}
1145
1146static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
1147				u64 value)
1148{
1149	struct bcm_sf2_priv *priv = dev->priv;
1150
1151	core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1152
1153	return 0;
1154}
1155
1156static const struct b53_io_ops bcm_sf2_io_ops = {
1157	.read8	= bcm_sf2_core_read8,
1158	.read16	= bcm_sf2_core_read16,
1159	.read32	= bcm_sf2_core_read32,
1160	.read48	= bcm_sf2_core_read64,
1161	.read64	= bcm_sf2_core_read64,
1162	.write8	= bcm_sf2_core_write8,
1163	.write16 = bcm_sf2_core_write16,
1164	.write32 = bcm_sf2_core_write32,
1165	.write48 = bcm_sf2_core_write64,
1166	.write64 = bcm_sf2_core_write64,
1167};
1168
1169static void bcm_sf2_sw_get_strings(struct dsa_switch *ds, int port,
1170				   u32 stringset, uint8_t *data)
1171{
1172	int cnt = b53_get_sset_count(ds, port, stringset);
1173
1174	b53_get_strings(ds, port, stringset, data);
1175	bcm_sf2_cfp_get_strings(ds, port, stringset,
1176				data + cnt * ETH_GSTRING_LEN);
1177}
1178
1179static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds, int port,
1180					 uint64_t *data)
1181{
1182	int cnt = b53_get_sset_count(ds, port, ETH_SS_STATS);
1183
1184	b53_get_ethtool_stats(ds, port, data);
1185	bcm_sf2_cfp_get_ethtool_stats(ds, port, data + cnt);
1186}
1187
1188static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds, int port,
1189				     int sset)
1190{
1191	int cnt = b53_get_sset_count(ds, port, sset);
1192
1193	if (cnt < 0)
1194		return cnt;
1195
1196	cnt += bcm_sf2_cfp_get_sset_count(ds, port, sset);
1197
1198	return cnt;
1199}
1200
1201static const struct dsa_switch_ops bcm_sf2_ops = {
1202	.get_tag_protocol	= b53_get_tag_protocol,
1203	.setup			= bcm_sf2_sw_setup,
1204	.teardown		= bcm_sf2_sw_teardown,
1205	.get_strings		= bcm_sf2_sw_get_strings,
1206	.get_ethtool_stats	= bcm_sf2_sw_get_ethtool_stats,
1207	.get_sset_count		= bcm_sf2_sw_get_sset_count,
1208	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
1209	.get_phy_flags		= bcm_sf2_sw_get_phy_flags,
1210	.phylink_get_caps	= bcm_sf2_sw_get_caps,
1211	.phylink_mac_config	= bcm_sf2_sw_mac_config,
1212	.phylink_mac_link_down	= bcm_sf2_sw_mac_link_down,
1213	.phylink_mac_link_up	= bcm_sf2_sw_mac_link_up,
1214	.phylink_fixed_state	= bcm_sf2_sw_fixed_state,
1215	.suspend		= bcm_sf2_sw_suspend,
1216	.resume			= bcm_sf2_sw_resume,
1217	.get_wol		= bcm_sf2_sw_get_wol,
1218	.set_wol		= bcm_sf2_sw_set_wol,
1219	.port_enable		= bcm_sf2_port_setup,
1220	.port_disable		= bcm_sf2_port_disable,
1221	.get_mac_eee		= b53_get_mac_eee,
1222	.set_mac_eee		= b53_set_mac_eee,
1223	.port_bridge_join	= b53_br_join,
1224	.port_bridge_leave	= b53_br_leave,
1225	.port_pre_bridge_flags	= b53_br_flags_pre,
1226	.port_bridge_flags	= b53_br_flags,
1227	.port_stp_state_set	= b53_br_set_stp_state,
1228	.port_fast_age		= b53_br_fast_age,
1229	.port_vlan_filtering	= b53_vlan_filtering,
1230	.port_vlan_add		= b53_vlan_add,
1231	.port_vlan_del		= b53_vlan_del,
1232	.port_fdb_dump		= b53_fdb_dump,
1233	.port_fdb_add		= b53_fdb_add,
1234	.port_fdb_del		= b53_fdb_del,
1235	.get_rxnfc		= bcm_sf2_get_rxnfc,
1236	.set_rxnfc		= bcm_sf2_set_rxnfc,
1237	.port_mirror_add	= b53_mirror_add,
1238	.port_mirror_del	= b53_mirror_del,
1239	.port_mdb_add		= b53_mdb_add,
1240	.port_mdb_del		= b53_mdb_del,
1241};
1242
1243struct bcm_sf2_of_data {
1244	u32 type;
1245	const u16 *reg_offsets;
1246	unsigned int core_reg_align;
1247	unsigned int num_cfp_rules;
1248	unsigned int num_crossbar_int_ports;
1249};
1250
1251static const u16 bcm_sf2_4908_reg_offsets[] = {
1252	[REG_SWITCH_CNTRL]	= 0x00,
1253	[REG_SWITCH_STATUS]	= 0x04,
1254	[REG_DIR_DATA_WRITE]	= 0x08,
1255	[REG_DIR_DATA_READ]	= 0x0c,
1256	[REG_SWITCH_REVISION]	= 0x10,
1257	[REG_PHY_REVISION]	= 0x14,
1258	[REG_SPHY_CNTRL]	= 0x24,
1259	[REG_CROSSBAR]		= 0xc8,
1260	[REG_RGMII_11_CNTRL]	= 0x014c,
1261	[REG_LED_0_CNTRL]		= 0x40,
1262	[REG_LED_1_CNTRL]		= 0x4c,
1263	[REG_LED_2_CNTRL]		= 0x58,
1264	[REG_LED_3_CNTRL]		= 0x64,
1265	[REG_LED_4_CNTRL]		= 0x88,
1266	[REG_LED_5_CNTRL]		= 0xa0,
1267	[REG_LED_AGGREGATE_CTRL]	= 0xb8,
1268
1269};
1270
1271static const struct bcm_sf2_of_data bcm_sf2_4908_data = {
1272	.type		= BCM4908_DEVICE_ID,
1273	.core_reg_align	= 0,
1274	.reg_offsets	= bcm_sf2_4908_reg_offsets,
1275	.num_cfp_rules	= 256,
1276	.num_crossbar_int_ports = 2,
1277};
1278
1279/* Register offsets for the SWITCH_REG_* block */
1280static const u16 bcm_sf2_7445_reg_offsets[] = {
1281	[REG_SWITCH_CNTRL]	= 0x00,
1282	[REG_SWITCH_STATUS]	= 0x04,
1283	[REG_DIR_DATA_WRITE]	= 0x08,
1284	[REG_DIR_DATA_READ]	= 0x0C,
1285	[REG_SWITCH_REVISION]	= 0x18,
1286	[REG_PHY_REVISION]	= 0x1C,
1287	[REG_SPHY_CNTRL]	= 0x2C,
1288	[REG_RGMII_0_CNTRL]	= 0x34,
1289	[REG_RGMII_1_CNTRL]	= 0x40,
1290	[REG_RGMII_2_CNTRL]	= 0x4c,
1291	[REG_LED_0_CNTRL]	= 0x90,
1292	[REG_LED_1_CNTRL]	= 0x94,
1293	[REG_LED_2_CNTRL]	= 0x98,
1294};
1295
1296static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
1297	.type		= BCM7445_DEVICE_ID,
1298	.core_reg_align	= 0,
1299	.reg_offsets	= bcm_sf2_7445_reg_offsets,
1300	.num_cfp_rules	= 256,
1301};
1302
1303static const u16 bcm_sf2_7278_reg_offsets[] = {
1304	[REG_SWITCH_CNTRL]	= 0x00,
1305	[REG_SWITCH_STATUS]	= 0x04,
1306	[REG_DIR_DATA_WRITE]	= 0x08,
1307	[REG_DIR_DATA_READ]	= 0x0c,
1308	[REG_SWITCH_REVISION]	= 0x10,
1309	[REG_PHY_REVISION]	= 0x14,
1310	[REG_SPHY_CNTRL]	= 0x24,
1311	[REG_RGMII_0_CNTRL]	= 0xe0,
1312	[REG_RGMII_1_CNTRL]	= 0xec,
1313	[REG_RGMII_2_CNTRL]	= 0xf8,
1314	[REG_LED_0_CNTRL]	= 0x40,
1315	[REG_LED_1_CNTRL]	= 0x4c,
1316	[REG_LED_2_CNTRL]	= 0x58,
1317};
1318
1319static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
1320	.type		= BCM7278_DEVICE_ID,
1321	.core_reg_align	= 1,
1322	.reg_offsets	= bcm_sf2_7278_reg_offsets,
1323	.num_cfp_rules	= 128,
1324};
1325
1326static const struct of_device_id bcm_sf2_of_match[] = {
1327	{ .compatible = "brcm,bcm4908-switch",
1328	  .data = &bcm_sf2_4908_data
1329	},
1330	{ .compatible = "brcm,bcm7445-switch-v4.0",
1331	  .data = &bcm_sf2_7445_data
1332	},
1333	{ .compatible = "brcm,bcm7278-switch-v4.0",
1334	  .data = &bcm_sf2_7278_data
1335	},
1336	{ .compatible = "brcm,bcm7278-switch-v4.8",
1337	  .data = &bcm_sf2_7278_data
1338	},
1339	{ /* sentinel */ },
1340};
1341MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
1342
1343static int bcm_sf2_sw_probe(struct platform_device *pdev)
1344{
1345	const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
1346	struct device_node *dn = pdev->dev.of_node;
1347	const struct of_device_id *of_id = NULL;
1348	const struct bcm_sf2_of_data *data;
1349	struct b53_platform_data *pdata;
1350	struct dsa_switch_ops *ops;
1351	struct device_node *ports;
1352	struct bcm_sf2_priv *priv;
1353	struct b53_device *dev;
1354	struct dsa_switch *ds;
1355	void __iomem **base;
1356	unsigned int i;
1357	u32 reg, rev;
1358	int ret;
1359
1360	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1361	if (!priv)
1362		return -ENOMEM;
1363
1364	ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
1365	if (!ops)
1366		return -ENOMEM;
1367
1368	dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
1369	if (!dev)
1370		return -ENOMEM;
1371
1372	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1373	if (!pdata)
1374		return -ENOMEM;
1375
1376	of_id = of_match_node(bcm_sf2_of_match, dn);
1377	if (!of_id || !of_id->data)
1378		return -EINVAL;
1379
1380	data = of_id->data;
1381
1382	/* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
1383	priv->type = data->type;
1384	priv->reg_offsets = data->reg_offsets;
1385	priv->core_reg_align = data->core_reg_align;
1386	priv->num_cfp_rules = data->num_cfp_rules;
1387	priv->num_crossbar_int_ports = data->num_crossbar_int_ports;
1388
1389	priv->rcdev = devm_reset_control_get_optional_exclusive(&pdev->dev,
1390								"switch");
1391	if (IS_ERR(priv->rcdev))
1392		return PTR_ERR(priv->rcdev);
1393
1394	/* Auto-detection using standard registers will not work, so
1395	 * provide an indication of what kind of device we are for
1396	 * b53_common to work with
1397	 */
1398	pdata->chip_id = priv->type;
1399	dev->pdata = pdata;
1400
1401	priv->dev = dev;
1402	ds = dev->ds;
1403	ds->ops = &bcm_sf2_ops;
1404
1405	/* Advertise the 8 egress queues */
1406	ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
1407
1408	dev_set_drvdata(&pdev->dev, priv);
1409
1410	spin_lock_init(&priv->indir_lock);
1411	mutex_init(&priv->cfp.lock);
1412	INIT_LIST_HEAD(&priv->cfp.rules_list);
1413
1414	/* CFP rule #0 cannot be used for specific classifications, flag it as
1415	 * permanently used
1416	 */
1417	set_bit(0, priv->cfp.used);
1418	set_bit(0, priv->cfp.unique);
1419
1420	/* Balance of_node_put() done by of_find_node_by_name() */
1421	of_node_get(dn);
1422	ports = of_find_node_by_name(dn, "ports");
1423	if (ports) {
1424		bcm_sf2_identify_ports(priv, ports);
1425		of_node_put(ports);
1426	}
1427
1428	priv->irq0 = irq_of_parse_and_map(dn, 0);
1429	priv->irq1 = irq_of_parse_and_map(dn, 1);
1430
1431	base = &priv->core;
1432	for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
1433		*base = devm_platform_ioremap_resource(pdev, i);
1434		if (IS_ERR(*base)) {
1435			pr_err("unable to find register: %s\n", reg_names[i]);
1436			return PTR_ERR(*base);
1437		}
1438		base++;
1439	}
1440
1441	priv->clk = devm_clk_get_optional(&pdev->dev, "sw_switch");
1442	if (IS_ERR(priv->clk))
1443		return PTR_ERR(priv->clk);
1444
1445	ret = clk_prepare_enable(priv->clk);
1446	if (ret)
1447		return ret;
1448
1449	priv->clk_mdiv = devm_clk_get_optional(&pdev->dev, "sw_switch_mdiv");
1450	if (IS_ERR(priv->clk_mdiv)) {
1451		ret = PTR_ERR(priv->clk_mdiv);
1452		goto out_clk;
1453	}
1454
1455	ret = clk_prepare_enable(priv->clk_mdiv);
1456	if (ret)
1457		goto out_clk;
1458
1459	ret = bcm_sf2_sw_rst(priv);
1460	if (ret) {
1461		pr_err("unable to software reset switch: %d\n", ret);
1462		goto out_clk_mdiv;
1463	}
1464
1465	bcm_sf2_crossbar_setup(priv);
1466
1467	bcm_sf2_gphy_enable_set(priv->dev->ds, true);
1468
1469	ret = bcm_sf2_mdio_register(ds);
1470	if (ret) {
1471		pr_err("failed to register MDIO bus\n");
1472		goto out_clk_mdiv;
1473	}
1474
1475	bcm_sf2_gphy_enable_set(priv->dev->ds, false);
1476
1477	ret = bcm_sf2_cfp_rst(priv);
1478	if (ret) {
1479		pr_err("failed to reset CFP\n");
1480		goto out_mdio;
1481	}
1482
1483	/* Disable all interrupts and request them */
1484	bcm_sf2_intr_disable(priv);
1485
1486	ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
1487			       "switch_0", ds);
1488	if (ret < 0) {
1489		pr_err("failed to request switch_0 IRQ\n");
1490		goto out_mdio;
1491	}
1492
1493	ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
1494			       "switch_1", ds);
1495	if (ret < 0) {
1496		pr_err("failed to request switch_1 IRQ\n");
1497		goto out_mdio;
1498	}
1499
1500	/* Reset the MIB counters */
1501	reg = core_readl(priv, CORE_GMNCFGCFG);
1502	reg |= RST_MIB_CNT;
1503	core_writel(priv, reg, CORE_GMNCFGCFG);
1504	reg &= ~RST_MIB_CNT;
1505	core_writel(priv, reg, CORE_GMNCFGCFG);
1506
1507	/* Get the maximum number of ports for this switch */
1508	priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
1509	if (priv->hw_params.num_ports > DSA_MAX_PORTS)
1510		priv->hw_params.num_ports = DSA_MAX_PORTS;
1511
1512	/* Assume a single GPHY setup if we can't read that property */
1513	if (of_property_read_u32(dn, "brcm,num-gphy",
1514				 &priv->hw_params.num_gphy))
1515		priv->hw_params.num_gphy = 1;
1516
1517	rev = reg_readl(priv, REG_SWITCH_REVISION);
1518	priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
1519					SWITCH_TOP_REV_MASK;
1520	priv->hw_params.core_rev = (rev & SF2_REV_MASK);
1521
1522	rev = reg_readl(priv, REG_PHY_REVISION);
1523	priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
1524
1525	ret = b53_switch_register(dev);
1526	if (ret)
1527		goto out_mdio;
1528
1529	dev_info(&pdev->dev,
1530		 "Starfighter 2 top: %x.%02x, core: %x.%02x, IRQs: %d, %d\n",
1531		 priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
1532		 priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
1533		 priv->irq0, priv->irq1);
1534
1535	return 0;
1536
1537out_mdio:
1538	bcm_sf2_mdio_unregister(priv);
1539out_clk_mdiv:
1540	clk_disable_unprepare(priv->clk_mdiv);
1541out_clk:
1542	clk_disable_unprepare(priv->clk);
1543	return ret;
1544}
1545
1546static int bcm_sf2_sw_remove(struct platform_device *pdev)
1547{
1548	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1549
1550	if (!priv)
1551		return 0;
1552
1553	priv->wol_ports_mask = 0;
1554	/* Disable interrupts */
1555	bcm_sf2_intr_disable(priv);
1556	dsa_unregister_switch(priv->dev->ds);
1557	bcm_sf2_cfp_exit(priv->dev->ds);
1558	bcm_sf2_mdio_unregister(priv);
1559	clk_disable_unprepare(priv->clk_mdiv);
1560	clk_disable_unprepare(priv->clk);
1561	if (priv->type == BCM7278_DEVICE_ID)
1562		reset_control_assert(priv->rcdev);
1563
1564	return 0;
1565}
1566
1567static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
1568{
1569	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1570
1571	if (!priv)
1572		return;
1573
1574	/* For a kernel about to be kexec'd we want to keep the GPHY on for a
1575	 * successful MDIO bus scan to occur. If we did turn off the GPHY
1576	 * before (e.g: port_disable), this will also power it back on.
1577	 *
1578	 * Do not rely on kexec_in_progress, just power the PHY on.
1579	 */
1580	if (priv->hw_params.num_gphy == 1)
1581		bcm_sf2_gphy_enable_set(priv->dev->ds, true);
1582
1583	dsa_switch_shutdown(priv->dev->ds);
1584
1585	platform_set_drvdata(pdev, NULL);
1586}
1587
1588#ifdef CONFIG_PM_SLEEP
1589static int bcm_sf2_suspend(struct device *dev)
1590{
1591	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1592
1593	return dsa_switch_suspend(priv->dev->ds);
1594}
1595
1596static int bcm_sf2_resume(struct device *dev)
1597{
1598	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1599
1600	return dsa_switch_resume(priv->dev->ds);
1601}
1602#endif /* CONFIG_PM_SLEEP */
1603
1604static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
1605			 bcm_sf2_suspend, bcm_sf2_resume);
1606
1607
1608static struct platform_driver bcm_sf2_driver = {
1609	.probe	= bcm_sf2_sw_probe,
1610	.remove	= bcm_sf2_sw_remove,
1611	.shutdown = bcm_sf2_sw_shutdown,
1612	.driver = {
1613		.name = "brcm-sf2",
1614		.of_match_table = bcm_sf2_of_match,
1615		.pm = &bcm_sf2_pm_ops,
1616	},
1617};
1618module_platform_driver(bcm_sf2_driver);
1619
1620MODULE_AUTHOR("Broadcom Corporation");
1621MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
1622MODULE_LICENSE("GPL");
1623MODULE_ALIAS("platform:brcm-sf2");
1624