162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci// CAN bus driver for Bosch M_CAN controller
362306a36Sopenharmony_ci// Copyright (C) 2014 Freescale Semiconductor, Inc.
462306a36Sopenharmony_ci//      Dong Aisheng <b29396@freescale.com>
562306a36Sopenharmony_ci// Copyright (C) 2018-19 Texas Instruments Incorporated - http://www.ti.com/
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci/* Bosch M_CAN user manual can be obtained from:
862306a36Sopenharmony_ci * https://github.com/linux-can/can-doc/tree/master/m_can
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/bitfield.h>
1262306a36Sopenharmony_ci#include <linux/can/dev.h>
1362306a36Sopenharmony_ci#include <linux/ethtool.h>
1462306a36Sopenharmony_ci#include <linux/hrtimer.h>
1562306a36Sopenharmony_ci#include <linux/interrupt.h>
1662306a36Sopenharmony_ci#include <linux/io.h>
1762306a36Sopenharmony_ci#include <linux/iopoll.h>
1862306a36Sopenharmony_ci#include <linux/kernel.h>
1962306a36Sopenharmony_ci#include <linux/module.h>
2062306a36Sopenharmony_ci#include <linux/netdevice.h>
2162306a36Sopenharmony_ci#include <linux/of.h>
2262306a36Sopenharmony_ci#include <linux/phy/phy.h>
2362306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h>
2462306a36Sopenharmony_ci#include <linux/platform_device.h>
2562306a36Sopenharmony_ci#include <linux/pm_runtime.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#include "m_can.h"
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci/* registers definition */
3062306a36Sopenharmony_cienum m_can_reg {
3162306a36Sopenharmony_ci	M_CAN_CREL	= 0x0,
3262306a36Sopenharmony_ci	M_CAN_ENDN	= 0x4,
3362306a36Sopenharmony_ci	M_CAN_CUST	= 0x8,
3462306a36Sopenharmony_ci	M_CAN_DBTP	= 0xc,
3562306a36Sopenharmony_ci	M_CAN_TEST	= 0x10,
3662306a36Sopenharmony_ci	M_CAN_RWD	= 0x14,
3762306a36Sopenharmony_ci	M_CAN_CCCR	= 0x18,
3862306a36Sopenharmony_ci	M_CAN_NBTP	= 0x1c,
3962306a36Sopenharmony_ci	M_CAN_TSCC	= 0x20,
4062306a36Sopenharmony_ci	M_CAN_TSCV	= 0x24,
4162306a36Sopenharmony_ci	M_CAN_TOCC	= 0x28,
4262306a36Sopenharmony_ci	M_CAN_TOCV	= 0x2c,
4362306a36Sopenharmony_ci	M_CAN_ECR	= 0x40,
4462306a36Sopenharmony_ci	M_CAN_PSR	= 0x44,
4562306a36Sopenharmony_ci	/* TDCR Register only available for version >=3.1.x */
4662306a36Sopenharmony_ci	M_CAN_TDCR	= 0x48,
4762306a36Sopenharmony_ci	M_CAN_IR	= 0x50,
4862306a36Sopenharmony_ci	M_CAN_IE	= 0x54,
4962306a36Sopenharmony_ci	M_CAN_ILS	= 0x58,
5062306a36Sopenharmony_ci	M_CAN_ILE	= 0x5c,
5162306a36Sopenharmony_ci	M_CAN_GFC	= 0x80,
5262306a36Sopenharmony_ci	M_CAN_SIDFC	= 0x84,
5362306a36Sopenharmony_ci	M_CAN_XIDFC	= 0x88,
5462306a36Sopenharmony_ci	M_CAN_XIDAM	= 0x90,
5562306a36Sopenharmony_ci	M_CAN_HPMS	= 0x94,
5662306a36Sopenharmony_ci	M_CAN_NDAT1	= 0x98,
5762306a36Sopenharmony_ci	M_CAN_NDAT2	= 0x9c,
5862306a36Sopenharmony_ci	M_CAN_RXF0C	= 0xa0,
5962306a36Sopenharmony_ci	M_CAN_RXF0S	= 0xa4,
6062306a36Sopenharmony_ci	M_CAN_RXF0A	= 0xa8,
6162306a36Sopenharmony_ci	M_CAN_RXBC	= 0xac,
6262306a36Sopenharmony_ci	M_CAN_RXF1C	= 0xb0,
6362306a36Sopenharmony_ci	M_CAN_RXF1S	= 0xb4,
6462306a36Sopenharmony_ci	M_CAN_RXF1A	= 0xb8,
6562306a36Sopenharmony_ci	M_CAN_RXESC	= 0xbc,
6662306a36Sopenharmony_ci	M_CAN_TXBC	= 0xc0,
6762306a36Sopenharmony_ci	M_CAN_TXFQS	= 0xc4,
6862306a36Sopenharmony_ci	M_CAN_TXESC	= 0xc8,
6962306a36Sopenharmony_ci	M_CAN_TXBRP	= 0xcc,
7062306a36Sopenharmony_ci	M_CAN_TXBAR	= 0xd0,
7162306a36Sopenharmony_ci	M_CAN_TXBCR	= 0xd4,
7262306a36Sopenharmony_ci	M_CAN_TXBTO	= 0xd8,
7362306a36Sopenharmony_ci	M_CAN_TXBCF	= 0xdc,
7462306a36Sopenharmony_ci	M_CAN_TXBTIE	= 0xe0,
7562306a36Sopenharmony_ci	M_CAN_TXBCIE	= 0xe4,
7662306a36Sopenharmony_ci	M_CAN_TXEFC	= 0xf0,
7762306a36Sopenharmony_ci	M_CAN_TXEFS	= 0xf4,
7862306a36Sopenharmony_ci	M_CAN_TXEFA	= 0xf8,
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci/* message ram configuration data length */
8262306a36Sopenharmony_ci#define MRAM_CFG_LEN	8
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci/* Core Release Register (CREL) */
8562306a36Sopenharmony_ci#define CREL_REL_MASK		GENMASK(31, 28)
8662306a36Sopenharmony_ci#define CREL_STEP_MASK		GENMASK(27, 24)
8762306a36Sopenharmony_ci#define CREL_SUBSTEP_MASK	GENMASK(23, 20)
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci/* Data Bit Timing & Prescaler Register (DBTP) */
9062306a36Sopenharmony_ci#define DBTP_TDC		BIT(23)
9162306a36Sopenharmony_ci#define DBTP_DBRP_MASK		GENMASK(20, 16)
9262306a36Sopenharmony_ci#define DBTP_DTSEG1_MASK	GENMASK(12, 8)
9362306a36Sopenharmony_ci#define DBTP_DTSEG2_MASK	GENMASK(7, 4)
9462306a36Sopenharmony_ci#define DBTP_DSJW_MASK		GENMASK(3, 0)
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci/* Transmitter Delay Compensation Register (TDCR) */
9762306a36Sopenharmony_ci#define TDCR_TDCO_MASK		GENMASK(14, 8)
9862306a36Sopenharmony_ci#define TDCR_TDCF_MASK		GENMASK(6, 0)
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci/* Test Register (TEST) */
10162306a36Sopenharmony_ci#define TEST_LBCK		BIT(4)
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci/* CC Control Register (CCCR) */
10462306a36Sopenharmony_ci#define CCCR_TXP		BIT(14)
10562306a36Sopenharmony_ci#define CCCR_TEST		BIT(7)
10662306a36Sopenharmony_ci#define CCCR_DAR		BIT(6)
10762306a36Sopenharmony_ci#define CCCR_MON		BIT(5)
10862306a36Sopenharmony_ci#define CCCR_CSR		BIT(4)
10962306a36Sopenharmony_ci#define CCCR_CSA		BIT(3)
11062306a36Sopenharmony_ci#define CCCR_ASM		BIT(2)
11162306a36Sopenharmony_ci#define CCCR_CCE		BIT(1)
11262306a36Sopenharmony_ci#define CCCR_INIT		BIT(0)
11362306a36Sopenharmony_ci/* for version 3.0.x */
11462306a36Sopenharmony_ci#define CCCR_CMR_MASK		GENMASK(11, 10)
11562306a36Sopenharmony_ci#define CCCR_CMR_CANFD		0x1
11662306a36Sopenharmony_ci#define CCCR_CMR_CANFD_BRS	0x2
11762306a36Sopenharmony_ci#define CCCR_CMR_CAN		0x3
11862306a36Sopenharmony_ci#define CCCR_CME_MASK		GENMASK(9, 8)
11962306a36Sopenharmony_ci#define CCCR_CME_CAN		0
12062306a36Sopenharmony_ci#define CCCR_CME_CANFD		0x1
12162306a36Sopenharmony_ci#define CCCR_CME_CANFD_BRS	0x2
12262306a36Sopenharmony_ci/* for version >=3.1.x */
12362306a36Sopenharmony_ci#define CCCR_EFBI		BIT(13)
12462306a36Sopenharmony_ci#define CCCR_PXHD		BIT(12)
12562306a36Sopenharmony_ci#define CCCR_BRSE		BIT(9)
12662306a36Sopenharmony_ci#define CCCR_FDOE		BIT(8)
12762306a36Sopenharmony_ci/* for version >=3.2.x */
12862306a36Sopenharmony_ci#define CCCR_NISO		BIT(15)
12962306a36Sopenharmony_ci/* for version >=3.3.x */
13062306a36Sopenharmony_ci#define CCCR_WMM		BIT(11)
13162306a36Sopenharmony_ci#define CCCR_UTSU		BIT(10)
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci/* Nominal Bit Timing & Prescaler Register (NBTP) */
13462306a36Sopenharmony_ci#define NBTP_NSJW_MASK		GENMASK(31, 25)
13562306a36Sopenharmony_ci#define NBTP_NBRP_MASK		GENMASK(24, 16)
13662306a36Sopenharmony_ci#define NBTP_NTSEG1_MASK	GENMASK(15, 8)
13762306a36Sopenharmony_ci#define NBTP_NTSEG2_MASK	GENMASK(6, 0)
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci/* Timestamp Counter Configuration Register (TSCC) */
14062306a36Sopenharmony_ci#define TSCC_TCP_MASK		GENMASK(19, 16)
14162306a36Sopenharmony_ci#define TSCC_TSS_MASK		GENMASK(1, 0)
14262306a36Sopenharmony_ci#define TSCC_TSS_DISABLE	0x0
14362306a36Sopenharmony_ci#define TSCC_TSS_INTERNAL	0x1
14462306a36Sopenharmony_ci#define TSCC_TSS_EXTERNAL	0x2
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci/* Timestamp Counter Value Register (TSCV) */
14762306a36Sopenharmony_ci#define TSCV_TSC_MASK		GENMASK(15, 0)
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci/* Error Counter Register (ECR) */
15062306a36Sopenharmony_ci#define ECR_RP			BIT(15)
15162306a36Sopenharmony_ci#define ECR_REC_MASK		GENMASK(14, 8)
15262306a36Sopenharmony_ci#define ECR_TEC_MASK		GENMASK(7, 0)
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci/* Protocol Status Register (PSR) */
15562306a36Sopenharmony_ci#define PSR_BO		BIT(7)
15662306a36Sopenharmony_ci#define PSR_EW		BIT(6)
15762306a36Sopenharmony_ci#define PSR_EP		BIT(5)
15862306a36Sopenharmony_ci#define PSR_LEC_MASK	GENMASK(2, 0)
15962306a36Sopenharmony_ci#define PSR_DLEC_MASK	GENMASK(10, 8)
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci/* Interrupt Register (IR) */
16262306a36Sopenharmony_ci#define IR_ALL_INT	0xffffffff
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci/* Renamed bits for versions > 3.1.x */
16562306a36Sopenharmony_ci#define IR_ARA		BIT(29)
16662306a36Sopenharmony_ci#define IR_PED		BIT(28)
16762306a36Sopenharmony_ci#define IR_PEA		BIT(27)
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci/* Bits for version 3.0.x */
17062306a36Sopenharmony_ci#define IR_STE		BIT(31)
17162306a36Sopenharmony_ci#define IR_FOE		BIT(30)
17262306a36Sopenharmony_ci#define IR_ACKE		BIT(29)
17362306a36Sopenharmony_ci#define IR_BE		BIT(28)
17462306a36Sopenharmony_ci#define IR_CRCE		BIT(27)
17562306a36Sopenharmony_ci#define IR_WDI		BIT(26)
17662306a36Sopenharmony_ci#define IR_BO		BIT(25)
17762306a36Sopenharmony_ci#define IR_EW		BIT(24)
17862306a36Sopenharmony_ci#define IR_EP		BIT(23)
17962306a36Sopenharmony_ci#define IR_ELO		BIT(22)
18062306a36Sopenharmony_ci#define IR_BEU		BIT(21)
18162306a36Sopenharmony_ci#define IR_BEC		BIT(20)
18262306a36Sopenharmony_ci#define IR_DRX		BIT(19)
18362306a36Sopenharmony_ci#define IR_TOO		BIT(18)
18462306a36Sopenharmony_ci#define IR_MRAF		BIT(17)
18562306a36Sopenharmony_ci#define IR_TSW		BIT(16)
18662306a36Sopenharmony_ci#define IR_TEFL		BIT(15)
18762306a36Sopenharmony_ci#define IR_TEFF		BIT(14)
18862306a36Sopenharmony_ci#define IR_TEFW		BIT(13)
18962306a36Sopenharmony_ci#define IR_TEFN		BIT(12)
19062306a36Sopenharmony_ci#define IR_TFE		BIT(11)
19162306a36Sopenharmony_ci#define IR_TCF		BIT(10)
19262306a36Sopenharmony_ci#define IR_TC		BIT(9)
19362306a36Sopenharmony_ci#define IR_HPM		BIT(8)
19462306a36Sopenharmony_ci#define IR_RF1L		BIT(7)
19562306a36Sopenharmony_ci#define IR_RF1F		BIT(6)
19662306a36Sopenharmony_ci#define IR_RF1W		BIT(5)
19762306a36Sopenharmony_ci#define IR_RF1N		BIT(4)
19862306a36Sopenharmony_ci#define IR_RF0L		BIT(3)
19962306a36Sopenharmony_ci#define IR_RF0F		BIT(2)
20062306a36Sopenharmony_ci#define IR_RF0W		BIT(1)
20162306a36Sopenharmony_ci#define IR_RF0N		BIT(0)
20262306a36Sopenharmony_ci#define IR_ERR_STATE	(IR_BO | IR_EW | IR_EP)
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci/* Interrupts for version 3.0.x */
20562306a36Sopenharmony_ci#define IR_ERR_LEC_30X	(IR_STE	| IR_FOE | IR_ACKE | IR_BE | IR_CRCE)
20662306a36Sopenharmony_ci#define IR_ERR_BUS_30X	(IR_ERR_LEC_30X | IR_WDI | IR_BEU | IR_BEC | \
20762306a36Sopenharmony_ci			 IR_TOO | IR_MRAF | IR_TSW | IR_TEFL | IR_RF1L | \
20862306a36Sopenharmony_ci			 IR_RF0L)
20962306a36Sopenharmony_ci#define IR_ERR_ALL_30X	(IR_ERR_STATE | IR_ERR_BUS_30X)
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci/* Interrupts for version >= 3.1.x */
21262306a36Sopenharmony_ci#define IR_ERR_LEC_31X	(IR_PED | IR_PEA)
21362306a36Sopenharmony_ci#define IR_ERR_BUS_31X	(IR_ERR_LEC_31X | IR_WDI | IR_BEU | IR_BEC | \
21462306a36Sopenharmony_ci			 IR_TOO | IR_MRAF | IR_TSW | IR_TEFL | IR_RF1L | \
21562306a36Sopenharmony_ci			 IR_RF0L)
21662306a36Sopenharmony_ci#define IR_ERR_ALL_31X	(IR_ERR_STATE | IR_ERR_BUS_31X)
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci/* Interrupt Line Select (ILS) */
21962306a36Sopenharmony_ci#define ILS_ALL_INT0	0x0
22062306a36Sopenharmony_ci#define ILS_ALL_INT1	0xFFFFFFFF
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci/* Interrupt Line Enable (ILE) */
22362306a36Sopenharmony_ci#define ILE_EINT1	BIT(1)
22462306a36Sopenharmony_ci#define ILE_EINT0	BIT(0)
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci/* Rx FIFO 0/1 Configuration (RXF0C/RXF1C) */
22762306a36Sopenharmony_ci#define RXFC_FWM_MASK	GENMASK(30, 24)
22862306a36Sopenharmony_ci#define RXFC_FS_MASK	GENMASK(22, 16)
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci/* Rx FIFO 0/1 Status (RXF0S/RXF1S) */
23162306a36Sopenharmony_ci#define RXFS_RFL	BIT(25)
23262306a36Sopenharmony_ci#define RXFS_FF		BIT(24)
23362306a36Sopenharmony_ci#define RXFS_FPI_MASK	GENMASK(21, 16)
23462306a36Sopenharmony_ci#define RXFS_FGI_MASK	GENMASK(13, 8)
23562306a36Sopenharmony_ci#define RXFS_FFL_MASK	GENMASK(6, 0)
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci/* Rx Buffer / FIFO Element Size Configuration (RXESC) */
23862306a36Sopenharmony_ci#define RXESC_RBDS_MASK		GENMASK(10, 8)
23962306a36Sopenharmony_ci#define RXESC_F1DS_MASK		GENMASK(6, 4)
24062306a36Sopenharmony_ci#define RXESC_F0DS_MASK		GENMASK(2, 0)
24162306a36Sopenharmony_ci#define RXESC_64B		0x7
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci/* Tx Buffer Configuration (TXBC) */
24462306a36Sopenharmony_ci#define TXBC_TFQS_MASK		GENMASK(29, 24)
24562306a36Sopenharmony_ci#define TXBC_NDTB_MASK		GENMASK(21, 16)
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci/* Tx FIFO/Queue Status (TXFQS) */
24862306a36Sopenharmony_ci#define TXFQS_TFQF		BIT(21)
24962306a36Sopenharmony_ci#define TXFQS_TFQPI_MASK	GENMASK(20, 16)
25062306a36Sopenharmony_ci#define TXFQS_TFGI_MASK		GENMASK(12, 8)
25162306a36Sopenharmony_ci#define TXFQS_TFFL_MASK		GENMASK(5, 0)
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci/* Tx Buffer Element Size Configuration (TXESC) */
25462306a36Sopenharmony_ci#define TXESC_TBDS_MASK		GENMASK(2, 0)
25562306a36Sopenharmony_ci#define TXESC_TBDS_64B		0x7
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci/* Tx Event FIFO Configuration (TXEFC) */
25862306a36Sopenharmony_ci#define TXEFC_EFS_MASK		GENMASK(21, 16)
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci/* Tx Event FIFO Status (TXEFS) */
26162306a36Sopenharmony_ci#define TXEFS_TEFL		BIT(25)
26262306a36Sopenharmony_ci#define TXEFS_EFF		BIT(24)
26362306a36Sopenharmony_ci#define TXEFS_EFGI_MASK		GENMASK(12, 8)
26462306a36Sopenharmony_ci#define TXEFS_EFFL_MASK		GENMASK(5, 0)
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci/* Tx Event FIFO Acknowledge (TXEFA) */
26762306a36Sopenharmony_ci#define TXEFA_EFAI_MASK		GENMASK(4, 0)
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci/* Message RAM Configuration (in bytes) */
27062306a36Sopenharmony_ci#define SIDF_ELEMENT_SIZE	4
27162306a36Sopenharmony_ci#define XIDF_ELEMENT_SIZE	8
27262306a36Sopenharmony_ci#define RXF0_ELEMENT_SIZE	72
27362306a36Sopenharmony_ci#define RXF1_ELEMENT_SIZE	72
27462306a36Sopenharmony_ci#define RXB_ELEMENT_SIZE	72
27562306a36Sopenharmony_ci#define TXE_ELEMENT_SIZE	8
27662306a36Sopenharmony_ci#define TXB_ELEMENT_SIZE	72
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci/* Message RAM Elements */
27962306a36Sopenharmony_ci#define M_CAN_FIFO_ID		0x0
28062306a36Sopenharmony_ci#define M_CAN_FIFO_DLC		0x4
28162306a36Sopenharmony_ci#define M_CAN_FIFO_DATA		0x8
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci/* Rx Buffer Element */
28462306a36Sopenharmony_ci/* R0 */
28562306a36Sopenharmony_ci#define RX_BUF_ESI		BIT(31)
28662306a36Sopenharmony_ci#define RX_BUF_XTD		BIT(30)
28762306a36Sopenharmony_ci#define RX_BUF_RTR		BIT(29)
28862306a36Sopenharmony_ci/* R1 */
28962306a36Sopenharmony_ci#define RX_BUF_ANMF		BIT(31)
29062306a36Sopenharmony_ci#define RX_BUF_FDF		BIT(21)
29162306a36Sopenharmony_ci#define RX_BUF_BRS		BIT(20)
29262306a36Sopenharmony_ci#define RX_BUF_RXTS_MASK	GENMASK(15, 0)
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci/* Tx Buffer Element */
29562306a36Sopenharmony_ci/* T0 */
29662306a36Sopenharmony_ci#define TX_BUF_ESI		BIT(31)
29762306a36Sopenharmony_ci#define TX_BUF_XTD		BIT(30)
29862306a36Sopenharmony_ci#define TX_BUF_RTR		BIT(29)
29962306a36Sopenharmony_ci/* T1 */
30062306a36Sopenharmony_ci#define TX_BUF_EFC		BIT(23)
30162306a36Sopenharmony_ci#define TX_BUF_FDF		BIT(21)
30262306a36Sopenharmony_ci#define TX_BUF_BRS		BIT(20)
30362306a36Sopenharmony_ci#define TX_BUF_MM_MASK		GENMASK(31, 24)
30462306a36Sopenharmony_ci#define TX_BUF_DLC_MASK		GENMASK(19, 16)
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci/* Tx event FIFO Element */
30762306a36Sopenharmony_ci/* E1 */
30862306a36Sopenharmony_ci#define TX_EVENT_MM_MASK	GENMASK(31, 24)
30962306a36Sopenharmony_ci#define TX_EVENT_TXTS_MASK	GENMASK(15, 0)
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci/* Hrtimer polling interval */
31262306a36Sopenharmony_ci#define HRTIMER_POLL_INTERVAL_MS		1
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci/* The ID and DLC registers are adjacent in M_CAN FIFO memory,
31562306a36Sopenharmony_ci * and we can save a (potentially slow) bus round trip by combining
31662306a36Sopenharmony_ci * reads and writes to them.
31762306a36Sopenharmony_ci */
31862306a36Sopenharmony_cistruct id_and_dlc {
31962306a36Sopenharmony_ci	u32 id;
32062306a36Sopenharmony_ci	u32 dlc;
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic inline u32 m_can_read(struct m_can_classdev *cdev, enum m_can_reg reg)
32462306a36Sopenharmony_ci{
32562306a36Sopenharmony_ci	return cdev->ops->read_reg(cdev, reg);
32662306a36Sopenharmony_ci}
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_cistatic inline void m_can_write(struct m_can_classdev *cdev, enum m_can_reg reg,
32962306a36Sopenharmony_ci			       u32 val)
33062306a36Sopenharmony_ci{
33162306a36Sopenharmony_ci	cdev->ops->write_reg(cdev, reg, val);
33262306a36Sopenharmony_ci}
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic int
33562306a36Sopenharmony_cim_can_fifo_read(struct m_can_classdev *cdev,
33662306a36Sopenharmony_ci		u32 fgi, unsigned int offset, void *val, size_t val_count)
33762306a36Sopenharmony_ci{
33862306a36Sopenharmony_ci	u32 addr_offset = cdev->mcfg[MRAM_RXF0].off + fgi * RXF0_ELEMENT_SIZE +
33962306a36Sopenharmony_ci		offset;
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	if (val_count == 0)
34262306a36Sopenharmony_ci		return 0;
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	return cdev->ops->read_fifo(cdev, addr_offset, val, val_count);
34562306a36Sopenharmony_ci}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic int
34862306a36Sopenharmony_cim_can_fifo_write(struct m_can_classdev *cdev,
34962306a36Sopenharmony_ci		 u32 fpi, unsigned int offset, const void *val, size_t val_count)
35062306a36Sopenharmony_ci{
35162306a36Sopenharmony_ci	u32 addr_offset = cdev->mcfg[MRAM_TXB].off + fpi * TXB_ELEMENT_SIZE +
35262306a36Sopenharmony_ci		offset;
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	if (val_count == 0)
35562306a36Sopenharmony_ci		return 0;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	return cdev->ops->write_fifo(cdev, addr_offset, val, val_count);
35862306a36Sopenharmony_ci}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_cistatic inline int m_can_fifo_write_no_off(struct m_can_classdev *cdev,
36162306a36Sopenharmony_ci					  u32 fpi, u32 val)
36262306a36Sopenharmony_ci{
36362306a36Sopenharmony_ci	return cdev->ops->write_fifo(cdev, fpi, &val, 1);
36462306a36Sopenharmony_ci}
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_cistatic int
36762306a36Sopenharmony_cim_can_txe_fifo_read(struct m_can_classdev *cdev, u32 fgi, u32 offset, u32 *val)
36862306a36Sopenharmony_ci{
36962306a36Sopenharmony_ci	u32 addr_offset = cdev->mcfg[MRAM_TXE].off + fgi * TXE_ELEMENT_SIZE +
37062306a36Sopenharmony_ci		offset;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	return cdev->ops->read_fifo(cdev, addr_offset, val, 1);
37362306a36Sopenharmony_ci}
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_cistatic inline bool _m_can_tx_fifo_full(u32 txfqs)
37662306a36Sopenharmony_ci{
37762306a36Sopenharmony_ci	return !!(txfqs & TXFQS_TFQF);
37862306a36Sopenharmony_ci}
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic inline bool m_can_tx_fifo_full(struct m_can_classdev *cdev)
38162306a36Sopenharmony_ci{
38262306a36Sopenharmony_ci	return _m_can_tx_fifo_full(m_can_read(cdev, M_CAN_TXFQS));
38362306a36Sopenharmony_ci}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic void m_can_config_endisable(struct m_can_classdev *cdev, bool enable)
38662306a36Sopenharmony_ci{
38762306a36Sopenharmony_ci	u32 cccr = m_can_read(cdev, M_CAN_CCCR);
38862306a36Sopenharmony_ci	u32 timeout = 10;
38962306a36Sopenharmony_ci	u32 val = 0;
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	/* Clear the Clock stop request if it was set */
39262306a36Sopenharmony_ci	if (cccr & CCCR_CSR)
39362306a36Sopenharmony_ci		cccr &= ~CCCR_CSR;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	if (enable) {
39662306a36Sopenharmony_ci		/* enable m_can configuration */
39762306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_CCCR, cccr | CCCR_INIT);
39862306a36Sopenharmony_ci		udelay(5);
39962306a36Sopenharmony_ci		/* CCCR.CCE can only be set/reset while CCCR.INIT = '1' */
40062306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_CCCR, cccr | CCCR_INIT | CCCR_CCE);
40162306a36Sopenharmony_ci	} else {
40262306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_CCCR, cccr & ~(CCCR_INIT | CCCR_CCE));
40362306a36Sopenharmony_ci	}
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	/* there's a delay for module initialization */
40662306a36Sopenharmony_ci	if (enable)
40762306a36Sopenharmony_ci		val = CCCR_INIT | CCCR_CCE;
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	while ((m_can_read(cdev, M_CAN_CCCR) & (CCCR_INIT | CCCR_CCE)) != val) {
41062306a36Sopenharmony_ci		if (timeout == 0) {
41162306a36Sopenharmony_ci			netdev_warn(cdev->net, "Failed to init module\n");
41262306a36Sopenharmony_ci			return;
41362306a36Sopenharmony_ci		}
41462306a36Sopenharmony_ci		timeout--;
41562306a36Sopenharmony_ci		udelay(1);
41662306a36Sopenharmony_ci	}
41762306a36Sopenharmony_ci}
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_cistatic inline void m_can_enable_all_interrupts(struct m_can_classdev *cdev)
42062306a36Sopenharmony_ci{
42162306a36Sopenharmony_ci	if (!cdev->net->irq) {
42262306a36Sopenharmony_ci		dev_dbg(cdev->dev, "Start hrtimer\n");
42362306a36Sopenharmony_ci		hrtimer_start(&cdev->hrtimer,
42462306a36Sopenharmony_ci			      ms_to_ktime(HRTIMER_POLL_INTERVAL_MS),
42562306a36Sopenharmony_ci			      HRTIMER_MODE_REL_PINNED);
42662306a36Sopenharmony_ci	}
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	/* Only interrupt line 0 is used in this driver */
42962306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_ILE, ILE_EINT0);
43062306a36Sopenharmony_ci}
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic inline void m_can_disable_all_interrupts(struct m_can_classdev *cdev)
43362306a36Sopenharmony_ci{
43462306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_ILE, 0x0);
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	if (!cdev->net->irq) {
43762306a36Sopenharmony_ci		dev_dbg(cdev->dev, "Stop hrtimer\n");
43862306a36Sopenharmony_ci		hrtimer_cancel(&cdev->hrtimer);
43962306a36Sopenharmony_ci	}
44062306a36Sopenharmony_ci}
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci/* Retrieve internal timestamp counter from TSCV.TSC, and shift it to 32-bit
44362306a36Sopenharmony_ci * width.
44462306a36Sopenharmony_ci */
44562306a36Sopenharmony_cistatic u32 m_can_get_timestamp(struct m_can_classdev *cdev)
44662306a36Sopenharmony_ci{
44762306a36Sopenharmony_ci	u32 tscv;
44862306a36Sopenharmony_ci	u32 tsc;
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	tscv = m_can_read(cdev, M_CAN_TSCV);
45162306a36Sopenharmony_ci	tsc = FIELD_GET(TSCV_TSC_MASK, tscv);
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	return (tsc << 16);
45462306a36Sopenharmony_ci}
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_cistatic void m_can_clean(struct net_device *net)
45762306a36Sopenharmony_ci{
45862306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(net);
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	if (cdev->tx_skb) {
46162306a36Sopenharmony_ci		int putidx = 0;
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci		net->stats.tx_errors++;
46462306a36Sopenharmony_ci		if (cdev->version > 30)
46562306a36Sopenharmony_ci			putidx = FIELD_GET(TXFQS_TFQPI_MASK,
46662306a36Sopenharmony_ci					   m_can_read(cdev, M_CAN_TXFQS));
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_ci		can_free_echo_skb(cdev->net, putidx, NULL);
46962306a36Sopenharmony_ci		cdev->tx_skb = NULL;
47062306a36Sopenharmony_ci	}
47162306a36Sopenharmony_ci}
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci/* For peripherals, pass skb to rx-offload, which will push skb from
47462306a36Sopenharmony_ci * napi. For non-peripherals, RX is done in napi already, so push
47562306a36Sopenharmony_ci * directly. timestamp is used to ensure good skb ordering in
47662306a36Sopenharmony_ci * rx-offload and is ignored for non-peripherals.
47762306a36Sopenharmony_ci */
47862306a36Sopenharmony_cistatic void m_can_receive_skb(struct m_can_classdev *cdev,
47962306a36Sopenharmony_ci			      struct sk_buff *skb,
48062306a36Sopenharmony_ci			      u32 timestamp)
48162306a36Sopenharmony_ci{
48262306a36Sopenharmony_ci	if (cdev->is_peripheral) {
48362306a36Sopenharmony_ci		struct net_device_stats *stats = &cdev->net->stats;
48462306a36Sopenharmony_ci		int err;
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci		err = can_rx_offload_queue_timestamp(&cdev->offload, skb,
48762306a36Sopenharmony_ci						     timestamp);
48862306a36Sopenharmony_ci		if (err)
48962306a36Sopenharmony_ci			stats->rx_fifo_errors++;
49062306a36Sopenharmony_ci	} else {
49162306a36Sopenharmony_ci		netif_receive_skb(skb);
49262306a36Sopenharmony_ci	}
49362306a36Sopenharmony_ci}
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic int m_can_read_fifo(struct net_device *dev, u32 fgi)
49662306a36Sopenharmony_ci{
49762306a36Sopenharmony_ci	struct net_device_stats *stats = &dev->stats;
49862306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
49962306a36Sopenharmony_ci	struct canfd_frame *cf;
50062306a36Sopenharmony_ci	struct sk_buff *skb;
50162306a36Sopenharmony_ci	struct id_and_dlc fifo_header;
50262306a36Sopenharmony_ci	u32 timestamp = 0;
50362306a36Sopenharmony_ci	int err;
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci	err = m_can_fifo_read(cdev, fgi, M_CAN_FIFO_ID, &fifo_header, 2);
50662306a36Sopenharmony_ci	if (err)
50762306a36Sopenharmony_ci		goto out_fail;
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	if (fifo_header.dlc & RX_BUF_FDF)
51062306a36Sopenharmony_ci		skb = alloc_canfd_skb(dev, &cf);
51162306a36Sopenharmony_ci	else
51262306a36Sopenharmony_ci		skb = alloc_can_skb(dev, (struct can_frame **)&cf);
51362306a36Sopenharmony_ci	if (!skb) {
51462306a36Sopenharmony_ci		stats->rx_dropped++;
51562306a36Sopenharmony_ci		return 0;
51662306a36Sopenharmony_ci	}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	if (fifo_header.dlc & RX_BUF_FDF)
51962306a36Sopenharmony_ci		cf->len = can_fd_dlc2len((fifo_header.dlc >> 16) & 0x0F);
52062306a36Sopenharmony_ci	else
52162306a36Sopenharmony_ci		cf->len = can_cc_dlc2len((fifo_header.dlc >> 16) & 0x0F);
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	if (fifo_header.id & RX_BUF_XTD)
52462306a36Sopenharmony_ci		cf->can_id = (fifo_header.id & CAN_EFF_MASK) | CAN_EFF_FLAG;
52562306a36Sopenharmony_ci	else
52662306a36Sopenharmony_ci		cf->can_id = (fifo_header.id >> 18) & CAN_SFF_MASK;
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_ci	if (fifo_header.id & RX_BUF_ESI) {
52962306a36Sopenharmony_ci		cf->flags |= CANFD_ESI;
53062306a36Sopenharmony_ci		netdev_dbg(dev, "ESI Error\n");
53162306a36Sopenharmony_ci	}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	if (!(fifo_header.dlc & RX_BUF_FDF) && (fifo_header.id & RX_BUF_RTR)) {
53462306a36Sopenharmony_ci		cf->can_id |= CAN_RTR_FLAG;
53562306a36Sopenharmony_ci	} else {
53662306a36Sopenharmony_ci		if (fifo_header.dlc & RX_BUF_BRS)
53762306a36Sopenharmony_ci			cf->flags |= CANFD_BRS;
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci		err = m_can_fifo_read(cdev, fgi, M_CAN_FIFO_DATA,
54062306a36Sopenharmony_ci				      cf->data, DIV_ROUND_UP(cf->len, 4));
54162306a36Sopenharmony_ci		if (err)
54262306a36Sopenharmony_ci			goto out_free_skb;
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ci		stats->rx_bytes += cf->len;
54562306a36Sopenharmony_ci	}
54662306a36Sopenharmony_ci	stats->rx_packets++;
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	timestamp = FIELD_GET(RX_BUF_RXTS_MASK, fifo_header.dlc) << 16;
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	m_can_receive_skb(cdev, skb, timestamp);
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci	return 0;
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ciout_free_skb:
55562306a36Sopenharmony_ci	kfree_skb(skb);
55662306a36Sopenharmony_ciout_fail:
55762306a36Sopenharmony_ci	netdev_err(dev, "FIFO read returned %d\n", err);
55862306a36Sopenharmony_ci	return err;
55962306a36Sopenharmony_ci}
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_cistatic int m_can_do_rx_poll(struct net_device *dev, int quota)
56262306a36Sopenharmony_ci{
56362306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
56462306a36Sopenharmony_ci	u32 pkts = 0;
56562306a36Sopenharmony_ci	u32 rxfs;
56662306a36Sopenharmony_ci	u32 rx_count;
56762306a36Sopenharmony_ci	u32 fgi;
56862306a36Sopenharmony_ci	int ack_fgi = -1;
56962306a36Sopenharmony_ci	int i;
57062306a36Sopenharmony_ci	int err = 0;
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	rxfs = m_can_read(cdev, M_CAN_RXF0S);
57362306a36Sopenharmony_ci	if (!(rxfs & RXFS_FFL_MASK)) {
57462306a36Sopenharmony_ci		netdev_dbg(dev, "no messages in fifo0\n");
57562306a36Sopenharmony_ci		return 0;
57662306a36Sopenharmony_ci	}
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	rx_count = FIELD_GET(RXFS_FFL_MASK, rxfs);
57962306a36Sopenharmony_ci	fgi = FIELD_GET(RXFS_FGI_MASK, rxfs);
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_ci	for (i = 0; i < rx_count && quota > 0; ++i) {
58262306a36Sopenharmony_ci		err = m_can_read_fifo(dev, fgi);
58362306a36Sopenharmony_ci		if (err)
58462306a36Sopenharmony_ci			break;
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci		quota--;
58762306a36Sopenharmony_ci		pkts++;
58862306a36Sopenharmony_ci		ack_fgi = fgi;
58962306a36Sopenharmony_ci		fgi = (++fgi >= cdev->mcfg[MRAM_RXF0].num ? 0 : fgi);
59062306a36Sopenharmony_ci	}
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	if (ack_fgi != -1)
59362306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_RXF0A, ack_fgi);
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_ci	if (err)
59662306a36Sopenharmony_ci		return err;
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci	return pkts;
59962306a36Sopenharmony_ci}
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_cistatic int m_can_handle_lost_msg(struct net_device *dev)
60262306a36Sopenharmony_ci{
60362306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
60462306a36Sopenharmony_ci	struct net_device_stats *stats = &dev->stats;
60562306a36Sopenharmony_ci	struct sk_buff *skb;
60662306a36Sopenharmony_ci	struct can_frame *frame;
60762306a36Sopenharmony_ci	u32 timestamp = 0;
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci	netdev_err(dev, "msg lost in rxf0\n");
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_ci	stats->rx_errors++;
61262306a36Sopenharmony_ci	stats->rx_over_errors++;
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	skb = alloc_can_err_skb(dev, &frame);
61562306a36Sopenharmony_ci	if (unlikely(!skb))
61662306a36Sopenharmony_ci		return 0;
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	frame->can_id |= CAN_ERR_CRTL;
61962306a36Sopenharmony_ci	frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	if (cdev->is_peripheral)
62262306a36Sopenharmony_ci		timestamp = m_can_get_timestamp(cdev);
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ci	m_can_receive_skb(cdev, skb, timestamp);
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	return 1;
62762306a36Sopenharmony_ci}
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_cistatic int m_can_handle_lec_err(struct net_device *dev,
63062306a36Sopenharmony_ci				enum m_can_lec_type lec_type)
63162306a36Sopenharmony_ci{
63262306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
63362306a36Sopenharmony_ci	struct net_device_stats *stats = &dev->stats;
63462306a36Sopenharmony_ci	struct can_frame *cf;
63562306a36Sopenharmony_ci	struct sk_buff *skb;
63662306a36Sopenharmony_ci	u32 timestamp = 0;
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	cdev->can.can_stats.bus_error++;
63962306a36Sopenharmony_ci	stats->rx_errors++;
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci	/* propagate the error condition to the CAN stack */
64262306a36Sopenharmony_ci	skb = alloc_can_err_skb(dev, &cf);
64362306a36Sopenharmony_ci	if (unlikely(!skb))
64462306a36Sopenharmony_ci		return 0;
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_ci	/* check for 'last error code' which tells us the
64762306a36Sopenharmony_ci	 * type of the last error to occur on the CAN bus
64862306a36Sopenharmony_ci	 */
64962306a36Sopenharmony_ci	cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci	switch (lec_type) {
65262306a36Sopenharmony_ci	case LEC_STUFF_ERROR:
65362306a36Sopenharmony_ci		netdev_dbg(dev, "stuff error\n");
65462306a36Sopenharmony_ci		cf->data[2] |= CAN_ERR_PROT_STUFF;
65562306a36Sopenharmony_ci		break;
65662306a36Sopenharmony_ci	case LEC_FORM_ERROR:
65762306a36Sopenharmony_ci		netdev_dbg(dev, "form error\n");
65862306a36Sopenharmony_ci		cf->data[2] |= CAN_ERR_PROT_FORM;
65962306a36Sopenharmony_ci		break;
66062306a36Sopenharmony_ci	case LEC_ACK_ERROR:
66162306a36Sopenharmony_ci		netdev_dbg(dev, "ack error\n");
66262306a36Sopenharmony_ci		cf->data[3] = CAN_ERR_PROT_LOC_ACK;
66362306a36Sopenharmony_ci		break;
66462306a36Sopenharmony_ci	case LEC_BIT1_ERROR:
66562306a36Sopenharmony_ci		netdev_dbg(dev, "bit1 error\n");
66662306a36Sopenharmony_ci		cf->data[2] |= CAN_ERR_PROT_BIT1;
66762306a36Sopenharmony_ci		break;
66862306a36Sopenharmony_ci	case LEC_BIT0_ERROR:
66962306a36Sopenharmony_ci		netdev_dbg(dev, "bit0 error\n");
67062306a36Sopenharmony_ci		cf->data[2] |= CAN_ERR_PROT_BIT0;
67162306a36Sopenharmony_ci		break;
67262306a36Sopenharmony_ci	case LEC_CRC_ERROR:
67362306a36Sopenharmony_ci		netdev_dbg(dev, "CRC error\n");
67462306a36Sopenharmony_ci		cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
67562306a36Sopenharmony_ci		break;
67662306a36Sopenharmony_ci	default:
67762306a36Sopenharmony_ci		break;
67862306a36Sopenharmony_ci	}
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	if (cdev->is_peripheral)
68162306a36Sopenharmony_ci		timestamp = m_can_get_timestamp(cdev);
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	m_can_receive_skb(cdev, skb, timestamp);
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci	return 1;
68662306a36Sopenharmony_ci}
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_cistatic int __m_can_get_berr_counter(const struct net_device *dev,
68962306a36Sopenharmony_ci				    struct can_berr_counter *bec)
69062306a36Sopenharmony_ci{
69162306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
69262306a36Sopenharmony_ci	unsigned int ecr;
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_ci	ecr = m_can_read(cdev, M_CAN_ECR);
69562306a36Sopenharmony_ci	bec->rxerr = FIELD_GET(ECR_REC_MASK, ecr);
69662306a36Sopenharmony_ci	bec->txerr = FIELD_GET(ECR_TEC_MASK, ecr);
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	return 0;
69962306a36Sopenharmony_ci}
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_cistatic int m_can_clk_start(struct m_can_classdev *cdev)
70262306a36Sopenharmony_ci{
70362306a36Sopenharmony_ci	if (cdev->pm_clock_support == 0)
70462306a36Sopenharmony_ci		return 0;
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci	return pm_runtime_resume_and_get(cdev->dev);
70762306a36Sopenharmony_ci}
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_cistatic void m_can_clk_stop(struct m_can_classdev *cdev)
71062306a36Sopenharmony_ci{
71162306a36Sopenharmony_ci	if (cdev->pm_clock_support)
71262306a36Sopenharmony_ci		pm_runtime_put_sync(cdev->dev);
71362306a36Sopenharmony_ci}
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_cistatic int m_can_get_berr_counter(const struct net_device *dev,
71662306a36Sopenharmony_ci				  struct can_berr_counter *bec)
71762306a36Sopenharmony_ci{
71862306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
71962306a36Sopenharmony_ci	int err;
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	err = m_can_clk_start(cdev);
72262306a36Sopenharmony_ci	if (err)
72362306a36Sopenharmony_ci		return err;
72462306a36Sopenharmony_ci
72562306a36Sopenharmony_ci	__m_can_get_berr_counter(dev, bec);
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci	m_can_clk_stop(cdev);
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_ci	return 0;
73062306a36Sopenharmony_ci}
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_cistatic int m_can_handle_state_change(struct net_device *dev,
73362306a36Sopenharmony_ci				     enum can_state new_state)
73462306a36Sopenharmony_ci{
73562306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
73662306a36Sopenharmony_ci	struct can_frame *cf;
73762306a36Sopenharmony_ci	struct sk_buff *skb;
73862306a36Sopenharmony_ci	struct can_berr_counter bec;
73962306a36Sopenharmony_ci	unsigned int ecr;
74062306a36Sopenharmony_ci	u32 timestamp = 0;
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_ci	switch (new_state) {
74362306a36Sopenharmony_ci	case CAN_STATE_ERROR_WARNING:
74462306a36Sopenharmony_ci		/* error warning state */
74562306a36Sopenharmony_ci		cdev->can.can_stats.error_warning++;
74662306a36Sopenharmony_ci		cdev->can.state = CAN_STATE_ERROR_WARNING;
74762306a36Sopenharmony_ci		break;
74862306a36Sopenharmony_ci	case CAN_STATE_ERROR_PASSIVE:
74962306a36Sopenharmony_ci		/* error passive state */
75062306a36Sopenharmony_ci		cdev->can.can_stats.error_passive++;
75162306a36Sopenharmony_ci		cdev->can.state = CAN_STATE_ERROR_PASSIVE;
75262306a36Sopenharmony_ci		break;
75362306a36Sopenharmony_ci	case CAN_STATE_BUS_OFF:
75462306a36Sopenharmony_ci		/* bus-off state */
75562306a36Sopenharmony_ci		cdev->can.state = CAN_STATE_BUS_OFF;
75662306a36Sopenharmony_ci		m_can_disable_all_interrupts(cdev);
75762306a36Sopenharmony_ci		cdev->can.can_stats.bus_off++;
75862306a36Sopenharmony_ci		can_bus_off(dev);
75962306a36Sopenharmony_ci		break;
76062306a36Sopenharmony_ci	default:
76162306a36Sopenharmony_ci		break;
76262306a36Sopenharmony_ci	}
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci	/* propagate the error condition to the CAN stack */
76562306a36Sopenharmony_ci	skb = alloc_can_err_skb(dev, &cf);
76662306a36Sopenharmony_ci	if (unlikely(!skb))
76762306a36Sopenharmony_ci		return 0;
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_ci	__m_can_get_berr_counter(dev, &bec);
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_ci	switch (new_state) {
77262306a36Sopenharmony_ci	case CAN_STATE_ERROR_WARNING:
77362306a36Sopenharmony_ci		/* error warning state */
77462306a36Sopenharmony_ci		cf->can_id |= CAN_ERR_CRTL | CAN_ERR_CNT;
77562306a36Sopenharmony_ci		cf->data[1] = (bec.txerr > bec.rxerr) ?
77662306a36Sopenharmony_ci			CAN_ERR_CRTL_TX_WARNING :
77762306a36Sopenharmony_ci			CAN_ERR_CRTL_RX_WARNING;
77862306a36Sopenharmony_ci		cf->data[6] = bec.txerr;
77962306a36Sopenharmony_ci		cf->data[7] = bec.rxerr;
78062306a36Sopenharmony_ci		break;
78162306a36Sopenharmony_ci	case CAN_STATE_ERROR_PASSIVE:
78262306a36Sopenharmony_ci		/* error passive state */
78362306a36Sopenharmony_ci		cf->can_id |= CAN_ERR_CRTL | CAN_ERR_CNT;
78462306a36Sopenharmony_ci		ecr = m_can_read(cdev, M_CAN_ECR);
78562306a36Sopenharmony_ci		if (ecr & ECR_RP)
78662306a36Sopenharmony_ci			cf->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
78762306a36Sopenharmony_ci		if (bec.txerr > 127)
78862306a36Sopenharmony_ci			cf->data[1] |= CAN_ERR_CRTL_TX_PASSIVE;
78962306a36Sopenharmony_ci		cf->data[6] = bec.txerr;
79062306a36Sopenharmony_ci		cf->data[7] = bec.rxerr;
79162306a36Sopenharmony_ci		break;
79262306a36Sopenharmony_ci	case CAN_STATE_BUS_OFF:
79362306a36Sopenharmony_ci		/* bus-off state */
79462306a36Sopenharmony_ci		cf->can_id |= CAN_ERR_BUSOFF;
79562306a36Sopenharmony_ci		break;
79662306a36Sopenharmony_ci	default:
79762306a36Sopenharmony_ci		break;
79862306a36Sopenharmony_ci	}
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_ci	if (cdev->is_peripheral)
80162306a36Sopenharmony_ci		timestamp = m_can_get_timestamp(cdev);
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci	m_can_receive_skb(cdev, skb, timestamp);
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci	return 1;
80662306a36Sopenharmony_ci}
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_cistatic int m_can_handle_state_errors(struct net_device *dev, u32 psr)
80962306a36Sopenharmony_ci{
81062306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
81162306a36Sopenharmony_ci	int work_done = 0;
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ci	if (psr & PSR_EW && cdev->can.state != CAN_STATE_ERROR_WARNING) {
81462306a36Sopenharmony_ci		netdev_dbg(dev, "entered error warning state\n");
81562306a36Sopenharmony_ci		work_done += m_can_handle_state_change(dev,
81662306a36Sopenharmony_ci						       CAN_STATE_ERROR_WARNING);
81762306a36Sopenharmony_ci	}
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci	if (psr & PSR_EP && cdev->can.state != CAN_STATE_ERROR_PASSIVE) {
82062306a36Sopenharmony_ci		netdev_dbg(dev, "entered error passive state\n");
82162306a36Sopenharmony_ci		work_done += m_can_handle_state_change(dev,
82262306a36Sopenharmony_ci						       CAN_STATE_ERROR_PASSIVE);
82362306a36Sopenharmony_ci	}
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_ci	if (psr & PSR_BO && cdev->can.state != CAN_STATE_BUS_OFF) {
82662306a36Sopenharmony_ci		netdev_dbg(dev, "entered error bus off state\n");
82762306a36Sopenharmony_ci		work_done += m_can_handle_state_change(dev,
82862306a36Sopenharmony_ci						       CAN_STATE_BUS_OFF);
82962306a36Sopenharmony_ci	}
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci	return work_done;
83262306a36Sopenharmony_ci}
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_cistatic void m_can_handle_other_err(struct net_device *dev, u32 irqstatus)
83562306a36Sopenharmony_ci{
83662306a36Sopenharmony_ci	if (irqstatus & IR_WDI)
83762306a36Sopenharmony_ci		netdev_err(dev, "Message RAM Watchdog event due to missing READY\n");
83862306a36Sopenharmony_ci	if (irqstatus & IR_BEU)
83962306a36Sopenharmony_ci		netdev_err(dev, "Bit Error Uncorrected\n");
84062306a36Sopenharmony_ci	if (irqstatus & IR_BEC)
84162306a36Sopenharmony_ci		netdev_err(dev, "Bit Error Corrected\n");
84262306a36Sopenharmony_ci	if (irqstatus & IR_TOO)
84362306a36Sopenharmony_ci		netdev_err(dev, "Timeout reached\n");
84462306a36Sopenharmony_ci	if (irqstatus & IR_MRAF)
84562306a36Sopenharmony_ci		netdev_err(dev, "Message RAM access failure occurred\n");
84662306a36Sopenharmony_ci}
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_cistatic inline bool is_lec_err(u8 lec)
84962306a36Sopenharmony_ci{
85062306a36Sopenharmony_ci	return lec != LEC_NO_ERROR && lec != LEC_NO_CHANGE;
85162306a36Sopenharmony_ci}
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_cistatic inline bool m_can_is_protocol_err(u32 irqstatus)
85462306a36Sopenharmony_ci{
85562306a36Sopenharmony_ci	return irqstatus & IR_ERR_LEC_31X;
85662306a36Sopenharmony_ci}
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_cistatic int m_can_handle_protocol_error(struct net_device *dev, u32 irqstatus)
85962306a36Sopenharmony_ci{
86062306a36Sopenharmony_ci	struct net_device_stats *stats = &dev->stats;
86162306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
86262306a36Sopenharmony_ci	struct can_frame *cf;
86362306a36Sopenharmony_ci	struct sk_buff *skb;
86462306a36Sopenharmony_ci	u32 timestamp = 0;
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	/* propagate the error condition to the CAN stack */
86762306a36Sopenharmony_ci	skb = alloc_can_err_skb(dev, &cf);
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_ci	/* update tx error stats since there is protocol error */
87062306a36Sopenharmony_ci	stats->tx_errors++;
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_ci	/* update arbitration lost status */
87362306a36Sopenharmony_ci	if (cdev->version >= 31 && (irqstatus & IR_PEA)) {
87462306a36Sopenharmony_ci		netdev_dbg(dev, "Protocol error in Arbitration fail\n");
87562306a36Sopenharmony_ci		cdev->can.can_stats.arbitration_lost++;
87662306a36Sopenharmony_ci		if (skb) {
87762306a36Sopenharmony_ci			cf->can_id |= CAN_ERR_LOSTARB;
87862306a36Sopenharmony_ci			cf->data[0] |= CAN_ERR_LOSTARB_UNSPEC;
87962306a36Sopenharmony_ci		}
88062306a36Sopenharmony_ci	}
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_ci	if (unlikely(!skb)) {
88362306a36Sopenharmony_ci		netdev_dbg(dev, "allocation of skb failed\n");
88462306a36Sopenharmony_ci		return 0;
88562306a36Sopenharmony_ci	}
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_ci	if (cdev->is_peripheral)
88862306a36Sopenharmony_ci		timestamp = m_can_get_timestamp(cdev);
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_ci	m_can_receive_skb(cdev, skb, timestamp);
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_ci	return 1;
89362306a36Sopenharmony_ci}
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_cistatic int m_can_handle_bus_errors(struct net_device *dev, u32 irqstatus,
89662306a36Sopenharmony_ci				   u32 psr)
89762306a36Sopenharmony_ci{
89862306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
89962306a36Sopenharmony_ci	int work_done = 0;
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ci	if (irqstatus & IR_RF0L)
90262306a36Sopenharmony_ci		work_done += m_can_handle_lost_msg(dev);
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_ci	/* handle lec errors on the bus */
90562306a36Sopenharmony_ci	if (cdev->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) {
90662306a36Sopenharmony_ci		u8 lec = FIELD_GET(PSR_LEC_MASK, psr);
90762306a36Sopenharmony_ci		u8 dlec = FIELD_GET(PSR_DLEC_MASK, psr);
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci		if (is_lec_err(lec)) {
91062306a36Sopenharmony_ci			netdev_dbg(dev, "Arbitration phase error detected\n");
91162306a36Sopenharmony_ci			work_done += m_can_handle_lec_err(dev, lec);
91262306a36Sopenharmony_ci		}
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_ci		if (is_lec_err(dlec)) {
91562306a36Sopenharmony_ci			netdev_dbg(dev, "Data phase error detected\n");
91662306a36Sopenharmony_ci			work_done += m_can_handle_lec_err(dev, dlec);
91762306a36Sopenharmony_ci		}
91862306a36Sopenharmony_ci	}
91962306a36Sopenharmony_ci
92062306a36Sopenharmony_ci	/* handle protocol errors in arbitration phase */
92162306a36Sopenharmony_ci	if ((cdev->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
92262306a36Sopenharmony_ci	    m_can_is_protocol_err(irqstatus))
92362306a36Sopenharmony_ci		work_done += m_can_handle_protocol_error(dev, irqstatus);
92462306a36Sopenharmony_ci
92562306a36Sopenharmony_ci	/* other unproccessed error interrupts */
92662306a36Sopenharmony_ci	m_can_handle_other_err(dev, irqstatus);
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_ci	return work_done;
92962306a36Sopenharmony_ci}
93062306a36Sopenharmony_ci
93162306a36Sopenharmony_cistatic int m_can_rx_handler(struct net_device *dev, int quota, u32 irqstatus)
93262306a36Sopenharmony_ci{
93362306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
93462306a36Sopenharmony_ci	int rx_work_or_err;
93562306a36Sopenharmony_ci	int work_done = 0;
93662306a36Sopenharmony_ci
93762306a36Sopenharmony_ci	if (!irqstatus)
93862306a36Sopenharmony_ci		goto end;
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_ci	/* Errata workaround for issue "Needless activation of MRAF irq"
94162306a36Sopenharmony_ci	 * During frame reception while the MCAN is in Error Passive state
94262306a36Sopenharmony_ci	 * and the Receive Error Counter has the value MCAN_ECR.REC = 127,
94362306a36Sopenharmony_ci	 * it may happen that MCAN_IR.MRAF is set although there was no
94462306a36Sopenharmony_ci	 * Message RAM access failure.
94562306a36Sopenharmony_ci	 * If MCAN_IR.MRAF is enabled, an interrupt to the Host CPU is generated
94662306a36Sopenharmony_ci	 * The Message RAM Access Failure interrupt routine needs to check
94762306a36Sopenharmony_ci	 * whether MCAN_ECR.RP = ’1’ and MCAN_ECR.REC = 127.
94862306a36Sopenharmony_ci	 * In this case, reset MCAN_IR.MRAF. No further action is required.
94962306a36Sopenharmony_ci	 */
95062306a36Sopenharmony_ci	if (cdev->version <= 31 && irqstatus & IR_MRAF &&
95162306a36Sopenharmony_ci	    m_can_read(cdev, M_CAN_ECR) & ECR_RP) {
95262306a36Sopenharmony_ci		struct can_berr_counter bec;
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_ci		__m_can_get_berr_counter(dev, &bec);
95562306a36Sopenharmony_ci		if (bec.rxerr == 127) {
95662306a36Sopenharmony_ci			m_can_write(cdev, M_CAN_IR, IR_MRAF);
95762306a36Sopenharmony_ci			irqstatus &= ~IR_MRAF;
95862306a36Sopenharmony_ci		}
95962306a36Sopenharmony_ci	}
96062306a36Sopenharmony_ci
96162306a36Sopenharmony_ci	if (irqstatus & IR_ERR_STATE)
96262306a36Sopenharmony_ci		work_done += m_can_handle_state_errors(dev,
96362306a36Sopenharmony_ci						       m_can_read(cdev, M_CAN_PSR));
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci	if (irqstatus & IR_ERR_BUS_30X)
96662306a36Sopenharmony_ci		work_done += m_can_handle_bus_errors(dev, irqstatus,
96762306a36Sopenharmony_ci						     m_can_read(cdev, M_CAN_PSR));
96862306a36Sopenharmony_ci
96962306a36Sopenharmony_ci	if (irqstatus & IR_RF0N) {
97062306a36Sopenharmony_ci		rx_work_or_err = m_can_do_rx_poll(dev, (quota - work_done));
97162306a36Sopenharmony_ci		if (rx_work_or_err < 0)
97262306a36Sopenharmony_ci			return rx_work_or_err;
97362306a36Sopenharmony_ci
97462306a36Sopenharmony_ci		work_done += rx_work_or_err;
97562306a36Sopenharmony_ci	}
97662306a36Sopenharmony_ciend:
97762306a36Sopenharmony_ci	return work_done;
97862306a36Sopenharmony_ci}
97962306a36Sopenharmony_ci
98062306a36Sopenharmony_cistatic int m_can_rx_peripheral(struct net_device *dev, u32 irqstatus)
98162306a36Sopenharmony_ci{
98262306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
98362306a36Sopenharmony_ci	int work_done;
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_ci	work_done = m_can_rx_handler(dev, NAPI_POLL_WEIGHT, irqstatus);
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_ci	/* Don't re-enable interrupts if the driver had a fatal error
98862306a36Sopenharmony_ci	 * (e.g., FIFO read failure).
98962306a36Sopenharmony_ci	 */
99062306a36Sopenharmony_ci	if (work_done < 0)
99162306a36Sopenharmony_ci		m_can_disable_all_interrupts(cdev);
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci	return work_done;
99462306a36Sopenharmony_ci}
99562306a36Sopenharmony_ci
99662306a36Sopenharmony_cistatic int m_can_poll(struct napi_struct *napi, int quota)
99762306a36Sopenharmony_ci{
99862306a36Sopenharmony_ci	struct net_device *dev = napi->dev;
99962306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
100062306a36Sopenharmony_ci	int work_done;
100162306a36Sopenharmony_ci	u32 irqstatus;
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_ci	irqstatus = cdev->irqstatus | m_can_read(cdev, M_CAN_IR);
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_ci	work_done = m_can_rx_handler(dev, quota, irqstatus);
100662306a36Sopenharmony_ci
100762306a36Sopenharmony_ci	/* Don't re-enable interrupts if the driver had a fatal error
100862306a36Sopenharmony_ci	 * (e.g., FIFO read failure).
100962306a36Sopenharmony_ci	 */
101062306a36Sopenharmony_ci	if (work_done >= 0 && work_done < quota) {
101162306a36Sopenharmony_ci		napi_complete_done(napi, work_done);
101262306a36Sopenharmony_ci		m_can_enable_all_interrupts(cdev);
101362306a36Sopenharmony_ci	}
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	return work_done;
101662306a36Sopenharmony_ci}
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci/* Echo tx skb and update net stats. Peripherals use rx-offload for
101962306a36Sopenharmony_ci * echo. timestamp is used for peripherals to ensure correct ordering
102062306a36Sopenharmony_ci * by rx-offload, and is ignored for non-peripherals.
102162306a36Sopenharmony_ci */
102262306a36Sopenharmony_cistatic void m_can_tx_update_stats(struct m_can_classdev *cdev,
102362306a36Sopenharmony_ci				  unsigned int msg_mark,
102462306a36Sopenharmony_ci				  u32 timestamp)
102562306a36Sopenharmony_ci{
102662306a36Sopenharmony_ci	struct net_device *dev = cdev->net;
102762306a36Sopenharmony_ci	struct net_device_stats *stats = &dev->stats;
102862306a36Sopenharmony_ci
102962306a36Sopenharmony_ci	if (cdev->is_peripheral)
103062306a36Sopenharmony_ci		stats->tx_bytes +=
103162306a36Sopenharmony_ci			can_rx_offload_get_echo_skb_queue_timestamp(&cdev->offload,
103262306a36Sopenharmony_ci								    msg_mark,
103362306a36Sopenharmony_ci								    timestamp,
103462306a36Sopenharmony_ci								    NULL);
103562306a36Sopenharmony_ci	else
103662306a36Sopenharmony_ci		stats->tx_bytes += can_get_echo_skb(dev, msg_mark, NULL);
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_ci	stats->tx_packets++;
103962306a36Sopenharmony_ci}
104062306a36Sopenharmony_ci
104162306a36Sopenharmony_cistatic int m_can_echo_tx_event(struct net_device *dev)
104262306a36Sopenharmony_ci{
104362306a36Sopenharmony_ci	u32 txe_count = 0;
104462306a36Sopenharmony_ci	u32 m_can_txefs;
104562306a36Sopenharmony_ci	u32 fgi = 0;
104662306a36Sopenharmony_ci	int ack_fgi = -1;
104762306a36Sopenharmony_ci	int i = 0;
104862306a36Sopenharmony_ci	int err = 0;
104962306a36Sopenharmony_ci	unsigned int msg_mark;
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
105262306a36Sopenharmony_ci
105362306a36Sopenharmony_ci	/* read tx event fifo status */
105462306a36Sopenharmony_ci	m_can_txefs = m_can_read(cdev, M_CAN_TXEFS);
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_ci	/* Get Tx Event fifo element count */
105762306a36Sopenharmony_ci	txe_count = FIELD_GET(TXEFS_EFFL_MASK, m_can_txefs);
105862306a36Sopenharmony_ci	fgi = FIELD_GET(TXEFS_EFGI_MASK, m_can_txefs);
105962306a36Sopenharmony_ci
106062306a36Sopenharmony_ci	/* Get and process all sent elements */
106162306a36Sopenharmony_ci	for (i = 0; i < txe_count; i++) {
106262306a36Sopenharmony_ci		u32 txe, timestamp = 0;
106362306a36Sopenharmony_ci
106462306a36Sopenharmony_ci		/* get message marker, timestamp */
106562306a36Sopenharmony_ci		err = m_can_txe_fifo_read(cdev, fgi, 4, &txe);
106662306a36Sopenharmony_ci		if (err) {
106762306a36Sopenharmony_ci			netdev_err(dev, "TXE FIFO read returned %d\n", err);
106862306a36Sopenharmony_ci			break;
106962306a36Sopenharmony_ci		}
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_ci		msg_mark = FIELD_GET(TX_EVENT_MM_MASK, txe);
107262306a36Sopenharmony_ci		timestamp = FIELD_GET(TX_EVENT_TXTS_MASK, txe) << 16;
107362306a36Sopenharmony_ci
107462306a36Sopenharmony_ci		ack_fgi = fgi;
107562306a36Sopenharmony_ci		fgi = (++fgi >= cdev->mcfg[MRAM_TXE].num ? 0 : fgi);
107662306a36Sopenharmony_ci
107762306a36Sopenharmony_ci		/* update stats */
107862306a36Sopenharmony_ci		m_can_tx_update_stats(cdev, msg_mark, timestamp);
107962306a36Sopenharmony_ci	}
108062306a36Sopenharmony_ci
108162306a36Sopenharmony_ci	if (ack_fgi != -1)
108262306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXEFA, FIELD_PREP(TXEFA_EFAI_MASK,
108362306a36Sopenharmony_ci							  ack_fgi));
108462306a36Sopenharmony_ci
108562306a36Sopenharmony_ci	return err;
108662306a36Sopenharmony_ci}
108762306a36Sopenharmony_ci
108862306a36Sopenharmony_cistatic irqreturn_t m_can_isr(int irq, void *dev_id)
108962306a36Sopenharmony_ci{
109062306a36Sopenharmony_ci	struct net_device *dev = (struct net_device *)dev_id;
109162306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
109262306a36Sopenharmony_ci	u32 ir;
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_ci	if (pm_runtime_suspended(cdev->dev))
109562306a36Sopenharmony_ci		return IRQ_NONE;
109662306a36Sopenharmony_ci	ir = m_can_read(cdev, M_CAN_IR);
109762306a36Sopenharmony_ci	if (!ir)
109862306a36Sopenharmony_ci		return IRQ_NONE;
109962306a36Sopenharmony_ci
110062306a36Sopenharmony_ci	/* ACK all irqs */
110162306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_IR, ir);
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_ci	if (cdev->ops->clear_interrupts)
110462306a36Sopenharmony_ci		cdev->ops->clear_interrupts(cdev);
110562306a36Sopenharmony_ci
110662306a36Sopenharmony_ci	/* schedule NAPI in case of
110762306a36Sopenharmony_ci	 * - rx IRQ
110862306a36Sopenharmony_ci	 * - state change IRQ
110962306a36Sopenharmony_ci	 * - bus error IRQ and bus error reporting
111062306a36Sopenharmony_ci	 */
111162306a36Sopenharmony_ci	if ((ir & IR_RF0N) || (ir & IR_ERR_ALL_30X)) {
111262306a36Sopenharmony_ci		cdev->irqstatus = ir;
111362306a36Sopenharmony_ci		if (!cdev->is_peripheral) {
111462306a36Sopenharmony_ci			m_can_disable_all_interrupts(cdev);
111562306a36Sopenharmony_ci			napi_schedule(&cdev->napi);
111662306a36Sopenharmony_ci		} else if (m_can_rx_peripheral(dev, ir) < 0) {
111762306a36Sopenharmony_ci			goto out_fail;
111862306a36Sopenharmony_ci		}
111962306a36Sopenharmony_ci	}
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_ci	if (cdev->version == 30) {
112262306a36Sopenharmony_ci		if (ir & IR_TC) {
112362306a36Sopenharmony_ci			/* Transmission Complete Interrupt*/
112462306a36Sopenharmony_ci			u32 timestamp = 0;
112562306a36Sopenharmony_ci
112662306a36Sopenharmony_ci			if (cdev->is_peripheral)
112762306a36Sopenharmony_ci				timestamp = m_can_get_timestamp(cdev);
112862306a36Sopenharmony_ci			m_can_tx_update_stats(cdev, 0, timestamp);
112962306a36Sopenharmony_ci			netif_wake_queue(dev);
113062306a36Sopenharmony_ci		}
113162306a36Sopenharmony_ci	} else  {
113262306a36Sopenharmony_ci		if (ir & IR_TEFN) {
113362306a36Sopenharmony_ci			/* New TX FIFO Element arrived */
113462306a36Sopenharmony_ci			if (m_can_echo_tx_event(dev) != 0)
113562306a36Sopenharmony_ci				goto out_fail;
113662306a36Sopenharmony_ci
113762306a36Sopenharmony_ci			if (netif_queue_stopped(dev) &&
113862306a36Sopenharmony_ci			    !m_can_tx_fifo_full(cdev))
113962306a36Sopenharmony_ci				netif_wake_queue(dev);
114062306a36Sopenharmony_ci		}
114162306a36Sopenharmony_ci	}
114262306a36Sopenharmony_ci
114362306a36Sopenharmony_ci	if (cdev->is_peripheral)
114462306a36Sopenharmony_ci		can_rx_offload_threaded_irq_finish(&cdev->offload);
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_ci	return IRQ_HANDLED;
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_ciout_fail:
114962306a36Sopenharmony_ci	m_can_disable_all_interrupts(cdev);
115062306a36Sopenharmony_ci	return IRQ_HANDLED;
115162306a36Sopenharmony_ci}
115262306a36Sopenharmony_ci
115362306a36Sopenharmony_cistatic const struct can_bittiming_const m_can_bittiming_const_30X = {
115462306a36Sopenharmony_ci	.name = KBUILD_MODNAME,
115562306a36Sopenharmony_ci	.tseg1_min = 2,		/* Time segment 1 = prop_seg + phase_seg1 */
115662306a36Sopenharmony_ci	.tseg1_max = 64,
115762306a36Sopenharmony_ci	.tseg2_min = 1,		/* Time segment 2 = phase_seg2 */
115862306a36Sopenharmony_ci	.tseg2_max = 16,
115962306a36Sopenharmony_ci	.sjw_max = 16,
116062306a36Sopenharmony_ci	.brp_min = 1,
116162306a36Sopenharmony_ci	.brp_max = 1024,
116262306a36Sopenharmony_ci	.brp_inc = 1,
116362306a36Sopenharmony_ci};
116462306a36Sopenharmony_ci
116562306a36Sopenharmony_cistatic const struct can_bittiming_const m_can_data_bittiming_const_30X = {
116662306a36Sopenharmony_ci	.name = KBUILD_MODNAME,
116762306a36Sopenharmony_ci	.tseg1_min = 2,		/* Time segment 1 = prop_seg + phase_seg1 */
116862306a36Sopenharmony_ci	.tseg1_max = 16,
116962306a36Sopenharmony_ci	.tseg2_min = 1,		/* Time segment 2 = phase_seg2 */
117062306a36Sopenharmony_ci	.tseg2_max = 8,
117162306a36Sopenharmony_ci	.sjw_max = 4,
117262306a36Sopenharmony_ci	.brp_min = 1,
117362306a36Sopenharmony_ci	.brp_max = 32,
117462306a36Sopenharmony_ci	.brp_inc = 1,
117562306a36Sopenharmony_ci};
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_cistatic const struct can_bittiming_const m_can_bittiming_const_31X = {
117862306a36Sopenharmony_ci	.name = KBUILD_MODNAME,
117962306a36Sopenharmony_ci	.tseg1_min = 2,		/* Time segment 1 = prop_seg + phase_seg1 */
118062306a36Sopenharmony_ci	.tseg1_max = 256,
118162306a36Sopenharmony_ci	.tseg2_min = 2,		/* Time segment 2 = phase_seg2 */
118262306a36Sopenharmony_ci	.tseg2_max = 128,
118362306a36Sopenharmony_ci	.sjw_max = 128,
118462306a36Sopenharmony_ci	.brp_min = 1,
118562306a36Sopenharmony_ci	.brp_max = 512,
118662306a36Sopenharmony_ci	.brp_inc = 1,
118762306a36Sopenharmony_ci};
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_cistatic const struct can_bittiming_const m_can_data_bittiming_const_31X = {
119062306a36Sopenharmony_ci	.name = KBUILD_MODNAME,
119162306a36Sopenharmony_ci	.tseg1_min = 1,		/* Time segment 1 = prop_seg + phase_seg1 */
119262306a36Sopenharmony_ci	.tseg1_max = 32,
119362306a36Sopenharmony_ci	.tseg2_min = 1,		/* Time segment 2 = phase_seg2 */
119462306a36Sopenharmony_ci	.tseg2_max = 16,
119562306a36Sopenharmony_ci	.sjw_max = 16,
119662306a36Sopenharmony_ci	.brp_min = 1,
119762306a36Sopenharmony_ci	.brp_max = 32,
119862306a36Sopenharmony_ci	.brp_inc = 1,
119962306a36Sopenharmony_ci};
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_cistatic int m_can_set_bittiming(struct net_device *dev)
120262306a36Sopenharmony_ci{
120362306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
120462306a36Sopenharmony_ci	const struct can_bittiming *bt = &cdev->can.bittiming;
120562306a36Sopenharmony_ci	const struct can_bittiming *dbt = &cdev->can.data_bittiming;
120662306a36Sopenharmony_ci	u16 brp, sjw, tseg1, tseg2;
120762306a36Sopenharmony_ci	u32 reg_btp;
120862306a36Sopenharmony_ci
120962306a36Sopenharmony_ci	brp = bt->brp - 1;
121062306a36Sopenharmony_ci	sjw = bt->sjw - 1;
121162306a36Sopenharmony_ci	tseg1 = bt->prop_seg + bt->phase_seg1 - 1;
121262306a36Sopenharmony_ci	tseg2 = bt->phase_seg2 - 1;
121362306a36Sopenharmony_ci	reg_btp = FIELD_PREP(NBTP_NBRP_MASK, brp) |
121462306a36Sopenharmony_ci		  FIELD_PREP(NBTP_NSJW_MASK, sjw) |
121562306a36Sopenharmony_ci		  FIELD_PREP(NBTP_NTSEG1_MASK, tseg1) |
121662306a36Sopenharmony_ci		  FIELD_PREP(NBTP_NTSEG2_MASK, tseg2);
121762306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_NBTP, reg_btp);
121862306a36Sopenharmony_ci
121962306a36Sopenharmony_ci	if (cdev->can.ctrlmode & CAN_CTRLMODE_FD) {
122062306a36Sopenharmony_ci		reg_btp = 0;
122162306a36Sopenharmony_ci		brp = dbt->brp - 1;
122262306a36Sopenharmony_ci		sjw = dbt->sjw - 1;
122362306a36Sopenharmony_ci		tseg1 = dbt->prop_seg + dbt->phase_seg1 - 1;
122462306a36Sopenharmony_ci		tseg2 = dbt->phase_seg2 - 1;
122562306a36Sopenharmony_ci
122662306a36Sopenharmony_ci		/* TDC is only needed for bitrates beyond 2.5 MBit/s.
122762306a36Sopenharmony_ci		 * This is mentioned in the "Bit Time Requirements for CAN FD"
122862306a36Sopenharmony_ci		 * paper presented at the International CAN Conference 2013
122962306a36Sopenharmony_ci		 */
123062306a36Sopenharmony_ci		if (dbt->bitrate > 2500000) {
123162306a36Sopenharmony_ci			u32 tdco, ssp;
123262306a36Sopenharmony_ci
123362306a36Sopenharmony_ci			/* Use the same value of secondary sampling point
123462306a36Sopenharmony_ci			 * as the data sampling point
123562306a36Sopenharmony_ci			 */
123662306a36Sopenharmony_ci			ssp = dbt->sample_point;
123762306a36Sopenharmony_ci
123862306a36Sopenharmony_ci			/* Equation based on Bosch's M_CAN User Manual's
123962306a36Sopenharmony_ci			 * Transmitter Delay Compensation Section
124062306a36Sopenharmony_ci			 */
124162306a36Sopenharmony_ci			tdco = (cdev->can.clock.freq / 1000) *
124262306a36Sopenharmony_ci				ssp / dbt->bitrate;
124362306a36Sopenharmony_ci
124462306a36Sopenharmony_ci			/* Max valid TDCO value is 127 */
124562306a36Sopenharmony_ci			if (tdco > 127) {
124662306a36Sopenharmony_ci				netdev_warn(dev, "TDCO value of %u is beyond maximum. Using maximum possible value\n",
124762306a36Sopenharmony_ci					    tdco);
124862306a36Sopenharmony_ci				tdco = 127;
124962306a36Sopenharmony_ci			}
125062306a36Sopenharmony_ci
125162306a36Sopenharmony_ci			reg_btp |= DBTP_TDC;
125262306a36Sopenharmony_ci			m_can_write(cdev, M_CAN_TDCR,
125362306a36Sopenharmony_ci				    FIELD_PREP(TDCR_TDCO_MASK, tdco));
125462306a36Sopenharmony_ci		}
125562306a36Sopenharmony_ci
125662306a36Sopenharmony_ci		reg_btp |= FIELD_PREP(DBTP_DBRP_MASK, brp) |
125762306a36Sopenharmony_ci			FIELD_PREP(DBTP_DSJW_MASK, sjw) |
125862306a36Sopenharmony_ci			FIELD_PREP(DBTP_DTSEG1_MASK, tseg1) |
125962306a36Sopenharmony_ci			FIELD_PREP(DBTP_DTSEG2_MASK, tseg2);
126062306a36Sopenharmony_ci
126162306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_DBTP, reg_btp);
126262306a36Sopenharmony_ci	}
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci	return 0;
126562306a36Sopenharmony_ci}
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_ci/* Configure M_CAN chip:
126862306a36Sopenharmony_ci * - set rx buffer/fifo element size
126962306a36Sopenharmony_ci * - configure rx fifo
127062306a36Sopenharmony_ci * - accept non-matching frame into fifo 0
127162306a36Sopenharmony_ci * - configure tx buffer
127262306a36Sopenharmony_ci *		- >= v3.1.x: TX FIFO is used
127362306a36Sopenharmony_ci * - configure mode
127462306a36Sopenharmony_ci * - setup bittiming
127562306a36Sopenharmony_ci * - configure timestamp generation
127662306a36Sopenharmony_ci */
127762306a36Sopenharmony_cistatic int m_can_chip_config(struct net_device *dev)
127862306a36Sopenharmony_ci{
127962306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
128062306a36Sopenharmony_ci	u32 interrupts = IR_ALL_INT;
128162306a36Sopenharmony_ci	u32 cccr, test;
128262306a36Sopenharmony_ci	int err;
128362306a36Sopenharmony_ci
128462306a36Sopenharmony_ci	err = m_can_init_ram(cdev);
128562306a36Sopenharmony_ci	if (err) {
128662306a36Sopenharmony_ci		dev_err(cdev->dev, "Message RAM configuration failed\n");
128762306a36Sopenharmony_ci		return err;
128862306a36Sopenharmony_ci	}
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci	/* Disable unused interrupts */
129162306a36Sopenharmony_ci	interrupts &= ~(IR_ARA | IR_ELO | IR_DRX | IR_TEFF | IR_TEFW | IR_TFE |
129262306a36Sopenharmony_ci			IR_TCF | IR_HPM | IR_RF1F | IR_RF1W | IR_RF1N |
129362306a36Sopenharmony_ci			IR_RF0F | IR_RF0W);
129462306a36Sopenharmony_ci
129562306a36Sopenharmony_ci	m_can_config_endisable(cdev, true);
129662306a36Sopenharmony_ci
129762306a36Sopenharmony_ci	/* RX Buffer/FIFO Element Size 64 bytes data field */
129862306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_RXESC,
129962306a36Sopenharmony_ci		    FIELD_PREP(RXESC_RBDS_MASK, RXESC_64B) |
130062306a36Sopenharmony_ci		    FIELD_PREP(RXESC_F1DS_MASK, RXESC_64B) |
130162306a36Sopenharmony_ci		    FIELD_PREP(RXESC_F0DS_MASK, RXESC_64B));
130262306a36Sopenharmony_ci
130362306a36Sopenharmony_ci	/* Accept Non-matching Frames Into FIFO 0 */
130462306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_GFC, 0x0);
130562306a36Sopenharmony_ci
130662306a36Sopenharmony_ci	if (cdev->version == 30) {
130762306a36Sopenharmony_ci		/* only support one Tx Buffer currently */
130862306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXBC, FIELD_PREP(TXBC_NDTB_MASK, 1) |
130962306a36Sopenharmony_ci			    cdev->mcfg[MRAM_TXB].off);
131062306a36Sopenharmony_ci	} else {
131162306a36Sopenharmony_ci		/* TX FIFO is used for newer IP Core versions */
131262306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXBC,
131362306a36Sopenharmony_ci			    FIELD_PREP(TXBC_TFQS_MASK,
131462306a36Sopenharmony_ci				       cdev->mcfg[MRAM_TXB].num) |
131562306a36Sopenharmony_ci			    cdev->mcfg[MRAM_TXB].off);
131662306a36Sopenharmony_ci	}
131762306a36Sopenharmony_ci
131862306a36Sopenharmony_ci	/* support 64 bytes payload */
131962306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_TXESC,
132062306a36Sopenharmony_ci		    FIELD_PREP(TXESC_TBDS_MASK, TXESC_TBDS_64B));
132162306a36Sopenharmony_ci
132262306a36Sopenharmony_ci	/* TX Event FIFO */
132362306a36Sopenharmony_ci	if (cdev->version == 30) {
132462306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXEFC,
132562306a36Sopenharmony_ci			    FIELD_PREP(TXEFC_EFS_MASK, 1) |
132662306a36Sopenharmony_ci			    cdev->mcfg[MRAM_TXE].off);
132762306a36Sopenharmony_ci	} else {
132862306a36Sopenharmony_ci		/* Full TX Event FIFO is used */
132962306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXEFC,
133062306a36Sopenharmony_ci			    FIELD_PREP(TXEFC_EFS_MASK,
133162306a36Sopenharmony_ci				       cdev->mcfg[MRAM_TXE].num) |
133262306a36Sopenharmony_ci			    cdev->mcfg[MRAM_TXE].off);
133362306a36Sopenharmony_ci	}
133462306a36Sopenharmony_ci
133562306a36Sopenharmony_ci	/* rx fifo configuration, blocking mode, fifo size 1 */
133662306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_RXF0C,
133762306a36Sopenharmony_ci		    FIELD_PREP(RXFC_FS_MASK, cdev->mcfg[MRAM_RXF0].num) |
133862306a36Sopenharmony_ci		    cdev->mcfg[MRAM_RXF0].off);
133962306a36Sopenharmony_ci
134062306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_RXF1C,
134162306a36Sopenharmony_ci		    FIELD_PREP(RXFC_FS_MASK, cdev->mcfg[MRAM_RXF1].num) |
134262306a36Sopenharmony_ci		    cdev->mcfg[MRAM_RXF1].off);
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_ci	cccr = m_can_read(cdev, M_CAN_CCCR);
134562306a36Sopenharmony_ci	test = m_can_read(cdev, M_CAN_TEST);
134662306a36Sopenharmony_ci	test &= ~TEST_LBCK;
134762306a36Sopenharmony_ci	if (cdev->version == 30) {
134862306a36Sopenharmony_ci		/* Version 3.0.x */
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_ci		cccr &= ~(CCCR_TEST | CCCR_MON | CCCR_DAR |
135162306a36Sopenharmony_ci			  FIELD_PREP(CCCR_CMR_MASK, FIELD_MAX(CCCR_CMR_MASK)) |
135262306a36Sopenharmony_ci			  FIELD_PREP(CCCR_CME_MASK, FIELD_MAX(CCCR_CME_MASK)));
135362306a36Sopenharmony_ci
135462306a36Sopenharmony_ci		if (cdev->can.ctrlmode & CAN_CTRLMODE_FD)
135562306a36Sopenharmony_ci			cccr |= FIELD_PREP(CCCR_CME_MASK, CCCR_CME_CANFD_BRS);
135662306a36Sopenharmony_ci
135762306a36Sopenharmony_ci	} else {
135862306a36Sopenharmony_ci		/* Version 3.1.x or 3.2.x */
135962306a36Sopenharmony_ci		cccr &= ~(CCCR_TEST | CCCR_MON | CCCR_BRSE | CCCR_FDOE |
136062306a36Sopenharmony_ci			  CCCR_NISO | CCCR_DAR);
136162306a36Sopenharmony_ci
136262306a36Sopenharmony_ci		/* Only 3.2.x has NISO Bit implemented */
136362306a36Sopenharmony_ci		if (cdev->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO)
136462306a36Sopenharmony_ci			cccr |= CCCR_NISO;
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_ci		if (cdev->can.ctrlmode & CAN_CTRLMODE_FD)
136762306a36Sopenharmony_ci			cccr |= (CCCR_BRSE | CCCR_FDOE);
136862306a36Sopenharmony_ci	}
136962306a36Sopenharmony_ci
137062306a36Sopenharmony_ci	/* Loopback Mode */
137162306a36Sopenharmony_ci	if (cdev->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
137262306a36Sopenharmony_ci		cccr |= CCCR_TEST | CCCR_MON;
137362306a36Sopenharmony_ci		test |= TEST_LBCK;
137462306a36Sopenharmony_ci	}
137562306a36Sopenharmony_ci
137662306a36Sopenharmony_ci	/* Enable Monitoring (all versions) */
137762306a36Sopenharmony_ci	if (cdev->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
137862306a36Sopenharmony_ci		cccr |= CCCR_MON;
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_ci	/* Disable Auto Retransmission (all versions) */
138162306a36Sopenharmony_ci	if (cdev->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT)
138262306a36Sopenharmony_ci		cccr |= CCCR_DAR;
138362306a36Sopenharmony_ci
138462306a36Sopenharmony_ci	/* Write config */
138562306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_CCCR, cccr);
138662306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_TEST, test);
138762306a36Sopenharmony_ci
138862306a36Sopenharmony_ci	/* Enable interrupts */
138962306a36Sopenharmony_ci	if (!(cdev->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
139062306a36Sopenharmony_ci		if (cdev->version == 30)
139162306a36Sopenharmony_ci			interrupts &= ~(IR_ERR_LEC_30X);
139262306a36Sopenharmony_ci		else
139362306a36Sopenharmony_ci			interrupts &= ~(IR_ERR_LEC_31X);
139462306a36Sopenharmony_ci	}
139562306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_IE, interrupts);
139662306a36Sopenharmony_ci
139762306a36Sopenharmony_ci	/* route all interrupts to INT0 */
139862306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_ILS, ILS_ALL_INT0);
139962306a36Sopenharmony_ci
140062306a36Sopenharmony_ci	/* set bittiming params */
140162306a36Sopenharmony_ci	m_can_set_bittiming(dev);
140262306a36Sopenharmony_ci
140362306a36Sopenharmony_ci	/* enable internal timestamp generation, with a prescaler of 16. The
140462306a36Sopenharmony_ci	 * prescaler is applied to the nominal bit timing
140562306a36Sopenharmony_ci	 */
140662306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_TSCC,
140762306a36Sopenharmony_ci		    FIELD_PREP(TSCC_TCP_MASK, 0xf) |
140862306a36Sopenharmony_ci		    FIELD_PREP(TSCC_TSS_MASK, TSCC_TSS_INTERNAL));
140962306a36Sopenharmony_ci
141062306a36Sopenharmony_ci	m_can_config_endisable(cdev, false);
141162306a36Sopenharmony_ci
141262306a36Sopenharmony_ci	if (cdev->ops->init)
141362306a36Sopenharmony_ci		cdev->ops->init(cdev);
141462306a36Sopenharmony_ci
141562306a36Sopenharmony_ci	return 0;
141662306a36Sopenharmony_ci}
141762306a36Sopenharmony_ci
141862306a36Sopenharmony_cistatic int m_can_start(struct net_device *dev)
141962306a36Sopenharmony_ci{
142062306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
142162306a36Sopenharmony_ci	int ret;
142262306a36Sopenharmony_ci
142362306a36Sopenharmony_ci	/* basic m_can configuration */
142462306a36Sopenharmony_ci	ret = m_can_chip_config(dev);
142562306a36Sopenharmony_ci	if (ret)
142662306a36Sopenharmony_ci		return ret;
142762306a36Sopenharmony_ci
142862306a36Sopenharmony_ci	cdev->can.state = CAN_STATE_ERROR_ACTIVE;
142962306a36Sopenharmony_ci
143062306a36Sopenharmony_ci	m_can_enable_all_interrupts(cdev);
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_ci	return 0;
143362306a36Sopenharmony_ci}
143462306a36Sopenharmony_ci
143562306a36Sopenharmony_cistatic int m_can_set_mode(struct net_device *dev, enum can_mode mode)
143662306a36Sopenharmony_ci{
143762306a36Sopenharmony_ci	switch (mode) {
143862306a36Sopenharmony_ci	case CAN_MODE_START:
143962306a36Sopenharmony_ci		m_can_clean(dev);
144062306a36Sopenharmony_ci		m_can_start(dev);
144162306a36Sopenharmony_ci		netif_wake_queue(dev);
144262306a36Sopenharmony_ci		break;
144362306a36Sopenharmony_ci	default:
144462306a36Sopenharmony_ci		return -EOPNOTSUPP;
144562306a36Sopenharmony_ci	}
144662306a36Sopenharmony_ci
144762306a36Sopenharmony_ci	return 0;
144862306a36Sopenharmony_ci}
144962306a36Sopenharmony_ci
145062306a36Sopenharmony_ci/* Checks core release number of M_CAN
145162306a36Sopenharmony_ci * returns 0 if an unsupported device is detected
145262306a36Sopenharmony_ci * else it returns the release and step coded as:
145362306a36Sopenharmony_ci * return value = 10 * <release> + 1 * <step>
145462306a36Sopenharmony_ci */
145562306a36Sopenharmony_cistatic int m_can_check_core_release(struct m_can_classdev *cdev)
145662306a36Sopenharmony_ci{
145762306a36Sopenharmony_ci	u32 crel_reg;
145862306a36Sopenharmony_ci	u8 rel;
145962306a36Sopenharmony_ci	u8 step;
146062306a36Sopenharmony_ci	int res;
146162306a36Sopenharmony_ci
146262306a36Sopenharmony_ci	/* Read Core Release Version and split into version number
146362306a36Sopenharmony_ci	 * Example: Version 3.2.1 => rel = 3; step = 2; substep = 1;
146462306a36Sopenharmony_ci	 */
146562306a36Sopenharmony_ci	crel_reg = m_can_read(cdev, M_CAN_CREL);
146662306a36Sopenharmony_ci	rel = (u8)FIELD_GET(CREL_REL_MASK, crel_reg);
146762306a36Sopenharmony_ci	step = (u8)FIELD_GET(CREL_STEP_MASK, crel_reg);
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_ci	if (rel == 3) {
147062306a36Sopenharmony_ci		/* M_CAN v3.x.y: create return value */
147162306a36Sopenharmony_ci		res = 30 + step;
147262306a36Sopenharmony_ci	} else {
147362306a36Sopenharmony_ci		/* Unsupported M_CAN version */
147462306a36Sopenharmony_ci		res = 0;
147562306a36Sopenharmony_ci	}
147662306a36Sopenharmony_ci
147762306a36Sopenharmony_ci	return res;
147862306a36Sopenharmony_ci}
147962306a36Sopenharmony_ci
148062306a36Sopenharmony_ci/* Selectable Non ISO support only in version 3.2.x
148162306a36Sopenharmony_ci * This function checks if the bit is writable.
148262306a36Sopenharmony_ci */
148362306a36Sopenharmony_cistatic bool m_can_niso_supported(struct m_can_classdev *cdev)
148462306a36Sopenharmony_ci{
148562306a36Sopenharmony_ci	u32 cccr_reg, cccr_poll = 0;
148662306a36Sopenharmony_ci	int niso_timeout = -ETIMEDOUT;
148762306a36Sopenharmony_ci	int i;
148862306a36Sopenharmony_ci
148962306a36Sopenharmony_ci	m_can_config_endisable(cdev, true);
149062306a36Sopenharmony_ci	cccr_reg = m_can_read(cdev, M_CAN_CCCR);
149162306a36Sopenharmony_ci	cccr_reg |= CCCR_NISO;
149262306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_CCCR, cccr_reg);
149362306a36Sopenharmony_ci
149462306a36Sopenharmony_ci	for (i = 0; i <= 10; i++) {
149562306a36Sopenharmony_ci		cccr_poll = m_can_read(cdev, M_CAN_CCCR);
149662306a36Sopenharmony_ci		if (cccr_poll == cccr_reg) {
149762306a36Sopenharmony_ci			niso_timeout = 0;
149862306a36Sopenharmony_ci			break;
149962306a36Sopenharmony_ci		}
150062306a36Sopenharmony_ci
150162306a36Sopenharmony_ci		usleep_range(1, 5);
150262306a36Sopenharmony_ci	}
150362306a36Sopenharmony_ci
150462306a36Sopenharmony_ci	/* Clear NISO */
150562306a36Sopenharmony_ci	cccr_reg &= ~(CCCR_NISO);
150662306a36Sopenharmony_ci	m_can_write(cdev, M_CAN_CCCR, cccr_reg);
150762306a36Sopenharmony_ci
150862306a36Sopenharmony_ci	m_can_config_endisable(cdev, false);
150962306a36Sopenharmony_ci
151062306a36Sopenharmony_ci	/* return false if time out (-ETIMEDOUT), else return true */
151162306a36Sopenharmony_ci	return !niso_timeout;
151262306a36Sopenharmony_ci}
151362306a36Sopenharmony_ci
151462306a36Sopenharmony_cistatic int m_can_dev_setup(struct m_can_classdev *cdev)
151562306a36Sopenharmony_ci{
151662306a36Sopenharmony_ci	struct net_device *dev = cdev->net;
151762306a36Sopenharmony_ci	int m_can_version, err;
151862306a36Sopenharmony_ci
151962306a36Sopenharmony_ci	m_can_version = m_can_check_core_release(cdev);
152062306a36Sopenharmony_ci	/* return if unsupported version */
152162306a36Sopenharmony_ci	if (!m_can_version) {
152262306a36Sopenharmony_ci		dev_err(cdev->dev, "Unsupported version number: %2d",
152362306a36Sopenharmony_ci			m_can_version);
152462306a36Sopenharmony_ci		return -EINVAL;
152562306a36Sopenharmony_ci	}
152662306a36Sopenharmony_ci
152762306a36Sopenharmony_ci	if (!cdev->is_peripheral)
152862306a36Sopenharmony_ci		netif_napi_add(dev, &cdev->napi, m_can_poll);
152962306a36Sopenharmony_ci
153062306a36Sopenharmony_ci	/* Shared properties of all M_CAN versions */
153162306a36Sopenharmony_ci	cdev->version = m_can_version;
153262306a36Sopenharmony_ci	cdev->can.do_set_mode = m_can_set_mode;
153362306a36Sopenharmony_ci	cdev->can.do_get_berr_counter = m_can_get_berr_counter;
153462306a36Sopenharmony_ci
153562306a36Sopenharmony_ci	/* Set M_CAN supported operations */
153662306a36Sopenharmony_ci	cdev->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
153762306a36Sopenharmony_ci		CAN_CTRLMODE_LISTENONLY |
153862306a36Sopenharmony_ci		CAN_CTRLMODE_BERR_REPORTING |
153962306a36Sopenharmony_ci		CAN_CTRLMODE_FD |
154062306a36Sopenharmony_ci		CAN_CTRLMODE_ONE_SHOT;
154162306a36Sopenharmony_ci
154262306a36Sopenharmony_ci	/* Set properties depending on M_CAN version */
154362306a36Sopenharmony_ci	switch (cdev->version) {
154462306a36Sopenharmony_ci	case 30:
154562306a36Sopenharmony_ci		/* CAN_CTRLMODE_FD_NON_ISO is fixed with M_CAN IP v3.0.x */
154662306a36Sopenharmony_ci		err = can_set_static_ctrlmode(dev, CAN_CTRLMODE_FD_NON_ISO);
154762306a36Sopenharmony_ci		if (err)
154862306a36Sopenharmony_ci			return err;
154962306a36Sopenharmony_ci		cdev->can.bittiming_const = &m_can_bittiming_const_30X;
155062306a36Sopenharmony_ci		cdev->can.data_bittiming_const = &m_can_data_bittiming_const_30X;
155162306a36Sopenharmony_ci		break;
155262306a36Sopenharmony_ci	case 31:
155362306a36Sopenharmony_ci		/* CAN_CTRLMODE_FD_NON_ISO is fixed with M_CAN IP v3.1.x */
155462306a36Sopenharmony_ci		err = can_set_static_ctrlmode(dev, CAN_CTRLMODE_FD_NON_ISO);
155562306a36Sopenharmony_ci		if (err)
155662306a36Sopenharmony_ci			return err;
155762306a36Sopenharmony_ci		cdev->can.bittiming_const = &m_can_bittiming_const_31X;
155862306a36Sopenharmony_ci		cdev->can.data_bittiming_const = &m_can_data_bittiming_const_31X;
155962306a36Sopenharmony_ci		break;
156062306a36Sopenharmony_ci	case 32:
156162306a36Sopenharmony_ci	case 33:
156262306a36Sopenharmony_ci		/* Support both MCAN version v3.2.x and v3.3.0 */
156362306a36Sopenharmony_ci		cdev->can.bittiming_const = &m_can_bittiming_const_31X;
156462306a36Sopenharmony_ci		cdev->can.data_bittiming_const = &m_can_data_bittiming_const_31X;
156562306a36Sopenharmony_ci
156662306a36Sopenharmony_ci		cdev->can.ctrlmode_supported |=
156762306a36Sopenharmony_ci			(m_can_niso_supported(cdev) ?
156862306a36Sopenharmony_ci			 CAN_CTRLMODE_FD_NON_ISO : 0);
156962306a36Sopenharmony_ci		break;
157062306a36Sopenharmony_ci	default:
157162306a36Sopenharmony_ci		dev_err(cdev->dev, "Unsupported version number: %2d",
157262306a36Sopenharmony_ci			cdev->version);
157362306a36Sopenharmony_ci		return -EINVAL;
157462306a36Sopenharmony_ci	}
157562306a36Sopenharmony_ci
157662306a36Sopenharmony_ci	if (cdev->ops->init)
157762306a36Sopenharmony_ci		cdev->ops->init(cdev);
157862306a36Sopenharmony_ci
157962306a36Sopenharmony_ci	return 0;
158062306a36Sopenharmony_ci}
158162306a36Sopenharmony_ci
158262306a36Sopenharmony_cistatic void m_can_stop(struct net_device *dev)
158362306a36Sopenharmony_ci{
158462306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
158562306a36Sopenharmony_ci
158662306a36Sopenharmony_ci	/* disable all interrupts */
158762306a36Sopenharmony_ci	m_can_disable_all_interrupts(cdev);
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_ci	/* Set init mode to disengage from the network */
159062306a36Sopenharmony_ci	m_can_config_endisable(cdev, true);
159162306a36Sopenharmony_ci
159262306a36Sopenharmony_ci	/* set the state as STOPPED */
159362306a36Sopenharmony_ci	cdev->can.state = CAN_STATE_STOPPED;
159462306a36Sopenharmony_ci}
159562306a36Sopenharmony_ci
159662306a36Sopenharmony_cistatic int m_can_close(struct net_device *dev)
159762306a36Sopenharmony_ci{
159862306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
159962306a36Sopenharmony_ci
160062306a36Sopenharmony_ci	netif_stop_queue(dev);
160162306a36Sopenharmony_ci
160262306a36Sopenharmony_ci	if (!cdev->is_peripheral)
160362306a36Sopenharmony_ci		napi_disable(&cdev->napi);
160462306a36Sopenharmony_ci
160562306a36Sopenharmony_ci	m_can_stop(dev);
160662306a36Sopenharmony_ci	m_can_clk_stop(cdev);
160762306a36Sopenharmony_ci	free_irq(dev->irq, dev);
160862306a36Sopenharmony_ci
160962306a36Sopenharmony_ci	if (cdev->is_peripheral) {
161062306a36Sopenharmony_ci		cdev->tx_skb = NULL;
161162306a36Sopenharmony_ci		destroy_workqueue(cdev->tx_wq);
161262306a36Sopenharmony_ci		cdev->tx_wq = NULL;
161362306a36Sopenharmony_ci		can_rx_offload_disable(&cdev->offload);
161462306a36Sopenharmony_ci	}
161562306a36Sopenharmony_ci
161662306a36Sopenharmony_ci	close_candev(dev);
161762306a36Sopenharmony_ci
161862306a36Sopenharmony_ci	phy_power_off(cdev->transceiver);
161962306a36Sopenharmony_ci
162062306a36Sopenharmony_ci	return 0;
162162306a36Sopenharmony_ci}
162262306a36Sopenharmony_ci
162362306a36Sopenharmony_cistatic int m_can_next_echo_skb_occupied(struct net_device *dev, int putidx)
162462306a36Sopenharmony_ci{
162562306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
162662306a36Sopenharmony_ci	/*get wrap around for loopback skb index */
162762306a36Sopenharmony_ci	unsigned int wrap = cdev->can.echo_skb_max;
162862306a36Sopenharmony_ci	int next_idx;
162962306a36Sopenharmony_ci
163062306a36Sopenharmony_ci	/* calculate next index */
163162306a36Sopenharmony_ci	next_idx = (++putidx >= wrap ? 0 : putidx);
163262306a36Sopenharmony_ci
163362306a36Sopenharmony_ci	/* check if occupied */
163462306a36Sopenharmony_ci	return !!cdev->can.echo_skb[next_idx];
163562306a36Sopenharmony_ci}
163662306a36Sopenharmony_ci
163762306a36Sopenharmony_cistatic netdev_tx_t m_can_tx_handler(struct m_can_classdev *cdev)
163862306a36Sopenharmony_ci{
163962306a36Sopenharmony_ci	struct canfd_frame *cf = (struct canfd_frame *)cdev->tx_skb->data;
164062306a36Sopenharmony_ci	struct net_device *dev = cdev->net;
164162306a36Sopenharmony_ci	struct sk_buff *skb = cdev->tx_skb;
164262306a36Sopenharmony_ci	struct id_and_dlc fifo_header;
164362306a36Sopenharmony_ci	u32 cccr, fdflags;
164462306a36Sopenharmony_ci	u32 txfqs;
164562306a36Sopenharmony_ci	int err;
164662306a36Sopenharmony_ci	int putidx;
164762306a36Sopenharmony_ci
164862306a36Sopenharmony_ci	cdev->tx_skb = NULL;
164962306a36Sopenharmony_ci
165062306a36Sopenharmony_ci	/* Generate ID field for TX buffer Element */
165162306a36Sopenharmony_ci	/* Common to all supported M_CAN versions */
165262306a36Sopenharmony_ci	if (cf->can_id & CAN_EFF_FLAG) {
165362306a36Sopenharmony_ci		fifo_header.id = cf->can_id & CAN_EFF_MASK;
165462306a36Sopenharmony_ci		fifo_header.id |= TX_BUF_XTD;
165562306a36Sopenharmony_ci	} else {
165662306a36Sopenharmony_ci		fifo_header.id = ((cf->can_id & CAN_SFF_MASK) << 18);
165762306a36Sopenharmony_ci	}
165862306a36Sopenharmony_ci
165962306a36Sopenharmony_ci	if (cf->can_id & CAN_RTR_FLAG)
166062306a36Sopenharmony_ci		fifo_header.id |= TX_BUF_RTR;
166162306a36Sopenharmony_ci
166262306a36Sopenharmony_ci	if (cdev->version == 30) {
166362306a36Sopenharmony_ci		netif_stop_queue(dev);
166462306a36Sopenharmony_ci
166562306a36Sopenharmony_ci		fifo_header.dlc = can_fd_len2dlc(cf->len) << 16;
166662306a36Sopenharmony_ci
166762306a36Sopenharmony_ci		/* Write the frame ID, DLC, and payload to the FIFO element. */
166862306a36Sopenharmony_ci		err = m_can_fifo_write(cdev, 0, M_CAN_FIFO_ID, &fifo_header, 2);
166962306a36Sopenharmony_ci		if (err)
167062306a36Sopenharmony_ci			goto out_fail;
167162306a36Sopenharmony_ci
167262306a36Sopenharmony_ci		err = m_can_fifo_write(cdev, 0, M_CAN_FIFO_DATA,
167362306a36Sopenharmony_ci				       cf->data, DIV_ROUND_UP(cf->len, 4));
167462306a36Sopenharmony_ci		if (err)
167562306a36Sopenharmony_ci			goto out_fail;
167662306a36Sopenharmony_ci
167762306a36Sopenharmony_ci		if (cdev->can.ctrlmode & CAN_CTRLMODE_FD) {
167862306a36Sopenharmony_ci			cccr = m_can_read(cdev, M_CAN_CCCR);
167962306a36Sopenharmony_ci			cccr &= ~CCCR_CMR_MASK;
168062306a36Sopenharmony_ci			if (can_is_canfd_skb(skb)) {
168162306a36Sopenharmony_ci				if (cf->flags & CANFD_BRS)
168262306a36Sopenharmony_ci					cccr |= FIELD_PREP(CCCR_CMR_MASK,
168362306a36Sopenharmony_ci							   CCCR_CMR_CANFD_BRS);
168462306a36Sopenharmony_ci				else
168562306a36Sopenharmony_ci					cccr |= FIELD_PREP(CCCR_CMR_MASK,
168662306a36Sopenharmony_ci							   CCCR_CMR_CANFD);
168762306a36Sopenharmony_ci			} else {
168862306a36Sopenharmony_ci				cccr |= FIELD_PREP(CCCR_CMR_MASK, CCCR_CMR_CAN);
168962306a36Sopenharmony_ci			}
169062306a36Sopenharmony_ci			m_can_write(cdev, M_CAN_CCCR, cccr);
169162306a36Sopenharmony_ci		}
169262306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXBTIE, 0x1);
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_ci		can_put_echo_skb(skb, dev, 0, 0);
169562306a36Sopenharmony_ci
169662306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXBAR, 0x1);
169762306a36Sopenharmony_ci		/* End of xmit function for version 3.0.x */
169862306a36Sopenharmony_ci	} else {
169962306a36Sopenharmony_ci		/* Transmit routine for version >= v3.1.x */
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_ci		txfqs = m_can_read(cdev, M_CAN_TXFQS);
170262306a36Sopenharmony_ci
170362306a36Sopenharmony_ci		/* Check if FIFO full */
170462306a36Sopenharmony_ci		if (_m_can_tx_fifo_full(txfqs)) {
170562306a36Sopenharmony_ci			/* This shouldn't happen */
170662306a36Sopenharmony_ci			netif_stop_queue(dev);
170762306a36Sopenharmony_ci			netdev_warn(dev,
170862306a36Sopenharmony_ci				    "TX queue active although FIFO is full.");
170962306a36Sopenharmony_ci
171062306a36Sopenharmony_ci			if (cdev->is_peripheral) {
171162306a36Sopenharmony_ci				kfree_skb(skb);
171262306a36Sopenharmony_ci				dev->stats.tx_dropped++;
171362306a36Sopenharmony_ci				return NETDEV_TX_OK;
171462306a36Sopenharmony_ci			} else {
171562306a36Sopenharmony_ci				return NETDEV_TX_BUSY;
171662306a36Sopenharmony_ci			}
171762306a36Sopenharmony_ci		}
171862306a36Sopenharmony_ci
171962306a36Sopenharmony_ci		/* get put index for frame */
172062306a36Sopenharmony_ci		putidx = FIELD_GET(TXFQS_TFQPI_MASK, txfqs);
172162306a36Sopenharmony_ci
172262306a36Sopenharmony_ci		/* Construct DLC Field, with CAN-FD configuration.
172362306a36Sopenharmony_ci		 * Use the put index of the fifo as the message marker,
172462306a36Sopenharmony_ci		 * used in the TX interrupt for sending the correct echo frame.
172562306a36Sopenharmony_ci		 */
172662306a36Sopenharmony_ci
172762306a36Sopenharmony_ci		/* get CAN FD configuration of frame */
172862306a36Sopenharmony_ci		fdflags = 0;
172962306a36Sopenharmony_ci		if (can_is_canfd_skb(skb)) {
173062306a36Sopenharmony_ci			fdflags |= TX_BUF_FDF;
173162306a36Sopenharmony_ci			if (cf->flags & CANFD_BRS)
173262306a36Sopenharmony_ci				fdflags |= TX_BUF_BRS;
173362306a36Sopenharmony_ci		}
173462306a36Sopenharmony_ci
173562306a36Sopenharmony_ci		fifo_header.dlc = FIELD_PREP(TX_BUF_MM_MASK, putidx) |
173662306a36Sopenharmony_ci			FIELD_PREP(TX_BUF_DLC_MASK, can_fd_len2dlc(cf->len)) |
173762306a36Sopenharmony_ci			fdflags | TX_BUF_EFC;
173862306a36Sopenharmony_ci		err = m_can_fifo_write(cdev, putidx, M_CAN_FIFO_ID, &fifo_header, 2);
173962306a36Sopenharmony_ci		if (err)
174062306a36Sopenharmony_ci			goto out_fail;
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_ci		err = m_can_fifo_write(cdev, putidx, M_CAN_FIFO_DATA,
174362306a36Sopenharmony_ci				       cf->data, DIV_ROUND_UP(cf->len, 4));
174462306a36Sopenharmony_ci		if (err)
174562306a36Sopenharmony_ci			goto out_fail;
174662306a36Sopenharmony_ci
174762306a36Sopenharmony_ci		/* Push loopback echo.
174862306a36Sopenharmony_ci		 * Will be looped back on TX interrupt based on message marker
174962306a36Sopenharmony_ci		 */
175062306a36Sopenharmony_ci		can_put_echo_skb(skb, dev, putidx, 0);
175162306a36Sopenharmony_ci
175262306a36Sopenharmony_ci		/* Enable TX FIFO element to start transfer  */
175362306a36Sopenharmony_ci		m_can_write(cdev, M_CAN_TXBAR, (1 << putidx));
175462306a36Sopenharmony_ci
175562306a36Sopenharmony_ci		/* stop network queue if fifo full */
175662306a36Sopenharmony_ci		if (m_can_tx_fifo_full(cdev) ||
175762306a36Sopenharmony_ci		    m_can_next_echo_skb_occupied(dev, putidx))
175862306a36Sopenharmony_ci			netif_stop_queue(dev);
175962306a36Sopenharmony_ci	}
176062306a36Sopenharmony_ci
176162306a36Sopenharmony_ci	return NETDEV_TX_OK;
176262306a36Sopenharmony_ci
176362306a36Sopenharmony_ciout_fail:
176462306a36Sopenharmony_ci	netdev_err(dev, "FIFO write returned %d\n", err);
176562306a36Sopenharmony_ci	m_can_disable_all_interrupts(cdev);
176662306a36Sopenharmony_ci	return NETDEV_TX_BUSY;
176762306a36Sopenharmony_ci}
176862306a36Sopenharmony_ci
176962306a36Sopenharmony_cistatic void m_can_tx_work_queue(struct work_struct *ws)
177062306a36Sopenharmony_ci{
177162306a36Sopenharmony_ci	struct m_can_classdev *cdev = container_of(ws, struct m_can_classdev,
177262306a36Sopenharmony_ci						   tx_work);
177362306a36Sopenharmony_ci
177462306a36Sopenharmony_ci	m_can_tx_handler(cdev);
177562306a36Sopenharmony_ci}
177662306a36Sopenharmony_ci
177762306a36Sopenharmony_cistatic netdev_tx_t m_can_start_xmit(struct sk_buff *skb,
177862306a36Sopenharmony_ci				    struct net_device *dev)
177962306a36Sopenharmony_ci{
178062306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
178162306a36Sopenharmony_ci
178262306a36Sopenharmony_ci	if (can_dev_dropped_skb(dev, skb))
178362306a36Sopenharmony_ci		return NETDEV_TX_OK;
178462306a36Sopenharmony_ci
178562306a36Sopenharmony_ci	if (cdev->is_peripheral) {
178662306a36Sopenharmony_ci		if (cdev->tx_skb) {
178762306a36Sopenharmony_ci			netdev_err(dev, "hard_xmit called while tx busy\n");
178862306a36Sopenharmony_ci			return NETDEV_TX_BUSY;
178962306a36Sopenharmony_ci		}
179062306a36Sopenharmony_ci
179162306a36Sopenharmony_ci		if (cdev->can.state == CAN_STATE_BUS_OFF) {
179262306a36Sopenharmony_ci			m_can_clean(dev);
179362306a36Sopenharmony_ci		} else {
179462306a36Sopenharmony_ci			/* Need to stop the queue to avoid numerous requests
179562306a36Sopenharmony_ci			 * from being sent.  Suggested improvement is to create
179662306a36Sopenharmony_ci			 * a queueing mechanism that will queue the skbs and
179762306a36Sopenharmony_ci			 * process them in order.
179862306a36Sopenharmony_ci			 */
179962306a36Sopenharmony_ci			cdev->tx_skb = skb;
180062306a36Sopenharmony_ci			netif_stop_queue(cdev->net);
180162306a36Sopenharmony_ci			queue_work(cdev->tx_wq, &cdev->tx_work);
180262306a36Sopenharmony_ci		}
180362306a36Sopenharmony_ci	} else {
180462306a36Sopenharmony_ci		cdev->tx_skb = skb;
180562306a36Sopenharmony_ci		return m_can_tx_handler(cdev);
180662306a36Sopenharmony_ci	}
180762306a36Sopenharmony_ci
180862306a36Sopenharmony_ci	return NETDEV_TX_OK;
180962306a36Sopenharmony_ci}
181062306a36Sopenharmony_ci
181162306a36Sopenharmony_cistatic enum hrtimer_restart hrtimer_callback(struct hrtimer *timer)
181262306a36Sopenharmony_ci{
181362306a36Sopenharmony_ci	struct m_can_classdev *cdev = container_of(timer, struct
181462306a36Sopenharmony_ci						   m_can_classdev, hrtimer);
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_ci	m_can_isr(0, cdev->net);
181762306a36Sopenharmony_ci
181862306a36Sopenharmony_ci	hrtimer_forward_now(timer, ms_to_ktime(HRTIMER_POLL_INTERVAL_MS));
181962306a36Sopenharmony_ci
182062306a36Sopenharmony_ci	return HRTIMER_RESTART;
182162306a36Sopenharmony_ci}
182262306a36Sopenharmony_ci
182362306a36Sopenharmony_cistatic int m_can_open(struct net_device *dev)
182462306a36Sopenharmony_ci{
182562306a36Sopenharmony_ci	struct m_can_classdev *cdev = netdev_priv(dev);
182662306a36Sopenharmony_ci	int err;
182762306a36Sopenharmony_ci
182862306a36Sopenharmony_ci	err = phy_power_on(cdev->transceiver);
182962306a36Sopenharmony_ci	if (err)
183062306a36Sopenharmony_ci		return err;
183162306a36Sopenharmony_ci
183262306a36Sopenharmony_ci	err = m_can_clk_start(cdev);
183362306a36Sopenharmony_ci	if (err)
183462306a36Sopenharmony_ci		goto out_phy_power_off;
183562306a36Sopenharmony_ci
183662306a36Sopenharmony_ci	/* open the can device */
183762306a36Sopenharmony_ci	err = open_candev(dev);
183862306a36Sopenharmony_ci	if (err) {
183962306a36Sopenharmony_ci		netdev_err(dev, "failed to open can device\n");
184062306a36Sopenharmony_ci		goto exit_disable_clks;
184162306a36Sopenharmony_ci	}
184262306a36Sopenharmony_ci
184362306a36Sopenharmony_ci	if (cdev->is_peripheral)
184462306a36Sopenharmony_ci		can_rx_offload_enable(&cdev->offload);
184562306a36Sopenharmony_ci
184662306a36Sopenharmony_ci	/* register interrupt handler */
184762306a36Sopenharmony_ci	if (cdev->is_peripheral) {
184862306a36Sopenharmony_ci		cdev->tx_skb = NULL;
184962306a36Sopenharmony_ci		cdev->tx_wq = alloc_workqueue("mcan_wq",
185062306a36Sopenharmony_ci					      WQ_FREEZABLE | WQ_MEM_RECLAIM, 0);
185162306a36Sopenharmony_ci		if (!cdev->tx_wq) {
185262306a36Sopenharmony_ci			err = -ENOMEM;
185362306a36Sopenharmony_ci			goto out_wq_fail;
185462306a36Sopenharmony_ci		}
185562306a36Sopenharmony_ci
185662306a36Sopenharmony_ci		INIT_WORK(&cdev->tx_work, m_can_tx_work_queue);
185762306a36Sopenharmony_ci
185862306a36Sopenharmony_ci		err = request_threaded_irq(dev->irq, NULL, m_can_isr,
185962306a36Sopenharmony_ci					   IRQF_ONESHOT,
186062306a36Sopenharmony_ci					   dev->name, dev);
186162306a36Sopenharmony_ci	} else if (dev->irq) {
186262306a36Sopenharmony_ci		err = request_irq(dev->irq, m_can_isr, IRQF_SHARED, dev->name,
186362306a36Sopenharmony_ci				  dev);
186462306a36Sopenharmony_ci	}
186562306a36Sopenharmony_ci
186662306a36Sopenharmony_ci	if (err < 0) {
186762306a36Sopenharmony_ci		netdev_err(dev, "failed to request interrupt\n");
186862306a36Sopenharmony_ci		goto exit_irq_fail;
186962306a36Sopenharmony_ci	}
187062306a36Sopenharmony_ci
187162306a36Sopenharmony_ci	/* start the m_can controller */
187262306a36Sopenharmony_ci	err = m_can_start(dev);
187362306a36Sopenharmony_ci	if (err)
187462306a36Sopenharmony_ci		goto exit_irq_fail;
187562306a36Sopenharmony_ci
187662306a36Sopenharmony_ci	if (!cdev->is_peripheral)
187762306a36Sopenharmony_ci		napi_enable(&cdev->napi);
187862306a36Sopenharmony_ci
187962306a36Sopenharmony_ci	netif_start_queue(dev);
188062306a36Sopenharmony_ci
188162306a36Sopenharmony_ci	return 0;
188262306a36Sopenharmony_ci
188362306a36Sopenharmony_ciexit_irq_fail:
188462306a36Sopenharmony_ci	if (cdev->is_peripheral)
188562306a36Sopenharmony_ci		destroy_workqueue(cdev->tx_wq);
188662306a36Sopenharmony_ciout_wq_fail:
188762306a36Sopenharmony_ci	if (cdev->is_peripheral)
188862306a36Sopenharmony_ci		can_rx_offload_disable(&cdev->offload);
188962306a36Sopenharmony_ci	close_candev(dev);
189062306a36Sopenharmony_ciexit_disable_clks:
189162306a36Sopenharmony_ci	m_can_clk_stop(cdev);
189262306a36Sopenharmony_ciout_phy_power_off:
189362306a36Sopenharmony_ci	phy_power_off(cdev->transceiver);
189462306a36Sopenharmony_ci	return err;
189562306a36Sopenharmony_ci}
189662306a36Sopenharmony_ci
189762306a36Sopenharmony_cistatic const struct net_device_ops m_can_netdev_ops = {
189862306a36Sopenharmony_ci	.ndo_open = m_can_open,
189962306a36Sopenharmony_ci	.ndo_stop = m_can_close,
190062306a36Sopenharmony_ci	.ndo_start_xmit = m_can_start_xmit,
190162306a36Sopenharmony_ci	.ndo_change_mtu = can_change_mtu,
190262306a36Sopenharmony_ci};
190362306a36Sopenharmony_ci
190462306a36Sopenharmony_cistatic const struct ethtool_ops m_can_ethtool_ops = {
190562306a36Sopenharmony_ci	.get_ts_info = ethtool_op_get_ts_info,
190662306a36Sopenharmony_ci};
190762306a36Sopenharmony_ci
190862306a36Sopenharmony_cistatic int register_m_can_dev(struct net_device *dev)
190962306a36Sopenharmony_ci{
191062306a36Sopenharmony_ci	dev->flags |= IFF_ECHO;	/* we support local echo */
191162306a36Sopenharmony_ci	dev->netdev_ops = &m_can_netdev_ops;
191262306a36Sopenharmony_ci	dev->ethtool_ops = &m_can_ethtool_ops;
191362306a36Sopenharmony_ci
191462306a36Sopenharmony_ci	return register_candev(dev);
191562306a36Sopenharmony_ci}
191662306a36Sopenharmony_ci
191762306a36Sopenharmony_ciint m_can_check_mram_cfg(struct m_can_classdev *cdev, u32 mram_max_size)
191862306a36Sopenharmony_ci{
191962306a36Sopenharmony_ci	u32 total_size;
192062306a36Sopenharmony_ci
192162306a36Sopenharmony_ci	total_size = cdev->mcfg[MRAM_TXB].off - cdev->mcfg[MRAM_SIDF].off +
192262306a36Sopenharmony_ci			cdev->mcfg[MRAM_TXB].num * TXB_ELEMENT_SIZE;
192362306a36Sopenharmony_ci	if (total_size > mram_max_size) {
192462306a36Sopenharmony_ci		dev_err(cdev->dev, "Total size of mram config(%u) exceeds mram(%u)\n",
192562306a36Sopenharmony_ci			total_size, mram_max_size);
192662306a36Sopenharmony_ci		return -EINVAL;
192762306a36Sopenharmony_ci	}
192862306a36Sopenharmony_ci
192962306a36Sopenharmony_ci	return 0;
193062306a36Sopenharmony_ci}
193162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_check_mram_cfg);
193262306a36Sopenharmony_ci
193362306a36Sopenharmony_cistatic void m_can_of_parse_mram(struct m_can_classdev *cdev,
193462306a36Sopenharmony_ci				const u32 *mram_config_vals)
193562306a36Sopenharmony_ci{
193662306a36Sopenharmony_ci	cdev->mcfg[MRAM_SIDF].off = mram_config_vals[0];
193762306a36Sopenharmony_ci	cdev->mcfg[MRAM_SIDF].num = mram_config_vals[1];
193862306a36Sopenharmony_ci	cdev->mcfg[MRAM_XIDF].off = cdev->mcfg[MRAM_SIDF].off +
193962306a36Sopenharmony_ci		cdev->mcfg[MRAM_SIDF].num * SIDF_ELEMENT_SIZE;
194062306a36Sopenharmony_ci	cdev->mcfg[MRAM_XIDF].num = mram_config_vals[2];
194162306a36Sopenharmony_ci	cdev->mcfg[MRAM_RXF0].off = cdev->mcfg[MRAM_XIDF].off +
194262306a36Sopenharmony_ci		cdev->mcfg[MRAM_XIDF].num * XIDF_ELEMENT_SIZE;
194362306a36Sopenharmony_ci	cdev->mcfg[MRAM_RXF0].num = mram_config_vals[3] &
194462306a36Sopenharmony_ci		FIELD_MAX(RXFC_FS_MASK);
194562306a36Sopenharmony_ci	cdev->mcfg[MRAM_RXF1].off = cdev->mcfg[MRAM_RXF0].off +
194662306a36Sopenharmony_ci		cdev->mcfg[MRAM_RXF0].num * RXF0_ELEMENT_SIZE;
194762306a36Sopenharmony_ci	cdev->mcfg[MRAM_RXF1].num = mram_config_vals[4] &
194862306a36Sopenharmony_ci		FIELD_MAX(RXFC_FS_MASK);
194962306a36Sopenharmony_ci	cdev->mcfg[MRAM_RXB].off = cdev->mcfg[MRAM_RXF1].off +
195062306a36Sopenharmony_ci		cdev->mcfg[MRAM_RXF1].num * RXF1_ELEMENT_SIZE;
195162306a36Sopenharmony_ci	cdev->mcfg[MRAM_RXB].num = mram_config_vals[5];
195262306a36Sopenharmony_ci	cdev->mcfg[MRAM_TXE].off = cdev->mcfg[MRAM_RXB].off +
195362306a36Sopenharmony_ci		cdev->mcfg[MRAM_RXB].num * RXB_ELEMENT_SIZE;
195462306a36Sopenharmony_ci	cdev->mcfg[MRAM_TXE].num = mram_config_vals[6];
195562306a36Sopenharmony_ci	cdev->mcfg[MRAM_TXB].off = cdev->mcfg[MRAM_TXE].off +
195662306a36Sopenharmony_ci		cdev->mcfg[MRAM_TXE].num * TXE_ELEMENT_SIZE;
195762306a36Sopenharmony_ci	cdev->mcfg[MRAM_TXB].num = mram_config_vals[7] &
195862306a36Sopenharmony_ci		FIELD_MAX(TXBC_NDTB_MASK);
195962306a36Sopenharmony_ci
196062306a36Sopenharmony_ci	dev_dbg(cdev->dev,
196162306a36Sopenharmony_ci		"sidf 0x%x %d xidf 0x%x %d rxf0 0x%x %d rxf1 0x%x %d rxb 0x%x %d txe 0x%x %d txb 0x%x %d\n",
196262306a36Sopenharmony_ci		cdev->mcfg[MRAM_SIDF].off, cdev->mcfg[MRAM_SIDF].num,
196362306a36Sopenharmony_ci		cdev->mcfg[MRAM_XIDF].off, cdev->mcfg[MRAM_XIDF].num,
196462306a36Sopenharmony_ci		cdev->mcfg[MRAM_RXF0].off, cdev->mcfg[MRAM_RXF0].num,
196562306a36Sopenharmony_ci		cdev->mcfg[MRAM_RXF1].off, cdev->mcfg[MRAM_RXF1].num,
196662306a36Sopenharmony_ci		cdev->mcfg[MRAM_RXB].off, cdev->mcfg[MRAM_RXB].num,
196762306a36Sopenharmony_ci		cdev->mcfg[MRAM_TXE].off, cdev->mcfg[MRAM_TXE].num,
196862306a36Sopenharmony_ci		cdev->mcfg[MRAM_TXB].off, cdev->mcfg[MRAM_TXB].num);
196962306a36Sopenharmony_ci}
197062306a36Sopenharmony_ci
197162306a36Sopenharmony_ciint m_can_init_ram(struct m_can_classdev *cdev)
197262306a36Sopenharmony_ci{
197362306a36Sopenharmony_ci	int end, i, start;
197462306a36Sopenharmony_ci	int err = 0;
197562306a36Sopenharmony_ci
197662306a36Sopenharmony_ci	/* initialize the entire Message RAM in use to avoid possible
197762306a36Sopenharmony_ci	 * ECC/parity checksum errors when reading an uninitialized buffer
197862306a36Sopenharmony_ci	 */
197962306a36Sopenharmony_ci	start = cdev->mcfg[MRAM_SIDF].off;
198062306a36Sopenharmony_ci	end = cdev->mcfg[MRAM_TXB].off +
198162306a36Sopenharmony_ci		cdev->mcfg[MRAM_TXB].num * TXB_ELEMENT_SIZE;
198262306a36Sopenharmony_ci
198362306a36Sopenharmony_ci	for (i = start; i < end; i += 4) {
198462306a36Sopenharmony_ci		err = m_can_fifo_write_no_off(cdev, i, 0x0);
198562306a36Sopenharmony_ci		if (err)
198662306a36Sopenharmony_ci			break;
198762306a36Sopenharmony_ci	}
198862306a36Sopenharmony_ci
198962306a36Sopenharmony_ci	return err;
199062306a36Sopenharmony_ci}
199162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_init_ram);
199262306a36Sopenharmony_ci
199362306a36Sopenharmony_ciint m_can_class_get_clocks(struct m_can_classdev *cdev)
199462306a36Sopenharmony_ci{
199562306a36Sopenharmony_ci	int ret = 0;
199662306a36Sopenharmony_ci
199762306a36Sopenharmony_ci	cdev->hclk = devm_clk_get(cdev->dev, "hclk");
199862306a36Sopenharmony_ci	cdev->cclk = devm_clk_get(cdev->dev, "cclk");
199962306a36Sopenharmony_ci
200062306a36Sopenharmony_ci	if (IS_ERR(cdev->hclk) || IS_ERR(cdev->cclk)) {
200162306a36Sopenharmony_ci		dev_err(cdev->dev, "no clock found\n");
200262306a36Sopenharmony_ci		ret = -ENODEV;
200362306a36Sopenharmony_ci	}
200462306a36Sopenharmony_ci
200562306a36Sopenharmony_ci	return ret;
200662306a36Sopenharmony_ci}
200762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_class_get_clocks);
200862306a36Sopenharmony_ci
200962306a36Sopenharmony_cistruct m_can_classdev *m_can_class_allocate_dev(struct device *dev,
201062306a36Sopenharmony_ci						int sizeof_priv)
201162306a36Sopenharmony_ci{
201262306a36Sopenharmony_ci	struct m_can_classdev *class_dev = NULL;
201362306a36Sopenharmony_ci	u32 mram_config_vals[MRAM_CFG_LEN];
201462306a36Sopenharmony_ci	struct net_device *net_dev;
201562306a36Sopenharmony_ci	u32 tx_fifo_size;
201662306a36Sopenharmony_ci	int ret;
201762306a36Sopenharmony_ci
201862306a36Sopenharmony_ci	ret = fwnode_property_read_u32_array(dev_fwnode(dev),
201962306a36Sopenharmony_ci					     "bosch,mram-cfg",
202062306a36Sopenharmony_ci					     mram_config_vals,
202162306a36Sopenharmony_ci					     sizeof(mram_config_vals) / 4);
202262306a36Sopenharmony_ci	if (ret) {
202362306a36Sopenharmony_ci		dev_err(dev, "Could not get Message RAM configuration.");
202462306a36Sopenharmony_ci		goto out;
202562306a36Sopenharmony_ci	}
202662306a36Sopenharmony_ci
202762306a36Sopenharmony_ci	/* Get TX FIFO size
202862306a36Sopenharmony_ci	 * Defines the total amount of echo buffers for loopback
202962306a36Sopenharmony_ci	 */
203062306a36Sopenharmony_ci	tx_fifo_size = mram_config_vals[7];
203162306a36Sopenharmony_ci
203262306a36Sopenharmony_ci	/* allocate the m_can device */
203362306a36Sopenharmony_ci	net_dev = alloc_candev(sizeof_priv, tx_fifo_size);
203462306a36Sopenharmony_ci	if (!net_dev) {
203562306a36Sopenharmony_ci		dev_err(dev, "Failed to allocate CAN device");
203662306a36Sopenharmony_ci		goto out;
203762306a36Sopenharmony_ci	}
203862306a36Sopenharmony_ci
203962306a36Sopenharmony_ci	class_dev = netdev_priv(net_dev);
204062306a36Sopenharmony_ci	class_dev->net = net_dev;
204162306a36Sopenharmony_ci	class_dev->dev = dev;
204262306a36Sopenharmony_ci	SET_NETDEV_DEV(net_dev, dev);
204362306a36Sopenharmony_ci
204462306a36Sopenharmony_ci	m_can_of_parse_mram(class_dev, mram_config_vals);
204562306a36Sopenharmony_ciout:
204662306a36Sopenharmony_ci	return class_dev;
204762306a36Sopenharmony_ci}
204862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_class_allocate_dev);
204962306a36Sopenharmony_ci
205062306a36Sopenharmony_civoid m_can_class_free_dev(struct net_device *net)
205162306a36Sopenharmony_ci{
205262306a36Sopenharmony_ci	free_candev(net);
205362306a36Sopenharmony_ci}
205462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_class_free_dev);
205562306a36Sopenharmony_ci
205662306a36Sopenharmony_ciint m_can_class_register(struct m_can_classdev *cdev)
205762306a36Sopenharmony_ci{
205862306a36Sopenharmony_ci	int ret;
205962306a36Sopenharmony_ci
206062306a36Sopenharmony_ci	if (cdev->pm_clock_support) {
206162306a36Sopenharmony_ci		ret = m_can_clk_start(cdev);
206262306a36Sopenharmony_ci		if (ret)
206362306a36Sopenharmony_ci			return ret;
206462306a36Sopenharmony_ci	}
206562306a36Sopenharmony_ci
206662306a36Sopenharmony_ci	if (cdev->is_peripheral) {
206762306a36Sopenharmony_ci		ret = can_rx_offload_add_manual(cdev->net, &cdev->offload,
206862306a36Sopenharmony_ci						NAPI_POLL_WEIGHT);
206962306a36Sopenharmony_ci		if (ret)
207062306a36Sopenharmony_ci			goto clk_disable;
207162306a36Sopenharmony_ci	}
207262306a36Sopenharmony_ci
207362306a36Sopenharmony_ci	if (!cdev->net->irq)
207462306a36Sopenharmony_ci		cdev->hrtimer.function = &hrtimer_callback;
207562306a36Sopenharmony_ci
207662306a36Sopenharmony_ci	ret = m_can_dev_setup(cdev);
207762306a36Sopenharmony_ci	if (ret)
207862306a36Sopenharmony_ci		goto rx_offload_del;
207962306a36Sopenharmony_ci
208062306a36Sopenharmony_ci	ret = register_m_can_dev(cdev->net);
208162306a36Sopenharmony_ci	if (ret) {
208262306a36Sopenharmony_ci		dev_err(cdev->dev, "registering %s failed (err=%d)\n",
208362306a36Sopenharmony_ci			cdev->net->name, ret);
208462306a36Sopenharmony_ci		goto rx_offload_del;
208562306a36Sopenharmony_ci	}
208662306a36Sopenharmony_ci
208762306a36Sopenharmony_ci	of_can_transceiver(cdev->net);
208862306a36Sopenharmony_ci
208962306a36Sopenharmony_ci	dev_info(cdev->dev, "%s device registered (irq=%d, version=%d)\n",
209062306a36Sopenharmony_ci		 KBUILD_MODNAME, cdev->net->irq, cdev->version);
209162306a36Sopenharmony_ci
209262306a36Sopenharmony_ci	/* Probe finished
209362306a36Sopenharmony_ci	 * Stop clocks. They will be reactivated once the M_CAN device is opened
209462306a36Sopenharmony_ci	 */
209562306a36Sopenharmony_ci	m_can_clk_stop(cdev);
209662306a36Sopenharmony_ci
209762306a36Sopenharmony_ci	return 0;
209862306a36Sopenharmony_ci
209962306a36Sopenharmony_cirx_offload_del:
210062306a36Sopenharmony_ci	if (cdev->is_peripheral)
210162306a36Sopenharmony_ci		can_rx_offload_del(&cdev->offload);
210262306a36Sopenharmony_ciclk_disable:
210362306a36Sopenharmony_ci	m_can_clk_stop(cdev);
210462306a36Sopenharmony_ci
210562306a36Sopenharmony_ci	return ret;
210662306a36Sopenharmony_ci}
210762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_class_register);
210862306a36Sopenharmony_ci
210962306a36Sopenharmony_civoid m_can_class_unregister(struct m_can_classdev *cdev)
211062306a36Sopenharmony_ci{
211162306a36Sopenharmony_ci	if (cdev->is_peripheral)
211262306a36Sopenharmony_ci		can_rx_offload_del(&cdev->offload);
211362306a36Sopenharmony_ci	unregister_candev(cdev->net);
211462306a36Sopenharmony_ci}
211562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_class_unregister);
211662306a36Sopenharmony_ci
211762306a36Sopenharmony_ciint m_can_class_suspend(struct device *dev)
211862306a36Sopenharmony_ci{
211962306a36Sopenharmony_ci	struct m_can_classdev *cdev = dev_get_drvdata(dev);
212062306a36Sopenharmony_ci	struct net_device *ndev = cdev->net;
212162306a36Sopenharmony_ci
212262306a36Sopenharmony_ci	if (netif_running(ndev)) {
212362306a36Sopenharmony_ci		netif_stop_queue(ndev);
212462306a36Sopenharmony_ci		netif_device_detach(ndev);
212562306a36Sopenharmony_ci		m_can_stop(ndev);
212662306a36Sopenharmony_ci		m_can_clk_stop(cdev);
212762306a36Sopenharmony_ci	}
212862306a36Sopenharmony_ci
212962306a36Sopenharmony_ci	pinctrl_pm_select_sleep_state(dev);
213062306a36Sopenharmony_ci
213162306a36Sopenharmony_ci	cdev->can.state = CAN_STATE_SLEEPING;
213262306a36Sopenharmony_ci
213362306a36Sopenharmony_ci	return 0;
213462306a36Sopenharmony_ci}
213562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_class_suspend);
213662306a36Sopenharmony_ci
213762306a36Sopenharmony_ciint m_can_class_resume(struct device *dev)
213862306a36Sopenharmony_ci{
213962306a36Sopenharmony_ci	struct m_can_classdev *cdev = dev_get_drvdata(dev);
214062306a36Sopenharmony_ci	struct net_device *ndev = cdev->net;
214162306a36Sopenharmony_ci
214262306a36Sopenharmony_ci	pinctrl_pm_select_default_state(dev);
214362306a36Sopenharmony_ci
214462306a36Sopenharmony_ci	cdev->can.state = CAN_STATE_ERROR_ACTIVE;
214562306a36Sopenharmony_ci
214662306a36Sopenharmony_ci	if (netif_running(ndev)) {
214762306a36Sopenharmony_ci		int ret;
214862306a36Sopenharmony_ci
214962306a36Sopenharmony_ci		ret = m_can_clk_start(cdev);
215062306a36Sopenharmony_ci		if (ret)
215162306a36Sopenharmony_ci			return ret;
215262306a36Sopenharmony_ci		ret  = m_can_start(ndev);
215362306a36Sopenharmony_ci		if (ret) {
215462306a36Sopenharmony_ci			m_can_clk_stop(cdev);
215562306a36Sopenharmony_ci
215662306a36Sopenharmony_ci			return ret;
215762306a36Sopenharmony_ci		}
215862306a36Sopenharmony_ci
215962306a36Sopenharmony_ci		netif_device_attach(ndev);
216062306a36Sopenharmony_ci		netif_start_queue(ndev);
216162306a36Sopenharmony_ci	}
216262306a36Sopenharmony_ci
216362306a36Sopenharmony_ci	return 0;
216462306a36Sopenharmony_ci}
216562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(m_can_class_resume);
216662306a36Sopenharmony_ci
216762306a36Sopenharmony_ciMODULE_AUTHOR("Dong Aisheng <b29396@freescale.com>");
216862306a36Sopenharmony_ciMODULE_AUTHOR("Dan Murphy <dmurphy@ti.com>");
216962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
217062306a36Sopenharmony_ciMODULE_DESCRIPTION("CAN bus driver for Bosch M_CAN controller");
2171