162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR MIT 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Rockchip NAND Flash controller driver. 462306a36Sopenharmony_ci * Copyright (C) 2020 Rockchip Inc. 562306a36Sopenharmony_ci * Author: Yifeng Zhao <yifeng.zhao@rock-chips.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/delay.h> 1062306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1162306a36Sopenharmony_ci#include <linux/dmaengine.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/iopoll.h> 1462306a36Sopenharmony_ci#include <linux/module.h> 1562306a36Sopenharmony_ci#include <linux/mtd/mtd.h> 1662306a36Sopenharmony_ci#include <linux/mtd/rawnand.h> 1762306a36Sopenharmony_ci#include <linux/of.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci#include <linux/slab.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci/* 2262306a36Sopenharmony_ci * NFC Page Data Layout: 2362306a36Sopenharmony_ci * 1024 bytes data + 4Bytes sys data + 28Bytes~124Bytes ECC data + 2462306a36Sopenharmony_ci * 1024 bytes data + 4Bytes sys data + 28Bytes~124Bytes ECC data + 2562306a36Sopenharmony_ci * ...... 2662306a36Sopenharmony_ci * NAND Page Data Layout: 2762306a36Sopenharmony_ci * 1024 * n data + m Bytes oob 2862306a36Sopenharmony_ci * Original Bad Block Mask Location: 2962306a36Sopenharmony_ci * First byte of oob(spare). 3062306a36Sopenharmony_ci * nand_chip->oob_poi data layout: 3162306a36Sopenharmony_ci * 4Bytes sys data + .... + 4Bytes sys data + ECC data. 3262306a36Sopenharmony_ci */ 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci/* NAND controller register definition */ 3562306a36Sopenharmony_ci#define NFC_READ (0) 3662306a36Sopenharmony_ci#define NFC_WRITE (1) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define NFC_FMCTL (0x00) 3962306a36Sopenharmony_ci#define FMCTL_CE_SEL_M 0xFF 4062306a36Sopenharmony_ci#define FMCTL_CE_SEL(x) (1 << (x)) 4162306a36Sopenharmony_ci#define FMCTL_WP BIT(8) 4262306a36Sopenharmony_ci#define FMCTL_RDY BIT(9) 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define NFC_FMWAIT (0x04) 4562306a36Sopenharmony_ci#define FLCTL_RST BIT(0) 4662306a36Sopenharmony_ci#define FLCTL_WR (1) /* 0: read, 1: write */ 4762306a36Sopenharmony_ci#define FLCTL_XFER_ST BIT(2) 4862306a36Sopenharmony_ci#define FLCTL_XFER_EN BIT(3) 4962306a36Sopenharmony_ci#define FLCTL_ACORRECT BIT(10) /* Auto correct error bits. */ 5062306a36Sopenharmony_ci#define FLCTL_XFER_READY BIT(20) 5162306a36Sopenharmony_ci#define FLCTL_XFER_SECTOR (22) 5262306a36Sopenharmony_ci#define FLCTL_TOG_FIX BIT(29) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define BCHCTL_BANK_M (7 << 5) 5562306a36Sopenharmony_ci#define BCHCTL_BANK (5) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define DMA_ST BIT(0) 5862306a36Sopenharmony_ci#define DMA_WR (1) /* 0: write, 1: read */ 5962306a36Sopenharmony_ci#define DMA_EN BIT(2) 6062306a36Sopenharmony_ci#define DMA_AHB_SIZE (3) /* 0: 1, 1: 2, 2: 4 */ 6162306a36Sopenharmony_ci#define DMA_BURST_SIZE (6) /* 0: 1, 3: 4, 5: 8, 7: 16 */ 6262306a36Sopenharmony_ci#define DMA_INC_NUM (9) /* 1 - 16 */ 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci#define ECC_ERR_CNT(x, e) ((((x) >> (e).low) & (e).low_mask) |\ 6562306a36Sopenharmony_ci (((x) >> (e).high) & (e).high_mask) << (e).low_bn) 6662306a36Sopenharmony_ci#define INT_DMA BIT(0) 6762306a36Sopenharmony_ci#define NFC_BANK (0x800) 6862306a36Sopenharmony_ci#define NFC_BANK_STEP (0x100) 6962306a36Sopenharmony_ci#define BANK_DATA (0x00) 7062306a36Sopenharmony_ci#define BANK_ADDR (0x04) 7162306a36Sopenharmony_ci#define BANK_CMD (0x08) 7262306a36Sopenharmony_ci#define NFC_SRAM0 (0x1000) 7362306a36Sopenharmony_ci#define NFC_SRAM1 (0x1400) 7462306a36Sopenharmony_ci#define NFC_SRAM_SIZE (0x400) 7562306a36Sopenharmony_ci#define NFC_TIMEOUT (500000) 7662306a36Sopenharmony_ci#define NFC_MAX_OOB_PER_STEP 128 7762306a36Sopenharmony_ci#define NFC_MIN_OOB_PER_STEP 64 7862306a36Sopenharmony_ci#define MAX_DATA_SIZE 0xFFFC 7962306a36Sopenharmony_ci#define MAX_ADDRESS_CYC 6 8062306a36Sopenharmony_ci#define NFC_ECC_MAX_MODES 4 8162306a36Sopenharmony_ci#define NFC_MAX_NSELS (8) /* Some Socs only have 1 or 2 CSs. */ 8262306a36Sopenharmony_ci#define NFC_SYS_DATA_SIZE (4) /* 4 bytes sys data in oob pre 1024 data.*/ 8362306a36Sopenharmony_ci#define RK_DEFAULT_CLOCK_RATE (150 * 1000 * 1000) /* 150 Mhz */ 8462306a36Sopenharmony_ci#define ACCTIMING(csrw, rwpw, rwcs) ((csrw) << 12 | (rwpw) << 5 | (rwcs)) 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cienum nfc_type { 8762306a36Sopenharmony_ci NFC_V6, 8862306a36Sopenharmony_ci NFC_V8, 8962306a36Sopenharmony_ci NFC_V9, 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci/** 9362306a36Sopenharmony_ci * struct rk_ecc_cnt_status: represent a ecc status data. 9462306a36Sopenharmony_ci * @err_flag_bit: error flag bit index at register. 9562306a36Sopenharmony_ci * @low: ECC count low bit index at register. 9662306a36Sopenharmony_ci * @low_mask: mask bit. 9762306a36Sopenharmony_ci * @low_bn: ECC count low bit number. 9862306a36Sopenharmony_ci * @high: ECC count high bit index at register. 9962306a36Sopenharmony_ci * @high_mask: mask bit 10062306a36Sopenharmony_ci */ 10162306a36Sopenharmony_cistruct ecc_cnt_status { 10262306a36Sopenharmony_ci u8 err_flag_bit; 10362306a36Sopenharmony_ci u8 low; 10462306a36Sopenharmony_ci u8 low_mask; 10562306a36Sopenharmony_ci u8 low_bn; 10662306a36Sopenharmony_ci u8 high; 10762306a36Sopenharmony_ci u8 high_mask; 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci/** 11162306a36Sopenharmony_ci * @type: NFC version 11262306a36Sopenharmony_ci * @ecc_strengths: ECC strengths 11362306a36Sopenharmony_ci * @ecc_cfgs: ECC config values 11462306a36Sopenharmony_ci * @flctl_off: FLCTL register offset 11562306a36Sopenharmony_ci * @bchctl_off: BCHCTL register offset 11662306a36Sopenharmony_ci * @dma_data_buf_off: DMA_DATA_BUF register offset 11762306a36Sopenharmony_ci * @dma_oob_buf_off: DMA_OOB_BUF register offset 11862306a36Sopenharmony_ci * @dma_cfg_off: DMA_CFG register offset 11962306a36Sopenharmony_ci * @dma_st_off: DMA_ST register offset 12062306a36Sopenharmony_ci * @bch_st_off: BCG_ST register offset 12162306a36Sopenharmony_ci * @randmz_off: RANDMZ register offset 12262306a36Sopenharmony_ci * @int_en_off: interrupt enable register offset 12362306a36Sopenharmony_ci * @int_clr_off: interrupt clean register offset 12462306a36Sopenharmony_ci * @int_st_off: interrupt status register offset 12562306a36Sopenharmony_ci * @oob0_off: oob0 register offset 12662306a36Sopenharmony_ci * @oob1_off: oob1 register offset 12762306a36Sopenharmony_ci * @ecc0: represent ECC0 status data 12862306a36Sopenharmony_ci * @ecc1: represent ECC1 status data 12962306a36Sopenharmony_ci */ 13062306a36Sopenharmony_cistruct nfc_cfg { 13162306a36Sopenharmony_ci enum nfc_type type; 13262306a36Sopenharmony_ci u8 ecc_strengths[NFC_ECC_MAX_MODES]; 13362306a36Sopenharmony_ci u32 ecc_cfgs[NFC_ECC_MAX_MODES]; 13462306a36Sopenharmony_ci u32 flctl_off; 13562306a36Sopenharmony_ci u32 bchctl_off; 13662306a36Sopenharmony_ci u32 dma_cfg_off; 13762306a36Sopenharmony_ci u32 dma_data_buf_off; 13862306a36Sopenharmony_ci u32 dma_oob_buf_off; 13962306a36Sopenharmony_ci u32 dma_st_off; 14062306a36Sopenharmony_ci u32 bch_st_off; 14162306a36Sopenharmony_ci u32 randmz_off; 14262306a36Sopenharmony_ci u32 int_en_off; 14362306a36Sopenharmony_ci u32 int_clr_off; 14462306a36Sopenharmony_ci u32 int_st_off; 14562306a36Sopenharmony_ci u32 oob0_off; 14662306a36Sopenharmony_ci u32 oob1_off; 14762306a36Sopenharmony_ci struct ecc_cnt_status ecc0; 14862306a36Sopenharmony_ci struct ecc_cnt_status ecc1; 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistruct rk_nfc_nand_chip { 15262306a36Sopenharmony_ci struct list_head node; 15362306a36Sopenharmony_ci struct nand_chip chip; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci u16 boot_blks; 15662306a36Sopenharmony_ci u16 metadata_size; 15762306a36Sopenharmony_ci u32 boot_ecc; 15862306a36Sopenharmony_ci u32 timing; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci u8 nsels; 16162306a36Sopenharmony_ci u8 sels[]; 16262306a36Sopenharmony_ci /* Nothing after this field. */ 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistruct rk_nfc { 16662306a36Sopenharmony_ci struct nand_controller controller; 16762306a36Sopenharmony_ci const struct nfc_cfg *cfg; 16862306a36Sopenharmony_ci struct device *dev; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci struct clk *nfc_clk; 17162306a36Sopenharmony_ci struct clk *ahb_clk; 17262306a36Sopenharmony_ci void __iomem *regs; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci u32 selected_bank; 17562306a36Sopenharmony_ci u32 band_offset; 17662306a36Sopenharmony_ci u32 cur_ecc; 17762306a36Sopenharmony_ci u32 cur_timing; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci struct completion done; 18062306a36Sopenharmony_ci struct list_head chips; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci u8 *page_buf; 18362306a36Sopenharmony_ci u32 *oob_buf; 18462306a36Sopenharmony_ci u32 page_buf_size; 18562306a36Sopenharmony_ci u32 oob_buf_size; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci unsigned long assigned_cs; 18862306a36Sopenharmony_ci}; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic inline struct rk_nfc_nand_chip *rk_nfc_to_rknand(struct nand_chip *chip) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci return container_of(chip, struct rk_nfc_nand_chip, chip); 19362306a36Sopenharmony_ci} 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic inline u8 *rk_nfc_buf_to_data_ptr(struct nand_chip *chip, const u8 *p, int i) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci return (u8 *)p + i * chip->ecc.size; 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic inline u8 *rk_nfc_buf_to_oob_ptr(struct nand_chip *chip, int i) 20162306a36Sopenharmony_ci{ 20262306a36Sopenharmony_ci u8 *poi; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci poi = chip->oob_poi + i * NFC_SYS_DATA_SIZE; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci return poi; 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic inline u8 *rk_nfc_buf_to_oob_ecc_ptr(struct nand_chip *chip, int i) 21062306a36Sopenharmony_ci{ 21162306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 21262306a36Sopenharmony_ci u8 *poi; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci poi = chip->oob_poi + rknand->metadata_size + chip->ecc.bytes * i; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci return poi; 21762306a36Sopenharmony_ci} 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic inline int rk_nfc_data_len(struct nand_chip *chip) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci return chip->ecc.size + chip->ecc.bytes + NFC_SYS_DATA_SIZE; 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic inline u8 *rk_nfc_data_ptr(struct nand_chip *chip, int i) 22562306a36Sopenharmony_ci{ 22662306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci return nfc->page_buf + i * rk_nfc_data_len(chip); 22962306a36Sopenharmony_ci} 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic inline u8 *rk_nfc_oob_ptr(struct nand_chip *chip, int i) 23262306a36Sopenharmony_ci{ 23362306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci return nfc->page_buf + i * rk_nfc_data_len(chip) + chip->ecc.size; 23662306a36Sopenharmony_ci} 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cistatic int rk_nfc_hw_ecc_setup(struct nand_chip *chip, u32 strength) 23962306a36Sopenharmony_ci{ 24062306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 24162306a36Sopenharmony_ci u32 reg, i; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci for (i = 0; i < NFC_ECC_MAX_MODES; i++) { 24462306a36Sopenharmony_ci if (strength == nfc->cfg->ecc_strengths[i]) { 24562306a36Sopenharmony_ci reg = nfc->cfg->ecc_cfgs[i]; 24662306a36Sopenharmony_ci break; 24762306a36Sopenharmony_ci } 24862306a36Sopenharmony_ci } 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci if (i >= NFC_ECC_MAX_MODES) 25162306a36Sopenharmony_ci return -EINVAL; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci writel(reg, nfc->regs + nfc->cfg->bchctl_off); 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci /* Save chip ECC setting */ 25662306a36Sopenharmony_ci nfc->cur_ecc = strength; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci return 0; 25962306a36Sopenharmony_ci} 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic void rk_nfc_select_chip(struct nand_chip *chip, int cs) 26262306a36Sopenharmony_ci{ 26362306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 26462306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 26562306a36Sopenharmony_ci struct nand_ecc_ctrl *ecc = &chip->ecc; 26662306a36Sopenharmony_ci u32 val; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci if (cs < 0) { 26962306a36Sopenharmony_ci nfc->selected_bank = -1; 27062306a36Sopenharmony_ci /* Deselect the currently selected target. */ 27162306a36Sopenharmony_ci val = readl_relaxed(nfc->regs + NFC_FMCTL); 27262306a36Sopenharmony_ci val &= ~FMCTL_CE_SEL_M; 27362306a36Sopenharmony_ci writel(val, nfc->regs + NFC_FMCTL); 27462306a36Sopenharmony_ci return; 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci nfc->selected_bank = rknand->sels[cs]; 27862306a36Sopenharmony_ci nfc->band_offset = NFC_BANK + nfc->selected_bank * NFC_BANK_STEP; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci val = readl_relaxed(nfc->regs + NFC_FMCTL); 28162306a36Sopenharmony_ci val &= ~FMCTL_CE_SEL_M; 28262306a36Sopenharmony_ci val |= FMCTL_CE_SEL(nfc->selected_bank); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci writel(val, nfc->regs + NFC_FMCTL); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci /* 28762306a36Sopenharmony_ci * Compare current chip timing with selected chip timing and 28862306a36Sopenharmony_ci * change if needed. 28962306a36Sopenharmony_ci */ 29062306a36Sopenharmony_ci if (nfc->cur_timing != rknand->timing) { 29162306a36Sopenharmony_ci writel(rknand->timing, nfc->regs + NFC_FMWAIT); 29262306a36Sopenharmony_ci nfc->cur_timing = rknand->timing; 29362306a36Sopenharmony_ci } 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci /* 29662306a36Sopenharmony_ci * Compare current chip ECC setting with selected chip ECC setting and 29762306a36Sopenharmony_ci * change if needed. 29862306a36Sopenharmony_ci */ 29962306a36Sopenharmony_ci if (nfc->cur_ecc != ecc->strength) 30062306a36Sopenharmony_ci rk_nfc_hw_ecc_setup(chip, ecc->strength); 30162306a36Sopenharmony_ci} 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_cistatic inline int rk_nfc_wait_ioready(struct rk_nfc *nfc) 30462306a36Sopenharmony_ci{ 30562306a36Sopenharmony_ci int rc; 30662306a36Sopenharmony_ci u32 val; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci rc = readl_relaxed_poll_timeout(nfc->regs + NFC_FMCTL, val, 30962306a36Sopenharmony_ci val & FMCTL_RDY, 10, NFC_TIMEOUT); 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci return rc; 31262306a36Sopenharmony_ci} 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_cistatic void rk_nfc_read_buf(struct rk_nfc *nfc, u8 *buf, int len) 31562306a36Sopenharmony_ci{ 31662306a36Sopenharmony_ci int i; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci for (i = 0; i < len; i++) 31962306a36Sopenharmony_ci buf[i] = readb_relaxed(nfc->regs + nfc->band_offset + 32062306a36Sopenharmony_ci BANK_DATA); 32162306a36Sopenharmony_ci} 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_cistatic void rk_nfc_write_buf(struct rk_nfc *nfc, const u8 *buf, int len) 32462306a36Sopenharmony_ci{ 32562306a36Sopenharmony_ci int i; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci for (i = 0; i < len; i++) 32862306a36Sopenharmony_ci writeb(buf[i], nfc->regs + nfc->band_offset + BANK_DATA); 32962306a36Sopenharmony_ci} 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_cistatic int rk_nfc_cmd(struct nand_chip *chip, 33262306a36Sopenharmony_ci const struct nand_subop *subop) 33362306a36Sopenharmony_ci{ 33462306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 33562306a36Sopenharmony_ci unsigned int i, j, remaining, start; 33662306a36Sopenharmony_ci int reg_offset = nfc->band_offset; 33762306a36Sopenharmony_ci u8 *inbuf = NULL; 33862306a36Sopenharmony_ci const u8 *outbuf; 33962306a36Sopenharmony_ci u32 cnt = 0; 34062306a36Sopenharmony_ci int ret = 0; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci for (i = 0; i < subop->ninstrs; i++) { 34362306a36Sopenharmony_ci const struct nand_op_instr *instr = &subop->instrs[i]; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci switch (instr->type) { 34662306a36Sopenharmony_ci case NAND_OP_CMD_INSTR: 34762306a36Sopenharmony_ci writeb(instr->ctx.cmd.opcode, 34862306a36Sopenharmony_ci nfc->regs + reg_offset + BANK_CMD); 34962306a36Sopenharmony_ci break; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci case NAND_OP_ADDR_INSTR: 35262306a36Sopenharmony_ci remaining = nand_subop_get_num_addr_cyc(subop, i); 35362306a36Sopenharmony_ci start = nand_subop_get_addr_start_off(subop, i); 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci for (j = 0; j < 8 && j + start < remaining; j++) 35662306a36Sopenharmony_ci writeb(instr->ctx.addr.addrs[j + start], 35762306a36Sopenharmony_ci nfc->regs + reg_offset + BANK_ADDR); 35862306a36Sopenharmony_ci break; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci case NAND_OP_DATA_IN_INSTR: 36162306a36Sopenharmony_ci case NAND_OP_DATA_OUT_INSTR: 36262306a36Sopenharmony_ci start = nand_subop_get_data_start_off(subop, i); 36362306a36Sopenharmony_ci cnt = nand_subop_get_data_len(subop, i); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci if (instr->type == NAND_OP_DATA_OUT_INSTR) { 36662306a36Sopenharmony_ci outbuf = instr->ctx.data.buf.out + start; 36762306a36Sopenharmony_ci rk_nfc_write_buf(nfc, outbuf, cnt); 36862306a36Sopenharmony_ci } else { 36962306a36Sopenharmony_ci inbuf = instr->ctx.data.buf.in + start; 37062306a36Sopenharmony_ci rk_nfc_read_buf(nfc, inbuf, cnt); 37162306a36Sopenharmony_ci } 37262306a36Sopenharmony_ci break; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci case NAND_OP_WAITRDY_INSTR: 37562306a36Sopenharmony_ci if (rk_nfc_wait_ioready(nfc) < 0) { 37662306a36Sopenharmony_ci ret = -ETIMEDOUT; 37762306a36Sopenharmony_ci dev_err(nfc->dev, "IO not ready\n"); 37862306a36Sopenharmony_ci } 37962306a36Sopenharmony_ci break; 38062306a36Sopenharmony_ci } 38162306a36Sopenharmony_ci } 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci return ret; 38462306a36Sopenharmony_ci} 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_cistatic const struct nand_op_parser rk_nfc_op_parser = NAND_OP_PARSER( 38762306a36Sopenharmony_ci NAND_OP_PARSER_PATTERN( 38862306a36Sopenharmony_ci rk_nfc_cmd, 38962306a36Sopenharmony_ci NAND_OP_PARSER_PAT_CMD_ELEM(true), 39062306a36Sopenharmony_ci NAND_OP_PARSER_PAT_ADDR_ELEM(true, MAX_ADDRESS_CYC), 39162306a36Sopenharmony_ci NAND_OP_PARSER_PAT_CMD_ELEM(true), 39262306a36Sopenharmony_ci NAND_OP_PARSER_PAT_WAITRDY_ELEM(true), 39362306a36Sopenharmony_ci NAND_OP_PARSER_PAT_DATA_IN_ELEM(true, MAX_DATA_SIZE)), 39462306a36Sopenharmony_ci NAND_OP_PARSER_PATTERN( 39562306a36Sopenharmony_ci rk_nfc_cmd, 39662306a36Sopenharmony_ci NAND_OP_PARSER_PAT_CMD_ELEM(true), 39762306a36Sopenharmony_ci NAND_OP_PARSER_PAT_ADDR_ELEM(true, MAX_ADDRESS_CYC), 39862306a36Sopenharmony_ci NAND_OP_PARSER_PAT_DATA_OUT_ELEM(true, MAX_DATA_SIZE), 39962306a36Sopenharmony_ci NAND_OP_PARSER_PAT_CMD_ELEM(true), 40062306a36Sopenharmony_ci NAND_OP_PARSER_PAT_WAITRDY_ELEM(true)), 40162306a36Sopenharmony_ci); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_cistatic int rk_nfc_exec_op(struct nand_chip *chip, 40462306a36Sopenharmony_ci const struct nand_operation *op, 40562306a36Sopenharmony_ci bool check_only) 40662306a36Sopenharmony_ci{ 40762306a36Sopenharmony_ci if (!check_only) 40862306a36Sopenharmony_ci rk_nfc_select_chip(chip, op->cs); 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci return nand_op_parser_exec_op(chip, &rk_nfc_op_parser, op, 41162306a36Sopenharmony_ci check_only); 41262306a36Sopenharmony_ci} 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_cistatic int rk_nfc_setup_interface(struct nand_chip *chip, int target, 41562306a36Sopenharmony_ci const struct nand_interface_config *conf) 41662306a36Sopenharmony_ci{ 41762306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 41862306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 41962306a36Sopenharmony_ci const struct nand_sdr_timings *timings; 42062306a36Sopenharmony_ci u32 rate, tc2rw, trwpw, trw2c; 42162306a36Sopenharmony_ci u32 temp; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci if (target < 0) 42462306a36Sopenharmony_ci return 0; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci timings = nand_get_sdr_timings(conf); 42762306a36Sopenharmony_ci if (IS_ERR(timings)) 42862306a36Sopenharmony_ci return -EOPNOTSUPP; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci if (IS_ERR(nfc->nfc_clk)) 43162306a36Sopenharmony_ci rate = clk_get_rate(nfc->ahb_clk); 43262306a36Sopenharmony_ci else 43362306a36Sopenharmony_ci rate = clk_get_rate(nfc->nfc_clk); 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci /* Turn clock rate into kHz. */ 43662306a36Sopenharmony_ci rate /= 1000; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci tc2rw = 1; 43962306a36Sopenharmony_ci trw2c = 1; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci trwpw = max(timings->tWC_min, timings->tRC_min) / 1000; 44262306a36Sopenharmony_ci trwpw = DIV_ROUND_UP(trwpw * rate, 1000000); 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci temp = timings->tREA_max / 1000; 44562306a36Sopenharmony_ci temp = DIV_ROUND_UP(temp * rate, 1000000); 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci if (trwpw < temp) 44862306a36Sopenharmony_ci trwpw = temp; 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci /* 45162306a36Sopenharmony_ci * ACCON: access timing control register 45262306a36Sopenharmony_ci * ------------------------------------- 45362306a36Sopenharmony_ci * 31:18: reserved 45462306a36Sopenharmony_ci * 17:12: csrw, clock cycles from the falling edge of CSn to the 45562306a36Sopenharmony_ci * falling edge of RDn or WRn 45662306a36Sopenharmony_ci * 11:11: reserved 45762306a36Sopenharmony_ci * 10:05: rwpw, the width of RDn or WRn in processor clock cycles 45862306a36Sopenharmony_ci * 04:00: rwcs, clock cycles from the rising edge of RDn or WRn to the 45962306a36Sopenharmony_ci * rising edge of CSn 46062306a36Sopenharmony_ci */ 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci /* Save chip timing */ 46362306a36Sopenharmony_ci rknand->timing = ACCTIMING(tc2rw, trwpw, trw2c); 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci return 0; 46662306a36Sopenharmony_ci} 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_cistatic void rk_nfc_xfer_start(struct rk_nfc *nfc, u8 rw, u8 n_KB, 46962306a36Sopenharmony_ci dma_addr_t dma_data, dma_addr_t dma_oob) 47062306a36Sopenharmony_ci{ 47162306a36Sopenharmony_ci u32 dma_reg, fl_reg, bch_reg; 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci dma_reg = DMA_ST | ((!rw) << DMA_WR) | DMA_EN | (2 << DMA_AHB_SIZE) | 47462306a36Sopenharmony_ci (7 << DMA_BURST_SIZE) | (16 << DMA_INC_NUM); 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci fl_reg = (rw << FLCTL_WR) | FLCTL_XFER_EN | FLCTL_ACORRECT | 47762306a36Sopenharmony_ci (n_KB << FLCTL_XFER_SECTOR) | FLCTL_TOG_FIX; 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci if (nfc->cfg->type == NFC_V6 || nfc->cfg->type == NFC_V8) { 48062306a36Sopenharmony_ci bch_reg = readl_relaxed(nfc->regs + nfc->cfg->bchctl_off); 48162306a36Sopenharmony_ci bch_reg = (bch_reg & (~BCHCTL_BANK_M)) | 48262306a36Sopenharmony_ci (nfc->selected_bank << BCHCTL_BANK); 48362306a36Sopenharmony_ci writel(bch_reg, nfc->regs + nfc->cfg->bchctl_off); 48462306a36Sopenharmony_ci } 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci writel(dma_reg, nfc->regs + nfc->cfg->dma_cfg_off); 48762306a36Sopenharmony_ci writel((u32)dma_data, nfc->regs + nfc->cfg->dma_data_buf_off); 48862306a36Sopenharmony_ci writel((u32)dma_oob, nfc->regs + nfc->cfg->dma_oob_buf_off); 48962306a36Sopenharmony_ci writel(fl_reg, nfc->regs + nfc->cfg->flctl_off); 49062306a36Sopenharmony_ci fl_reg |= FLCTL_XFER_ST; 49162306a36Sopenharmony_ci writel(fl_reg, nfc->regs + nfc->cfg->flctl_off); 49262306a36Sopenharmony_ci} 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_cistatic int rk_nfc_wait_for_xfer_done(struct rk_nfc *nfc) 49562306a36Sopenharmony_ci{ 49662306a36Sopenharmony_ci void __iomem *ptr; 49762306a36Sopenharmony_ci u32 reg; 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ci ptr = nfc->regs + nfc->cfg->flctl_off; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci return readl_relaxed_poll_timeout(ptr, reg, 50262306a36Sopenharmony_ci reg & FLCTL_XFER_READY, 50362306a36Sopenharmony_ci 10, NFC_TIMEOUT); 50462306a36Sopenharmony_ci} 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_cistatic int rk_nfc_write_page_raw(struct nand_chip *chip, const u8 *buf, 50762306a36Sopenharmony_ci int oob_on, int page) 50862306a36Sopenharmony_ci{ 50962306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 51062306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 51162306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 51262306a36Sopenharmony_ci struct nand_ecc_ctrl *ecc = &chip->ecc; 51362306a36Sopenharmony_ci int i, pages_per_blk; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci pages_per_blk = mtd->erasesize / mtd->writesize; 51662306a36Sopenharmony_ci if ((chip->options & NAND_IS_BOOT_MEDIUM) && 51762306a36Sopenharmony_ci (page < (pages_per_blk * rknand->boot_blks)) && 51862306a36Sopenharmony_ci rknand->boot_ecc != ecc->strength) { 51962306a36Sopenharmony_ci /* 52062306a36Sopenharmony_ci * There's currently no method to notify the MTD framework that 52162306a36Sopenharmony_ci * a different ECC strength is in use for the boot blocks. 52262306a36Sopenharmony_ci */ 52362306a36Sopenharmony_ci return -EIO; 52462306a36Sopenharmony_ci } 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci if (!buf) 52762306a36Sopenharmony_ci memset(nfc->page_buf, 0xff, mtd->writesize + mtd->oobsize); 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci for (i = 0; i < ecc->steps; i++) { 53062306a36Sopenharmony_ci /* Copy data to the NFC buffer. */ 53162306a36Sopenharmony_ci if (buf) 53262306a36Sopenharmony_ci memcpy(rk_nfc_data_ptr(chip, i), 53362306a36Sopenharmony_ci rk_nfc_buf_to_data_ptr(chip, buf, i), 53462306a36Sopenharmony_ci ecc->size); 53562306a36Sopenharmony_ci /* 53662306a36Sopenharmony_ci * The first four bytes of OOB are reserved for the 53762306a36Sopenharmony_ci * boot ROM. In some debugging cases, such as with a 53862306a36Sopenharmony_ci * read, erase and write back test these 4 bytes stored 53962306a36Sopenharmony_ci * in OOB also need to be written back. 54062306a36Sopenharmony_ci * 54162306a36Sopenharmony_ci * The function nand_block_bad detects bad blocks like: 54262306a36Sopenharmony_ci * 54362306a36Sopenharmony_ci * bad = chip->oob_poi[chip->badblockpos]; 54462306a36Sopenharmony_ci * 54562306a36Sopenharmony_ci * chip->badblockpos == 0 for a large page NAND Flash, 54662306a36Sopenharmony_ci * so chip->oob_poi[0] is the bad block mask (BBM). 54762306a36Sopenharmony_ci * 54862306a36Sopenharmony_ci * The OOB data layout on the NFC is: 54962306a36Sopenharmony_ci * 55062306a36Sopenharmony_ci * PA0 PA1 PA2 PA3 | BBM OOB1 OOB2 OOB3 | ... 55162306a36Sopenharmony_ci * 55262306a36Sopenharmony_ci * or 55362306a36Sopenharmony_ci * 55462306a36Sopenharmony_ci * 0xFF 0xFF 0xFF 0xFF | BBM OOB1 OOB2 OOB3 | ... 55562306a36Sopenharmony_ci * 55662306a36Sopenharmony_ci * The code here just swaps the first 4 bytes with the last 55762306a36Sopenharmony_ci * 4 bytes without losing any data. 55862306a36Sopenharmony_ci * 55962306a36Sopenharmony_ci * The chip->oob_poi data layout: 56062306a36Sopenharmony_ci * 56162306a36Sopenharmony_ci * BBM OOB1 OOB2 OOB3 |......| PA0 PA1 PA2 PA3 56262306a36Sopenharmony_ci * 56362306a36Sopenharmony_ci * The rk_nfc_ooblayout_free() function already has reserved 56462306a36Sopenharmony_ci * these 4 bytes together with 2 bytes for BBM 56562306a36Sopenharmony_ci * by reducing it's length: 56662306a36Sopenharmony_ci * 56762306a36Sopenharmony_ci * oob_region->length = rknand->metadata_size - NFC_SYS_DATA_SIZE - 2; 56862306a36Sopenharmony_ci */ 56962306a36Sopenharmony_ci if (!i) 57062306a36Sopenharmony_ci memcpy(rk_nfc_oob_ptr(chip, i), 57162306a36Sopenharmony_ci rk_nfc_buf_to_oob_ptr(chip, ecc->steps - 1), 57262306a36Sopenharmony_ci NFC_SYS_DATA_SIZE); 57362306a36Sopenharmony_ci else 57462306a36Sopenharmony_ci memcpy(rk_nfc_oob_ptr(chip, i), 57562306a36Sopenharmony_ci rk_nfc_buf_to_oob_ptr(chip, i - 1), 57662306a36Sopenharmony_ci NFC_SYS_DATA_SIZE); 57762306a36Sopenharmony_ci /* Copy ECC data to the NFC buffer. */ 57862306a36Sopenharmony_ci memcpy(rk_nfc_oob_ptr(chip, i) + NFC_SYS_DATA_SIZE, 57962306a36Sopenharmony_ci rk_nfc_buf_to_oob_ecc_ptr(chip, i), 58062306a36Sopenharmony_ci ecc->bytes); 58162306a36Sopenharmony_ci } 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci nand_prog_page_begin_op(chip, page, 0, NULL, 0); 58462306a36Sopenharmony_ci rk_nfc_write_buf(nfc, buf, mtd->writesize + mtd->oobsize); 58562306a36Sopenharmony_ci return nand_prog_page_end_op(chip); 58662306a36Sopenharmony_ci} 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_cistatic int rk_nfc_write_page_hwecc(struct nand_chip *chip, const u8 *buf, 58962306a36Sopenharmony_ci int oob_on, int page) 59062306a36Sopenharmony_ci{ 59162306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 59262306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 59362306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 59462306a36Sopenharmony_ci struct nand_ecc_ctrl *ecc = &chip->ecc; 59562306a36Sopenharmony_ci int oob_step = (ecc->bytes > 60) ? NFC_MAX_OOB_PER_STEP : 59662306a36Sopenharmony_ci NFC_MIN_OOB_PER_STEP; 59762306a36Sopenharmony_ci int pages_per_blk = mtd->erasesize / mtd->writesize; 59862306a36Sopenharmony_ci int ret = 0, i, boot_rom_mode = 0; 59962306a36Sopenharmony_ci dma_addr_t dma_data, dma_oob; 60062306a36Sopenharmony_ci u32 tmp; 60162306a36Sopenharmony_ci u8 *oob; 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci nand_prog_page_begin_op(chip, page, 0, NULL, 0); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci if (buf) 60662306a36Sopenharmony_ci memcpy(nfc->page_buf, buf, mtd->writesize); 60762306a36Sopenharmony_ci else 60862306a36Sopenharmony_ci memset(nfc->page_buf, 0xFF, mtd->writesize); 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci /* 61162306a36Sopenharmony_ci * The first blocks (4, 8 or 16 depending on the device) are used 61262306a36Sopenharmony_ci * by the boot ROM and the first 32 bits of OOB need to link to 61362306a36Sopenharmony_ci * the next page address in the same block. We can't directly copy 61462306a36Sopenharmony_ci * OOB data from the MTD framework, because this page address 61562306a36Sopenharmony_ci * conflicts for example with the bad block marker (BBM), 61662306a36Sopenharmony_ci * so we shift all OOB data including the BBM with 4 byte positions. 61762306a36Sopenharmony_ci * As a consequence the OOB size available to the MTD framework is 61862306a36Sopenharmony_ci * also reduced with 4 bytes. 61962306a36Sopenharmony_ci * 62062306a36Sopenharmony_ci * PA0 PA1 PA2 PA3 | BBM OOB1 OOB2 OOB3 | ... 62162306a36Sopenharmony_ci * 62262306a36Sopenharmony_ci * If a NAND is not a boot medium or the page is not a boot block, 62362306a36Sopenharmony_ci * the first 4 bytes are left untouched by writing 0xFF to them. 62462306a36Sopenharmony_ci * 62562306a36Sopenharmony_ci * 0xFF 0xFF 0xFF 0xFF | BBM OOB1 OOB2 OOB3 | ... 62662306a36Sopenharmony_ci * 62762306a36Sopenharmony_ci * The code here just swaps the first 4 bytes with the last 62862306a36Sopenharmony_ci * 4 bytes without losing any data. 62962306a36Sopenharmony_ci * 63062306a36Sopenharmony_ci * The chip->oob_poi data layout: 63162306a36Sopenharmony_ci * 63262306a36Sopenharmony_ci * BBM OOB1 OOB2 OOB3 |......| PA0 PA1 PA2 PA3 63362306a36Sopenharmony_ci * 63462306a36Sopenharmony_ci * Configure the ECC algorithm supported by the boot ROM. 63562306a36Sopenharmony_ci */ 63662306a36Sopenharmony_ci if ((page < (pages_per_blk * rknand->boot_blks)) && 63762306a36Sopenharmony_ci (chip->options & NAND_IS_BOOT_MEDIUM)) { 63862306a36Sopenharmony_ci boot_rom_mode = 1; 63962306a36Sopenharmony_ci if (rknand->boot_ecc != ecc->strength) 64062306a36Sopenharmony_ci rk_nfc_hw_ecc_setup(chip, rknand->boot_ecc); 64162306a36Sopenharmony_ci } 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci for (i = 0; i < ecc->steps; i++) { 64462306a36Sopenharmony_ci if (!i) 64562306a36Sopenharmony_ci oob = chip->oob_poi + (ecc->steps - 1) * NFC_SYS_DATA_SIZE; 64662306a36Sopenharmony_ci else 64762306a36Sopenharmony_ci oob = chip->oob_poi + (i - 1) * NFC_SYS_DATA_SIZE; 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci tmp = oob[0] | oob[1] << 8 | oob[2] << 16 | oob[3] << 24; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci if (nfc->cfg->type == NFC_V9) 65262306a36Sopenharmony_ci nfc->oob_buf[i] = tmp; 65362306a36Sopenharmony_ci else 65462306a36Sopenharmony_ci nfc->oob_buf[i * (oob_step / 4)] = tmp; 65562306a36Sopenharmony_ci } 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci dma_data = dma_map_single(nfc->dev, (void *)nfc->page_buf, 65862306a36Sopenharmony_ci mtd->writesize, DMA_TO_DEVICE); 65962306a36Sopenharmony_ci dma_oob = dma_map_single(nfc->dev, nfc->oob_buf, 66062306a36Sopenharmony_ci ecc->steps * oob_step, 66162306a36Sopenharmony_ci DMA_TO_DEVICE); 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_ci reinit_completion(&nfc->done); 66462306a36Sopenharmony_ci writel(INT_DMA, nfc->regs + nfc->cfg->int_en_off); 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci rk_nfc_xfer_start(nfc, NFC_WRITE, ecc->steps, dma_data, 66762306a36Sopenharmony_ci dma_oob); 66862306a36Sopenharmony_ci ret = wait_for_completion_timeout(&nfc->done, 66962306a36Sopenharmony_ci msecs_to_jiffies(100)); 67062306a36Sopenharmony_ci if (!ret) 67162306a36Sopenharmony_ci dev_warn(nfc->dev, "write: wait dma done timeout.\n"); 67262306a36Sopenharmony_ci /* 67362306a36Sopenharmony_ci * Whether the DMA transfer is completed or not. The driver 67462306a36Sopenharmony_ci * needs to check the NFC`s status register to see if the data 67562306a36Sopenharmony_ci * transfer was completed. 67662306a36Sopenharmony_ci */ 67762306a36Sopenharmony_ci ret = rk_nfc_wait_for_xfer_done(nfc); 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci dma_unmap_single(nfc->dev, dma_data, mtd->writesize, 68062306a36Sopenharmony_ci DMA_TO_DEVICE); 68162306a36Sopenharmony_ci dma_unmap_single(nfc->dev, dma_oob, ecc->steps * oob_step, 68262306a36Sopenharmony_ci DMA_TO_DEVICE); 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci if (boot_rom_mode && rknand->boot_ecc != ecc->strength) 68562306a36Sopenharmony_ci rk_nfc_hw_ecc_setup(chip, ecc->strength); 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci if (ret) { 68862306a36Sopenharmony_ci dev_err(nfc->dev, "write: wait transfer done timeout.\n"); 68962306a36Sopenharmony_ci return -ETIMEDOUT; 69062306a36Sopenharmony_ci } 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci return nand_prog_page_end_op(chip); 69362306a36Sopenharmony_ci} 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_cistatic int rk_nfc_write_oob(struct nand_chip *chip, int page) 69662306a36Sopenharmony_ci{ 69762306a36Sopenharmony_ci return rk_nfc_write_page_hwecc(chip, NULL, 1, page); 69862306a36Sopenharmony_ci} 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_cistatic int rk_nfc_read_page_raw(struct nand_chip *chip, u8 *buf, int oob_on, 70162306a36Sopenharmony_ci int page) 70262306a36Sopenharmony_ci{ 70362306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 70462306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 70562306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 70662306a36Sopenharmony_ci struct nand_ecc_ctrl *ecc = &chip->ecc; 70762306a36Sopenharmony_ci int i, pages_per_blk; 70862306a36Sopenharmony_ci 70962306a36Sopenharmony_ci pages_per_blk = mtd->erasesize / mtd->writesize; 71062306a36Sopenharmony_ci if ((chip->options & NAND_IS_BOOT_MEDIUM) && 71162306a36Sopenharmony_ci (page < (pages_per_blk * rknand->boot_blks)) && 71262306a36Sopenharmony_ci rknand->boot_ecc != ecc->strength) { 71362306a36Sopenharmony_ci /* 71462306a36Sopenharmony_ci * There's currently no method to notify the MTD framework that 71562306a36Sopenharmony_ci * a different ECC strength is in use for the boot blocks. 71662306a36Sopenharmony_ci */ 71762306a36Sopenharmony_ci return -EIO; 71862306a36Sopenharmony_ci } 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci nand_read_page_op(chip, page, 0, NULL, 0); 72162306a36Sopenharmony_ci rk_nfc_read_buf(nfc, nfc->page_buf, mtd->writesize + mtd->oobsize); 72262306a36Sopenharmony_ci for (i = 0; i < ecc->steps; i++) { 72362306a36Sopenharmony_ci /* 72462306a36Sopenharmony_ci * The first four bytes of OOB are reserved for the 72562306a36Sopenharmony_ci * boot ROM. In some debugging cases, such as with a read, 72662306a36Sopenharmony_ci * erase and write back test, these 4 bytes also must be 72762306a36Sopenharmony_ci * saved somewhere, otherwise this information will be 72862306a36Sopenharmony_ci * lost during a write back. 72962306a36Sopenharmony_ci */ 73062306a36Sopenharmony_ci if (!i) 73162306a36Sopenharmony_ci memcpy(rk_nfc_buf_to_oob_ptr(chip, ecc->steps - 1), 73262306a36Sopenharmony_ci rk_nfc_oob_ptr(chip, i), 73362306a36Sopenharmony_ci NFC_SYS_DATA_SIZE); 73462306a36Sopenharmony_ci else 73562306a36Sopenharmony_ci memcpy(rk_nfc_buf_to_oob_ptr(chip, i - 1), 73662306a36Sopenharmony_ci rk_nfc_oob_ptr(chip, i), 73762306a36Sopenharmony_ci NFC_SYS_DATA_SIZE); 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci /* Copy ECC data from the NFC buffer. */ 74062306a36Sopenharmony_ci memcpy(rk_nfc_buf_to_oob_ecc_ptr(chip, i), 74162306a36Sopenharmony_ci rk_nfc_oob_ptr(chip, i) + NFC_SYS_DATA_SIZE, 74262306a36Sopenharmony_ci ecc->bytes); 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_ci /* Copy data from the NFC buffer. */ 74562306a36Sopenharmony_ci if (buf) 74662306a36Sopenharmony_ci memcpy(rk_nfc_buf_to_data_ptr(chip, buf, i), 74762306a36Sopenharmony_ci rk_nfc_data_ptr(chip, i), 74862306a36Sopenharmony_ci ecc->size); 74962306a36Sopenharmony_ci } 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_ci return 0; 75262306a36Sopenharmony_ci} 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_cistatic int rk_nfc_read_page_hwecc(struct nand_chip *chip, u8 *buf, int oob_on, 75562306a36Sopenharmony_ci int page) 75662306a36Sopenharmony_ci{ 75762306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 75862306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 75962306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 76062306a36Sopenharmony_ci struct nand_ecc_ctrl *ecc = &chip->ecc; 76162306a36Sopenharmony_ci int oob_step = (ecc->bytes > 60) ? NFC_MAX_OOB_PER_STEP : 76262306a36Sopenharmony_ci NFC_MIN_OOB_PER_STEP; 76362306a36Sopenharmony_ci int pages_per_blk = mtd->erasesize / mtd->writesize; 76462306a36Sopenharmony_ci dma_addr_t dma_data, dma_oob; 76562306a36Sopenharmony_ci int ret = 0, i, cnt, boot_rom_mode = 0; 76662306a36Sopenharmony_ci int max_bitflips = 0, bch_st, ecc_fail = 0; 76762306a36Sopenharmony_ci u8 *oob; 76862306a36Sopenharmony_ci u32 tmp; 76962306a36Sopenharmony_ci 77062306a36Sopenharmony_ci nand_read_page_op(chip, page, 0, NULL, 0); 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_ci dma_data = dma_map_single(nfc->dev, nfc->page_buf, 77362306a36Sopenharmony_ci mtd->writesize, 77462306a36Sopenharmony_ci DMA_FROM_DEVICE); 77562306a36Sopenharmony_ci dma_oob = dma_map_single(nfc->dev, nfc->oob_buf, 77662306a36Sopenharmony_ci ecc->steps * oob_step, 77762306a36Sopenharmony_ci DMA_FROM_DEVICE); 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ci /* 78062306a36Sopenharmony_ci * The first blocks (4, 8 or 16 depending on the device) 78162306a36Sopenharmony_ci * are used by the boot ROM. 78262306a36Sopenharmony_ci * Configure the ECC algorithm supported by the boot ROM. 78362306a36Sopenharmony_ci */ 78462306a36Sopenharmony_ci if ((page < (pages_per_blk * rknand->boot_blks)) && 78562306a36Sopenharmony_ci (chip->options & NAND_IS_BOOT_MEDIUM)) { 78662306a36Sopenharmony_ci boot_rom_mode = 1; 78762306a36Sopenharmony_ci if (rknand->boot_ecc != ecc->strength) 78862306a36Sopenharmony_ci rk_nfc_hw_ecc_setup(chip, rknand->boot_ecc); 78962306a36Sopenharmony_ci } 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci reinit_completion(&nfc->done); 79262306a36Sopenharmony_ci writel(INT_DMA, nfc->regs + nfc->cfg->int_en_off); 79362306a36Sopenharmony_ci rk_nfc_xfer_start(nfc, NFC_READ, ecc->steps, dma_data, 79462306a36Sopenharmony_ci dma_oob); 79562306a36Sopenharmony_ci ret = wait_for_completion_timeout(&nfc->done, 79662306a36Sopenharmony_ci msecs_to_jiffies(100)); 79762306a36Sopenharmony_ci if (!ret) 79862306a36Sopenharmony_ci dev_warn(nfc->dev, "read: wait dma done timeout.\n"); 79962306a36Sopenharmony_ci /* 80062306a36Sopenharmony_ci * Whether the DMA transfer is completed or not. The driver 80162306a36Sopenharmony_ci * needs to check the NFC`s status register to see if the data 80262306a36Sopenharmony_ci * transfer was completed. 80362306a36Sopenharmony_ci */ 80462306a36Sopenharmony_ci ret = rk_nfc_wait_for_xfer_done(nfc); 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_ci dma_unmap_single(nfc->dev, dma_data, mtd->writesize, 80762306a36Sopenharmony_ci DMA_FROM_DEVICE); 80862306a36Sopenharmony_ci dma_unmap_single(nfc->dev, dma_oob, ecc->steps * oob_step, 80962306a36Sopenharmony_ci DMA_FROM_DEVICE); 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_ci if (ret) { 81262306a36Sopenharmony_ci ret = -ETIMEDOUT; 81362306a36Sopenharmony_ci dev_err(nfc->dev, "read: wait transfer done timeout.\n"); 81462306a36Sopenharmony_ci goto timeout_err; 81562306a36Sopenharmony_ci } 81662306a36Sopenharmony_ci 81762306a36Sopenharmony_ci for (i = 0; i < ecc->steps; i++) { 81862306a36Sopenharmony_ci if (!i) 81962306a36Sopenharmony_ci oob = chip->oob_poi + (ecc->steps - 1) * NFC_SYS_DATA_SIZE; 82062306a36Sopenharmony_ci else 82162306a36Sopenharmony_ci oob = chip->oob_poi + (i - 1) * NFC_SYS_DATA_SIZE; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci if (nfc->cfg->type == NFC_V9) 82462306a36Sopenharmony_ci tmp = nfc->oob_buf[i]; 82562306a36Sopenharmony_ci else 82662306a36Sopenharmony_ci tmp = nfc->oob_buf[i * (oob_step / 4)]; 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_ci *oob++ = (u8)tmp; 82962306a36Sopenharmony_ci *oob++ = (u8)(tmp >> 8); 83062306a36Sopenharmony_ci *oob++ = (u8)(tmp >> 16); 83162306a36Sopenharmony_ci *oob++ = (u8)(tmp >> 24); 83262306a36Sopenharmony_ci } 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci for (i = 0; i < (ecc->steps / 2); i++) { 83562306a36Sopenharmony_ci bch_st = readl_relaxed(nfc->regs + 83662306a36Sopenharmony_ci nfc->cfg->bch_st_off + i * 4); 83762306a36Sopenharmony_ci if (bch_st & BIT(nfc->cfg->ecc0.err_flag_bit) || 83862306a36Sopenharmony_ci bch_st & BIT(nfc->cfg->ecc1.err_flag_bit)) { 83962306a36Sopenharmony_ci mtd->ecc_stats.failed++; 84062306a36Sopenharmony_ci ecc_fail = 1; 84162306a36Sopenharmony_ci } else { 84262306a36Sopenharmony_ci cnt = ECC_ERR_CNT(bch_st, nfc->cfg->ecc0); 84362306a36Sopenharmony_ci mtd->ecc_stats.corrected += cnt; 84462306a36Sopenharmony_ci max_bitflips = max_t(u32, max_bitflips, cnt); 84562306a36Sopenharmony_ci 84662306a36Sopenharmony_ci cnt = ECC_ERR_CNT(bch_st, nfc->cfg->ecc1); 84762306a36Sopenharmony_ci mtd->ecc_stats.corrected += cnt; 84862306a36Sopenharmony_ci max_bitflips = max_t(u32, max_bitflips, cnt); 84962306a36Sopenharmony_ci } 85062306a36Sopenharmony_ci } 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci if (buf) 85362306a36Sopenharmony_ci memcpy(buf, nfc->page_buf, mtd->writesize); 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_citimeout_err: 85662306a36Sopenharmony_ci if (boot_rom_mode && rknand->boot_ecc != ecc->strength) 85762306a36Sopenharmony_ci rk_nfc_hw_ecc_setup(chip, ecc->strength); 85862306a36Sopenharmony_ci 85962306a36Sopenharmony_ci if (ret) 86062306a36Sopenharmony_ci return ret; 86162306a36Sopenharmony_ci 86262306a36Sopenharmony_ci if (ecc_fail) { 86362306a36Sopenharmony_ci dev_err(nfc->dev, "read page: %x ecc error!\n", page); 86462306a36Sopenharmony_ci return 0; 86562306a36Sopenharmony_ci } 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci return max_bitflips; 86862306a36Sopenharmony_ci} 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_cistatic int rk_nfc_read_oob(struct nand_chip *chip, int page) 87162306a36Sopenharmony_ci{ 87262306a36Sopenharmony_ci return rk_nfc_read_page_hwecc(chip, NULL, 1, page); 87362306a36Sopenharmony_ci} 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_cistatic inline void rk_nfc_hw_init(struct rk_nfc *nfc) 87662306a36Sopenharmony_ci{ 87762306a36Sopenharmony_ci /* Disable flash wp. */ 87862306a36Sopenharmony_ci writel(FMCTL_WP, nfc->regs + NFC_FMCTL); 87962306a36Sopenharmony_ci /* Config default timing 40ns at 150 Mhz NFC clock. */ 88062306a36Sopenharmony_ci writel(0x1081, nfc->regs + NFC_FMWAIT); 88162306a36Sopenharmony_ci nfc->cur_timing = 0x1081; 88262306a36Sopenharmony_ci /* Disable randomizer and DMA. */ 88362306a36Sopenharmony_ci writel(0, nfc->regs + nfc->cfg->randmz_off); 88462306a36Sopenharmony_ci writel(0, nfc->regs + nfc->cfg->dma_cfg_off); 88562306a36Sopenharmony_ci writel(FLCTL_RST, nfc->regs + nfc->cfg->flctl_off); 88662306a36Sopenharmony_ci} 88762306a36Sopenharmony_ci 88862306a36Sopenharmony_cistatic irqreturn_t rk_nfc_irq(int irq, void *id) 88962306a36Sopenharmony_ci{ 89062306a36Sopenharmony_ci struct rk_nfc *nfc = id; 89162306a36Sopenharmony_ci u32 sta, ien; 89262306a36Sopenharmony_ci 89362306a36Sopenharmony_ci sta = readl_relaxed(nfc->regs + nfc->cfg->int_st_off); 89462306a36Sopenharmony_ci ien = readl_relaxed(nfc->regs + nfc->cfg->int_en_off); 89562306a36Sopenharmony_ci 89662306a36Sopenharmony_ci if (!(sta & ien)) 89762306a36Sopenharmony_ci return IRQ_NONE; 89862306a36Sopenharmony_ci 89962306a36Sopenharmony_ci writel(sta, nfc->regs + nfc->cfg->int_clr_off); 90062306a36Sopenharmony_ci writel(~sta & ien, nfc->regs + nfc->cfg->int_en_off); 90162306a36Sopenharmony_ci 90262306a36Sopenharmony_ci complete(&nfc->done); 90362306a36Sopenharmony_ci 90462306a36Sopenharmony_ci return IRQ_HANDLED; 90562306a36Sopenharmony_ci} 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_cistatic int rk_nfc_enable_clks(struct device *dev, struct rk_nfc *nfc) 90862306a36Sopenharmony_ci{ 90962306a36Sopenharmony_ci int ret; 91062306a36Sopenharmony_ci 91162306a36Sopenharmony_ci if (!IS_ERR(nfc->nfc_clk)) { 91262306a36Sopenharmony_ci ret = clk_prepare_enable(nfc->nfc_clk); 91362306a36Sopenharmony_ci if (ret) { 91462306a36Sopenharmony_ci dev_err(dev, "failed to enable NFC clk\n"); 91562306a36Sopenharmony_ci return ret; 91662306a36Sopenharmony_ci } 91762306a36Sopenharmony_ci } 91862306a36Sopenharmony_ci 91962306a36Sopenharmony_ci ret = clk_prepare_enable(nfc->ahb_clk); 92062306a36Sopenharmony_ci if (ret) { 92162306a36Sopenharmony_ci dev_err(dev, "failed to enable ahb clk\n"); 92262306a36Sopenharmony_ci clk_disable_unprepare(nfc->nfc_clk); 92362306a36Sopenharmony_ci return ret; 92462306a36Sopenharmony_ci } 92562306a36Sopenharmony_ci 92662306a36Sopenharmony_ci return 0; 92762306a36Sopenharmony_ci} 92862306a36Sopenharmony_ci 92962306a36Sopenharmony_cistatic void rk_nfc_disable_clks(struct rk_nfc *nfc) 93062306a36Sopenharmony_ci{ 93162306a36Sopenharmony_ci clk_disable_unprepare(nfc->nfc_clk); 93262306a36Sopenharmony_ci clk_disable_unprepare(nfc->ahb_clk); 93362306a36Sopenharmony_ci} 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_cistatic int rk_nfc_ooblayout_free(struct mtd_info *mtd, int section, 93662306a36Sopenharmony_ci struct mtd_oob_region *oob_region) 93762306a36Sopenharmony_ci{ 93862306a36Sopenharmony_ci struct nand_chip *chip = mtd_to_nand(mtd); 93962306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_ci if (section) 94262306a36Sopenharmony_ci return -ERANGE; 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_ci oob_region->length = rknand->metadata_size - NFC_SYS_DATA_SIZE - 2; 94562306a36Sopenharmony_ci oob_region->offset = 2; 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci return 0; 94862306a36Sopenharmony_ci} 94962306a36Sopenharmony_ci 95062306a36Sopenharmony_cistatic int rk_nfc_ooblayout_ecc(struct mtd_info *mtd, int section, 95162306a36Sopenharmony_ci struct mtd_oob_region *oob_region) 95262306a36Sopenharmony_ci{ 95362306a36Sopenharmony_ci struct nand_chip *chip = mtd_to_nand(mtd); 95462306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_ci if (section) 95762306a36Sopenharmony_ci return -ERANGE; 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_ci oob_region->length = mtd->oobsize - rknand->metadata_size; 96062306a36Sopenharmony_ci oob_region->offset = rknand->metadata_size; 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci return 0; 96362306a36Sopenharmony_ci} 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_cistatic const struct mtd_ooblayout_ops rk_nfc_ooblayout_ops = { 96662306a36Sopenharmony_ci .free = rk_nfc_ooblayout_free, 96762306a36Sopenharmony_ci .ecc = rk_nfc_ooblayout_ecc, 96862306a36Sopenharmony_ci}; 96962306a36Sopenharmony_ci 97062306a36Sopenharmony_cistatic int rk_nfc_ecc_init(struct device *dev, struct mtd_info *mtd) 97162306a36Sopenharmony_ci{ 97262306a36Sopenharmony_ci struct nand_chip *chip = mtd_to_nand(mtd); 97362306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 97462306a36Sopenharmony_ci struct nand_ecc_ctrl *ecc = &chip->ecc; 97562306a36Sopenharmony_ci const u8 *strengths = nfc->cfg->ecc_strengths; 97662306a36Sopenharmony_ci u8 max_strength, nfc_max_strength; 97762306a36Sopenharmony_ci int i; 97862306a36Sopenharmony_ci 97962306a36Sopenharmony_ci nfc_max_strength = nfc->cfg->ecc_strengths[0]; 98062306a36Sopenharmony_ci /* If optional dt settings not present. */ 98162306a36Sopenharmony_ci if (!ecc->size || !ecc->strength || 98262306a36Sopenharmony_ci ecc->strength > nfc_max_strength) { 98362306a36Sopenharmony_ci chip->ecc.size = 1024; 98462306a36Sopenharmony_ci ecc->steps = mtd->writesize / ecc->size; 98562306a36Sopenharmony_ci 98662306a36Sopenharmony_ci /* 98762306a36Sopenharmony_ci * HW ECC always requests the number of ECC bytes per 1024 byte 98862306a36Sopenharmony_ci * blocks. The first 4 OOB bytes are reserved for sys data. 98962306a36Sopenharmony_ci */ 99062306a36Sopenharmony_ci max_strength = ((mtd->oobsize / ecc->steps) - 4) * 8 / 99162306a36Sopenharmony_ci fls(8 * 1024); 99262306a36Sopenharmony_ci if (max_strength > nfc_max_strength) 99362306a36Sopenharmony_ci max_strength = nfc_max_strength; 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_ci for (i = 0; i < 4; i++) { 99662306a36Sopenharmony_ci if (max_strength >= strengths[i]) 99762306a36Sopenharmony_ci break; 99862306a36Sopenharmony_ci } 99962306a36Sopenharmony_ci 100062306a36Sopenharmony_ci if (i >= 4) { 100162306a36Sopenharmony_ci dev_err(nfc->dev, "unsupported ECC strength\n"); 100262306a36Sopenharmony_ci return -EOPNOTSUPP; 100362306a36Sopenharmony_ci } 100462306a36Sopenharmony_ci 100562306a36Sopenharmony_ci ecc->strength = strengths[i]; 100662306a36Sopenharmony_ci } 100762306a36Sopenharmony_ci ecc->steps = mtd->writesize / ecc->size; 100862306a36Sopenharmony_ci ecc->bytes = DIV_ROUND_UP(ecc->strength * fls(8 * chip->ecc.size), 8); 100962306a36Sopenharmony_ci 101062306a36Sopenharmony_ci return 0; 101162306a36Sopenharmony_ci} 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_cistatic int rk_nfc_attach_chip(struct nand_chip *chip) 101462306a36Sopenharmony_ci{ 101562306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 101662306a36Sopenharmony_ci struct device *dev = mtd->dev.parent; 101762306a36Sopenharmony_ci struct rk_nfc *nfc = nand_get_controller_data(chip); 101862306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand = rk_nfc_to_rknand(chip); 101962306a36Sopenharmony_ci struct nand_ecc_ctrl *ecc = &chip->ecc; 102062306a36Sopenharmony_ci int new_page_len, new_oob_len; 102162306a36Sopenharmony_ci void *buf; 102262306a36Sopenharmony_ci int ret; 102362306a36Sopenharmony_ci 102462306a36Sopenharmony_ci if (chip->options & NAND_BUSWIDTH_16) { 102562306a36Sopenharmony_ci dev_err(dev, "16 bits bus width not supported"); 102662306a36Sopenharmony_ci return -EINVAL; 102762306a36Sopenharmony_ci } 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_ci if (ecc->engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST) 103062306a36Sopenharmony_ci return 0; 103162306a36Sopenharmony_ci 103262306a36Sopenharmony_ci ret = rk_nfc_ecc_init(dev, mtd); 103362306a36Sopenharmony_ci if (ret) 103462306a36Sopenharmony_ci return ret; 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci rknand->metadata_size = NFC_SYS_DATA_SIZE * ecc->steps; 103762306a36Sopenharmony_ci 103862306a36Sopenharmony_ci if (rknand->metadata_size < NFC_SYS_DATA_SIZE + 2) { 103962306a36Sopenharmony_ci dev_err(dev, 104062306a36Sopenharmony_ci "driver needs at least %d bytes of meta data\n", 104162306a36Sopenharmony_ci NFC_SYS_DATA_SIZE + 2); 104262306a36Sopenharmony_ci return -EIO; 104362306a36Sopenharmony_ci } 104462306a36Sopenharmony_ci 104562306a36Sopenharmony_ci /* Check buffer first, avoid duplicate alloc buffer. */ 104662306a36Sopenharmony_ci new_page_len = mtd->writesize + mtd->oobsize; 104762306a36Sopenharmony_ci if (nfc->page_buf && new_page_len > nfc->page_buf_size) { 104862306a36Sopenharmony_ci buf = krealloc(nfc->page_buf, new_page_len, 104962306a36Sopenharmony_ci GFP_KERNEL | GFP_DMA); 105062306a36Sopenharmony_ci if (!buf) 105162306a36Sopenharmony_ci return -ENOMEM; 105262306a36Sopenharmony_ci nfc->page_buf = buf; 105362306a36Sopenharmony_ci nfc->page_buf_size = new_page_len; 105462306a36Sopenharmony_ci } 105562306a36Sopenharmony_ci 105662306a36Sopenharmony_ci new_oob_len = ecc->steps * NFC_MAX_OOB_PER_STEP; 105762306a36Sopenharmony_ci if (nfc->oob_buf && new_oob_len > nfc->oob_buf_size) { 105862306a36Sopenharmony_ci buf = krealloc(nfc->oob_buf, new_oob_len, 105962306a36Sopenharmony_ci GFP_KERNEL | GFP_DMA); 106062306a36Sopenharmony_ci if (!buf) { 106162306a36Sopenharmony_ci kfree(nfc->page_buf); 106262306a36Sopenharmony_ci nfc->page_buf = NULL; 106362306a36Sopenharmony_ci return -ENOMEM; 106462306a36Sopenharmony_ci } 106562306a36Sopenharmony_ci nfc->oob_buf = buf; 106662306a36Sopenharmony_ci nfc->oob_buf_size = new_oob_len; 106762306a36Sopenharmony_ci } 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_ci if (!nfc->page_buf) { 107062306a36Sopenharmony_ci nfc->page_buf = kzalloc(new_page_len, GFP_KERNEL | GFP_DMA); 107162306a36Sopenharmony_ci if (!nfc->page_buf) 107262306a36Sopenharmony_ci return -ENOMEM; 107362306a36Sopenharmony_ci nfc->page_buf_size = new_page_len; 107462306a36Sopenharmony_ci } 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_ci if (!nfc->oob_buf) { 107762306a36Sopenharmony_ci nfc->oob_buf = kzalloc(new_oob_len, GFP_KERNEL | GFP_DMA); 107862306a36Sopenharmony_ci if (!nfc->oob_buf) { 107962306a36Sopenharmony_ci kfree(nfc->page_buf); 108062306a36Sopenharmony_ci nfc->page_buf = NULL; 108162306a36Sopenharmony_ci return -ENOMEM; 108262306a36Sopenharmony_ci } 108362306a36Sopenharmony_ci nfc->oob_buf_size = new_oob_len; 108462306a36Sopenharmony_ci } 108562306a36Sopenharmony_ci 108662306a36Sopenharmony_ci chip->ecc.write_page_raw = rk_nfc_write_page_raw; 108762306a36Sopenharmony_ci chip->ecc.write_page = rk_nfc_write_page_hwecc; 108862306a36Sopenharmony_ci chip->ecc.write_oob = rk_nfc_write_oob; 108962306a36Sopenharmony_ci 109062306a36Sopenharmony_ci chip->ecc.read_page_raw = rk_nfc_read_page_raw; 109162306a36Sopenharmony_ci chip->ecc.read_page = rk_nfc_read_page_hwecc; 109262306a36Sopenharmony_ci chip->ecc.read_oob = rk_nfc_read_oob; 109362306a36Sopenharmony_ci 109462306a36Sopenharmony_ci return 0; 109562306a36Sopenharmony_ci} 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_cistatic const struct nand_controller_ops rk_nfc_controller_ops = { 109862306a36Sopenharmony_ci .attach_chip = rk_nfc_attach_chip, 109962306a36Sopenharmony_ci .exec_op = rk_nfc_exec_op, 110062306a36Sopenharmony_ci .setup_interface = rk_nfc_setup_interface, 110162306a36Sopenharmony_ci}; 110262306a36Sopenharmony_ci 110362306a36Sopenharmony_cistatic int rk_nfc_nand_chip_init(struct device *dev, struct rk_nfc *nfc, 110462306a36Sopenharmony_ci struct device_node *np) 110562306a36Sopenharmony_ci{ 110662306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand; 110762306a36Sopenharmony_ci struct nand_chip *chip; 110862306a36Sopenharmony_ci struct mtd_info *mtd; 110962306a36Sopenharmony_ci int nsels; 111062306a36Sopenharmony_ci u32 tmp; 111162306a36Sopenharmony_ci int ret; 111262306a36Sopenharmony_ci int i; 111362306a36Sopenharmony_ci 111462306a36Sopenharmony_ci if (!of_get_property(np, "reg", &nsels)) 111562306a36Sopenharmony_ci return -ENODEV; 111662306a36Sopenharmony_ci nsels /= sizeof(u32); 111762306a36Sopenharmony_ci if (!nsels || nsels > NFC_MAX_NSELS) { 111862306a36Sopenharmony_ci dev_err(dev, "invalid reg property size %d\n", nsels); 111962306a36Sopenharmony_ci return -EINVAL; 112062306a36Sopenharmony_ci } 112162306a36Sopenharmony_ci 112262306a36Sopenharmony_ci rknand = devm_kzalloc(dev, sizeof(*rknand) + nsels * sizeof(u8), 112362306a36Sopenharmony_ci GFP_KERNEL); 112462306a36Sopenharmony_ci if (!rknand) 112562306a36Sopenharmony_ci return -ENOMEM; 112662306a36Sopenharmony_ci 112762306a36Sopenharmony_ci rknand->nsels = nsels; 112862306a36Sopenharmony_ci for (i = 0; i < nsels; i++) { 112962306a36Sopenharmony_ci ret = of_property_read_u32_index(np, "reg", i, &tmp); 113062306a36Sopenharmony_ci if (ret) { 113162306a36Sopenharmony_ci dev_err(dev, "reg property failure : %d\n", ret); 113262306a36Sopenharmony_ci return ret; 113362306a36Sopenharmony_ci } 113462306a36Sopenharmony_ci 113562306a36Sopenharmony_ci if (tmp >= NFC_MAX_NSELS) { 113662306a36Sopenharmony_ci dev_err(dev, "invalid CS: %u\n", tmp); 113762306a36Sopenharmony_ci return -EINVAL; 113862306a36Sopenharmony_ci } 113962306a36Sopenharmony_ci 114062306a36Sopenharmony_ci if (test_and_set_bit(tmp, &nfc->assigned_cs)) { 114162306a36Sopenharmony_ci dev_err(dev, "CS %u already assigned\n", tmp); 114262306a36Sopenharmony_ci return -EINVAL; 114362306a36Sopenharmony_ci } 114462306a36Sopenharmony_ci 114562306a36Sopenharmony_ci rknand->sels[i] = tmp; 114662306a36Sopenharmony_ci } 114762306a36Sopenharmony_ci 114862306a36Sopenharmony_ci chip = &rknand->chip; 114962306a36Sopenharmony_ci chip->controller = &nfc->controller; 115062306a36Sopenharmony_ci 115162306a36Sopenharmony_ci nand_set_flash_node(chip, np); 115262306a36Sopenharmony_ci 115362306a36Sopenharmony_ci nand_set_controller_data(chip, nfc); 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_ci chip->options |= NAND_USES_DMA | NAND_NO_SUBPAGE_WRITE; 115662306a36Sopenharmony_ci chip->bbt_options = NAND_BBT_USE_FLASH | NAND_BBT_NO_OOB; 115762306a36Sopenharmony_ci 115862306a36Sopenharmony_ci /* Set default mode in case dt entry is missing. */ 115962306a36Sopenharmony_ci chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST; 116062306a36Sopenharmony_ci 116162306a36Sopenharmony_ci mtd = nand_to_mtd(chip); 116262306a36Sopenharmony_ci mtd->owner = THIS_MODULE; 116362306a36Sopenharmony_ci mtd->dev.parent = dev; 116462306a36Sopenharmony_ci 116562306a36Sopenharmony_ci if (!mtd->name) { 116662306a36Sopenharmony_ci dev_err(nfc->dev, "NAND label property is mandatory\n"); 116762306a36Sopenharmony_ci return -EINVAL; 116862306a36Sopenharmony_ci } 116962306a36Sopenharmony_ci 117062306a36Sopenharmony_ci mtd_set_ooblayout(mtd, &rk_nfc_ooblayout_ops); 117162306a36Sopenharmony_ci rk_nfc_hw_init(nfc); 117262306a36Sopenharmony_ci ret = nand_scan(chip, nsels); 117362306a36Sopenharmony_ci if (ret) 117462306a36Sopenharmony_ci return ret; 117562306a36Sopenharmony_ci 117662306a36Sopenharmony_ci if (chip->options & NAND_IS_BOOT_MEDIUM) { 117762306a36Sopenharmony_ci ret = of_property_read_u32(np, "rockchip,boot-blks", &tmp); 117862306a36Sopenharmony_ci rknand->boot_blks = ret ? 0 : tmp; 117962306a36Sopenharmony_ci 118062306a36Sopenharmony_ci ret = of_property_read_u32(np, "rockchip,boot-ecc-strength", 118162306a36Sopenharmony_ci &tmp); 118262306a36Sopenharmony_ci rknand->boot_ecc = ret ? chip->ecc.strength : tmp; 118362306a36Sopenharmony_ci } 118462306a36Sopenharmony_ci 118562306a36Sopenharmony_ci ret = mtd_device_register(mtd, NULL, 0); 118662306a36Sopenharmony_ci if (ret) { 118762306a36Sopenharmony_ci dev_err(dev, "MTD parse partition error\n"); 118862306a36Sopenharmony_ci nand_cleanup(chip); 118962306a36Sopenharmony_ci return ret; 119062306a36Sopenharmony_ci } 119162306a36Sopenharmony_ci 119262306a36Sopenharmony_ci list_add_tail(&rknand->node, &nfc->chips); 119362306a36Sopenharmony_ci 119462306a36Sopenharmony_ci return 0; 119562306a36Sopenharmony_ci} 119662306a36Sopenharmony_ci 119762306a36Sopenharmony_cistatic void rk_nfc_chips_cleanup(struct rk_nfc *nfc) 119862306a36Sopenharmony_ci{ 119962306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand, *tmp; 120062306a36Sopenharmony_ci struct nand_chip *chip; 120162306a36Sopenharmony_ci int ret; 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_ci list_for_each_entry_safe(rknand, tmp, &nfc->chips, node) { 120462306a36Sopenharmony_ci chip = &rknand->chip; 120562306a36Sopenharmony_ci ret = mtd_device_unregister(nand_to_mtd(chip)); 120662306a36Sopenharmony_ci WARN_ON(ret); 120762306a36Sopenharmony_ci nand_cleanup(chip); 120862306a36Sopenharmony_ci list_del(&rknand->node); 120962306a36Sopenharmony_ci } 121062306a36Sopenharmony_ci} 121162306a36Sopenharmony_ci 121262306a36Sopenharmony_cistatic int rk_nfc_nand_chips_init(struct device *dev, struct rk_nfc *nfc) 121362306a36Sopenharmony_ci{ 121462306a36Sopenharmony_ci struct device_node *np = dev->of_node, *nand_np; 121562306a36Sopenharmony_ci int nchips = of_get_child_count(np); 121662306a36Sopenharmony_ci int ret; 121762306a36Sopenharmony_ci 121862306a36Sopenharmony_ci if (!nchips || nchips > NFC_MAX_NSELS) { 121962306a36Sopenharmony_ci dev_err(nfc->dev, "incorrect number of NAND chips (%d)\n", 122062306a36Sopenharmony_ci nchips); 122162306a36Sopenharmony_ci return -EINVAL; 122262306a36Sopenharmony_ci } 122362306a36Sopenharmony_ci 122462306a36Sopenharmony_ci for_each_child_of_node(np, nand_np) { 122562306a36Sopenharmony_ci ret = rk_nfc_nand_chip_init(dev, nfc, nand_np); 122662306a36Sopenharmony_ci if (ret) { 122762306a36Sopenharmony_ci of_node_put(nand_np); 122862306a36Sopenharmony_ci rk_nfc_chips_cleanup(nfc); 122962306a36Sopenharmony_ci return ret; 123062306a36Sopenharmony_ci } 123162306a36Sopenharmony_ci } 123262306a36Sopenharmony_ci 123362306a36Sopenharmony_ci return 0; 123462306a36Sopenharmony_ci} 123562306a36Sopenharmony_ci 123662306a36Sopenharmony_cistatic struct nfc_cfg nfc_v6_cfg = { 123762306a36Sopenharmony_ci .type = NFC_V6, 123862306a36Sopenharmony_ci .ecc_strengths = {60, 40, 24, 16}, 123962306a36Sopenharmony_ci .ecc_cfgs = { 124062306a36Sopenharmony_ci 0x00040011, 0x00040001, 0x00000011, 0x00000001, 124162306a36Sopenharmony_ci }, 124262306a36Sopenharmony_ci .flctl_off = 0x08, 124362306a36Sopenharmony_ci .bchctl_off = 0x0C, 124462306a36Sopenharmony_ci .dma_cfg_off = 0x10, 124562306a36Sopenharmony_ci .dma_data_buf_off = 0x14, 124662306a36Sopenharmony_ci .dma_oob_buf_off = 0x18, 124762306a36Sopenharmony_ci .dma_st_off = 0x1C, 124862306a36Sopenharmony_ci .bch_st_off = 0x20, 124962306a36Sopenharmony_ci .randmz_off = 0x150, 125062306a36Sopenharmony_ci .int_en_off = 0x16C, 125162306a36Sopenharmony_ci .int_clr_off = 0x170, 125262306a36Sopenharmony_ci .int_st_off = 0x174, 125362306a36Sopenharmony_ci .oob0_off = 0x200, 125462306a36Sopenharmony_ci .oob1_off = 0x230, 125562306a36Sopenharmony_ci .ecc0 = { 125662306a36Sopenharmony_ci .err_flag_bit = 2, 125762306a36Sopenharmony_ci .low = 3, 125862306a36Sopenharmony_ci .low_mask = 0x1F, 125962306a36Sopenharmony_ci .low_bn = 5, 126062306a36Sopenharmony_ci .high = 27, 126162306a36Sopenharmony_ci .high_mask = 0x1, 126262306a36Sopenharmony_ci }, 126362306a36Sopenharmony_ci .ecc1 = { 126462306a36Sopenharmony_ci .err_flag_bit = 15, 126562306a36Sopenharmony_ci .low = 16, 126662306a36Sopenharmony_ci .low_mask = 0x1F, 126762306a36Sopenharmony_ci .low_bn = 5, 126862306a36Sopenharmony_ci .high = 29, 126962306a36Sopenharmony_ci .high_mask = 0x1, 127062306a36Sopenharmony_ci }, 127162306a36Sopenharmony_ci}; 127262306a36Sopenharmony_ci 127362306a36Sopenharmony_cistatic struct nfc_cfg nfc_v8_cfg = { 127462306a36Sopenharmony_ci .type = NFC_V8, 127562306a36Sopenharmony_ci .ecc_strengths = {16, 16, 16, 16}, 127662306a36Sopenharmony_ci .ecc_cfgs = { 127762306a36Sopenharmony_ci 0x00000001, 0x00000001, 0x00000001, 0x00000001, 127862306a36Sopenharmony_ci }, 127962306a36Sopenharmony_ci .flctl_off = 0x08, 128062306a36Sopenharmony_ci .bchctl_off = 0x0C, 128162306a36Sopenharmony_ci .dma_cfg_off = 0x10, 128262306a36Sopenharmony_ci .dma_data_buf_off = 0x14, 128362306a36Sopenharmony_ci .dma_oob_buf_off = 0x18, 128462306a36Sopenharmony_ci .dma_st_off = 0x1C, 128562306a36Sopenharmony_ci .bch_st_off = 0x20, 128662306a36Sopenharmony_ci .randmz_off = 0x150, 128762306a36Sopenharmony_ci .int_en_off = 0x16C, 128862306a36Sopenharmony_ci .int_clr_off = 0x170, 128962306a36Sopenharmony_ci .int_st_off = 0x174, 129062306a36Sopenharmony_ci .oob0_off = 0x200, 129162306a36Sopenharmony_ci .oob1_off = 0x230, 129262306a36Sopenharmony_ci .ecc0 = { 129362306a36Sopenharmony_ci .err_flag_bit = 2, 129462306a36Sopenharmony_ci .low = 3, 129562306a36Sopenharmony_ci .low_mask = 0x1F, 129662306a36Sopenharmony_ci .low_bn = 5, 129762306a36Sopenharmony_ci .high = 27, 129862306a36Sopenharmony_ci .high_mask = 0x1, 129962306a36Sopenharmony_ci }, 130062306a36Sopenharmony_ci .ecc1 = { 130162306a36Sopenharmony_ci .err_flag_bit = 15, 130262306a36Sopenharmony_ci .low = 16, 130362306a36Sopenharmony_ci .low_mask = 0x1F, 130462306a36Sopenharmony_ci .low_bn = 5, 130562306a36Sopenharmony_ci .high = 29, 130662306a36Sopenharmony_ci .high_mask = 0x1, 130762306a36Sopenharmony_ci }, 130862306a36Sopenharmony_ci}; 130962306a36Sopenharmony_ci 131062306a36Sopenharmony_cistatic struct nfc_cfg nfc_v9_cfg = { 131162306a36Sopenharmony_ci .type = NFC_V9, 131262306a36Sopenharmony_ci .ecc_strengths = {70, 60, 40, 16}, 131362306a36Sopenharmony_ci .ecc_cfgs = { 131462306a36Sopenharmony_ci 0x00000001, 0x06000001, 0x04000001, 0x02000001, 131562306a36Sopenharmony_ci }, 131662306a36Sopenharmony_ci .flctl_off = 0x10, 131762306a36Sopenharmony_ci .bchctl_off = 0x20, 131862306a36Sopenharmony_ci .dma_cfg_off = 0x30, 131962306a36Sopenharmony_ci .dma_data_buf_off = 0x34, 132062306a36Sopenharmony_ci .dma_oob_buf_off = 0x38, 132162306a36Sopenharmony_ci .dma_st_off = 0x3C, 132262306a36Sopenharmony_ci .bch_st_off = 0x150, 132362306a36Sopenharmony_ci .randmz_off = 0x208, 132462306a36Sopenharmony_ci .int_en_off = 0x120, 132562306a36Sopenharmony_ci .int_clr_off = 0x124, 132662306a36Sopenharmony_ci .int_st_off = 0x128, 132762306a36Sopenharmony_ci .oob0_off = 0x200, 132862306a36Sopenharmony_ci .oob1_off = 0x204, 132962306a36Sopenharmony_ci .ecc0 = { 133062306a36Sopenharmony_ci .err_flag_bit = 2, 133162306a36Sopenharmony_ci .low = 3, 133262306a36Sopenharmony_ci .low_mask = 0x7F, 133362306a36Sopenharmony_ci .low_bn = 7, 133462306a36Sopenharmony_ci .high = 0, 133562306a36Sopenharmony_ci .high_mask = 0x0, 133662306a36Sopenharmony_ci }, 133762306a36Sopenharmony_ci .ecc1 = { 133862306a36Sopenharmony_ci .err_flag_bit = 18, 133962306a36Sopenharmony_ci .low = 19, 134062306a36Sopenharmony_ci .low_mask = 0x7F, 134162306a36Sopenharmony_ci .low_bn = 7, 134262306a36Sopenharmony_ci .high = 0, 134362306a36Sopenharmony_ci .high_mask = 0x0, 134462306a36Sopenharmony_ci }, 134562306a36Sopenharmony_ci}; 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_cistatic const struct of_device_id rk_nfc_id_table[] = { 134862306a36Sopenharmony_ci { 134962306a36Sopenharmony_ci .compatible = "rockchip,px30-nfc", 135062306a36Sopenharmony_ci .data = &nfc_v9_cfg 135162306a36Sopenharmony_ci }, 135262306a36Sopenharmony_ci { 135362306a36Sopenharmony_ci .compatible = "rockchip,rk2928-nfc", 135462306a36Sopenharmony_ci .data = &nfc_v6_cfg 135562306a36Sopenharmony_ci }, 135662306a36Sopenharmony_ci { 135762306a36Sopenharmony_ci .compatible = "rockchip,rv1108-nfc", 135862306a36Sopenharmony_ci .data = &nfc_v8_cfg 135962306a36Sopenharmony_ci }, 136062306a36Sopenharmony_ci { /* sentinel */ } 136162306a36Sopenharmony_ci}; 136262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, rk_nfc_id_table); 136362306a36Sopenharmony_ci 136462306a36Sopenharmony_cistatic int rk_nfc_probe(struct platform_device *pdev) 136562306a36Sopenharmony_ci{ 136662306a36Sopenharmony_ci struct device *dev = &pdev->dev; 136762306a36Sopenharmony_ci struct rk_nfc *nfc; 136862306a36Sopenharmony_ci int ret, irq; 136962306a36Sopenharmony_ci 137062306a36Sopenharmony_ci nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL); 137162306a36Sopenharmony_ci if (!nfc) 137262306a36Sopenharmony_ci return -ENOMEM; 137362306a36Sopenharmony_ci 137462306a36Sopenharmony_ci nand_controller_init(&nfc->controller); 137562306a36Sopenharmony_ci INIT_LIST_HEAD(&nfc->chips); 137662306a36Sopenharmony_ci nfc->controller.ops = &rk_nfc_controller_ops; 137762306a36Sopenharmony_ci 137862306a36Sopenharmony_ci nfc->cfg = of_device_get_match_data(dev); 137962306a36Sopenharmony_ci nfc->dev = dev; 138062306a36Sopenharmony_ci 138162306a36Sopenharmony_ci init_completion(&nfc->done); 138262306a36Sopenharmony_ci 138362306a36Sopenharmony_ci nfc->regs = devm_platform_ioremap_resource(pdev, 0); 138462306a36Sopenharmony_ci if (IS_ERR(nfc->regs)) { 138562306a36Sopenharmony_ci ret = PTR_ERR(nfc->regs); 138662306a36Sopenharmony_ci goto release_nfc; 138762306a36Sopenharmony_ci } 138862306a36Sopenharmony_ci 138962306a36Sopenharmony_ci nfc->nfc_clk = devm_clk_get(dev, "nfc"); 139062306a36Sopenharmony_ci if (IS_ERR(nfc->nfc_clk)) { 139162306a36Sopenharmony_ci dev_dbg(dev, "no NFC clk\n"); 139262306a36Sopenharmony_ci /* Some earlier models, such as rk3066, have no NFC clk. */ 139362306a36Sopenharmony_ci } 139462306a36Sopenharmony_ci 139562306a36Sopenharmony_ci nfc->ahb_clk = devm_clk_get(dev, "ahb"); 139662306a36Sopenharmony_ci if (IS_ERR(nfc->ahb_clk)) { 139762306a36Sopenharmony_ci dev_err(dev, "no ahb clk\n"); 139862306a36Sopenharmony_ci ret = PTR_ERR(nfc->ahb_clk); 139962306a36Sopenharmony_ci goto release_nfc; 140062306a36Sopenharmony_ci } 140162306a36Sopenharmony_ci 140262306a36Sopenharmony_ci ret = rk_nfc_enable_clks(dev, nfc); 140362306a36Sopenharmony_ci if (ret) 140462306a36Sopenharmony_ci goto release_nfc; 140562306a36Sopenharmony_ci 140662306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 140762306a36Sopenharmony_ci if (irq < 0) { 140862306a36Sopenharmony_ci ret = -EINVAL; 140962306a36Sopenharmony_ci goto clk_disable; 141062306a36Sopenharmony_ci } 141162306a36Sopenharmony_ci 141262306a36Sopenharmony_ci writel(0, nfc->regs + nfc->cfg->int_en_off); 141362306a36Sopenharmony_ci ret = devm_request_irq(dev, irq, rk_nfc_irq, 0x0, "rk-nand", nfc); 141462306a36Sopenharmony_ci if (ret) { 141562306a36Sopenharmony_ci dev_err(dev, "failed to request NFC irq\n"); 141662306a36Sopenharmony_ci goto clk_disable; 141762306a36Sopenharmony_ci } 141862306a36Sopenharmony_ci 141962306a36Sopenharmony_ci platform_set_drvdata(pdev, nfc); 142062306a36Sopenharmony_ci 142162306a36Sopenharmony_ci ret = rk_nfc_nand_chips_init(dev, nfc); 142262306a36Sopenharmony_ci if (ret) { 142362306a36Sopenharmony_ci dev_err(dev, "failed to init NAND chips\n"); 142462306a36Sopenharmony_ci goto clk_disable; 142562306a36Sopenharmony_ci } 142662306a36Sopenharmony_ci return 0; 142762306a36Sopenharmony_ci 142862306a36Sopenharmony_ciclk_disable: 142962306a36Sopenharmony_ci rk_nfc_disable_clks(nfc); 143062306a36Sopenharmony_cirelease_nfc: 143162306a36Sopenharmony_ci return ret; 143262306a36Sopenharmony_ci} 143362306a36Sopenharmony_ci 143462306a36Sopenharmony_cistatic void rk_nfc_remove(struct platform_device *pdev) 143562306a36Sopenharmony_ci{ 143662306a36Sopenharmony_ci struct rk_nfc *nfc = platform_get_drvdata(pdev); 143762306a36Sopenharmony_ci 143862306a36Sopenharmony_ci kfree(nfc->page_buf); 143962306a36Sopenharmony_ci kfree(nfc->oob_buf); 144062306a36Sopenharmony_ci rk_nfc_chips_cleanup(nfc); 144162306a36Sopenharmony_ci rk_nfc_disable_clks(nfc); 144262306a36Sopenharmony_ci} 144362306a36Sopenharmony_ci 144462306a36Sopenharmony_cistatic int __maybe_unused rk_nfc_suspend(struct device *dev) 144562306a36Sopenharmony_ci{ 144662306a36Sopenharmony_ci struct rk_nfc *nfc = dev_get_drvdata(dev); 144762306a36Sopenharmony_ci 144862306a36Sopenharmony_ci rk_nfc_disable_clks(nfc); 144962306a36Sopenharmony_ci 145062306a36Sopenharmony_ci return 0; 145162306a36Sopenharmony_ci} 145262306a36Sopenharmony_ci 145362306a36Sopenharmony_cistatic int __maybe_unused rk_nfc_resume(struct device *dev) 145462306a36Sopenharmony_ci{ 145562306a36Sopenharmony_ci struct rk_nfc *nfc = dev_get_drvdata(dev); 145662306a36Sopenharmony_ci struct rk_nfc_nand_chip *rknand; 145762306a36Sopenharmony_ci struct nand_chip *chip; 145862306a36Sopenharmony_ci int ret; 145962306a36Sopenharmony_ci u32 i; 146062306a36Sopenharmony_ci 146162306a36Sopenharmony_ci ret = rk_nfc_enable_clks(dev, nfc); 146262306a36Sopenharmony_ci if (ret) 146362306a36Sopenharmony_ci return ret; 146462306a36Sopenharmony_ci 146562306a36Sopenharmony_ci /* Reset NAND chip if VCC was powered off. */ 146662306a36Sopenharmony_ci list_for_each_entry(rknand, &nfc->chips, node) { 146762306a36Sopenharmony_ci chip = &rknand->chip; 146862306a36Sopenharmony_ci for (i = 0; i < rknand->nsels; i++) 146962306a36Sopenharmony_ci nand_reset(chip, i); 147062306a36Sopenharmony_ci } 147162306a36Sopenharmony_ci 147262306a36Sopenharmony_ci return 0; 147362306a36Sopenharmony_ci} 147462306a36Sopenharmony_ci 147562306a36Sopenharmony_cistatic const struct dev_pm_ops rk_nfc_pm_ops = { 147662306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(rk_nfc_suspend, rk_nfc_resume) 147762306a36Sopenharmony_ci}; 147862306a36Sopenharmony_ci 147962306a36Sopenharmony_cistatic struct platform_driver rk_nfc_driver = { 148062306a36Sopenharmony_ci .probe = rk_nfc_probe, 148162306a36Sopenharmony_ci .remove_new = rk_nfc_remove, 148262306a36Sopenharmony_ci .driver = { 148362306a36Sopenharmony_ci .name = "rockchip-nfc", 148462306a36Sopenharmony_ci .of_match_table = rk_nfc_id_table, 148562306a36Sopenharmony_ci .pm = &rk_nfc_pm_ops, 148662306a36Sopenharmony_ci }, 148762306a36Sopenharmony_ci}; 148862306a36Sopenharmony_ci 148962306a36Sopenharmony_cimodule_platform_driver(rk_nfc_driver); 149062306a36Sopenharmony_ci 149162306a36Sopenharmony_ciMODULE_LICENSE("Dual MIT/GPL"); 149262306a36Sopenharmony_ciMODULE_AUTHOR("Yifeng Zhao <yifeng.zhao@rock-chips.com>"); 149362306a36Sopenharmony_ciMODULE_DESCRIPTION("Rockchip Nand Flash Controller Driver"); 149462306a36Sopenharmony_ciMODULE_ALIAS("platform:rockchip-nand-controller"); 1495