162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * NAND support for Marvell Orion SoC platforms
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Tzachi Perelstein <tzachi@marvell.com>
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * This file is licensed under  the terms of the GNU General Public
762306a36Sopenharmony_ci * License version 2. This program is licensed "as is" without any
862306a36Sopenharmony_ci * warranty of any kind, whether express or implied.
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/slab.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/of.h>
1562306a36Sopenharmony_ci#include <linux/mtd/mtd.h>
1662306a36Sopenharmony_ci#include <linux/mtd/rawnand.h>
1762306a36Sopenharmony_ci#include <linux/mtd/partitions.h>
1862306a36Sopenharmony_ci#include <linux/clk.h>
1962306a36Sopenharmony_ci#include <linux/err.h>
2062306a36Sopenharmony_ci#include <linux/io.h>
2162306a36Sopenharmony_ci#include <linux/sizes.h>
2262306a36Sopenharmony_ci#include <linux/platform_data/mtd-orion_nand.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cistruct orion_nand_info {
2562306a36Sopenharmony_ci	struct nand_controller controller;
2662306a36Sopenharmony_ci	struct nand_chip chip;
2762306a36Sopenharmony_ci	struct clk *clk;
2862306a36Sopenharmony_ci};
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistatic void orion_nand_cmd_ctrl(struct nand_chip *nc, int cmd,
3162306a36Sopenharmony_ci				unsigned int ctrl)
3262306a36Sopenharmony_ci{
3362306a36Sopenharmony_ci	struct orion_nand_data *board = nand_get_controller_data(nc);
3462306a36Sopenharmony_ci	u32 offs;
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci	if (cmd == NAND_CMD_NONE)
3762306a36Sopenharmony_ci		return;
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci	if (ctrl & NAND_CLE)
4062306a36Sopenharmony_ci		offs = (1 << board->cle);
4162306a36Sopenharmony_ci	else if (ctrl & NAND_ALE)
4262306a36Sopenharmony_ci		offs = (1 << board->ale);
4362306a36Sopenharmony_ci	else
4462306a36Sopenharmony_ci		return;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	if (nc->options & NAND_BUSWIDTH_16)
4762306a36Sopenharmony_ci		offs <<= 1;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	writeb(cmd, nc->legacy.IO_ADDR_W + offs);
5062306a36Sopenharmony_ci}
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistatic void orion_nand_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
5362306a36Sopenharmony_ci{
5462306a36Sopenharmony_ci	void __iomem *io_base = chip->legacy.IO_ADDR_R;
5562306a36Sopenharmony_ci#if defined(__LINUX_ARM_ARCH__) && __LINUX_ARM_ARCH__ >= 5
5662306a36Sopenharmony_ci	uint64_t *buf64;
5762306a36Sopenharmony_ci#endif
5862306a36Sopenharmony_ci	int i = 0;
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	while (len && (unsigned long)buf & 7) {
6162306a36Sopenharmony_ci		*buf++ = readb(io_base);
6262306a36Sopenharmony_ci		len--;
6362306a36Sopenharmony_ci	}
6462306a36Sopenharmony_ci#if defined(__LINUX_ARM_ARCH__) && __LINUX_ARM_ARCH__ >= 5
6562306a36Sopenharmony_ci	buf64 = (uint64_t *)buf;
6662306a36Sopenharmony_ci	while (i < len/8) {
6762306a36Sopenharmony_ci		/*
6862306a36Sopenharmony_ci		 * Since GCC has no proper constraint (PR 43518)
6962306a36Sopenharmony_ci		 * force x variable to r2/r3 registers as ldrd instruction
7062306a36Sopenharmony_ci		 * requires first register to be even.
7162306a36Sopenharmony_ci		 */
7262306a36Sopenharmony_ci		register uint64_t x asm ("r2");
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci		asm volatile ("ldrd\t%0, [%1]" : "=&r" (x) : "r" (io_base));
7562306a36Sopenharmony_ci		buf64[i++] = x;
7662306a36Sopenharmony_ci	}
7762306a36Sopenharmony_ci	i *= 8;
7862306a36Sopenharmony_ci#else
7962306a36Sopenharmony_ci	readsl(io_base, buf, len/4);
8062306a36Sopenharmony_ci	i = len / 4 * 4;
8162306a36Sopenharmony_ci#endif
8262306a36Sopenharmony_ci	while (i < len)
8362306a36Sopenharmony_ci		buf[i++] = readb(io_base);
8462306a36Sopenharmony_ci}
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic int orion_nand_attach_chip(struct nand_chip *chip)
8762306a36Sopenharmony_ci{
8862306a36Sopenharmony_ci	if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
8962306a36Sopenharmony_ci	    chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
9062306a36Sopenharmony_ci		chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	return 0;
9362306a36Sopenharmony_ci}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic const struct nand_controller_ops orion_nand_ops = {
9662306a36Sopenharmony_ci	.attach_chip = orion_nand_attach_chip,
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic int __init orion_nand_probe(struct platform_device *pdev)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	struct orion_nand_info *info;
10262306a36Sopenharmony_ci	struct mtd_info *mtd;
10362306a36Sopenharmony_ci	struct nand_chip *nc;
10462306a36Sopenharmony_ci	struct orion_nand_data *board;
10562306a36Sopenharmony_ci	void __iomem *io_base;
10662306a36Sopenharmony_ci	int ret = 0;
10762306a36Sopenharmony_ci	u32 val = 0;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	info = devm_kzalloc(&pdev->dev,
11062306a36Sopenharmony_ci			sizeof(struct orion_nand_info),
11162306a36Sopenharmony_ci			GFP_KERNEL);
11262306a36Sopenharmony_ci	if (!info)
11362306a36Sopenharmony_ci		return -ENOMEM;
11462306a36Sopenharmony_ci	nc = &info->chip;
11562306a36Sopenharmony_ci	mtd = nand_to_mtd(nc);
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	nand_controller_init(&info->controller);
11862306a36Sopenharmony_ci	info->controller.ops = &orion_nand_ops;
11962306a36Sopenharmony_ci	nc->controller = &info->controller;
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	io_base = devm_platform_ioremap_resource(pdev, 0);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	if (IS_ERR(io_base))
12462306a36Sopenharmony_ci		return PTR_ERR(io_base);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	if (pdev->dev.of_node) {
12762306a36Sopenharmony_ci		board = devm_kzalloc(&pdev->dev, sizeof(struct orion_nand_data),
12862306a36Sopenharmony_ci					GFP_KERNEL);
12962306a36Sopenharmony_ci		if (!board)
13062306a36Sopenharmony_ci			return -ENOMEM;
13162306a36Sopenharmony_ci		if (!of_property_read_u32(pdev->dev.of_node, "cle", &val))
13262306a36Sopenharmony_ci			board->cle = (u8)val;
13362306a36Sopenharmony_ci		else
13462306a36Sopenharmony_ci			board->cle = 0;
13562306a36Sopenharmony_ci		if (!of_property_read_u32(pdev->dev.of_node, "ale", &val))
13662306a36Sopenharmony_ci			board->ale = (u8)val;
13762306a36Sopenharmony_ci		else
13862306a36Sopenharmony_ci			board->ale = 1;
13962306a36Sopenharmony_ci		if (!of_property_read_u32(pdev->dev.of_node,
14062306a36Sopenharmony_ci						"bank-width", &val))
14162306a36Sopenharmony_ci			board->width = (u8)val * 8;
14262306a36Sopenharmony_ci		else
14362306a36Sopenharmony_ci			board->width = 8;
14462306a36Sopenharmony_ci		if (!of_property_read_u32(pdev->dev.of_node,
14562306a36Sopenharmony_ci						"chip-delay", &val))
14662306a36Sopenharmony_ci			board->chip_delay = (u8)val;
14762306a36Sopenharmony_ci	} else {
14862306a36Sopenharmony_ci		board = dev_get_platdata(&pdev->dev);
14962306a36Sopenharmony_ci	}
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	mtd->dev.parent = &pdev->dev;
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	nand_set_controller_data(nc, board);
15462306a36Sopenharmony_ci	nand_set_flash_node(nc, pdev->dev.of_node);
15562306a36Sopenharmony_ci	nc->legacy.IO_ADDR_R = nc->legacy.IO_ADDR_W = io_base;
15662306a36Sopenharmony_ci	nc->legacy.cmd_ctrl = orion_nand_cmd_ctrl;
15762306a36Sopenharmony_ci	nc->legacy.read_buf = orion_nand_read_buf;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	if (board->chip_delay)
16062306a36Sopenharmony_ci		nc->legacy.chip_delay = board->chip_delay;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	WARN(board->width > 16,
16362306a36Sopenharmony_ci		"%d bit bus width out of range",
16462306a36Sopenharmony_ci		board->width);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	if (board->width == 16)
16762306a36Sopenharmony_ci		nc->options |= NAND_BUSWIDTH_16;
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	platform_set_drvdata(pdev, info);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	/* Not all platforms can gate the clock, so it is optional. */
17262306a36Sopenharmony_ci	info->clk = devm_clk_get_optional_enabled(&pdev->dev, NULL);
17362306a36Sopenharmony_ci	if (IS_ERR(info->clk))
17462306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(info->clk),
17562306a36Sopenharmony_ci				     "failed to get and enable clock!\n");
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	/*
17862306a36Sopenharmony_ci	 * This driver assumes that the default ECC engine should be TYPE_SOFT.
17962306a36Sopenharmony_ci	 * Set ->engine_type before registering the NAND devices in order to
18062306a36Sopenharmony_ci	 * provide a driver specific default value.
18162306a36Sopenharmony_ci	 */
18262306a36Sopenharmony_ci	nc->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	ret = nand_scan(nc, 1);
18562306a36Sopenharmony_ci	if (ret)
18662306a36Sopenharmony_ci		return ret;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	mtd->name = "orion_nand";
18962306a36Sopenharmony_ci	ret = mtd_device_register(mtd, board->parts, board->nr_parts);
19062306a36Sopenharmony_ci	if (ret)
19162306a36Sopenharmony_ci		nand_cleanup(nc);
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	return ret;
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic void orion_nand_remove(struct platform_device *pdev)
19762306a36Sopenharmony_ci{
19862306a36Sopenharmony_ci	struct orion_nand_info *info = platform_get_drvdata(pdev);
19962306a36Sopenharmony_ci	struct nand_chip *chip = &info->chip;
20062306a36Sopenharmony_ci	int ret;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	ret = mtd_device_unregister(nand_to_mtd(chip));
20362306a36Sopenharmony_ci	WARN_ON(ret);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	nand_cleanup(chip);
20662306a36Sopenharmony_ci}
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci#ifdef CONFIG_OF
20962306a36Sopenharmony_cistatic const struct of_device_id orion_nand_of_match_table[] = {
21062306a36Sopenharmony_ci	{ .compatible = "marvell,orion-nand", },
21162306a36Sopenharmony_ci	{},
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, orion_nand_of_match_table);
21462306a36Sopenharmony_ci#endif
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic struct platform_driver orion_nand_driver = {
21762306a36Sopenharmony_ci	.remove_new	= orion_nand_remove,
21862306a36Sopenharmony_ci	.driver		= {
21962306a36Sopenharmony_ci		.name	= "orion_nand",
22062306a36Sopenharmony_ci		.of_match_table = of_match_ptr(orion_nand_of_match_table),
22162306a36Sopenharmony_ci	},
22262306a36Sopenharmony_ci};
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_cimodule_platform_driver_probe(orion_nand_driver, orion_nand_probe);
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ciMODULE_LICENSE("GPL");
22762306a36Sopenharmony_ciMODULE_AUTHOR("Tzachi Perelstein");
22862306a36Sopenharmony_ciMODULE_DESCRIPTION("NAND glue for Orion platforms");
22962306a36Sopenharmony_ciMODULE_ALIAS("platform:orion_nand");
230